blob: c1b9135417396c2296d8cddee3bd799b70f457ff [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080054#include "amdgpu_ttm.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020056#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020057#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020058#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050059#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040060#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040061#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040062
Alex Deucherb80d8472015-08-16 22:55:02 -040063#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080064#include "amdgpu_virt.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040065
Alex Deucher97b2e202015-04-20 16:51:00 -040066/*
67 * Modules parameters.
68 */
69extern int amdgpu_modeset;
70extern int amdgpu_vram_limit;
71extern int amdgpu_gart_size;
Marek Olšák95844d22016-08-17 23:49:27 +020072extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040073extern int amdgpu_benchmarking;
74extern int amdgpu_testing;
75extern int amdgpu_audio;
76extern int amdgpu_disp_priority;
77extern int amdgpu_hw_i2c;
78extern int amdgpu_pcie_gen2;
79extern int amdgpu_msi;
80extern int amdgpu_lockup_timeout;
81extern int amdgpu_dpm;
82extern int amdgpu_smc_load_fw;
83extern int amdgpu_aspm;
84extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040085extern unsigned amdgpu_ip_block_mask;
86extern int amdgpu_bapm;
87extern int amdgpu_deep_color;
88extern int amdgpu_vm_size;
89extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020090extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020091extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080092extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080093extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +080094extern int amdgpu_no_evict;
95extern int amdgpu_direct_gma_size;
Alex Deuchercd474ba2016-02-04 10:21:23 -050096extern unsigned amdgpu_pcie_gen_cap;
97extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020098extern unsigned amdgpu_cg_mask;
99extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200100extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800101extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800102extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200103extern int amdgpu_vram_page_split;
Alex Deucher97b2e202015-04-20 16:51:00 -0400104
Chunming Zhou4b559c92015-07-21 15:53:04 +0800105#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400106#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
107#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
108/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
109#define AMDGPU_IB_POOL_SIZE 16
110#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
111#define AMDGPUFB_CONN_LIMIT 4
112#define AMDGPU_BIOS_NUM_SCRATCH 8
113
Jammy Zhou36f523a2015-09-01 12:54:27 +0800114/* max number of IP instances */
115#define AMDGPU_MAX_SDMA_INSTANCES 2
116
Alex Deucher97b2e202015-04-20 16:51:00 -0400117/* hardcode that limit for now */
118#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
119
120/* hard reset data */
121#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
122
123/* reset flags */
124#define AMDGPU_RESET_GFX (1 << 0)
125#define AMDGPU_RESET_COMPUTE (1 << 1)
126#define AMDGPU_RESET_DMA (1 << 2)
127#define AMDGPU_RESET_CP (1 << 3)
128#define AMDGPU_RESET_GRBM (1 << 4)
129#define AMDGPU_RESET_DMA1 (1 << 5)
130#define AMDGPU_RESET_RLC (1 << 6)
131#define AMDGPU_RESET_SEM (1 << 7)
132#define AMDGPU_RESET_IH (1 << 8)
133#define AMDGPU_RESET_VMC (1 << 9)
134#define AMDGPU_RESET_MC (1 << 10)
135#define AMDGPU_RESET_DISPLAY (1 << 11)
136#define AMDGPU_RESET_UVD (1 << 12)
137#define AMDGPU_RESET_VCE (1 << 13)
138#define AMDGPU_RESET_VCE1 (1 << 14)
139
Alex Deucher97b2e202015-04-20 16:51:00 -0400140/* GFX current status */
141#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
142#define AMDGPU_GFX_SAFE_MODE 0x00000001L
143#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
144#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
145#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
146
147/* max cursor sizes (in pixels) */
148#define CIK_CURSOR_WIDTH 128
149#define CIK_CURSOR_HEIGHT 128
150
151struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400152struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400153struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800154struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400155struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400156struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400157
158enum amdgpu_cp_irq {
159 AMDGPU_CP_IRQ_GFX_EOP = 0,
160 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
167 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
168
169 AMDGPU_CP_IRQ_LAST
170};
171
172enum amdgpu_sdma_irq {
173 AMDGPU_SDMA_IRQ_TRAP0 = 0,
174 AMDGPU_SDMA_IRQ_TRAP1,
175
176 AMDGPU_SDMA_IRQ_LAST
177};
178
179enum amdgpu_thermal_irq {
180 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
181 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
182
183 AMDGPU_THERMAL_IRQ_LAST
184};
185
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800186enum amdgpu_kiq_irq {
187 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
188 AMDGPU_CP_KIQ_IRQ_LAST
189};
190
Alex Deucher97b2e202015-04-20 16:51:00 -0400191int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400192 enum amd_ip_block_type block_type,
193 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400194int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400195 enum amd_ip_block_type block_type,
196 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800197void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400198int amdgpu_wait_for_idle(struct amdgpu_device *adev,
199 enum amd_ip_block_type block_type);
200bool amdgpu_is_idle(struct amdgpu_device *adev,
201 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400202
Alex Deuchera1255102016-10-13 17:41:13 -0400203#define AMDGPU_MAX_IP_NUM 16
204
205struct amdgpu_ip_block_status {
206 bool valid;
207 bool sw;
208 bool hw;
209 bool late_initialized;
210 bool hang;
211};
212
Alex Deucher97b2e202015-04-20 16:51:00 -0400213struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400214 const enum amd_ip_block_type type;
215 const u32 major;
216 const u32 minor;
217 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400218 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400219};
220
Alex Deuchera1255102016-10-13 17:41:13 -0400221struct amdgpu_ip_block {
222 struct amdgpu_ip_block_status status;
223 const struct amdgpu_ip_block_version *version;
224};
225
Alex Deucher97b2e202015-04-20 16:51:00 -0400226int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400227 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400228 u32 major, u32 minor);
229
Alex Deuchera1255102016-10-13 17:41:13 -0400230struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
231 enum amd_ip_block_type type);
232
233int amdgpu_ip_block_add(struct amdgpu_device *adev,
234 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400235
236/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
237struct amdgpu_buffer_funcs {
238 /* maximum bytes in a single operation */
239 uint32_t copy_max_bytes;
240
241 /* number of dw to reserve per operation */
242 unsigned copy_num_dw;
243
244 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800245 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400246 /* src addr in bytes */
247 uint64_t src_offset,
248 /* dst addr in bytes */
249 uint64_t dst_offset,
250 /* number of byte to transfer */
251 uint32_t byte_count);
252
253 /* maximum bytes in a single operation */
254 uint32_t fill_max_bytes;
255
256 /* number of dw to reserve per operation */
257 unsigned fill_num_dw;
258
259 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800260 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400261 /* value to write to memory */
262 uint32_t src_data,
263 /* dst addr in bytes */
264 uint64_t dst_offset,
265 /* number of byte to fill */
266 uint32_t byte_count);
267};
268
269/* provided by hw blocks that can write ptes, e.g., sdma */
270struct amdgpu_vm_pte_funcs {
271 /* copy pte entries from GART */
272 void (*copy_pte)(struct amdgpu_ib *ib,
273 uint64_t pe, uint64_t src,
274 unsigned count);
275 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200276 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
277 uint64_t value, unsigned count,
278 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400279 /* for linear pte/pde updates without addr mapping */
280 void (*set_pte_pde)(struct amdgpu_ib *ib,
281 uint64_t pe,
282 uint64_t addr, unsigned count,
283 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400284};
285
286/* provided by the gmc block */
287struct amdgpu_gart_funcs {
288 /* flush the vm tlb via mmio */
289 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
290 uint32_t vmid);
291 /* write pte/pde updates using the cpu */
292 int (*set_pte_pde)(struct amdgpu_device *adev,
293 void *cpu_pt_addr, /* cpu addr of page table */
294 uint32_t gpu_page_idx, /* pte/pde to update */
295 uint64_t addr, /* addr to write into pte/pde */
296 uint32_t flags); /* access flags */
297};
298
299/* provided by the ih block */
300struct amdgpu_ih_funcs {
301 /* ring read/write ptr handling, called from interrupt context */
302 u32 (*get_wptr)(struct amdgpu_device *adev);
303 void (*decode_iv)(struct amdgpu_device *adev,
304 struct amdgpu_iv_entry *entry);
305 void (*set_rptr)(struct amdgpu_device *adev);
306};
307
Alex Deucher97b2e202015-04-20 16:51:00 -0400308/*
309 * BIOS.
310 */
311bool amdgpu_get_bios(struct amdgpu_device *adev);
312bool amdgpu_read_bios(struct amdgpu_device *adev);
313
314/*
315 * Dummy page
316 */
317struct amdgpu_dummy_page {
318 struct page *page;
319 dma_addr_t addr;
320};
321int amdgpu_dummy_page_init(struct amdgpu_device *adev);
322void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
323
324
325/*
326 * Clocks
327 */
328
329#define AMDGPU_MAX_PPLL 3
330
331struct amdgpu_clock {
332 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
333 struct amdgpu_pll spll;
334 struct amdgpu_pll mpll;
335 /* 10 Khz units */
336 uint32_t default_mclk;
337 uint32_t default_sclk;
338 uint32_t default_dispclk;
339 uint32_t current_dispclk;
340 uint32_t dp_extclk;
341 uint32_t max_pixel_clock;
342};
343
344/*
Flora Cuic632d792016-08-02 11:32:41 +0800345 * BO.
Alex Deucher97b2e202015-04-20 16:51:00 -0400346 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400347struct amdgpu_bo_list_entry {
348 struct amdgpu_bo *robj;
349 struct ttm_validate_buffer tv;
350 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400351 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100352 struct page **user_pages;
353 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400354};
355
356struct amdgpu_bo_va_mapping {
357 struct list_head list;
358 struct interval_tree_node it;
359 uint64_t offset;
Christian König268c3002017-01-18 14:49:43 +0100360 uint64_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400361};
362
363/* bo virtual addresses in a specific vm */
364struct amdgpu_bo_va {
365 /* protected by bo being reserved */
366 struct list_head bo_list;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100367 struct dma_fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400368 unsigned ref_count;
369
Christian König7fc11952015-07-30 11:53:42 +0200370 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400371 struct list_head vm_status;
372
Christian König7fc11952015-07-30 11:53:42 +0200373 /* mappings for this bo_va */
374 struct list_head invalids;
375 struct list_head valids;
376
Alex Deucher97b2e202015-04-20 16:51:00 -0400377 /* constant after initialization */
378 struct amdgpu_vm *vm;
379 struct amdgpu_bo *bo;
380};
381
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800382#define AMDGPU_GEM_DOMAIN_MAX 0x3
383
Alex Deucher97b2e202015-04-20 16:51:00 -0400384struct amdgpu_bo {
Alex Deucher97b2e202015-04-20 16:51:00 -0400385 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100386 u32 prefered_domains;
387 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800388 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400389 struct ttm_placement placement;
390 struct ttm_buffer_object tbo;
391 struct ttm_bo_kmap_obj kmap;
392 u64 flags;
393 unsigned pin_count;
394 void *kptr;
395 u64 tiling_flags;
396 u64 metadata_flags;
397 void *metadata;
398 u32 metadata_size;
Mario Kleiner8e94a462016-11-09 02:25:15 +0100399 unsigned prime_shared_count;
Alex Deucher97b2e202015-04-20 16:51:00 -0400400 /* list of all virtual address to which this bo
401 * is associated to
402 */
403 struct list_head va;
404 /* Constant after initialization */
Alex Deucher97b2e202015-04-20 16:51:00 -0400405 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100406 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800407 struct amdgpu_bo *shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400408
409 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400410 struct amdgpu_mn *mn;
411 struct list_head mn_list;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800412 struct list_head shadow_list;
Alex Deucher97b2e202015-04-20 16:51:00 -0400413};
414#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
415
416void amdgpu_gem_object_free(struct drm_gem_object *obj);
417int amdgpu_gem_object_open(struct drm_gem_object *obj,
418 struct drm_file *file_priv);
419void amdgpu_gem_object_close(struct drm_gem_object *obj,
420 struct drm_file *file_priv);
421unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
422struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200423struct drm_gem_object *
424amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
425 struct dma_buf_attachment *attach,
426 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400427struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
428 struct drm_gem_object *gobj,
429 int flags);
430int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
431void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
432struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
433void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
434void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
435int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
436
437/* sub-allocation manager, it has to be protected by another lock.
438 * By conception this is an helper for other part of the driver
439 * like the indirect buffer or semaphore, which both have their
440 * locking.
441 *
442 * Principe is simple, we keep a list of sub allocation in offset
443 * order (first entry has offset == 0, last entry has the highest
444 * offset).
445 *
446 * When allocating new object we first check if there is room at
447 * the end total_size - (last_object_offset + last_object_size) >=
448 * alloc_size. If so we allocate new object there.
449 *
450 * When there is not enough room at the end, we start waiting for
451 * each sub object until we reach object_offset+object_size >=
452 * alloc_size, this object then become the sub object we return.
453 *
454 * Alignment can't be bigger than page size.
455 *
456 * Hole are not considered for allocation to keep things simple.
457 * Assumption is that there won't be hole (all object on same
458 * alignment).
459 */
Christian König6ba60b82016-03-11 14:50:08 +0100460
461#define AMDGPU_SA_NUM_FENCE_LISTS 32
462
Alex Deucher97b2e202015-04-20 16:51:00 -0400463struct amdgpu_sa_manager {
464 wait_queue_head_t wq;
465 struct amdgpu_bo *bo;
466 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100467 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400468 struct list_head olist;
469 unsigned size;
470 uint64_t gpu_addr;
471 void *cpu_ptr;
472 uint32_t domain;
473 uint32_t align;
474};
475
Alex Deucher97b2e202015-04-20 16:51:00 -0400476/* sub-allocation buffer */
477struct amdgpu_sa_bo {
478 struct list_head olist;
479 struct list_head flist;
480 struct amdgpu_sa_manager *manager;
481 unsigned soffset;
482 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100483 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400484};
485
486/*
487 * GEM objects.
488 */
Christian König418aa0c2016-02-15 16:59:57 +0100489void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400490int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
491 int alignment, u32 initial_domain,
492 u64 flags, bool kernel,
493 struct drm_gem_object **obj);
494
495int amdgpu_mode_dumb_create(struct drm_file *file_priv,
496 struct drm_device *dev,
497 struct drm_mode_create_dumb *args);
498int amdgpu_mode_dumb_mmap(struct drm_file *filp,
499 struct drm_device *dev,
500 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800501int amdgpu_fence_slab_init(void);
502void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400503
504/*
505 * GART structures, functions & helpers
506 */
507struct amdgpu_mc;
508
509#define AMDGPU_GPU_PAGE_SIZE 4096
510#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
511#define AMDGPU_GPU_PAGE_SHIFT 12
512#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
513
514struct amdgpu_gart {
515 dma_addr_t table_addr;
516 struct amdgpu_bo *robj;
517 void *ptr;
518 unsigned num_gpu_pages;
519 unsigned num_cpu_pages;
520 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200521#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400522 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200523#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400524 bool ready;
525 const struct amdgpu_gart_funcs *gart_funcs;
526};
527
528int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
529void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
530int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
531void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
532int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
533void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
534int amdgpu_gart_init(struct amdgpu_device *adev);
535void amdgpu_gart_fini(struct amdgpu_device *adev);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400536void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400537 int pages);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400538int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400539 int pages, struct page **pagelist,
540 dma_addr_t *dma_addr, uint32_t flags);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800541int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400542
543/*
544 * GPU MC structures, functions & helpers
545 */
546struct amdgpu_mc {
547 resource_size_t aper_size;
548 resource_size_t aper_base;
549 resource_size_t agp_base;
550 /* for some chips with <= 32MB we need to lie
551 * about vram size near mc fb location */
552 u64 mc_vram_size;
553 u64 visible_vram_size;
554 u64 gtt_size;
555 u64 gtt_start;
556 u64 gtt_end;
557 u64 vram_start;
558 u64 vram_end;
559 unsigned vram_width;
560 u64 real_vram_size;
561 int vram_mtrr;
562 u64 gtt_base_align;
563 u64 mc_mask;
564 const struct firmware *fw; /* MC firmware */
565 uint32_t fw_version;
566 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800567 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800568 uint32_t srbm_soft_reset;
569 struct amdgpu_mode_mc_save save;
Alex Deucher97b2e202015-04-20 16:51:00 -0400570};
571
572/*
573 * GPU doorbell structures, functions & helpers
574 */
575typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
576{
577 AMDGPU_DOORBELL_KIQ = 0x000,
578 AMDGPU_DOORBELL_HIQ = 0x001,
579 AMDGPU_DOORBELL_DIQ = 0x002,
580 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
581 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
582 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
583 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
584 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
585 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
586 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
587 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
588 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
589 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
590 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
591 AMDGPU_DOORBELL_IH = 0x1E8,
592 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
593 AMDGPU_DOORBELL_INVALID = 0xFFFF
594} AMDGPU_DOORBELL_ASSIGNMENT;
595
596struct amdgpu_doorbell {
597 /* doorbell mmio */
598 resource_size_t base;
599 resource_size_t size;
600 u32 __iomem *ptr;
601 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
602};
603
604void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
605 phys_addr_t *aperture_base,
606 size_t *aperture_size,
607 size_t *start_offset);
608
609/*
610 * IRQS.
611 */
612
613struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900614 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400615 struct work_struct unpin_work;
616 struct amdgpu_device *adev;
617 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900618 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400619 uint64_t base;
620 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200621 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100622 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200623 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100624 struct dma_fence **shared;
625 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400626 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400627};
628
629
630/*
631 * CP & rings.
632 */
633
634struct amdgpu_ib {
635 struct amdgpu_sa_bo *sa_bo;
636 uint32_t length_dw;
637 uint64_t gpu_addr;
638 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800639 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400640};
641
Nils Wallménius62250a92016-04-10 16:30:00 +0200642extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800643
Christian König50838c82016-02-03 13:44:52 +0100644int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800645 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100646int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
647 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800648
Christian Königa5fb4ec2016-06-29 15:10:31 +0200649void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100650void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100651int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100652 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100653 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100654
Alex Deucher97b2e202015-04-20 16:51:00 -0400655/*
656 * context related structures
657 */
658
Christian König21c16bf2015-07-07 17:24:49 +0200659struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200660 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100661 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200662 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200663};
664
Alex Deucher97b2e202015-04-20 16:51:00 -0400665struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400666 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800667 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400668 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200669 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100670 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200671 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800672 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400673};
674
675struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400676 struct amdgpu_device *adev;
677 struct mutex lock;
678 /* protected by lock */
679 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400680};
681
Alex Deucher0b492a42015-08-16 22:48:26 -0400682struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
683int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
684
Christian König21c16bf2015-07-07 17:24:49 +0200685uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100686 struct dma_fence *fence);
687struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200688 struct amdgpu_ring *ring, uint64_t seq);
689
Alex Deucher0b492a42015-08-16 22:48:26 -0400690int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
691 struct drm_file *filp);
692
Christian Königefd4ccb2015-08-04 16:20:31 +0200693void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
694void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400695
Alex Deucher97b2e202015-04-20 16:51:00 -0400696/*
697 * file private structure
698 */
699
700struct amdgpu_fpriv {
701 struct amdgpu_vm vm;
702 struct mutex bo_list_lock;
703 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400704 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400705};
706
707/*
708 * residency list
709 */
710
711struct amdgpu_bo_list {
712 struct mutex lock;
713 struct amdgpu_bo *gds_obj;
714 struct amdgpu_bo *gws_obj;
715 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100716 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400717 unsigned num_entries;
718 struct amdgpu_bo_list_entry *array;
719};
720
721struct amdgpu_bo_list *
722amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100723void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
724 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400725void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
726void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
727
728/*
729 * GFX stuff
730 */
731#include "clearstate_defs.h"
732
Alex Deucher79e54122016-04-08 15:45:13 -0400733struct amdgpu_rlc_funcs {
734 void (*enter_safe_mode)(struct amdgpu_device *adev);
735 void (*exit_safe_mode)(struct amdgpu_device *adev);
736};
737
Alex Deucher97b2e202015-04-20 16:51:00 -0400738struct amdgpu_rlc {
739 /* for power gating */
740 struct amdgpu_bo *save_restore_obj;
741 uint64_t save_restore_gpu_addr;
742 volatile uint32_t *sr_ptr;
743 const u32 *reg_list;
744 u32 reg_list_size;
745 /* for clear state */
746 struct amdgpu_bo *clear_state_obj;
747 uint64_t clear_state_gpu_addr;
748 volatile uint32_t *cs_ptr;
749 const struct cs_section_def *cs_data;
750 u32 clear_state_size;
751 /* for cp tables */
752 struct amdgpu_bo *cp_table_obj;
753 uint64_t cp_table_gpu_addr;
754 volatile uint32_t *cp_table_ptr;
755 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400756
757 /* safe mode for updating CG/PG state */
758 bool in_safe_mode;
759 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400760
761 /* for firmware data */
762 u32 save_and_restore_offset;
763 u32 clear_state_descriptor_offset;
764 u32 avail_scratch_ram_locations;
765 u32 reg_restore_list_size;
766 u32 reg_list_format_start;
767 u32 reg_list_format_separate_start;
768 u32 starting_offsets_start;
769 u32 reg_list_format_size_bytes;
770 u32 reg_list_size_bytes;
771
772 u32 *register_list_format;
773 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400774};
775
776struct amdgpu_mec {
777 struct amdgpu_bo *hpd_eop_obj;
778 u64 hpd_eop_gpu_addr;
779 u32 num_pipe;
780 u32 num_mec;
781 u32 num_queue;
782};
783
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800784struct amdgpu_kiq {
785 u64 eop_gpu_addr;
786 struct amdgpu_bo *eop_obj;
787 struct amdgpu_ring ring;
788 struct amdgpu_irq_src irq;
789};
790
Alex Deucher97b2e202015-04-20 16:51:00 -0400791/*
792 * GPU scratch registers structures, functions & helpers
793 */
794struct amdgpu_scratch {
795 unsigned num_reg;
796 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100797 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400798};
799
800/*
801 * GFX configurations
802 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400803#define AMDGPU_GFX_MAX_SE 4
804#define AMDGPU_GFX_MAX_SH_PER_SE 2
805
806struct amdgpu_rb_config {
807 uint32_t rb_backend_disable;
808 uint32_t user_rb_backend_disable;
809 uint32_t raster_config;
810 uint32_t raster_config_1;
811};
812
Alex Deucher97b2e202015-04-20 16:51:00 -0400813struct amdgpu_gca_config {
814 unsigned max_shader_engines;
815 unsigned max_tile_pipes;
816 unsigned max_cu_per_sh;
817 unsigned max_sh_per_se;
818 unsigned max_backends_per_se;
819 unsigned max_texture_channel_caches;
820 unsigned max_gprs;
821 unsigned max_gs_threads;
822 unsigned max_hw_contexts;
823 unsigned sc_prim_fifo_size_frontend;
824 unsigned sc_prim_fifo_size_backend;
825 unsigned sc_hiz_tile_fifo_size;
826 unsigned sc_earlyz_tile_fifo_size;
827
828 unsigned num_tile_pipes;
829 unsigned backend_enable_mask;
830 unsigned mem_max_burst_length_bytes;
831 unsigned mem_row_size_in_kb;
832 unsigned shader_engine_tile_size;
833 unsigned num_gpus;
834 unsigned multi_gpu_tile_size;
835 unsigned mc_arb_ramcfg;
836 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500837 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400838
839 uint32_t tile_mode_array[32];
840 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400841
842 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400843};
844
Alex Deucher7dae69a2016-05-03 16:25:53 -0400845struct amdgpu_cu_info {
846 uint32_t number; /* total active CU number */
847 uint32_t ao_cu_mask;
848 uint32_t bitmap[4][4];
849};
850
Alex Deucherb95e31f2016-07-07 15:01:42 -0400851struct amdgpu_gfx_funcs {
852 /* get the gpu clock counter */
853 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400854 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400855 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500856 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
857 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400858};
859
Alex Deucher97b2e202015-04-20 16:51:00 -0400860struct amdgpu_gfx {
861 struct mutex gpu_clock_mutex;
862 struct amdgpu_gca_config config;
863 struct amdgpu_rlc rlc;
864 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800865 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400866 struct amdgpu_scratch scratch;
867 const struct firmware *me_fw; /* ME firmware */
868 uint32_t me_fw_version;
869 const struct firmware *pfp_fw; /* PFP firmware */
870 uint32_t pfp_fw_version;
871 const struct firmware *ce_fw; /* CE firmware */
872 uint32_t ce_fw_version;
873 const struct firmware *rlc_fw; /* RLC firmware */
874 uint32_t rlc_fw_version;
875 const struct firmware *mec_fw; /* MEC firmware */
876 uint32_t mec_fw_version;
877 const struct firmware *mec2_fw; /* MEC2 firmware */
878 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800879 uint32_t me_feature_version;
880 uint32_t ce_feature_version;
881 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800882 uint32_t rlc_feature_version;
883 uint32_t mec_feature_version;
884 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -0400885 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
886 unsigned num_gfx_rings;
887 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
888 unsigned num_compute_rings;
889 struct amdgpu_irq_src eop_irq;
890 struct amdgpu_irq_src priv_reg_irq;
891 struct amdgpu_irq_src priv_inst_irq;
892 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -0400893 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +0800894 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -0400895 unsigned ce_ram_size;
896 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -0400897 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +0800898
899 /* reset mask */
900 uint32_t grbm_soft_reset;
901 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400902};
903
Christian Königb07c60c2016-01-31 12:29:04 +0100904int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -0400905 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +0200906void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100907 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +0100908int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +0800909 struct amdgpu_ib *ibs, struct amdgpu_job *job,
910 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400911int amdgpu_ib_pool_init(struct amdgpu_device *adev);
912void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
913int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400914
915/*
916 * CS.
917 */
918struct amdgpu_cs_chunk {
919 uint32_t chunk_id;
920 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +0200921 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -0400922};
923
924struct amdgpu_cs_parser {
925 struct amdgpu_device *adev;
926 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +0200927 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +0100928
Alex Deucher97b2e202015-04-20 16:51:00 -0400929 /* chunks */
930 unsigned nchunks;
931 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -0400932
Christian König50838c82016-02-03 13:44:52 +0100933 /* scheduler job object */
934 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400935
Christian Königc3cca412015-12-15 14:41:33 +0100936 /* buffer objects */
937 struct ww_acquire_ctx ticket;
938 struct amdgpu_bo_list *bo_list;
939 struct amdgpu_bo_list_entry vm_pd;
940 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100941 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +0100942 uint64_t bytes_moved_threshold;
943 uint64_t bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200944 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -0400945
946 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +0100947 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -0400948};
949
Monk Liu753ad492016-08-26 13:28:28 +0800950#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
951#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
952#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
Monk Liu7e6bf802017-01-17 10:55:42 +0800953#define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */
Monk Liu753ad492016-08-26 13:28:28 +0800954
Chunming Zhoubb977d32015-08-18 15:16:40 +0800955struct amdgpu_job {
956 struct amd_sched_job base;
957 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +0200958 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100959 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +0100960 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800961 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100962 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +0800963 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800964 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +0100965 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +0800966 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +0800967 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +0200968 unsigned vm_id;
969 uint64_t vm_pd_addr;
970 uint32_t gds_base, gds_size;
971 uint32_t gws_base, gws_size;
972 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +0200973
974 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +0200975 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +0200976 uint64_t uf_sequence;
977
Chunming Zhoubb977d32015-08-18 15:16:40 +0800978};
Junwei Zhanga6db8a32015-09-09 09:21:19 +0800979#define to_amdgpu_job(sched_job) \
980 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +0800981
Christian König7270f832016-01-31 11:00:41 +0100982static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
983 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -0400984{
Christian König50838c82016-02-03 13:44:52 +0100985 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -0400986}
987
Christian König7270f832016-01-31 11:00:41 +0100988static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
989 uint32_t ib_idx, int idx,
990 uint32_t value)
991{
Christian König50838c82016-02-03 13:44:52 +0100992 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +0100993}
994
Alex Deucher97b2e202015-04-20 16:51:00 -0400995/*
996 * Writeback
997 */
998#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
999
1000struct amdgpu_wb {
1001 struct amdgpu_bo *wb_obj;
1002 volatile uint32_t *wb;
1003 uint64_t gpu_addr;
1004 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1005 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1006};
1007
1008int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1009void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1010
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001011void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1012
Alex Deucher97b2e202015-04-20 16:51:00 -04001013/*
1014 * UVD
1015 */
Arindam Nathc0365542016-04-12 13:46:15 +02001016#define AMDGPU_DEFAULT_UVD_HANDLES 10
1017#define AMDGPU_MAX_UVD_HANDLES 40
1018#define AMDGPU_UVD_STACK_SIZE (200*1024)
1019#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1020#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1021#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001022
1023struct amdgpu_uvd {
1024 struct amdgpu_bo *vcpu_bo;
1025 void *cpu_addr;
1026 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001027 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001028 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001029 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001030 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1031 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1032 struct delayed_work idle_work;
1033 const struct firmware *fw; /* UVD firmware */
1034 struct amdgpu_ring ring;
1035 struct amdgpu_irq_src irq;
1036 bool address_64_bit;
Christian König4cb5877c2016-07-26 12:05:40 +02001037 bool use_ctx_buf;
Christian Königead833e2016-02-10 14:35:19 +01001038 struct amd_sched_entity entity;
Chunming Zhoufc0b3b92016-07-18 17:18:01 +08001039 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001040};
1041
1042/*
1043 * VCE
1044 */
1045#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001046#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1047
Alex Deucher6a585772015-07-10 14:16:24 -04001048#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1049#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1050
Alex Deucher97b2e202015-04-20 16:51:00 -04001051struct amdgpu_vce {
1052 struct amdgpu_bo *vcpu_bo;
1053 uint64_t gpu_addr;
1054 unsigned fw_version;
1055 unsigned fb_version;
1056 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1057 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001058 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001059 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001060 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001061 const struct firmware *fw; /* VCE firmware */
1062 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1063 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001064 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001065 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001066 uint32_t srbm_soft_reset;
Alex Deucher75c65482016-08-24 16:56:21 -04001067 unsigned num_rings;
Alex Deucher97b2e202015-04-20 16:51:00 -04001068};
1069
1070/*
1071 * SDMA
1072 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001073struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001074 /* SDMA firmware */
1075 const struct firmware *fw;
1076 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001077 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001078
1079 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001080 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001081};
1082
Alex Deucherc113ea12015-10-08 16:30:37 -04001083struct amdgpu_sdma {
1084 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001085#ifdef CONFIG_DRM_AMDGPU_SI
1086 //SI DMA has a difference trap irq number for the second engine
1087 struct amdgpu_irq_src trap_irq_1;
1088#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001089 struct amdgpu_irq_src trap_irq;
1090 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001091 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001092 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001093};
1094
Alex Deucher97b2e202015-04-20 16:51:00 -04001095/*
1096 * Firmware
1097 */
1098struct amdgpu_firmware {
1099 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1100 bool smu_load;
1101 struct amdgpu_bo *fw_buf;
1102 unsigned int fw_size;
1103};
1104
1105/*
1106 * Benchmarking
1107 */
1108void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1109
1110
1111/*
1112 * Testing
1113 */
1114void amdgpu_test_moves(struct amdgpu_device *adev);
1115void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1116 struct amdgpu_ring *cpA,
1117 struct amdgpu_ring *cpB);
1118void amdgpu_test_syncing(struct amdgpu_device *adev);
1119
1120/*
1121 * MMU Notifier
1122 */
1123#if defined(CONFIG_MMU_NOTIFIER)
1124int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1125void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1126#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001127static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001128{
1129 return -ENODEV;
1130}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001131static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001132#endif
1133
1134/*
1135 * Debugfs
1136 */
1137struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001138 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001139 unsigned num_files;
1140};
1141
1142int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001143 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001144 unsigned nfiles);
1145int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1146
1147#if defined(CONFIG_DEBUG_FS)
1148int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001149#endif
1150
Huang Rui50ab2532016-06-12 15:51:09 +08001151int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1152
Alex Deucher97b2e202015-04-20 16:51:00 -04001153/*
1154 * amdgpu smumgr functions
1155 */
1156struct amdgpu_smumgr_funcs {
1157 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1158 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1159 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1160};
1161
1162/*
1163 * amdgpu smumgr
1164 */
1165struct amdgpu_smumgr {
1166 struct amdgpu_bo *toc_buf;
1167 struct amdgpu_bo *smu_buf;
1168 /* asic priv smu data */
1169 void *priv;
1170 spinlock_t smu_lock;
1171 /* smumgr functions */
1172 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1173 /* ucode loading complete flag */
1174 uint32_t fw_flags;
1175};
1176
1177/*
1178 * ASIC specific register table accessible by UMD
1179 */
1180struct amdgpu_allowed_register_entry {
1181 uint32_t reg_offset;
1182 bool untouched;
1183 bool grbm_indexed;
1184};
1185
Alex Deucher97b2e202015-04-20 16:51:00 -04001186/*
1187 * ASIC specific functions.
1188 */
1189struct amdgpu_asic_funcs {
1190 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001191 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1192 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001193 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1194 u32 sh_num, u32 reg_offset, u32 *value);
1195 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1196 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001197 /* get the reference clock */
1198 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001199 /* MM block clocks */
1200 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1201 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001202 /* static power management */
1203 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1204 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001205};
1206
1207/*
1208 * IOCTL.
1209 */
1210int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1211 struct drm_file *filp);
1212int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1213 struct drm_file *filp);
1214
1215int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1216 struct drm_file *filp);
1217int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1218 struct drm_file *filp);
1219int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1220 struct drm_file *filp);
1221int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1222 struct drm_file *filp);
1223int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1224 struct drm_file *filp);
1225int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1226 struct drm_file *filp);
1227int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1228int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001229int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1230 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001231
1232int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1233 struct drm_file *filp);
1234
1235/* VRAM scratch page for HDP bug, default vram page */
1236struct amdgpu_vram_scratch {
1237 struct amdgpu_bo *robj;
1238 volatile uint32_t *ptr;
1239 u64 gpu_addr;
1240};
1241
1242/*
1243 * ACPI
1244 */
1245struct amdgpu_atif_notification_cfg {
1246 bool enabled;
1247 int command_code;
1248};
1249
1250struct amdgpu_atif_notifications {
1251 bool display_switch;
1252 bool expansion_mode_change;
1253 bool thermal_state;
1254 bool forced_power_state;
1255 bool system_power_state;
1256 bool display_conf_change;
1257 bool px_gfx_switch;
1258 bool brightness_change;
1259 bool dgpu_display_event;
1260};
1261
1262struct amdgpu_atif_functions {
1263 bool system_params;
1264 bool sbios_requests;
1265 bool select_active_disp;
1266 bool lid_state;
1267 bool get_tv_standard;
1268 bool set_tv_standard;
1269 bool get_panel_expansion_mode;
1270 bool set_panel_expansion_mode;
1271 bool temperature_change;
1272 bool graphics_device_types;
1273};
1274
1275struct amdgpu_atif {
1276 struct amdgpu_atif_notifications notifications;
1277 struct amdgpu_atif_functions functions;
1278 struct amdgpu_atif_notification_cfg notification_cfg;
1279 struct amdgpu_encoder *encoder_for_bl;
1280};
1281
1282struct amdgpu_atcs_functions {
1283 bool get_ext_state;
1284 bool pcie_perf_req;
1285 bool pcie_dev_rdy;
1286 bool pcie_bus_width;
1287};
1288
1289struct amdgpu_atcs {
1290 struct amdgpu_atcs_functions functions;
1291};
1292
Alex Deucher97b2e202015-04-20 16:51:00 -04001293/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001294 * CGS
1295 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001296struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1297void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001298
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001299/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001300 * Core structure, functions and helpers.
1301 */
1302typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1303typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1304
1305typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1306typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1307
1308struct amdgpu_device {
1309 struct device *dev;
1310 struct drm_device *ddev;
1311 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001312
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001313#ifdef CONFIG_DRM_AMD_ACP
1314 struct amdgpu_acp acp;
1315#endif
1316
Alex Deucher97b2e202015-04-20 16:51:00 -04001317 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001318 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001319 uint32_t family;
1320 uint32_t rev_id;
1321 uint32_t external_rev_id;
1322 unsigned long flags;
1323 int usec_timeout;
1324 const struct amdgpu_asic_funcs *asic_funcs;
1325 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001326 bool need_dma32;
1327 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001328 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001329 struct notifier_block acpi_nb;
1330 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1331 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001332 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001333#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001334 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001335#endif
1336 struct amdgpu_atif atif;
1337 struct amdgpu_atcs atcs;
1338 struct mutex srbm_mutex;
1339 /* GRBM index mutex. Protects concurrent access to GRBM index */
1340 struct mutex grbm_idx_mutex;
1341 struct dev_pm_domain vga_pm_domain;
1342 bool have_disp_power_ref;
1343
1344 /* BIOS */
1345 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001346 uint32_t bios_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001347 struct amdgpu_bo *stollen_vga_memory;
1348 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1349
1350 /* Register/doorbell mmio */
1351 resource_size_t rmmio_base;
1352 resource_size_t rmmio_size;
1353 void __iomem *rmmio;
1354 /* protects concurrent MM_INDEX/DATA based register access */
1355 spinlock_t mmio_idx_lock;
1356 /* protects concurrent SMC based register access */
1357 spinlock_t smc_idx_lock;
1358 amdgpu_rreg_t smc_rreg;
1359 amdgpu_wreg_t smc_wreg;
1360 /* protects concurrent PCIE register access */
1361 spinlock_t pcie_idx_lock;
1362 amdgpu_rreg_t pcie_rreg;
1363 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001364 amdgpu_rreg_t pciep_rreg;
1365 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001366 /* protects concurrent UVD register access */
1367 spinlock_t uvd_ctx_idx_lock;
1368 amdgpu_rreg_t uvd_ctx_rreg;
1369 amdgpu_wreg_t uvd_ctx_wreg;
1370 /* protects concurrent DIDT register access */
1371 spinlock_t didt_idx_lock;
1372 amdgpu_rreg_t didt_rreg;
1373 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001374 /* protects concurrent gc_cac register access */
1375 spinlock_t gc_cac_idx_lock;
1376 amdgpu_rreg_t gc_cac_rreg;
1377 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001378 /* protects concurrent ENDPOINT (audio) register access */
1379 spinlock_t audio_endpt_idx_lock;
1380 amdgpu_block_rreg_t audio_endpt_rreg;
1381 amdgpu_block_wreg_t audio_endpt_wreg;
1382 void __iomem *rio_mem;
1383 resource_size_t rio_mem_size;
1384 struct amdgpu_doorbell doorbell;
1385
1386 /* clock/pll info */
1387 struct amdgpu_clock clock;
1388
1389 /* MC */
1390 struct amdgpu_mc mc;
1391 struct amdgpu_gart gart;
1392 struct amdgpu_dummy_page dummy_page;
1393 struct amdgpu_vm_manager vm_manager;
1394
1395 /* memory management */
1396 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001397 struct amdgpu_vram_scratch vram_scratch;
1398 struct amdgpu_wb wb;
1399 atomic64_t vram_usage;
1400 atomic64_t vram_vis_usage;
1401 atomic64_t gtt_usage;
1402 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001403 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02001404 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001405
Marek Olšák95844d22016-08-17 23:49:27 +02001406 /* data for buffer migration throttling */
1407 struct {
1408 spinlock_t lock;
1409 s64 last_update_us;
1410 s64 accum_us; /* accumulated microseconds */
1411 u32 log2_max_MBps;
1412 } mm_stats;
1413
Alex Deucher97b2e202015-04-20 16:51:00 -04001414 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001415 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001416 struct amdgpu_mode_info mode_info;
1417 struct work_struct hotplug_work;
1418 struct amdgpu_irq_src crtc_irq;
1419 struct amdgpu_irq_src pageflip_irq;
1420 struct amdgpu_irq_src hpd_irq;
1421
1422 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001423 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001424 unsigned num_rings;
1425 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1426 bool ib_pool_ready;
1427 struct amdgpu_sa_manager ring_tmp_bo;
1428
1429 /* interrupts */
1430 struct amdgpu_irq irq;
1431
Alex Deucher1f7371b2015-12-02 17:46:21 -05001432 /* powerplay */
1433 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001434 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001435 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001436
Alex Deucher97b2e202015-04-20 16:51:00 -04001437 /* dpm */
1438 struct amdgpu_pm pm;
1439 u32 cg_flags;
1440 u32 pg_flags;
1441
1442 /* amdgpu smumgr */
1443 struct amdgpu_smumgr smu;
1444
1445 /* gfx */
1446 struct amdgpu_gfx gfx;
1447
1448 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001449 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001450
1451 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04001452 struct amdgpu_uvd uvd;
1453
1454 /* vce */
1455 struct amdgpu_vce vce;
1456
1457 /* firmwares */
1458 struct amdgpu_firmware firmware;
1459
1460 /* GDS */
1461 struct amdgpu_gds gds;
1462
Alex Deuchera1255102016-10-13 17:41:13 -04001463 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001464 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001465 struct mutex mn_lock;
1466 DECLARE_HASHTABLE(mn_hash, 7);
1467
1468 /* tracking pinned memory */
1469 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001470 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001471 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001472
1473 /* amdkfd interface */
1474 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001475
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001476 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001477
1478 /* link all shadow bo */
1479 struct list_head shadow_list;
1480 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001481 /* link all gtt */
1482 spinlock_t gtt_list_lock;
1483 struct list_head gtt_list;
1484
Jim Quc836fec2017-02-10 15:59:59 +08001485 /* record hw reset is performed */
1486 bool has_hw_reset;
1487
Alex Deucher97b2e202015-04-20 16:51:00 -04001488};
1489
Christian Königa7d64de2016-09-15 14:58:48 +02001490static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1491{
1492 return container_of(bdev, struct amdgpu_device, mman.bdev);
1493}
1494
Alex Deucher97b2e202015-04-20 16:51:00 -04001495bool amdgpu_device_is_px(struct drm_device *dev);
1496int amdgpu_device_init(struct amdgpu_device *adev,
1497 struct drm_device *ddev,
1498 struct pci_dev *pdev,
1499 uint32_t flags);
1500void amdgpu_device_fini(struct amdgpu_device *adev);
1501int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1502
1503uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
1504 bool always_indirect);
1505void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
1506 bool always_indirect);
1507u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1508void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1509
1510u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1511void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
1512
1513/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001514 * Registers read & write functions.
1515 */
1516#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
1517#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
1518#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
1519#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
1520#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
1521#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1522#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1523#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1524#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001525#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1526#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001527#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1528#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1529#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1530#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1531#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1532#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001533#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1534#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001535#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1536#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1537#define WREG32_P(reg, val, mask) \
1538 do { \
1539 uint32_t tmp_ = RREG32(reg); \
1540 tmp_ &= (mask); \
1541 tmp_ |= ((val) & ~(mask)); \
1542 WREG32(reg, tmp_); \
1543 } while (0)
1544#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1545#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1546#define WREG32_PLL_P(reg, val, mask) \
1547 do { \
1548 uint32_t tmp_ = RREG32_PLL(reg); \
1549 tmp_ &= (mask); \
1550 tmp_ |= ((val) & ~(mask)); \
1551 WREG32_PLL(reg, tmp_); \
1552 } while (0)
1553#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1554#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1555#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1556
1557#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1558#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
1559
1560#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1561#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1562
1563#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1564 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1565 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1566
1567#define REG_GET_FIELD(value, reg, field) \
1568 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1569
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001570#define WREG32_FIELD(reg, field, val) \
1571 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1572
Alex Deucher97b2e202015-04-20 16:51:00 -04001573/*
1574 * BIOS helpers.
1575 */
1576#define RBIOS8(i) (adev->bios[i])
1577#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1578#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1579
1580/*
1581 * RING helpers.
1582 */
1583static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
1584{
1585 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08001586 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04001587 ring->ring[ring->wptr++] = v;
1588 ring->wptr &= ring->ptr_mask;
1589 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04001590}
1591
Monk Liu0a8e1472017-01-17 10:52:33 +08001592static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
1593{
1594 unsigned occupied, chunk1, chunk2;
1595 void *dst;
1596
1597 if (ring->count_dw < count_dw) {
1598 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
1599 } else {
1600 occupied = ring->wptr & ring->ptr_mask;
1601 dst = (void *)&ring->ring[occupied];
1602 chunk1 = ring->ptr_mask + 1 - occupied;
1603 chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
1604 chunk2 = count_dw - chunk1;
1605 chunk1 <<= 2;
1606 chunk2 <<= 2;
1607
1608 if (chunk1)
1609 memcpy(dst, src, chunk1);
1610
1611 if (chunk2) {
1612 src += chunk1;
1613 dst = (void *)ring->ring;
1614 memcpy(dst, src, chunk2);
1615 }
1616
1617 ring->wptr += count_dw;
1618 ring->wptr &= ring->ptr_mask;
1619 ring->count_dw -= count_dw;
1620 }
1621}
1622
Alex Deucherc113ea12015-10-08 16:30:37 -04001623static inline struct amdgpu_sdma_instance *
1624amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001625{
1626 struct amdgpu_device *adev = ring->adev;
1627 int i;
1628
Alex Deucherc113ea12015-10-08 16:30:37 -04001629 for (i = 0; i < adev->sdma.num_instances; i++)
1630 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001631 break;
1632
1633 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001634 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001635 else
1636 return NULL;
1637}
1638
Alex Deucher97b2e202015-04-20 16:51:00 -04001639/*
1640 * ASICs macro.
1641 */
1642#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1643#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001644#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1645#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1646#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001647#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1648#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1649#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001650#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001651#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001652#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001653#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1654#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
1655#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001656#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001657#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001658#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1659#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001660#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001661#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1662#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1663#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001664#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001665#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001666#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001667#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001668#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001669#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001670#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001671#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001672#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001673#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1674#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Christian König9e5d53092016-01-31 12:20:55 +01001675#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001676#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1677#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001678#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1679#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1680#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
1681#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
1682#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1683#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001684#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1685#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1686#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1687#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1688#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1689#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001690#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001691#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1692#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1693#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1694#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
1695#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001696#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001697#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001698#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001699#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001700#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
1701
1702/* Common functions */
1703int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001704bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001705void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001706bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001707void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001708
Alex Deucher97b2e202015-04-20 16:51:00 -04001709int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
1710int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
1711 u32 ip_instance, u32 ring,
1712 struct amdgpu_ring **out_ring);
Samuel Pitoisetfad06122017-02-09 11:33:37 +01001713void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001714void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001715bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001716int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001717int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1718 uint32_t flags);
1719bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001720struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001721bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1722 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001723bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1724 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001725bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
1726uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1727 struct ttm_mem_reg *mem);
1728void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
1729void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
1730void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001731int amdgpu_ttm_init(struct amdgpu_device *adev);
1732void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001733void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1734 const u32 *registers,
1735 const u32 array_size);
1736
1737bool amdgpu_device_is_px(struct drm_device *dev);
1738/* atpx handler */
1739#if defined(CONFIG_VGA_SWITCHEROO)
1740void amdgpu_register_atpx_handler(void);
1741void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001742bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001743bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001744bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001745#else
1746static inline void amdgpu_register_atpx_handler(void) {}
1747static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001748static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001749static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001750static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001751#endif
1752
1753/*
1754 * KMS
1755 */
1756extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001757extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001758
1759int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001760void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001761void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1762int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1763void amdgpu_driver_postclose_kms(struct drm_device *dev,
1764 struct drm_file *file_priv);
1765void amdgpu_driver_preclose_kms(struct drm_device *dev,
1766 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001767int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001768int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1769int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001770u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1771int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1772void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1773int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04001774 int *max_error,
1775 struct timeval *vblank_time,
1776 unsigned flags);
1777long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1778 unsigned long arg);
1779
1780/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001781 * functions used by amdgpu_encoder.c
1782 */
1783struct amdgpu_afmt_acr {
1784 u32 clock;
1785
1786 int n_32khz;
1787 int cts_32khz;
1788
1789 int n_44_1khz;
1790 int cts_44_1khz;
1791
1792 int n_48khz;
1793 int cts_48khz;
1794
1795};
1796
1797struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1798
1799/* amdgpu_acpi.c */
1800#if defined(CONFIG_ACPI)
1801int amdgpu_acpi_init(struct amdgpu_device *adev);
1802void amdgpu_acpi_fini(struct amdgpu_device *adev);
1803bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1804int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1805 u8 perf_req, bool advertise);
1806int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1807#else
1808static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1809static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1810#endif
1811
1812struct amdgpu_bo_va_mapping *
1813amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1814 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02001815int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04001816
1817#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001818#endif