blob: 305f3b48d36f192e71e84aa63be682cfa9329664 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Francois Romieu9c14cea2008-07-05 00:21:15 +020087#define MAX_READ_REQUEST_SHIFT 12
Michal Schmidtaee77e42012-09-09 13:55:26 +000088#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
90
91#define R8169_REGS_SIZE 256
92#define R8169_NAPI_WEIGHT 64
93#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000094#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
96#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
97
98#define RTL8169_TX_TIMEOUT (6*HZ)
99#define RTL8169_PHY_TIMEOUT (10*HZ)
100
101/* write/read MMIO register */
102#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
103#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
104#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
105#define RTL_R8(reg) readb (ioaddr + (reg))
106#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +0000107#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200110 RTL_GIGA_MAC_VER_01 = 0,
111 RTL_GIGA_MAC_VER_02,
112 RTL_GIGA_MAC_VER_03,
113 RTL_GIGA_MAC_VER_04,
114 RTL_GIGA_MAC_VER_05,
115 RTL_GIGA_MAC_VER_06,
116 RTL_GIGA_MAC_VER_07,
117 RTL_GIGA_MAC_VER_08,
118 RTL_GIGA_MAC_VER_09,
119 RTL_GIGA_MAC_VER_10,
120 RTL_GIGA_MAC_VER_11,
121 RTL_GIGA_MAC_VER_12,
122 RTL_GIGA_MAC_VER_13,
123 RTL_GIGA_MAC_VER_14,
124 RTL_GIGA_MAC_VER_15,
125 RTL_GIGA_MAC_VER_16,
126 RTL_GIGA_MAC_VER_17,
127 RTL_GIGA_MAC_VER_18,
128 RTL_GIGA_MAC_VER_19,
129 RTL_GIGA_MAC_VER_20,
130 RTL_GIGA_MAC_VER_21,
131 RTL_GIGA_MAC_VER_22,
132 RTL_GIGA_MAC_VER_23,
133 RTL_GIGA_MAC_VER_24,
134 RTL_GIGA_MAC_VER_25,
135 RTL_GIGA_MAC_VER_26,
136 RTL_GIGA_MAC_VER_27,
137 RTL_GIGA_MAC_VER_28,
138 RTL_GIGA_MAC_VER_29,
139 RTL_GIGA_MAC_VER_30,
140 RTL_GIGA_MAC_VER_31,
141 RTL_GIGA_MAC_VER_32,
142 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800143 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800144 RTL_GIGA_MAC_VER_35,
145 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800146 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800147 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800148 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800149 RTL_GIGA_MAC_VER_40,
150 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000151 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000152 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800153 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800154 RTL_GIGA_MAC_VER_45,
155 RTL_GIGA_MAC_VER_46,
156 RTL_GIGA_MAC_VER_47,
157 RTL_GIGA_MAC_VER_48,
Francois Romieu85bffe62011-04-27 08:22:39 +0200158 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159};
160
Francois Romieu2b7b4312011-04-18 22:53:24 -0700161enum rtl_tx_desc_version {
162 RTL_TD_0 = 0,
163 RTL_TD_1 = 1,
164};
165
Francois Romieud58d46b2011-05-03 16:38:29 +0200166#define JUMBO_1K ETH_DATA_LEN
167#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
168#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
169#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
170#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
171
172#define _R(NAME,TD,FW,SZ,B) { \
173 .name = NAME, \
174 .txd_version = TD, \
175 .fw_name = FW, \
176 .jumbo_max = SZ, \
177 .jumbo_tx_csum = B \
178}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800180static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700182 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200184 u16 jumbo_max;
185 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200186} rtl_chip_infos[] = {
187 /* PCI devices. */
188 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200189 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200191 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200193 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200195 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200197 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200199 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 /* PCI-E devices. */
201 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200202 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200204 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200206 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200208 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200210 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200212 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200214 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200216 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200218 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200220 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_17] =
hayeswangf75761b2014-03-11 15:11:59 +0800222 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200224 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200226 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200228 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200230 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200232 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200234 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200236 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200238 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
239 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200240 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200241 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
242 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200244 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200245 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200246 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200247 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200248 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
249 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200250 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200251 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
252 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200253 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200254 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200255 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200256 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
257 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200258 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200259 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
260 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800261 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200262 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
263 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800264 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200265 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
266 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800267 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200268 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
269 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800270 [RTL_GIGA_MAC_VER_37] =
271 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
272 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800273 [RTL_GIGA_MAC_VER_38] =
274 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
275 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800276 [RTL_GIGA_MAC_VER_39] =
277 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
278 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800279 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000280 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800281 JUMBO_9K, false),
282 [RTL_GIGA_MAC_VER_41] =
283 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000284 [RTL_GIGA_MAC_VER_42] =
285 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
286 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000287 [RTL_GIGA_MAC_VER_43] =
288 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
289 JUMBO_1K, true),
hayeswang45dd95c2013-07-08 17:09:01 +0800290 [RTL_GIGA_MAC_VER_44] =
291 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2,
292 JUMBO_9K, false),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800293 [RTL_GIGA_MAC_VER_45] =
294 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1,
295 JUMBO_9K, false),
296 [RTL_GIGA_MAC_VER_46] =
297 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2,
298 JUMBO_9K, false),
299 [RTL_GIGA_MAC_VER_47] =
300 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1,
301 JUMBO_1K, false),
302 [RTL_GIGA_MAC_VER_48] =
303 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2,
304 JUMBO_1K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306#undef _R
307
Francois Romieubcf0bf92006-07-26 23:14:13 +0200308enum cfg_version {
309 RTL_CFG_0 = 0x00,
310 RTL_CFG_1,
311 RTL_CFG_2
312};
313
Benoit Taine9baa3c32014-08-08 15:56:03 +0200314static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200315 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200316 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200317 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100318 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200319 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200320 { PCI_VENDOR_ID_DLINK, 0x4300,
321 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200322 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000323 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200324 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200325 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
326 { PCI_VENDOR_ID_LINKSYS, 0x1032,
327 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100328 { 0x0001, 0x8168,
329 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 {0,},
331};
332
333MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
334
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000335static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700336static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200337static struct {
338 u32 msg_enable;
339} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Francois Romieu07d3f512007-02-21 22:40:46 +0100341enum rtl_registers {
342 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100343 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100344 MAR0 = 8, /* Multicast filter. */
345 CounterAddrLow = 0x10,
346 CounterAddrHigh = 0x14,
347 TxDescStartAddrLow = 0x20,
348 TxDescStartAddrHigh = 0x24,
349 TxHDescStartAddrLow = 0x28,
350 TxHDescStartAddrHigh = 0x2c,
351 FLASH = 0x30,
352 ERSR = 0x36,
353 ChipCmd = 0x37,
354 TxPoll = 0x38,
355 IntrMask = 0x3c,
356 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700357
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800358 TxConfig = 0x40,
359#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
360#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
361
362 RxConfig = 0x44,
363#define RX128_INT_EN (1 << 15) /* 8111c and later */
364#define RX_MULTI_EN (1 << 14) /* 8111c only */
365#define RXCFG_FIFO_SHIFT 13
366 /* No threshold before first PCI xfer */
367#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000368#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800369#define RXCFG_DMA_SHIFT 8
370 /* Unlimited maximum PCI burst. */
371#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700372
Francois Romieu07d3f512007-02-21 22:40:46 +0100373 RxMissed = 0x4c,
374 Cfg9346 = 0x50,
375 Config0 = 0x51,
376 Config1 = 0x52,
377 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200378#define PME_SIGNAL (1 << 5) /* 8168c and later */
379
Francois Romieu07d3f512007-02-21 22:40:46 +0100380 Config3 = 0x54,
381 Config4 = 0x55,
382 Config5 = 0x56,
383 MultiIntr = 0x5c,
384 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100385 PHYstatus = 0x6c,
386 RxMaxSize = 0xda,
387 CPlusCmd = 0xe0,
388 IntrMitigate = 0xe2,
389 RxDescAddrLow = 0xe4,
390 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000391 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
392
393#define NoEarlyTx 0x3f /* Max value : no early transmit. */
394
395 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
396
397#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800398#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000399
Francois Romieu07d3f512007-02-21 22:40:46 +0100400 FuncEvent = 0xf0,
401 FuncEventMask = 0xf4,
402 FuncPresetState = 0xf8,
403 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404};
405
Francois Romieuf162a5d2008-06-01 22:37:49 +0200406enum rtl8110_registers {
407 TBICSR = 0x64,
408 TBI_ANAR = 0x68,
409 TBI_LPAR = 0x6a,
410};
411
412enum rtl8168_8101_registers {
413 CSIDR = 0x64,
414 CSIAR = 0x68,
415#define CSIAR_FLAG 0x80000000
416#define CSIAR_WRITE_CMD 0x80000000
417#define CSIAR_BYTE_ENABLE 0x0f
418#define CSIAR_BYTE_ENABLE_SHIFT 12
419#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800420#define CSIAR_FUNC_CARD 0x00000000
421#define CSIAR_FUNC_SDIO 0x00010000
422#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800423#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000424 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200425 EPHYAR = 0x80,
426#define EPHYAR_FLAG 0x80000000
427#define EPHYAR_WRITE_CMD 0x80000000
428#define EPHYAR_REG_MASK 0x1f
429#define EPHYAR_REG_SHIFT 16
430#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800431 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800432#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800433#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200434 DBG_REG = 0xd1,
435#define FIX_NAK_1 (1 << 4)
436#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800437 TWSI = 0xd2,
438 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800439#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800440#define TX_EMPTY (1 << 5)
441#define RX_EMPTY (1 << 4)
442#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800443#define EN_NDP (1 << 3)
444#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800445#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000446 EFUSEAR = 0xdc,
447#define EFUSEAR_FLAG 0x80000000
448#define EFUSEAR_WRITE_CMD 0x80000000
449#define EFUSEAR_READ_CMD 0x00000000
450#define EFUSEAR_REG_MASK 0x03ff
451#define EFUSEAR_REG_SHIFT 8
452#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800453 MISC_1 = 0xf2,
454#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200455};
456
françois romieuc0e45c12011-01-03 15:08:04 +0000457enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800458 LED_FREQ = 0x1a,
459 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000460 ERIDR = 0x70,
461 ERIAR = 0x74,
462#define ERIAR_FLAG 0x80000000
463#define ERIAR_WRITE_CMD 0x80000000
464#define ERIAR_READ_CMD 0x00000000
465#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000466#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800467#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
468#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
469#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
470#define ERIAR_MASK_SHIFT 12
471#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
472#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800473#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800474#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800475#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000476 EPHY_RXER_NUM = 0x7c,
477 OCPDR = 0xb0, /* OCP GPHY access */
478#define OCPDR_WRITE_CMD 0x80000000
479#define OCPDR_READ_CMD 0x00000000
480#define OCPDR_REG_MASK 0x7f
481#define OCPDR_GPHY_REG_SHIFT 16
482#define OCPDR_DATA_MASK 0xffff
483 OCPAR = 0xb4,
484#define OCPAR_FLAG 0x80000000
485#define OCPAR_GPHY_WRITE_CMD 0x8000f060
486#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800487 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000488 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
489 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200490#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800491#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800492#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800493#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800494#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000495};
496
Francois Romieu07d3f512007-02-21 22:40:46 +0100497enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100499 SYSErr = 0x8000,
500 PCSTimeout = 0x4000,
501 SWInt = 0x0100,
502 TxDescUnavail = 0x0080,
503 RxFIFOOver = 0x0040,
504 LinkChg = 0x0020,
505 RxOverflow = 0x0010,
506 TxErr = 0x0008,
507 TxOK = 0x0004,
508 RxErr = 0x0002,
509 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
511 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400512 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200513 RxFOVF = (1 << 23),
514 RxRWT = (1 << 22),
515 RxRES = (1 << 21),
516 RxRUNT = (1 << 20),
517 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800520 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 CmdReset = 0x10,
522 CmdRxEnb = 0x08,
523 CmdTxEnb = 0x04,
524 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Francois Romieu275391a2007-02-23 23:50:28 +0100526 /* TXPoll register p.5 */
527 HPQ = 0x80, /* Poll cmd on the high prio queue */
528 NPQ = 0x40, /* Poll cmd on the low prio queue */
529 FSWInt = 0x01, /* Forced software interrupt */
530
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100532 Cfg9346_Lock = 0x00,
533 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100536 AcceptErr = 0x20,
537 AcceptRunt = 0x10,
538 AcceptBroadcast = 0x08,
539 AcceptMulticast = 0x04,
540 AcceptMyPhys = 0x02,
541 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200542#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 /* TxConfigBits */
545 TxInterFrameGapShift = 24,
546 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
547
Francois Romieu5d06a992006-02-23 00:47:58 +0100548 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200549 LEDS1 = (1 << 7),
550 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200551 Speed_down = (1 << 4),
552 MEMMAP = (1 << 3),
553 IOMAP = (1 << 2),
554 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100555 PMEnable = (1 << 0), /* Power Management Enable */
556
Francois Romieu6dccd162007-02-13 23:38:05 +0100557 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000558 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000559 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100560 PCI_Clock_66MHz = 0x01,
561 PCI_Clock_33MHz = 0x00,
562
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100563 /* Config3 register p.25 */
564 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
565 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200566 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800567 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200568 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100569
Francois Romieud58d46b2011-05-03 16:38:29 +0200570 /* Config4 register */
571 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
572
Francois Romieu5d06a992006-02-23 00:47:58 +0100573 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100574 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
575 MWF = (1 << 5), /* Accept Multicast wakeup frame */
576 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200577 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100578 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100579 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000580 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 /* TBICSR p.28 */
583 TBIReset = 0x80000000,
584 TBILoopback = 0x40000000,
585 TBINwEnable = 0x20000000,
586 TBINwRestart = 0x10000000,
587 TBILinkOk = 0x02000000,
588 TBINwComplete = 0x01000000,
589
590 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200591 EnableBist = (1 << 15), // 8168 8101
592 Mac_dbgo_oe = (1 << 14), // 8168 8101
593 Normal_mode = (1 << 13), // unused
594 Force_half_dup = (1 << 12), // 8168 8101
595 Force_rxflow_en = (1 << 11), // 8168 8101
596 Force_txflow_en = (1 << 10), // 8168 8101
597 Cxpl_dbg_sel = (1 << 9), // 8168 8101
598 ASF = (1 << 8), // 8168 8101
599 PktCntrDisable = (1 << 7), // 8168 8101
600 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 RxVlan = (1 << 6),
602 RxChkSum = (1 << 5),
603 PCIDAC = (1 << 4),
604 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100605 INTT_0 = 0x0000, // 8168
606 INTT_1 = 0x0001, // 8168
607 INTT_2 = 0x0002, // 8168
608 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
610 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100611 TBI_Enable = 0x80,
612 TxFlowCtrl = 0x40,
613 RxFlowCtrl = 0x20,
614 _1000bpsF = 0x10,
615 _100bps = 0x08,
616 _10bps = 0x04,
617 LinkStatus = 0x02,
618 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100621 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200622
623 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100624 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800625
626 /* magic enable v2 */
627 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628};
629
Francois Romieu2b7b4312011-04-18 22:53:24 -0700630enum rtl_desc_bit {
631 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
633 RingEnd = (1 << 30), /* End of descriptor ring */
634 FirstFrag = (1 << 29), /* First segment of a packet */
635 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700636};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Francois Romieu2b7b4312011-04-18 22:53:24 -0700638/* Generic case. */
639enum rtl_tx_desc_bit {
640 /* First doubleword. */
641 TD_LSO = (1 << 27), /* Large Send Offload */
642#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Francois Romieu2b7b4312011-04-18 22:53:24 -0700644 /* Second doubleword. */
645 TxVlanTag = (1 << 17), /* Add VLAN tag */
646};
647
648/* 8169, 8168b and 810x except 8102e. */
649enum rtl_tx_desc_bit_0 {
650 /* First doubleword. */
651#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
652 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
653 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
654 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
655};
656
657/* 8102e, 8168c and beyond. */
658enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800659 /* First doubleword. */
660 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800661 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800662#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800663#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800664
Francois Romieu2b7b4312011-04-18 22:53:24 -0700665 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800666#define TCPHO_SHIFT 18
667#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700668#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800669 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
670 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700671 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
672 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
673};
674
Francois Romieu2b7b4312011-04-18 22:53:24 -0700675enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* Rx private */
677 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
678 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
679
680#define RxProtoUDP (PID1)
681#define RxProtoTCP (PID0)
682#define RxProtoIP (PID1 | PID0)
683#define RxProtoMask RxProtoIP
684
685 IPFail = (1 << 16), /* IP checksum failed */
686 UDPFail = (1 << 15), /* UDP/IP checksum failed */
687 TCPFail = (1 << 14), /* TCP/IP checksum failed */
688 RxVlanTag = (1 << 16), /* VLAN tag available */
689};
690
691#define RsvdMask 0x3fffc000
692
693struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200694 __le32 opts1;
695 __le32 opts2;
696 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697};
698
699struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200700 __le32 opts1;
701 __le32 opts2;
702 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703};
704
705struct ring_info {
706 struct sk_buff *skb;
707 u32 len;
708 u8 __pad[sizeof(void *) - sizeof(u32)];
709};
710
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200711enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200712 RTL_FEATURE_WOL = (1 << 0),
713 RTL_FEATURE_MSI = (1 << 1),
714 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200715};
716
Ivan Vecera355423d2009-02-06 21:49:57 -0800717struct rtl8169_counters {
718 __le64 tx_packets;
719 __le64 rx_packets;
720 __le64 tx_errors;
721 __le32 rx_errors;
722 __le16 rx_missed;
723 __le16 align_errors;
724 __le32 tx_one_collision;
725 __le32 tx_multi_collision;
726 __le64 rx_unicast;
727 __le64 rx_broadcast;
728 __le32 rx_multicast;
729 __le16 tx_aborted;
730 __le16 tx_underun;
731};
732
Francois Romieuda78dbf2012-01-26 14:18:23 +0100733enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100734 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100735 RTL_FLAG_TASK_SLOW_PENDING,
736 RTL_FLAG_TASK_RESET_PENDING,
737 RTL_FLAG_TASK_PHY_PENDING,
738 RTL_FLAG_MAX
739};
740
Junchang Wang8027aa22012-03-04 23:30:32 +0100741struct rtl8169_stats {
742 u64 packets;
743 u64 bytes;
744 struct u64_stats_sync syncp;
745};
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747struct rtl8169_private {
748 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200749 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000750 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700751 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200752 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700753 u16 txd_version;
754 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
756 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100758 struct rtl8169_stats rx_stats;
759 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
761 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
762 dma_addr_t TxPhyAddr;
763 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000764 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 struct timer_list timer;
767 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100768
769 u16 event_slow;
françois romieuc0e45c12011-01-03 15:08:04 +0000770
771 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200772 void (*write)(struct rtl8169_private *, int, int);
773 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000774 } mdio_ops;
775
françois romieu065c27c2011-01-03 15:08:12 +0000776 struct pll_power_ops {
777 void (*down)(struct rtl8169_private *);
778 void (*up)(struct rtl8169_private *);
779 } pll_power_ops;
780
Francois Romieud58d46b2011-05-03 16:38:29 +0200781 struct jumbo_ops {
782 void (*enable)(struct rtl8169_private *);
783 void (*disable)(struct rtl8169_private *);
784 } jumbo_ops;
785
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800786 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200787 void (*write)(struct rtl8169_private *, int, int);
788 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800789 } csi_ops;
790
Oliver Neukum54405cd2011-01-06 21:55:13 +0100791 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200792 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000793 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100794 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000795 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800797 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800798 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100799
800 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100801 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
802 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100803 struct work_struct work;
804 } wk;
805
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200806 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200807
808 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800809 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000810 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400811 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000812
Francois Romieub6ffd972011-06-17 17:00:05 +0200813 struct rtl_fw {
814 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200815
816#define RTL_VER_SIZE 32
817
818 char version[RTL_VER_SIZE];
819
820 struct rtl_fw_phy_action {
821 __le32 *code;
822 size_t size;
823 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200824 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300825#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800826
827 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828};
829
Ralf Baechle979b6c12005-06-13 14:30:40 -0700830MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700833MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200834module_param_named(debug, debug.msg_enable, int, 0);
835MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836MODULE_LICENSE("GPL");
837MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000838MODULE_FIRMWARE(FIRMWARE_8168D_1);
839MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000840MODULE_FIRMWARE(FIRMWARE_8168E_1);
841MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400842MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800843MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800844MODULE_FIRMWARE(FIRMWARE_8168F_1);
845MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800846MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800847MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800848MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800849MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000850MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000851MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000852MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800853MODULE_FIRMWARE(FIRMWARE_8168H_1);
854MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200855MODULE_FIRMWARE(FIRMWARE_8107E_1);
856MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
Francois Romieuda78dbf2012-01-26 14:18:23 +0100858static void rtl_lock_work(struct rtl8169_private *tp)
859{
860 mutex_lock(&tp->wk.mutex);
861}
862
863static void rtl_unlock_work(struct rtl8169_private *tp)
864{
865 mutex_unlock(&tp->wk.mutex);
866}
867
Francois Romieud58d46b2011-05-03 16:38:29 +0200868static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
869{
Jiang Liu7d7903b2012-07-24 17:20:16 +0800870 pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
871 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200872}
873
Francois Romieuffc46952012-07-06 14:19:23 +0200874struct rtl_cond {
875 bool (*check)(struct rtl8169_private *);
876 const char *msg;
877};
878
879static void rtl_udelay(unsigned int d)
880{
881 udelay(d);
882}
883
884static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
885 void (*delay)(unsigned int), unsigned int d, int n,
886 bool high)
887{
888 int i;
889
890 for (i = 0; i < n; i++) {
891 delay(d);
892 if (c->check(tp) == high)
893 return true;
894 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200895 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
896 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200897 return false;
898}
899
900static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
901 const struct rtl_cond *c,
902 unsigned int d, int n)
903{
904 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
905}
906
907static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
908 const struct rtl_cond *c,
909 unsigned int d, int n)
910{
911 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
912}
913
914static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
915 const struct rtl_cond *c,
916 unsigned int d, int n)
917{
918 return rtl_loop_wait(tp, c, msleep, d, n, true);
919}
920
921static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
922 const struct rtl_cond *c,
923 unsigned int d, int n)
924{
925 return rtl_loop_wait(tp, c, msleep, d, n, false);
926}
927
928#define DECLARE_RTL_COND(name) \
929static bool name ## _check(struct rtl8169_private *); \
930 \
931static const struct rtl_cond name = { \
932 .check = name ## _check, \
933 .msg = #name \
934}; \
935 \
936static bool name ## _check(struct rtl8169_private *tp)
937
938DECLARE_RTL_COND(rtl_ocpar_cond)
939{
940 void __iomem *ioaddr = tp->mmio_addr;
941
942 return RTL_R32(OCPAR) & OCPAR_FLAG;
943}
944
françois romieub646d902011-01-03 15:08:21 +0000945static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
946{
947 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000948
949 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200950
951 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
952 RTL_R32(OCPDR) : ~0;
françois romieub646d902011-01-03 15:08:21 +0000953}
954
955static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
956{
957 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000958
959 RTL_W32(OCPDR, data);
960 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200961
962 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
963}
964
965DECLARE_RTL_COND(rtl_eriar_cond)
966{
967 void __iomem *ioaddr = tp->mmio_addr;
968
969 return RTL_R32(ERIAR) & ERIAR_FLAG;
françois romieub646d902011-01-03 15:08:21 +0000970}
971
Hayes Wangc5583862012-07-02 17:23:22 +0800972static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
973{
974 if (reg & 0xffff0001) {
975 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
976 return true;
977 }
978 return false;
979}
980
981DECLARE_RTL_COND(rtl_ocp_gphy_cond)
982{
983 void __iomem *ioaddr = tp->mmio_addr;
984
985 return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
986}
987
988static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
989{
990 void __iomem *ioaddr = tp->mmio_addr;
991
992 if (rtl_ocp_reg_failure(tp, reg))
993 return;
994
995 RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
996
997 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
998}
999
1000static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
1001{
1002 void __iomem *ioaddr = tp->mmio_addr;
1003
1004 if (rtl_ocp_reg_failure(tp, reg))
1005 return 0;
1006
1007 RTL_W32(GPHY_OCP, reg << 15);
1008
1009 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1010 (RTL_R32(GPHY_OCP) & 0xffff) : ~0;
1011}
1012
Hayes Wangc5583862012-07-02 17:23:22 +08001013static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1014{
1015 void __iomem *ioaddr = tp->mmio_addr;
1016
1017 if (rtl_ocp_reg_failure(tp, reg))
1018 return;
1019
1020 RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001021}
1022
1023static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1024{
1025 void __iomem *ioaddr = tp->mmio_addr;
1026
1027 if (rtl_ocp_reg_failure(tp, reg))
1028 return 0;
1029
1030 RTL_W32(OCPDR, reg << 15);
1031
Hayes Wang3a83ad12012-07-11 20:31:56 +08001032 return RTL_R32(OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001033}
1034
1035#define OCP_STD_PHY_BASE 0xa400
1036
1037static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1038{
1039 if (reg == 0x1f) {
1040 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1041 return;
1042 }
1043
1044 if (tp->ocp_base != OCP_STD_PHY_BASE)
1045 reg -= 0x10;
1046
1047 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1048}
1049
1050static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1051{
1052 if (tp->ocp_base != OCP_STD_PHY_BASE)
1053 reg -= 0x10;
1054
1055 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1056}
1057
hayeswangeee37862013-04-01 22:23:38 +00001058static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1059{
1060 if (reg == 0x1f) {
1061 tp->ocp_base = value << 4;
1062 return;
1063 }
1064
1065 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1066}
1067
1068static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1069{
1070 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1071}
1072
Francois Romieuffc46952012-07-06 14:19:23 +02001073DECLARE_RTL_COND(rtl_phyar_cond)
1074{
1075 void __iomem *ioaddr = tp->mmio_addr;
1076
1077 return RTL_R32(PHYAR) & 0x80000000;
1078}
1079
Francois Romieu24192212012-07-06 20:19:42 +02001080static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
Francois Romieu24192212012-07-06 20:19:42 +02001082 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Francois Romieu24192212012-07-06 20:19:42 +02001084 RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Francois Romieuffc46952012-07-06 14:19:23 +02001086 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001087 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001088 * According to hardware specs a 20us delay is required after write
1089 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001090 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001091 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092}
1093
Francois Romieu24192212012-07-06 20:19:42 +02001094static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095{
Francois Romieu24192212012-07-06 20:19:42 +02001096 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieuffc46952012-07-06 14:19:23 +02001097 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Francois Romieu24192212012-07-06 20:19:42 +02001099 RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Francois Romieuffc46952012-07-06 14:19:23 +02001101 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1102 RTL_R32(PHYAR) & 0xffff : ~0;
1103
Timo Teräs81a95f02010-06-09 17:31:48 -07001104 /*
1105 * According to hardware specs a 20us delay is required after read
1106 * complete indication, but before sending next command.
1107 */
1108 udelay(20);
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 return value;
1111}
1112
Francois Romieu24192212012-07-06 20:19:42 +02001113static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001114{
Francois Romieu24192212012-07-06 20:19:42 +02001115 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001116
Francois Romieu24192212012-07-06 20:19:42 +02001117 RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
françois romieuc0e45c12011-01-03 15:08:04 +00001118 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
1119 RTL_W32(EPHY_RXER_NUM, 0);
1120
Francois Romieuffc46952012-07-06 14:19:23 +02001121 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001122}
1123
Francois Romieu24192212012-07-06 20:19:42 +02001124static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001125{
Francois Romieu24192212012-07-06 20:19:42 +02001126 r8168dp_1_mdio_access(tp, reg,
1127 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001128}
1129
Francois Romieu24192212012-07-06 20:19:42 +02001130static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001131{
Francois Romieu24192212012-07-06 20:19:42 +02001132 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001133
Francois Romieu24192212012-07-06 20:19:42 +02001134 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001135
1136 mdelay(1);
1137 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
1138 RTL_W32(EPHY_RXER_NUM, 0);
1139
Francois Romieuffc46952012-07-06 14:19:23 +02001140 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1141 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001142}
1143
françois romieue6de30d2011-01-03 15:08:37 +00001144#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1145
1146static void r8168dp_2_mdio_start(void __iomem *ioaddr)
1147{
1148 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
1149}
1150
1151static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
1152{
1153 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
1154}
1155
Francois Romieu24192212012-07-06 20:19:42 +02001156static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001157{
Francois Romieu24192212012-07-06 20:19:42 +02001158 void __iomem *ioaddr = tp->mmio_addr;
1159
françois romieue6de30d2011-01-03 15:08:37 +00001160 r8168dp_2_mdio_start(ioaddr);
1161
Francois Romieu24192212012-07-06 20:19:42 +02001162 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001163
1164 r8168dp_2_mdio_stop(ioaddr);
1165}
1166
Francois Romieu24192212012-07-06 20:19:42 +02001167static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001168{
Francois Romieu24192212012-07-06 20:19:42 +02001169 void __iomem *ioaddr = tp->mmio_addr;
françois romieue6de30d2011-01-03 15:08:37 +00001170 int value;
1171
1172 r8168dp_2_mdio_start(ioaddr);
1173
Francois Romieu24192212012-07-06 20:19:42 +02001174 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001175
1176 r8168dp_2_mdio_stop(ioaddr);
1177
1178 return value;
1179}
1180
françois romieu4da19632011-01-03 15:07:55 +00001181static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001182{
Francois Romieu24192212012-07-06 20:19:42 +02001183 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001184}
1185
françois romieu4da19632011-01-03 15:07:55 +00001186static int rtl_readphy(struct rtl8169_private *tp, int location)
1187{
Francois Romieu24192212012-07-06 20:19:42 +02001188 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001189}
1190
1191static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1192{
1193 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1194}
1195
Chun-Hao Lin76564422014-10-01 23:17:17 +08001196static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001197{
1198 int val;
1199
françois romieu4da19632011-01-03 15:07:55 +00001200 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001201 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001202}
1203
Francois Romieuccdffb92008-07-26 14:26:06 +02001204static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1205 int val)
1206{
1207 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001208
françois romieu4da19632011-01-03 15:07:55 +00001209 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001210}
1211
1212static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1213{
1214 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001215
françois romieu4da19632011-01-03 15:07:55 +00001216 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001217}
1218
Francois Romieuffc46952012-07-06 14:19:23 +02001219DECLARE_RTL_COND(rtl_ephyar_cond)
1220{
1221 void __iomem *ioaddr = tp->mmio_addr;
1222
1223 return RTL_R32(EPHYAR) & EPHYAR_FLAG;
1224}
1225
Francois Romieufdf6fc02012-07-06 22:40:38 +02001226static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001227{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001228 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001229
1230 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1231 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1232
Francois Romieuffc46952012-07-06 14:19:23 +02001233 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1234
1235 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001236}
1237
Francois Romieufdf6fc02012-07-06 22:40:38 +02001238static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001239{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001240 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001241
1242 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1243
Francois Romieuffc46952012-07-06 14:19:23 +02001244 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1245 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001246}
1247
Francois Romieufdf6fc02012-07-06 22:40:38 +02001248static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1249 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001250{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001251 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001252
1253 BUG_ON((addr & 3) || (mask == 0));
1254 RTL_W32(ERIDR, val);
1255 RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1256
Francois Romieuffc46952012-07-06 14:19:23 +02001257 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001258}
1259
Francois Romieufdf6fc02012-07-06 22:40:38 +02001260static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001261{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001262 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001263
1264 RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1265
Francois Romieuffc46952012-07-06 14:19:23 +02001266 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1267 RTL_R32(ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001268}
1269
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001270static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001271 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001272{
1273 u32 val;
1274
Francois Romieufdf6fc02012-07-06 22:40:38 +02001275 val = rtl_eri_read(tp, addr, type);
1276 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001277}
1278
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001279static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1280{
1281 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1282
1283 ocp_write(tp, 0x1, 0x30, 0x00000001);
1284}
1285
1286#define OOB_CMD_RESET 0x00
1287#define OOB_CMD_DRIVER_START 0x05
1288#define OOB_CMD_DRIVER_STOP 0x06
1289
1290static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1291{
1292 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1293}
1294
1295DECLARE_RTL_COND(rtl_ocp_read_cond)
1296{
1297 u16 reg;
1298
1299 reg = rtl8168_get_ocp_reg(tp);
1300
1301 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1302}
1303
1304static void rtl8168_driver_start(struct rtl8169_private *tp)
1305{
1306 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1307
1308 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1309}
1310
1311static void rtl8168_driver_stop(struct rtl8169_private *tp)
1312{
1313 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1314
1315 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1316}
1317
1318static int r8168_check_dash(struct rtl8169_private *tp)
1319{
1320 u16 reg = rtl8168_get_ocp_reg(tp);
1321
1322 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
1323}
1324
françois romieuc28aa382011-08-02 03:53:43 +00001325struct exgmac_reg {
1326 u16 addr;
1327 u16 mask;
1328 u32 val;
1329};
1330
Francois Romieufdf6fc02012-07-06 22:40:38 +02001331static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001332 const struct exgmac_reg *r, int len)
1333{
1334 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001335 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001336 r++;
1337 }
1338}
1339
Francois Romieuffc46952012-07-06 14:19:23 +02001340DECLARE_RTL_COND(rtl_efusear_cond)
1341{
1342 void __iomem *ioaddr = tp->mmio_addr;
1343
1344 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
1345}
1346
Francois Romieufdf6fc02012-07-06 22:40:38 +02001347static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001348{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001349 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00001350
1351 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1352
Francois Romieuffc46952012-07-06 14:19:23 +02001353 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1354 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001355}
1356
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001357static u16 rtl_get_events(struct rtl8169_private *tp)
1358{
1359 void __iomem *ioaddr = tp->mmio_addr;
1360
1361 return RTL_R16(IntrStatus);
1362}
1363
1364static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1365{
1366 void __iomem *ioaddr = tp->mmio_addr;
1367
1368 RTL_W16(IntrStatus, bits);
1369 mmiowb();
1370}
1371
1372static void rtl_irq_disable(struct rtl8169_private *tp)
1373{
1374 void __iomem *ioaddr = tp->mmio_addr;
1375
1376 RTL_W16(IntrMask, 0);
1377 mmiowb();
1378}
1379
Francois Romieu3e990ff2012-01-26 12:50:01 +01001380static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1381{
1382 void __iomem *ioaddr = tp->mmio_addr;
1383
1384 RTL_W16(IntrMask, bits);
1385}
1386
Francois Romieuda78dbf2012-01-26 14:18:23 +01001387#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1388#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1389#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1390
1391static void rtl_irq_enable_all(struct rtl8169_private *tp)
1392{
1393 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1394}
1395
françois romieu811fd302011-12-04 20:30:45 +00001396static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397{
françois romieu811fd302011-12-04 20:30:45 +00001398 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001400 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001401 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
françois romieu811fd302011-12-04 20:30:45 +00001402 RTL_R8(ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403}
1404
françois romieu4da19632011-01-03 15:07:55 +00001405static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
françois romieu4da19632011-01-03 15:07:55 +00001407 void __iomem *ioaddr = tp->mmio_addr;
1408
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 return RTL_R32(TBICSR) & TBIReset;
1410}
1411
françois romieu4da19632011-01-03 15:07:55 +00001412static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413{
françois romieu4da19632011-01-03 15:07:55 +00001414 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415}
1416
1417static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1418{
1419 return RTL_R32(TBICSR) & TBILinkOk;
1420}
1421
1422static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1423{
1424 return RTL_R8(PHYstatus) & LinkStatus;
1425}
1426
françois romieu4da19632011-01-03 15:07:55 +00001427static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
françois romieu4da19632011-01-03 15:07:55 +00001429 void __iomem *ioaddr = tp->mmio_addr;
1430
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1432}
1433
françois romieu4da19632011-01-03 15:07:55 +00001434static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435{
1436 unsigned int val;
1437
françois romieu4da19632011-01-03 15:07:55 +00001438 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1439 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440}
1441
Hayes Wang70090422011-07-06 15:58:06 +08001442static void rtl_link_chg_patch(struct rtl8169_private *tp)
1443{
1444 void __iomem *ioaddr = tp->mmio_addr;
1445 struct net_device *dev = tp->dev;
1446
1447 if (!netif_running(dev))
1448 return;
1449
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001450 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1451 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Hayes Wang70090422011-07-06 15:58:06 +08001452 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001453 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1454 ERIAR_EXGMAC);
1455 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1456 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001457 } else if (RTL_R8(PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001458 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1459 ERIAR_EXGMAC);
1460 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1461 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001462 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001463 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1464 ERIAR_EXGMAC);
1465 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1466 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001467 }
1468 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001469 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001470 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001471 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001472 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001473 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1474 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1475 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001476 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1477 ERIAR_EXGMAC);
1478 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1479 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001480 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001481 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1482 ERIAR_EXGMAC);
1483 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1484 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001485 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001486 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1487 if (RTL_R8(PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001488 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1489 ERIAR_EXGMAC);
1490 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1491 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001492 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001493 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1494 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001495 }
Hayes Wang70090422011-07-06 15:58:06 +08001496 }
1497}
1498
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001499static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001500 struct rtl8169_private *tp,
1501 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 if (tp->link_ok(ioaddr)) {
Hayes Wang70090422011-07-06 15:58:06 +08001504 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001505 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001506 if (pm)
1507 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001509 if (net_ratelimit())
1510 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001511 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001513 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001514 if (pm)
hayeswang10953db2011-11-07 20:44:37 +00001515 pm_schedule_suspend(&tp->pci_dev->dev, 5000);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001516 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517}
1518
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001519static void rtl8169_check_link_status(struct net_device *dev,
1520 struct rtl8169_private *tp,
1521 void __iomem *ioaddr)
1522{
1523 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1524}
1525
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001526#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1527
1528static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1529{
1530 void __iomem *ioaddr = tp->mmio_addr;
1531 u8 options;
1532 u32 wolopts = 0;
1533
1534 options = RTL_R8(Config1);
1535 if (!(options & PMEnable))
1536 return 0;
1537
1538 options = RTL_R8(Config3);
1539 if (options & LinkUp)
1540 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001541 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001542 case RTL_GIGA_MAC_VER_34:
1543 case RTL_GIGA_MAC_VER_35:
1544 case RTL_GIGA_MAC_VER_36:
1545 case RTL_GIGA_MAC_VER_37:
1546 case RTL_GIGA_MAC_VER_38:
1547 case RTL_GIGA_MAC_VER_40:
1548 case RTL_GIGA_MAC_VER_41:
1549 case RTL_GIGA_MAC_VER_42:
1550 case RTL_GIGA_MAC_VER_43:
1551 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001552 case RTL_GIGA_MAC_VER_45:
1553 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001554 case RTL_GIGA_MAC_VER_47:
1555 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001556 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1557 wolopts |= WAKE_MAGIC;
1558 break;
1559 default:
1560 if (options & MagicPacket)
1561 wolopts |= WAKE_MAGIC;
1562 break;
1563 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001564
1565 options = RTL_R8(Config5);
1566 if (options & UWF)
1567 wolopts |= WAKE_UCAST;
1568 if (options & BWF)
1569 wolopts |= WAKE_BCAST;
1570 if (options & MWF)
1571 wolopts |= WAKE_MCAST;
1572
1573 return wolopts;
1574}
1575
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001576static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1577{
1578 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001579
Francois Romieuda78dbf2012-01-26 14:18:23 +01001580 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001581
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001582 wol->supported = WAKE_ANY;
1583 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001584
Francois Romieuda78dbf2012-01-26 14:18:23 +01001585 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001586}
1587
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001588static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001589{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001590 void __iomem *ioaddr = tp->mmio_addr;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001591 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001592 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001593 u32 opt;
1594 u16 reg;
1595 u8 mask;
1596 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001597 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001598 { WAKE_UCAST, Config5, UWF },
1599 { WAKE_BCAST, Config5, BWF },
1600 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001601 { WAKE_ANY, Config5, LanWake },
1602 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001603 };
Francois Romieu851e6022012-04-17 11:10:11 +02001604 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001605
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001606 RTL_W8(Cfg9346, Cfg9346_Unlock);
1607
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001608 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001609 case RTL_GIGA_MAC_VER_34:
1610 case RTL_GIGA_MAC_VER_35:
1611 case RTL_GIGA_MAC_VER_36:
1612 case RTL_GIGA_MAC_VER_37:
1613 case RTL_GIGA_MAC_VER_38:
1614 case RTL_GIGA_MAC_VER_40:
1615 case RTL_GIGA_MAC_VER_41:
1616 case RTL_GIGA_MAC_VER_42:
1617 case RTL_GIGA_MAC_VER_43:
1618 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001619 case RTL_GIGA_MAC_VER_45:
1620 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001621 case RTL_GIGA_MAC_VER_47:
1622 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001623 tmp = ARRAY_SIZE(cfg) - 1;
1624 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001625 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001626 0x0dc,
1627 ERIAR_MASK_0100,
1628 MagicPacket_v2,
1629 0x0000,
1630 ERIAR_EXGMAC);
1631 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001632 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001633 0x0dc,
1634 ERIAR_MASK_0100,
1635 0x0000,
1636 MagicPacket_v2,
1637 ERIAR_EXGMAC);
1638 break;
1639 default:
1640 tmp = ARRAY_SIZE(cfg);
1641 break;
1642 }
1643
1644 for (i = 0; i < tmp; i++) {
Francois Romieu851e6022012-04-17 11:10:11 +02001645 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001646 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001647 options |= cfg[i].mask;
1648 RTL_W8(cfg[i].reg, options);
1649 }
1650
Francois Romieu851e6022012-04-17 11:10:11 +02001651 switch (tp->mac_version) {
1652 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1653 options = RTL_R8(Config1) & ~PMEnable;
1654 if (wolopts)
1655 options |= PMEnable;
1656 RTL_W8(Config1, options);
1657 break;
1658 default:
Francois Romieud387b422012-04-17 11:12:01 +02001659 options = RTL_R8(Config2) & ~PME_SIGNAL;
1660 if (wolopts)
1661 options |= PME_SIGNAL;
1662 RTL_W8(Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001663 break;
1664 }
1665
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001666 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001667}
1668
1669static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1670{
1671 struct rtl8169_private *tp = netdev_priv(dev);
1672
Francois Romieuda78dbf2012-01-26 14:18:23 +01001673 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001674
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001675 if (wol->wolopts)
1676 tp->features |= RTL_FEATURE_WOL;
1677 else
1678 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001679 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001680
1681 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001682
françois romieuea809072010-11-08 13:23:58 +00001683 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1684
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001685 return 0;
1686}
1687
Francois Romieu31bd2042011-04-26 18:58:59 +02001688static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1689{
Francois Romieu85bffe62011-04-27 08:22:39 +02001690 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001691}
1692
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693static void rtl8169_get_drvinfo(struct net_device *dev,
1694 struct ethtool_drvinfo *info)
1695{
1696 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001697 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Rick Jones68aad782011-11-07 13:29:27 +00001699 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1700 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1701 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001702 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001703 if (!IS_ERR_OR_NULL(rtl_fw))
1704 strlcpy(info->fw_version, rtl_fw->version,
1705 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706}
1707
1708static int rtl8169_get_regs_len(struct net_device *dev)
1709{
1710 return R8169_REGS_SIZE;
1711}
1712
1713static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001714 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715{
1716 struct rtl8169_private *tp = netdev_priv(dev);
1717 void __iomem *ioaddr = tp->mmio_addr;
1718 int ret = 0;
1719 u32 reg;
1720
1721 reg = RTL_R32(TBICSR);
1722 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1723 (duplex == DUPLEX_FULL)) {
1724 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1725 } else if (autoneg == AUTONEG_ENABLE)
1726 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1727 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001728 netif_warn(tp, link, dev,
1729 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 ret = -EOPNOTSUPP;
1731 }
1732
1733 return ret;
1734}
1735
1736static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001737 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738{
1739 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001740 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001741 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742
Hayes Wang716b50a2011-02-22 17:26:18 +08001743 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
1745 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001746 int auto_nego;
1747
françois romieu4da19632011-01-03 15:07:55 +00001748 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001749 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1750 ADVERTISE_100HALF | ADVERTISE_100FULL);
1751
1752 if (adv & ADVERTISED_10baseT_Half)
1753 auto_nego |= ADVERTISE_10HALF;
1754 if (adv & ADVERTISED_10baseT_Full)
1755 auto_nego |= ADVERTISE_10FULL;
1756 if (adv & ADVERTISED_100baseT_Half)
1757 auto_nego |= ADVERTISE_100HALF;
1758 if (adv & ADVERTISED_100baseT_Full)
1759 auto_nego |= ADVERTISE_100FULL;
1760
françois romieu3577aa12009-05-19 10:46:48 +00001761 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1762
françois romieu4da19632011-01-03 15:07:55 +00001763 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001764 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1765
1766 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001767 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001768 if (adv & ADVERTISED_1000baseT_Half)
1769 giga_ctrl |= ADVERTISE_1000HALF;
1770 if (adv & ADVERTISED_1000baseT_Full)
1771 giga_ctrl |= ADVERTISE_1000FULL;
1772 } else if (adv & (ADVERTISED_1000baseT_Half |
1773 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001774 netif_info(tp, link, dev,
1775 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001776 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
françois romieu3577aa12009-05-19 10:46:48 +00001779 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001780
françois romieu4da19632011-01-03 15:07:55 +00001781 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1782 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001783 } else {
1784 giga_ctrl = 0;
1785
1786 if (speed == SPEED_10)
1787 bmcr = 0;
1788 else if (speed == SPEED_100)
1789 bmcr = BMCR_SPEED100;
1790 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001791 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001792
1793 if (duplex == DUPLEX_FULL)
1794 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001795 }
1796
françois romieu4da19632011-01-03 15:07:55 +00001797 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001798
Francois Romieucecb5fd2011-04-01 10:21:07 +02001799 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1800 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001801 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001802 rtl_writephy(tp, 0x17, 0x2138);
1803 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001804 } else {
françois romieu4da19632011-01-03 15:07:55 +00001805 rtl_writephy(tp, 0x17, 0x2108);
1806 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001807 }
1808 }
1809
Oliver Neukum54405cd2011-01-06 21:55:13 +01001810 rc = 0;
1811out:
1812 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813}
1814
1815static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001816 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817{
1818 struct rtl8169_private *tp = netdev_priv(dev);
1819 int ret;
1820
Oliver Neukum54405cd2011-01-06 21:55:13 +01001821 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001822 if (ret < 0)
1823 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
Francois Romieu4876cc12011-03-11 21:07:11 +01001825 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1826 (advertising & ADVERTISED_1000baseT_Full)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001828 }
1829out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 return ret;
1831}
1832
1833static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1834{
1835 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 int ret;
1837
Francois Romieu4876cc12011-03-11 21:07:11 +01001838 del_timer_sync(&tp->timer);
1839
Francois Romieuda78dbf2012-01-26 14:18:23 +01001840 rtl_lock_work(tp);
Francois Romieucecb5fd2011-04-01 10:21:07 +02001841 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00001842 cmd->duplex, cmd->advertising);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001843 rtl_unlock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001844
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 return ret;
1846}
1847
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001848static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1849 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850{
Francois Romieud58d46b2011-05-03 16:38:29 +02001851 struct rtl8169_private *tp = netdev_priv(dev);
1852
Francois Romieu2b7b4312011-04-18 22:53:24 -07001853 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001854 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
Francois Romieud58d46b2011-05-03 16:38:29 +02001856 if (dev->mtu > JUMBO_1K &&
1857 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
1858 features &= ~NETIF_F_IP_CSUM;
1859
Michał Mirosław350fb322011-04-08 06:35:56 +00001860 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861}
1862
Francois Romieuda78dbf2012-01-26 14:18:23 +01001863static void __rtl8169_set_features(struct net_device *dev,
1864 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865{
1866 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001867 void __iomem *ioaddr = tp->mmio_addr;
hayeswang929a0312014-09-16 11:40:47 +08001868 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
hayeswang929a0312014-09-16 11:40:47 +08001870 rx_config = RTL_R32(RxConfig);
1871 if (features & NETIF_F_RXALL)
1872 rx_config |= (AcceptErr | AcceptRunt);
1873 else
1874 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
hayeswang929a0312014-09-16 11:40:47 +08001876 RTL_W32(RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001877
hayeswang929a0312014-09-16 11:40:47 +08001878 if (features & NETIF_F_RXCSUM)
1879 tp->cp_cmd |= RxChkSum;
1880 else
1881 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001882
hayeswang929a0312014-09-16 11:40:47 +08001883 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1884 tp->cp_cmd |= RxVlan;
1885 else
1886 tp->cp_cmd &= ~RxVlan;
1887
1888 tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);
1889
1890 RTL_W16(CPlusCmd, tp->cp_cmd);
1891 RTL_R16(CPlusCmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001892}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
Francois Romieuda78dbf2012-01-26 14:18:23 +01001894static int rtl8169_set_features(struct net_device *dev,
1895 netdev_features_t features)
1896{
1897 struct rtl8169_private *tp = netdev_priv(dev);
1898
hayeswang929a0312014-09-16 11:40:47 +08001899 features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
1900
Francois Romieuda78dbf2012-01-26 14:18:23 +01001901 rtl_lock_work(tp);
Dan Carpenter85911d72014-09-19 13:40:25 +03001902 if (features ^ dev->features)
hayeswang929a0312014-09-16 11:40:47 +08001903 __rtl8169_set_features(dev, features);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001904 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
1906 return 0;
1907}
1908
Francois Romieuda78dbf2012-01-26 14:18:23 +01001909
Kirill Smelkov810f4892012-11-10 21:11:02 +04001910static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911{
Jesse Grosseab6d182010-10-20 13:56:03 +00001912 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1914}
1915
Francois Romieu7a8fc772011-03-01 17:18:33 +01001916static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917{
1918 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919
Francois Romieu7a8fc772011-03-01 17:18:33 +01001920 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001921 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922}
1923
Francois Romieuccdffb92008-07-26 14:26:06 +02001924static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925{
1926 struct rtl8169_private *tp = netdev_priv(dev);
1927 void __iomem *ioaddr = tp->mmio_addr;
1928 u32 status;
1929
1930 cmd->supported =
1931 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1932 cmd->port = PORT_FIBRE;
1933 cmd->transceiver = XCVR_INTERNAL;
1934
1935 status = RTL_R32(TBICSR);
1936 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1937 cmd->autoneg = !!(status & TBINwEnable);
1938
David Decotigny70739492011-04-27 18:32:40 +00001939 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001941
1942 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943}
1944
Francois Romieuccdffb92008-07-26 14:26:06 +02001945static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946{
1947 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948
Francois Romieuccdffb92008-07-26 14:26:06 +02001949 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950}
1951
1952static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1953{
1954 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001955 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Francois Romieuda78dbf2012-01-26 14:18:23 +01001957 rtl_lock_work(tp);
Francois Romieuccdffb92008-07-26 14:26:06 +02001958 rc = tp->get_settings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001959 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
Francois Romieuccdffb92008-07-26 14:26:06 +02001961 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962}
1963
1964static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1965 void *p)
1966{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001967 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001968 u32 __iomem *data = tp->mmio_addr;
1969 u32 *dw = p;
1970 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Francois Romieuda78dbf2012-01-26 14:18:23 +01001972 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001973 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1974 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001975 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976}
1977
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001978static u32 rtl8169_get_msglevel(struct net_device *dev)
1979{
1980 struct rtl8169_private *tp = netdev_priv(dev);
1981
1982 return tp->msg_enable;
1983}
1984
1985static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1986{
1987 struct rtl8169_private *tp = netdev_priv(dev);
1988
1989 tp->msg_enable = value;
1990}
1991
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001992static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1993 "tx_packets",
1994 "rx_packets",
1995 "tx_errors",
1996 "rx_errors",
1997 "rx_missed",
1998 "align_errors",
1999 "tx_single_collisions",
2000 "tx_multi_collisions",
2001 "unicast",
2002 "broadcast",
2003 "multicast",
2004 "tx_aborted",
2005 "tx_underrun",
2006};
2007
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002008static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002009{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002010 switch (sset) {
2011 case ETH_SS_STATS:
2012 return ARRAY_SIZE(rtl8169_gstrings);
2013 default:
2014 return -EOPNOTSUPP;
2015 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002016}
2017
Francois Romieuffc46952012-07-06 14:19:23 +02002018DECLARE_RTL_COND(rtl_counters_cond)
2019{
2020 void __iomem *ioaddr = tp->mmio_addr;
2021
2022 return RTL_R32(CounterAddrLow) & CounterDump;
2023}
2024
Ivan Vecera355423d2009-02-06 21:49:57 -08002025static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002026{
2027 struct rtl8169_private *tp = netdev_priv(dev);
2028 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieucecb5fd2011-04-01 10:21:07 +02002029 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002030 struct rtl8169_counters *counters;
2031 dma_addr_t paddr;
2032 u32 cmd;
2033
Ivan Vecera355423d2009-02-06 21:49:57 -08002034 /*
2035 * Some chips are unable to dump tally counters when the receiver
2036 * is disabled.
2037 */
2038 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
2039 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002040
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00002041 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002042 if (!counters)
2043 return;
2044
2045 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07002046 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002047 RTL_W32(CounterAddrLow, cmd);
2048 RTL_W32(CounterAddrLow, cmd | CounterDump);
2049
Francois Romieuffc46952012-07-06 14:19:23 +02002050 if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
2051 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002052
2053 RTL_W32(CounterAddrLow, 0);
2054 RTL_W32(CounterAddrHigh, 0);
2055
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00002056 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002057}
2058
Ivan Vecera355423d2009-02-06 21:49:57 -08002059static void rtl8169_get_ethtool_stats(struct net_device *dev,
2060 struct ethtool_stats *stats, u64 *data)
2061{
2062 struct rtl8169_private *tp = netdev_priv(dev);
2063
2064 ASSERT_RTNL();
2065
2066 rtl8169_update_counters(dev);
2067
2068 data[0] = le64_to_cpu(tp->counters.tx_packets);
2069 data[1] = le64_to_cpu(tp->counters.rx_packets);
2070 data[2] = le64_to_cpu(tp->counters.tx_errors);
2071 data[3] = le32_to_cpu(tp->counters.rx_errors);
2072 data[4] = le16_to_cpu(tp->counters.rx_missed);
2073 data[5] = le16_to_cpu(tp->counters.align_errors);
2074 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
2075 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
2076 data[8] = le64_to_cpu(tp->counters.rx_unicast);
2077 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
2078 data[10] = le32_to_cpu(tp->counters.rx_multicast);
2079 data[11] = le16_to_cpu(tp->counters.tx_aborted);
2080 data[12] = le16_to_cpu(tp->counters.tx_underun);
2081}
2082
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002083static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2084{
2085 switch(stringset) {
2086 case ETH_SS_STATS:
2087 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2088 break;
2089 }
2090}
2091
Jeff Garzik7282d492006-09-13 14:30:00 -04002092static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 .get_drvinfo = rtl8169_get_drvinfo,
2094 .get_regs_len = rtl8169_get_regs_len,
2095 .get_link = ethtool_op_get_link,
2096 .get_settings = rtl8169_get_settings,
2097 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002098 .get_msglevel = rtl8169_get_msglevel,
2099 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002101 .get_wol = rtl8169_get_wol,
2102 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002103 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002104 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002105 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002106 .get_ts_info = ethtool_op_get_ts_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107};
2108
Francois Romieu07d3f512007-02-21 22:40:46 +01002109static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002110 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
Francois Romieu5d320a22011-05-08 17:47:36 +02002112 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002113 /*
2114 * The driver currently handles the 8168Bf and the 8168Be identically
2115 * but they can be identified more specifically through the test below
2116 * if needed:
2117 *
2118 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002119 *
2120 * Same thing for the 8101Eb and the 8101Ec:
2121 *
2122 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002123 */
Francois Romieu37441002011-06-17 22:58:54 +02002124 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002126 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 int mac_version;
2128 } mac_info[] = {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002129 /* 8168H family. */
2130 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2131 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2132
Hayes Wangc5583862012-07-02 17:23:22 +08002133 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002134 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002135 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002136 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2137 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2138
Hayes Wangc2218922011-09-06 16:55:18 +08002139 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002140 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002141 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2142 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2143
hayeswang01dc7fe2011-03-21 01:50:28 +00002144 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002145 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002146 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2147 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2148 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2149
Francois Romieu5b538df2008-07-20 16:22:45 +02002150 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002151 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2152 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002153 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002154
françois romieue6de30d2011-01-03 15:08:37 +00002155 /* 8168DP family. */
2156 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2157 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002158 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002159
Francois Romieuef808d52008-06-29 13:10:54 +02002160 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002161 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002162 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002163 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002164 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002165 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2166 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002167 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002168 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002169 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002170
2171 /* 8168B family. */
2172 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2173 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2174 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2175 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2176
2177 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002178 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2179 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002180 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002181 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002182 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2183 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2184 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002185 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2186 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2187 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2188 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2189 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2190 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002191 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002192 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002193 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002194 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2195 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002196 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2197 /* FIXME: where did these entries come from ? -- FR */
2198 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2199 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2200
2201 /* 8110 family. */
2202 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2203 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2204 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2205 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2206 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2207 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2208
Jean Delvaref21b75e2009-05-26 20:54:48 -07002209 /* Catch-all */
2210 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002211 };
2212 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 u32 reg;
2214
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002215 reg = RTL_R32(TxConfig);
2216 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 p++;
2218 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002219
2220 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2221 netif_notice(tp, probe, dev,
2222 "unknown MAC, using family default\n");
2223 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002224 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2225 tp->mac_version = tp->mii.supports_gmii ?
2226 RTL_GIGA_MAC_VER_42 :
2227 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002228 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2229 tp->mac_version = tp->mii.supports_gmii ?
2230 RTL_GIGA_MAC_VER_45 :
2231 RTL_GIGA_MAC_VER_47;
2232 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2233 tp->mac_version = tp->mii.supports_gmii ?
2234 RTL_GIGA_MAC_VER_46 :
2235 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002236 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237}
2238
2239static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2240{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002241 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242}
2243
Francois Romieu867763c2007-08-17 18:21:58 +02002244struct phy_reg {
2245 u16 reg;
2246 u16 val;
2247};
2248
françois romieu4da19632011-01-03 15:07:55 +00002249static void rtl_writephy_batch(struct rtl8169_private *tp,
2250 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002251{
2252 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002253 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002254 regs++;
2255 }
2256}
2257
françois romieubca03d52011-01-03 15:07:31 +00002258#define PHY_READ 0x00000000
2259#define PHY_DATA_OR 0x10000000
2260#define PHY_DATA_AND 0x20000000
2261#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002262#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002263#define PHY_CLEAR_READCOUNT 0x70000000
2264#define PHY_WRITE 0x80000000
2265#define PHY_READCOUNT_EQ_SKIP 0x90000000
2266#define PHY_COMP_EQ_SKIPN 0xa0000000
2267#define PHY_COMP_NEQ_SKIPN 0xb0000000
2268#define PHY_WRITE_PREVIOUS 0xc0000000
2269#define PHY_SKIPN 0xd0000000
2270#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002271
Hayes Wang960aee62011-06-18 11:37:48 +02002272struct fw_info {
2273 u32 magic;
2274 char version[RTL_VER_SIZE];
2275 __le32 fw_start;
2276 __le32 fw_len;
2277 u8 chksum;
2278} __packed;
2279
Francois Romieu1c361ef2011-06-17 17:16:24 +02002280#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2281
2282static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002283{
Francois Romieub6ffd972011-06-17 17:00:05 +02002284 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002285 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002286 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2287 char *version = rtl_fw->version;
2288 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002289
Francois Romieu1c361ef2011-06-17 17:16:24 +02002290 if (fw->size < FW_OPCODE_SIZE)
2291 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002292
2293 if (!fw_info->magic) {
2294 size_t i, size, start;
2295 u8 checksum = 0;
2296
2297 if (fw->size < sizeof(*fw_info))
2298 goto out;
2299
2300 for (i = 0; i < fw->size; i++)
2301 checksum += fw->data[i];
2302 if (checksum != 0)
2303 goto out;
2304
2305 start = le32_to_cpu(fw_info->fw_start);
2306 if (start > fw->size)
2307 goto out;
2308
2309 size = le32_to_cpu(fw_info->fw_len);
2310 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2311 goto out;
2312
2313 memcpy(version, fw_info->version, RTL_VER_SIZE);
2314
2315 pa->code = (__le32 *)(fw->data + start);
2316 pa->size = size;
2317 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002318 if (fw->size % FW_OPCODE_SIZE)
2319 goto out;
2320
2321 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2322
2323 pa->code = (__le32 *)fw->data;
2324 pa->size = fw->size / FW_OPCODE_SIZE;
2325 }
2326 version[RTL_VER_SIZE - 1] = 0;
2327
2328 rc = true;
2329out:
2330 return rc;
2331}
2332
Francois Romieufd112f22011-06-18 00:10:29 +02002333static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2334 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002335{
Francois Romieufd112f22011-06-18 00:10:29 +02002336 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002337 size_t index;
2338
Francois Romieu1c361ef2011-06-17 17:16:24 +02002339 for (index = 0; index < pa->size; index++) {
2340 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002341 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002342
hayeswang42b82dc2011-01-10 02:07:25 +00002343 switch(action & 0xf0000000) {
2344 case PHY_READ:
2345 case PHY_DATA_OR:
2346 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002347 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002348 case PHY_CLEAR_READCOUNT:
2349 case PHY_WRITE:
2350 case PHY_WRITE_PREVIOUS:
2351 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002352 break;
2353
hayeswang42b82dc2011-01-10 02:07:25 +00002354 case PHY_BJMPN:
2355 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002356 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002357 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002358 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002359 }
2360 break;
2361 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002362 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002363 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002364 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002365 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002366 }
2367 break;
2368 case PHY_COMP_EQ_SKIPN:
2369 case PHY_COMP_NEQ_SKIPN:
2370 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002371 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002372 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002373 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002374 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002375 }
2376 break;
2377
hayeswang42b82dc2011-01-10 02:07:25 +00002378 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002379 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002380 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002381 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002382 }
2383 }
Francois Romieufd112f22011-06-18 00:10:29 +02002384 rc = true;
2385out:
2386 return rc;
2387}
françois romieubca03d52011-01-03 15:07:31 +00002388
Francois Romieufd112f22011-06-18 00:10:29 +02002389static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2390{
2391 struct net_device *dev = tp->dev;
2392 int rc = -EINVAL;
2393
2394 if (!rtl_fw_format_ok(tp, rtl_fw)) {
2395 netif_err(tp, ifup, dev, "invalid firwmare\n");
2396 goto out;
2397 }
2398
2399 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2400 rc = 0;
2401out:
2402 return rc;
2403}
2404
2405static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2406{
2407 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002408 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002409 u32 predata, count;
2410 size_t index;
2411
2412 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002413 org.write = ops->write;
2414 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002415
Francois Romieu1c361ef2011-06-17 17:16:24 +02002416 for (index = 0; index < pa->size; ) {
2417 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002418 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002419 u32 regno = (action & 0x0fff0000) >> 16;
2420
2421 if (!action)
2422 break;
françois romieubca03d52011-01-03 15:07:31 +00002423
2424 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002425 case PHY_READ:
2426 predata = rtl_readphy(tp, regno);
2427 count++;
2428 index++;
françois romieubca03d52011-01-03 15:07:31 +00002429 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002430 case PHY_DATA_OR:
2431 predata |= data;
2432 index++;
2433 break;
2434 case PHY_DATA_AND:
2435 predata &= data;
2436 index++;
2437 break;
2438 case PHY_BJMPN:
2439 index -= regno;
2440 break;
hayeswangeee37862013-04-01 22:23:38 +00002441 case PHY_MDIO_CHG:
2442 if (data == 0) {
2443 ops->write = org.write;
2444 ops->read = org.read;
2445 } else if (data == 1) {
2446 ops->write = mac_mcu_write;
2447 ops->read = mac_mcu_read;
2448 }
2449
hayeswang42b82dc2011-01-10 02:07:25 +00002450 index++;
2451 break;
2452 case PHY_CLEAR_READCOUNT:
2453 count = 0;
2454 index++;
2455 break;
2456 case PHY_WRITE:
2457 rtl_writephy(tp, regno, data);
2458 index++;
2459 break;
2460 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002461 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002462 break;
2463 case PHY_COMP_EQ_SKIPN:
2464 if (predata == data)
2465 index += regno;
2466 index++;
2467 break;
2468 case PHY_COMP_NEQ_SKIPN:
2469 if (predata != data)
2470 index += regno;
2471 index++;
2472 break;
2473 case PHY_WRITE_PREVIOUS:
2474 rtl_writephy(tp, regno, predata);
2475 index++;
2476 break;
2477 case PHY_SKIPN:
2478 index += regno + 1;
2479 break;
2480 case PHY_DELAY_MS:
2481 mdelay(data);
2482 index++;
2483 break;
2484
françois romieubca03d52011-01-03 15:07:31 +00002485 default:
2486 BUG();
2487 }
2488 }
hayeswangeee37862013-04-01 22:23:38 +00002489
2490 ops->write = org.write;
2491 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002492}
2493
françois romieuf1e02ed2011-01-13 13:07:53 +00002494static void rtl_release_firmware(struct rtl8169_private *tp)
2495{
Francois Romieub6ffd972011-06-17 17:00:05 +02002496 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2497 release_firmware(tp->rtl_fw->fw);
2498 kfree(tp->rtl_fw);
2499 }
2500 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002501}
2502
François Romieu953a12c2011-04-24 17:38:48 +02002503static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002504{
Francois Romieub6ffd972011-06-17 17:00:05 +02002505 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002506
2507 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002508 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002509 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002510}
2511
2512static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2513{
2514 if (rtl_readphy(tp, reg) != val)
2515 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2516 else
2517 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002518}
2519
françois romieu4da19632011-01-03 15:07:55 +00002520static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002522 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002523 { 0x1f, 0x0001 },
2524 { 0x06, 0x006e },
2525 { 0x08, 0x0708 },
2526 { 0x15, 0x4000 },
2527 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528
françois romieu0b9b5712009-08-10 19:44:56 +00002529 { 0x1f, 0x0001 },
2530 { 0x03, 0x00a1 },
2531 { 0x02, 0x0008 },
2532 { 0x01, 0x0120 },
2533 { 0x00, 0x1000 },
2534 { 0x04, 0x0800 },
2535 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
françois romieu0b9b5712009-08-10 19:44:56 +00002537 { 0x03, 0xff41 },
2538 { 0x02, 0xdf60 },
2539 { 0x01, 0x0140 },
2540 { 0x00, 0x0077 },
2541 { 0x04, 0x7800 },
2542 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
françois romieu0b9b5712009-08-10 19:44:56 +00002544 { 0x03, 0x802f },
2545 { 0x02, 0x4f02 },
2546 { 0x01, 0x0409 },
2547 { 0x00, 0xf0f9 },
2548 { 0x04, 0x9800 },
2549 { 0x04, 0x9000 },
2550
2551 { 0x03, 0xdf01 },
2552 { 0x02, 0xdf20 },
2553 { 0x01, 0xff95 },
2554 { 0x00, 0xba00 },
2555 { 0x04, 0xa800 },
2556 { 0x04, 0xa000 },
2557
2558 { 0x03, 0xff41 },
2559 { 0x02, 0xdf20 },
2560 { 0x01, 0x0140 },
2561 { 0x00, 0x00bb },
2562 { 0x04, 0xb800 },
2563 { 0x04, 0xb000 },
2564
2565 { 0x03, 0xdf41 },
2566 { 0x02, 0xdc60 },
2567 { 0x01, 0x6340 },
2568 { 0x00, 0x007d },
2569 { 0x04, 0xd800 },
2570 { 0x04, 0xd000 },
2571
2572 { 0x03, 0xdf01 },
2573 { 0x02, 0xdf20 },
2574 { 0x01, 0x100a },
2575 { 0x00, 0xa0ff },
2576 { 0x04, 0xf800 },
2577 { 0x04, 0xf000 },
2578
2579 { 0x1f, 0x0000 },
2580 { 0x0b, 0x0000 },
2581 { 0x00, 0x9200 }
2582 };
2583
françois romieu4da19632011-01-03 15:07:55 +00002584 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585}
2586
françois romieu4da19632011-01-03 15:07:55 +00002587static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002588{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002589 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002590 { 0x1f, 0x0002 },
2591 { 0x01, 0x90d0 },
2592 { 0x1f, 0x0000 }
2593 };
2594
françois romieu4da19632011-01-03 15:07:55 +00002595 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002596}
2597
françois romieu4da19632011-01-03 15:07:55 +00002598static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002599{
2600 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002601
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002602 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2603 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002604 return;
2605
françois romieu4da19632011-01-03 15:07:55 +00002606 rtl_writephy(tp, 0x1f, 0x0001);
2607 rtl_writephy(tp, 0x10, 0xf01b);
2608 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002609}
2610
françois romieu4da19632011-01-03 15:07:55 +00002611static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002612{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002613 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002614 { 0x1f, 0x0001 },
2615 { 0x04, 0x0000 },
2616 { 0x03, 0x00a1 },
2617 { 0x02, 0x0008 },
2618 { 0x01, 0x0120 },
2619 { 0x00, 0x1000 },
2620 { 0x04, 0x0800 },
2621 { 0x04, 0x9000 },
2622 { 0x03, 0x802f },
2623 { 0x02, 0x4f02 },
2624 { 0x01, 0x0409 },
2625 { 0x00, 0xf099 },
2626 { 0x04, 0x9800 },
2627 { 0x04, 0xa000 },
2628 { 0x03, 0xdf01 },
2629 { 0x02, 0xdf20 },
2630 { 0x01, 0xff95 },
2631 { 0x00, 0xba00 },
2632 { 0x04, 0xa800 },
2633 { 0x04, 0xf000 },
2634 { 0x03, 0xdf01 },
2635 { 0x02, 0xdf20 },
2636 { 0x01, 0x101a },
2637 { 0x00, 0xa0ff },
2638 { 0x04, 0xf800 },
2639 { 0x04, 0x0000 },
2640 { 0x1f, 0x0000 },
2641
2642 { 0x1f, 0x0001 },
2643 { 0x10, 0xf41b },
2644 { 0x14, 0xfb54 },
2645 { 0x18, 0xf5c7 },
2646 { 0x1f, 0x0000 },
2647
2648 { 0x1f, 0x0001 },
2649 { 0x17, 0x0cc0 },
2650 { 0x1f, 0x0000 }
2651 };
2652
françois romieu4da19632011-01-03 15:07:55 +00002653 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002654
françois romieu4da19632011-01-03 15:07:55 +00002655 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002656}
2657
françois romieu4da19632011-01-03 15:07:55 +00002658static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002659{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002660 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002661 { 0x1f, 0x0001 },
2662 { 0x04, 0x0000 },
2663 { 0x03, 0x00a1 },
2664 { 0x02, 0x0008 },
2665 { 0x01, 0x0120 },
2666 { 0x00, 0x1000 },
2667 { 0x04, 0x0800 },
2668 { 0x04, 0x9000 },
2669 { 0x03, 0x802f },
2670 { 0x02, 0x4f02 },
2671 { 0x01, 0x0409 },
2672 { 0x00, 0xf099 },
2673 { 0x04, 0x9800 },
2674 { 0x04, 0xa000 },
2675 { 0x03, 0xdf01 },
2676 { 0x02, 0xdf20 },
2677 { 0x01, 0xff95 },
2678 { 0x00, 0xba00 },
2679 { 0x04, 0xa800 },
2680 { 0x04, 0xf000 },
2681 { 0x03, 0xdf01 },
2682 { 0x02, 0xdf20 },
2683 { 0x01, 0x101a },
2684 { 0x00, 0xa0ff },
2685 { 0x04, 0xf800 },
2686 { 0x04, 0x0000 },
2687 { 0x1f, 0x0000 },
2688
2689 { 0x1f, 0x0001 },
2690 { 0x0b, 0x8480 },
2691 { 0x1f, 0x0000 },
2692
2693 { 0x1f, 0x0001 },
2694 { 0x18, 0x67c7 },
2695 { 0x04, 0x2000 },
2696 { 0x03, 0x002f },
2697 { 0x02, 0x4360 },
2698 { 0x01, 0x0109 },
2699 { 0x00, 0x3022 },
2700 { 0x04, 0x2800 },
2701 { 0x1f, 0x0000 },
2702
2703 { 0x1f, 0x0001 },
2704 { 0x17, 0x0cc0 },
2705 { 0x1f, 0x0000 }
2706 };
2707
françois romieu4da19632011-01-03 15:07:55 +00002708 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002709}
2710
françois romieu4da19632011-01-03 15:07:55 +00002711static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002712{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002713 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002714 { 0x10, 0xf41b },
2715 { 0x1f, 0x0000 }
2716 };
2717
françois romieu4da19632011-01-03 15:07:55 +00002718 rtl_writephy(tp, 0x1f, 0x0001);
2719 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002720
françois romieu4da19632011-01-03 15:07:55 +00002721 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002722}
2723
françois romieu4da19632011-01-03 15:07:55 +00002724static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002725{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002726 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002727 { 0x1f, 0x0001 },
2728 { 0x10, 0xf41b },
2729 { 0x1f, 0x0000 }
2730 };
2731
françois romieu4da19632011-01-03 15:07:55 +00002732 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002733}
2734
françois romieu4da19632011-01-03 15:07:55 +00002735static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002736{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002737 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002738 { 0x1f, 0x0000 },
2739 { 0x1d, 0x0f00 },
2740 { 0x1f, 0x0002 },
2741 { 0x0c, 0x1ec8 },
2742 { 0x1f, 0x0000 }
2743 };
2744
françois romieu4da19632011-01-03 15:07:55 +00002745 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002746}
2747
françois romieu4da19632011-01-03 15:07:55 +00002748static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002749{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002750 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002751 { 0x1f, 0x0001 },
2752 { 0x1d, 0x3d98 },
2753 { 0x1f, 0x0000 }
2754 };
2755
françois romieu4da19632011-01-03 15:07:55 +00002756 rtl_writephy(tp, 0x1f, 0x0000);
2757 rtl_patchphy(tp, 0x14, 1 << 5);
2758 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002759
françois romieu4da19632011-01-03 15:07:55 +00002760 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002761}
2762
françois romieu4da19632011-01-03 15:07:55 +00002763static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002764{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002765 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002766 { 0x1f, 0x0001 },
2767 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002768 { 0x1f, 0x0002 },
2769 { 0x00, 0x88d4 },
2770 { 0x01, 0x82b1 },
2771 { 0x03, 0x7002 },
2772 { 0x08, 0x9e30 },
2773 { 0x09, 0x01f0 },
2774 { 0x0a, 0x5500 },
2775 { 0x0c, 0x00c8 },
2776 { 0x1f, 0x0003 },
2777 { 0x12, 0xc096 },
2778 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002779 { 0x1f, 0x0000 },
2780 { 0x1f, 0x0000 },
2781 { 0x09, 0x2000 },
2782 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002783 };
2784
françois romieu4da19632011-01-03 15:07:55 +00002785 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002786
françois romieu4da19632011-01-03 15:07:55 +00002787 rtl_patchphy(tp, 0x14, 1 << 5);
2788 rtl_patchphy(tp, 0x0d, 1 << 5);
2789 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002790}
2791
françois romieu4da19632011-01-03 15:07:55 +00002792static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002793{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002794 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002795 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002796 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002797 { 0x03, 0x802f },
2798 { 0x02, 0x4f02 },
2799 { 0x01, 0x0409 },
2800 { 0x00, 0xf099 },
2801 { 0x04, 0x9800 },
2802 { 0x04, 0x9000 },
2803 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002804 { 0x1f, 0x0002 },
2805 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002806 { 0x06, 0x0761 },
2807 { 0x1f, 0x0003 },
2808 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002809 { 0x1f, 0x0000 }
2810 };
2811
françois romieu4da19632011-01-03 15:07:55 +00002812 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002813
françois romieu4da19632011-01-03 15:07:55 +00002814 rtl_patchphy(tp, 0x16, 1 << 0);
2815 rtl_patchphy(tp, 0x14, 1 << 5);
2816 rtl_patchphy(tp, 0x0d, 1 << 5);
2817 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002818}
2819
françois romieu4da19632011-01-03 15:07:55 +00002820static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002821{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002822 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002823 { 0x1f, 0x0001 },
2824 { 0x12, 0x2300 },
2825 { 0x1d, 0x3d98 },
2826 { 0x1f, 0x0002 },
2827 { 0x0c, 0x7eb8 },
2828 { 0x06, 0x5461 },
2829 { 0x1f, 0x0003 },
2830 { 0x16, 0x0f0a },
2831 { 0x1f, 0x0000 }
2832 };
2833
françois romieu4da19632011-01-03 15:07:55 +00002834 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002835
françois romieu4da19632011-01-03 15:07:55 +00002836 rtl_patchphy(tp, 0x16, 1 << 0);
2837 rtl_patchphy(tp, 0x14, 1 << 5);
2838 rtl_patchphy(tp, 0x0d, 1 << 5);
2839 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002840}
2841
françois romieu4da19632011-01-03 15:07:55 +00002842static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002843{
françois romieu4da19632011-01-03 15:07:55 +00002844 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002845}
2846
françois romieubca03d52011-01-03 15:07:31 +00002847static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002848{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002849 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002850 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002851 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002852 { 0x06, 0x4064 },
2853 { 0x07, 0x2863 },
2854 { 0x08, 0x059c },
2855 { 0x09, 0x26b4 },
2856 { 0x0a, 0x6a19 },
2857 { 0x0b, 0xdcc8 },
2858 { 0x10, 0xf06d },
2859 { 0x14, 0x7f68 },
2860 { 0x18, 0x7fd9 },
2861 { 0x1c, 0xf0ff },
2862 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002863 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002864 { 0x12, 0xf49f },
2865 { 0x13, 0x070b },
2866 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002867 { 0x14, 0x94c0 },
2868
2869 /*
2870 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002871 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002872 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002873 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002874 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002875 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002876 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002877 { 0x06, 0x5561 },
2878
2879 /*
2880 * Can not link to 1Gbps with bad cable
2881 * Decrease SNR threshold form 21.07dB to 19.04dB
2882 */
2883 { 0x1f, 0x0001 },
2884 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002885
2886 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002887 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002888 };
2889
françois romieu4da19632011-01-03 15:07:55 +00002890 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002891
françois romieubca03d52011-01-03 15:07:31 +00002892 /*
2893 * Rx Error Issue
2894 * Fine Tune Switching regulator parameter
2895 */
françois romieu4da19632011-01-03 15:07:55 +00002896 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002897 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2898 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002899
Francois Romieufdf6fc02012-07-06 22:40:38 +02002900 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002901 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002902 { 0x1f, 0x0002 },
2903 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002904 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002905 { 0x05, 0x8330 },
2906 { 0x06, 0x669a },
2907 { 0x1f, 0x0002 }
2908 };
2909 int val;
2910
françois romieu4da19632011-01-03 15:07:55 +00002911 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002912
françois romieu4da19632011-01-03 15:07:55 +00002913 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002914
2915 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002916 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002917 0x0065, 0x0066, 0x0067, 0x0068,
2918 0x0069, 0x006a, 0x006b, 0x006c
2919 };
2920 int i;
2921
françois romieu4da19632011-01-03 15:07:55 +00002922 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002923
2924 val &= 0xff00;
2925 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002926 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002927 }
2928 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002929 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002930 { 0x1f, 0x0002 },
2931 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002932 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002933 { 0x05, 0x8330 },
2934 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002935 };
2936
françois romieu4da19632011-01-03 15:07:55 +00002937 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002938 }
2939
françois romieubca03d52011-01-03 15:07:31 +00002940 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002941 rtl_writephy(tp, 0x1f, 0x0002);
2942 rtl_patchphy(tp, 0x0d, 0x0300);
2943 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002944
françois romieubca03d52011-01-03 15:07:31 +00002945 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002946 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002947 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2948 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002949
françois romieu4da19632011-01-03 15:07:55 +00002950 rtl_writephy(tp, 0x1f, 0x0005);
2951 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002952
2953 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002954
françois romieu4da19632011-01-03 15:07:55 +00002955 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002956}
2957
françois romieubca03d52011-01-03 15:07:31 +00002958static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002959{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002960 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002961 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002962 { 0x1f, 0x0001 },
2963 { 0x06, 0x4064 },
2964 { 0x07, 0x2863 },
2965 { 0x08, 0x059c },
2966 { 0x09, 0x26b4 },
2967 { 0x0a, 0x6a19 },
2968 { 0x0b, 0xdcc8 },
2969 { 0x10, 0xf06d },
2970 { 0x14, 0x7f68 },
2971 { 0x18, 0x7fd9 },
2972 { 0x1c, 0xf0ff },
2973 { 0x1d, 0x3d9c },
2974 { 0x1f, 0x0003 },
2975 { 0x12, 0xf49f },
2976 { 0x13, 0x070b },
2977 { 0x1a, 0x05ad },
2978 { 0x14, 0x94c0 },
2979
françois romieubca03d52011-01-03 15:07:31 +00002980 /*
2981 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002982 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002983 */
françois romieudaf9df62009-10-07 12:44:20 +00002984 { 0x1f, 0x0002 },
2985 { 0x06, 0x5561 },
2986 { 0x1f, 0x0005 },
2987 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002988 { 0x06, 0x5561 },
2989
2990 /*
2991 * Can not link to 1Gbps with bad cable
2992 * Decrease SNR threshold form 21.07dB to 19.04dB
2993 */
2994 { 0x1f, 0x0001 },
2995 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002996
2997 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002998 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002999 };
3000
françois romieu4da19632011-01-03 15:07:55 +00003001 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003002
Francois Romieufdf6fc02012-07-06 22:40:38 +02003003 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003004 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003005 { 0x1f, 0x0002 },
3006 { 0x05, 0x669a },
3007 { 0x1f, 0x0005 },
3008 { 0x05, 0x8330 },
3009 { 0x06, 0x669a },
3010
3011 { 0x1f, 0x0002 }
3012 };
3013 int val;
3014
françois romieu4da19632011-01-03 15:07:55 +00003015 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003016
françois romieu4da19632011-01-03 15:07:55 +00003017 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003018 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003019 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003020 0x0065, 0x0066, 0x0067, 0x0068,
3021 0x0069, 0x006a, 0x006b, 0x006c
3022 };
3023 int i;
3024
françois romieu4da19632011-01-03 15:07:55 +00003025 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003026
3027 val &= 0xff00;
3028 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003029 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003030 }
3031 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003032 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003033 { 0x1f, 0x0002 },
3034 { 0x05, 0x2642 },
3035 { 0x1f, 0x0005 },
3036 { 0x05, 0x8330 },
3037 { 0x06, 0x2642 }
3038 };
3039
françois romieu4da19632011-01-03 15:07:55 +00003040 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003041 }
3042
françois romieubca03d52011-01-03 15:07:31 +00003043 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003044 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003045 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3046 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003047
françois romieubca03d52011-01-03 15:07:31 +00003048 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003049 rtl_writephy(tp, 0x1f, 0x0002);
3050 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003051
françois romieu4da19632011-01-03 15:07:55 +00003052 rtl_writephy(tp, 0x1f, 0x0005);
3053 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003054
3055 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003056
françois romieu4da19632011-01-03 15:07:55 +00003057 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003058}
3059
françois romieu4da19632011-01-03 15:07:55 +00003060static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003061{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003062 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003063 { 0x1f, 0x0002 },
3064 { 0x10, 0x0008 },
3065 { 0x0d, 0x006c },
3066
3067 { 0x1f, 0x0000 },
3068 { 0x0d, 0xf880 },
3069
3070 { 0x1f, 0x0001 },
3071 { 0x17, 0x0cc0 },
3072
3073 { 0x1f, 0x0001 },
3074 { 0x0b, 0xa4d8 },
3075 { 0x09, 0x281c },
3076 { 0x07, 0x2883 },
3077 { 0x0a, 0x6b35 },
3078 { 0x1d, 0x3da4 },
3079 { 0x1c, 0xeffd },
3080 { 0x14, 0x7f52 },
3081 { 0x18, 0x7fc6 },
3082 { 0x08, 0x0601 },
3083 { 0x06, 0x4063 },
3084 { 0x10, 0xf074 },
3085 { 0x1f, 0x0003 },
3086 { 0x13, 0x0789 },
3087 { 0x12, 0xf4bd },
3088 { 0x1a, 0x04fd },
3089 { 0x14, 0x84b0 },
3090 { 0x1f, 0x0000 },
3091 { 0x00, 0x9200 },
3092
3093 { 0x1f, 0x0005 },
3094 { 0x01, 0x0340 },
3095 { 0x1f, 0x0001 },
3096 { 0x04, 0x4000 },
3097 { 0x03, 0x1d21 },
3098 { 0x02, 0x0c32 },
3099 { 0x01, 0x0200 },
3100 { 0x00, 0x5554 },
3101 { 0x04, 0x4800 },
3102 { 0x04, 0x4000 },
3103 { 0x04, 0xf000 },
3104 { 0x03, 0xdf01 },
3105 { 0x02, 0xdf20 },
3106 { 0x01, 0x101a },
3107 { 0x00, 0xa0ff },
3108 { 0x04, 0xf800 },
3109 { 0x04, 0xf000 },
3110 { 0x1f, 0x0000 },
3111
3112 { 0x1f, 0x0007 },
3113 { 0x1e, 0x0023 },
3114 { 0x16, 0x0000 },
3115 { 0x1f, 0x0000 }
3116 };
3117
françois romieu4da19632011-01-03 15:07:55 +00003118 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003119}
3120
françois romieue6de30d2011-01-03 15:08:37 +00003121static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3122{
3123 static const struct phy_reg phy_reg_init[] = {
3124 { 0x1f, 0x0001 },
3125 { 0x17, 0x0cc0 },
3126
3127 { 0x1f, 0x0007 },
3128 { 0x1e, 0x002d },
3129 { 0x18, 0x0040 },
3130 { 0x1f, 0x0000 }
3131 };
3132
3133 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3134 rtl_patchphy(tp, 0x0d, 1 << 5);
3135}
3136
Hayes Wang70090422011-07-06 15:58:06 +08003137static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003138{
3139 static const struct phy_reg phy_reg_init[] = {
3140 /* Enable Delay cap */
3141 { 0x1f, 0x0005 },
3142 { 0x05, 0x8b80 },
3143 { 0x06, 0xc896 },
3144 { 0x1f, 0x0000 },
3145
3146 /* Channel estimation fine tune */
3147 { 0x1f, 0x0001 },
3148 { 0x0b, 0x6c20 },
3149 { 0x07, 0x2872 },
3150 { 0x1c, 0xefff },
3151 { 0x1f, 0x0003 },
3152 { 0x14, 0x6420 },
3153 { 0x1f, 0x0000 },
3154
3155 /* Update PFM & 10M TX idle timer */
3156 { 0x1f, 0x0007 },
3157 { 0x1e, 0x002f },
3158 { 0x15, 0x1919 },
3159 { 0x1f, 0x0000 },
3160
3161 { 0x1f, 0x0007 },
3162 { 0x1e, 0x00ac },
3163 { 0x18, 0x0006 },
3164 { 0x1f, 0x0000 }
3165 };
3166
Francois Romieu15ecd032011-04-27 13:52:22 -07003167 rtl_apply_firmware(tp);
3168
hayeswang01dc7fe2011-03-21 01:50:28 +00003169 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3170
3171 /* DCO enable for 10M IDLE Power */
3172 rtl_writephy(tp, 0x1f, 0x0007);
3173 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003174 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003175 rtl_writephy(tp, 0x1f, 0x0000);
3176
3177 /* For impedance matching */
3178 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003179 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003180 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003181
3182 /* PHY auto speed down */
3183 rtl_writephy(tp, 0x1f, 0x0007);
3184 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003185 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003186 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003187 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003188
3189 rtl_writephy(tp, 0x1f, 0x0005);
3190 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003191 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003192 rtl_writephy(tp, 0x1f, 0x0000);
3193
3194 rtl_writephy(tp, 0x1f, 0x0005);
3195 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003196 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003197 rtl_writephy(tp, 0x1f, 0x0007);
3198 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003199 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003200 rtl_writephy(tp, 0x1f, 0x0006);
3201 rtl_writephy(tp, 0x00, 0x5a00);
3202 rtl_writephy(tp, 0x1f, 0x0000);
3203 rtl_writephy(tp, 0x0d, 0x0007);
3204 rtl_writephy(tp, 0x0e, 0x003c);
3205 rtl_writephy(tp, 0x0d, 0x4007);
3206 rtl_writephy(tp, 0x0e, 0x0000);
3207 rtl_writephy(tp, 0x0d, 0x0000);
3208}
3209
françois romieu9ecb9aa2012-12-07 11:20:21 +00003210static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3211{
3212 const u16 w[] = {
3213 addr[0] | (addr[1] << 8),
3214 addr[2] | (addr[3] << 8),
3215 addr[4] | (addr[5] << 8)
3216 };
3217 const struct exgmac_reg e[] = {
3218 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3219 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3220 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3221 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3222 };
3223
3224 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3225}
3226
Hayes Wang70090422011-07-06 15:58:06 +08003227static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3228{
3229 static const struct phy_reg phy_reg_init[] = {
3230 /* Enable Delay cap */
3231 { 0x1f, 0x0004 },
3232 { 0x1f, 0x0007 },
3233 { 0x1e, 0x00ac },
3234 { 0x18, 0x0006 },
3235 { 0x1f, 0x0002 },
3236 { 0x1f, 0x0000 },
3237 { 0x1f, 0x0000 },
3238
3239 /* Channel estimation fine tune */
3240 { 0x1f, 0x0003 },
3241 { 0x09, 0xa20f },
3242 { 0x1f, 0x0000 },
3243 { 0x1f, 0x0000 },
3244
3245 /* Green Setting */
3246 { 0x1f, 0x0005 },
3247 { 0x05, 0x8b5b },
3248 { 0x06, 0x9222 },
3249 { 0x05, 0x8b6d },
3250 { 0x06, 0x8000 },
3251 { 0x05, 0x8b76 },
3252 { 0x06, 0x8000 },
3253 { 0x1f, 0x0000 }
3254 };
3255
3256 rtl_apply_firmware(tp);
3257
3258 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3259
3260 /* For 4-corner performance improve */
3261 rtl_writephy(tp, 0x1f, 0x0005);
3262 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003263 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003264 rtl_writephy(tp, 0x1f, 0x0000);
3265
3266 /* PHY auto speed down */
3267 rtl_writephy(tp, 0x1f, 0x0004);
3268 rtl_writephy(tp, 0x1f, 0x0007);
3269 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003270 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003271 rtl_writephy(tp, 0x1f, 0x0002);
3272 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003273 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003274
3275 /* improve 10M EEE waveform */
3276 rtl_writephy(tp, 0x1f, 0x0005);
3277 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003278 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003279 rtl_writephy(tp, 0x1f, 0x0000);
3280
3281 /* Improve 2-pair detection performance */
3282 rtl_writephy(tp, 0x1f, 0x0005);
3283 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003284 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003285 rtl_writephy(tp, 0x1f, 0x0000);
3286
3287 /* EEE setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003288 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003289 rtl_writephy(tp, 0x1f, 0x0005);
3290 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003291 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wang70090422011-07-06 15:58:06 +08003292 rtl_writephy(tp, 0x1f, 0x0004);
3293 rtl_writephy(tp, 0x1f, 0x0007);
3294 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003295 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wang70090422011-07-06 15:58:06 +08003296 rtl_writephy(tp, 0x1f, 0x0002);
3297 rtl_writephy(tp, 0x1f, 0x0000);
3298 rtl_writephy(tp, 0x0d, 0x0007);
3299 rtl_writephy(tp, 0x0e, 0x003c);
3300 rtl_writephy(tp, 0x0d, 0x4007);
3301 rtl_writephy(tp, 0x0e, 0x0000);
3302 rtl_writephy(tp, 0x0d, 0x0000);
3303
3304 /* Green feature */
3305 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003306 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3307 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wang70090422011-07-06 15:58:06 +08003308 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003309
françois romieu9ecb9aa2012-12-07 11:20:21 +00003310 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3311 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003312}
3313
Hayes Wang5f886e02012-03-30 14:33:03 +08003314static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3315{
3316 /* For 4-corner performance improve */
3317 rtl_writephy(tp, 0x1f, 0x0005);
3318 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003319 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003320 rtl_writephy(tp, 0x1f, 0x0000);
3321
3322 /* PHY auto speed down */
3323 rtl_writephy(tp, 0x1f, 0x0007);
3324 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003325 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003326 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003327 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003328
3329 /* Improve 10M EEE waveform */
3330 rtl_writephy(tp, 0x1f, 0x0005);
3331 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003333 rtl_writephy(tp, 0x1f, 0x0000);
3334}
3335
Hayes Wangc2218922011-09-06 16:55:18 +08003336static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3337{
3338 static const struct phy_reg phy_reg_init[] = {
3339 /* Channel estimation fine tune */
3340 { 0x1f, 0x0003 },
3341 { 0x09, 0xa20f },
3342 { 0x1f, 0x0000 },
3343
3344 /* Modify green table for giga & fnet */
3345 { 0x1f, 0x0005 },
3346 { 0x05, 0x8b55 },
3347 { 0x06, 0x0000 },
3348 { 0x05, 0x8b5e },
3349 { 0x06, 0x0000 },
3350 { 0x05, 0x8b67 },
3351 { 0x06, 0x0000 },
3352 { 0x05, 0x8b70 },
3353 { 0x06, 0x0000 },
3354 { 0x1f, 0x0000 },
3355 { 0x1f, 0x0007 },
3356 { 0x1e, 0x0078 },
3357 { 0x17, 0x0000 },
3358 { 0x19, 0x00fb },
3359 { 0x1f, 0x0000 },
3360
3361 /* Modify green table for 10M */
3362 { 0x1f, 0x0005 },
3363 { 0x05, 0x8b79 },
3364 { 0x06, 0xaa00 },
3365 { 0x1f, 0x0000 },
3366
3367 /* Disable hiimpedance detection (RTCT) */
3368 { 0x1f, 0x0003 },
3369 { 0x01, 0x328a },
3370 { 0x1f, 0x0000 }
3371 };
3372
3373 rtl_apply_firmware(tp);
3374
3375 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3376
Hayes Wang5f886e02012-03-30 14:33:03 +08003377 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003378
3379 /* Improve 2-pair detection performance */
3380 rtl_writephy(tp, 0x1f, 0x0005);
3381 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003382 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003383 rtl_writephy(tp, 0x1f, 0x0000);
3384}
3385
3386static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3387{
3388 rtl_apply_firmware(tp);
3389
Hayes Wang5f886e02012-03-30 14:33:03 +08003390 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003391}
3392
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003393static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3394{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003395 static const struct phy_reg phy_reg_init[] = {
3396 /* Channel estimation fine tune */
3397 { 0x1f, 0x0003 },
3398 { 0x09, 0xa20f },
3399 { 0x1f, 0x0000 },
3400
3401 /* Modify green table for giga & fnet */
3402 { 0x1f, 0x0005 },
3403 { 0x05, 0x8b55 },
3404 { 0x06, 0x0000 },
3405 { 0x05, 0x8b5e },
3406 { 0x06, 0x0000 },
3407 { 0x05, 0x8b67 },
3408 { 0x06, 0x0000 },
3409 { 0x05, 0x8b70 },
3410 { 0x06, 0x0000 },
3411 { 0x1f, 0x0000 },
3412 { 0x1f, 0x0007 },
3413 { 0x1e, 0x0078 },
3414 { 0x17, 0x0000 },
3415 { 0x19, 0x00aa },
3416 { 0x1f, 0x0000 },
3417
3418 /* Modify green table for 10M */
3419 { 0x1f, 0x0005 },
3420 { 0x05, 0x8b79 },
3421 { 0x06, 0xaa00 },
3422 { 0x1f, 0x0000 },
3423
3424 /* Disable hiimpedance detection (RTCT) */
3425 { 0x1f, 0x0003 },
3426 { 0x01, 0x328a },
3427 { 0x1f, 0x0000 }
3428 };
3429
3430
3431 rtl_apply_firmware(tp);
3432
3433 rtl8168f_hw_phy_config(tp);
3434
3435 /* Improve 2-pair detection performance */
3436 rtl_writephy(tp, 0x1f, 0x0005);
3437 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003438 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003439 rtl_writephy(tp, 0x1f, 0x0000);
3440
3441 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3442
3443 /* Modify green table for giga */
3444 rtl_writephy(tp, 0x1f, 0x0005);
3445 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003446 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003447 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003448 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003449 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003450 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003451 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003452 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003453 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003454 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003455 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003456 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003457 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003458 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003459 rtl_writephy(tp, 0x1f, 0x0000);
3460
3461 /* uc same-seed solution */
3462 rtl_writephy(tp, 0x1f, 0x0005);
3463 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003464 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003465 rtl_writephy(tp, 0x1f, 0x0000);
3466
3467 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003468 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003469 rtl_writephy(tp, 0x1f, 0x0005);
3470 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003471 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003472 rtl_writephy(tp, 0x1f, 0x0004);
3473 rtl_writephy(tp, 0x1f, 0x0007);
3474 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003475 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003476 rtl_writephy(tp, 0x1f, 0x0000);
3477 rtl_writephy(tp, 0x0d, 0x0007);
3478 rtl_writephy(tp, 0x0e, 0x003c);
3479 rtl_writephy(tp, 0x0d, 0x4007);
3480 rtl_writephy(tp, 0x0e, 0x0000);
3481 rtl_writephy(tp, 0x0d, 0x0000);
3482
3483 /* Green feature */
3484 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003485 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3486 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003487 rtl_writephy(tp, 0x1f, 0x0000);
3488}
3489
Hayes Wangc5583862012-07-02 17:23:22 +08003490static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3491{
Hayes Wangc5583862012-07-02 17:23:22 +08003492 rtl_apply_firmware(tp);
3493
hayeswang41f44d12013-04-01 22:23:36 +00003494 rtl_writephy(tp, 0x1f, 0x0a46);
3495 if (rtl_readphy(tp, 0x10) & 0x0100) {
3496 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003497 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003498 } else {
3499 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003500 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003501 }
Hayes Wangc5583862012-07-02 17:23:22 +08003502
hayeswang41f44d12013-04-01 22:23:36 +00003503 rtl_writephy(tp, 0x1f, 0x0a46);
3504 if (rtl_readphy(tp, 0x13) & 0x0100) {
3505 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003506 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003507 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003508 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003509 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003510 }
Hayes Wangc5583862012-07-02 17:23:22 +08003511
hayeswang41f44d12013-04-01 22:23:36 +00003512 /* Enable PHY auto speed down */
3513 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003515
hayeswangfe7524c2013-04-01 22:23:37 +00003516 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003517 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003518 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003519 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003520 rtl_writephy(tp, 0x1f, 0x0a43);
3521 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003522 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3523 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003524
hayeswang41f44d12013-04-01 22:23:36 +00003525 /* EEE auto-fallback function */
3526 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003527 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003528
hayeswang41f44d12013-04-01 22:23:36 +00003529 /* Enable UC LPF tune function */
3530 rtl_writephy(tp, 0x1f, 0x0a43);
3531 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003532 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003533
3534 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003535 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003536
hayeswangfe7524c2013-04-01 22:23:37 +00003537 /* Improve SWR Efficiency */
3538 rtl_writephy(tp, 0x1f, 0x0bcd);
3539 rtl_writephy(tp, 0x14, 0x5065);
3540 rtl_writephy(tp, 0x14, 0xd065);
3541 rtl_writephy(tp, 0x1f, 0x0bc8);
3542 rtl_writephy(tp, 0x11, 0x5655);
3543 rtl_writephy(tp, 0x1f, 0x0bcd);
3544 rtl_writephy(tp, 0x14, 0x1065);
3545 rtl_writephy(tp, 0x14, 0x9065);
3546 rtl_writephy(tp, 0x14, 0x1065);
3547
David Chang1bac1072013-11-27 15:48:36 +08003548 /* Check ALDPS bit, disable it if enabled */
3549 rtl_writephy(tp, 0x1f, 0x0a43);
3550 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003551 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003552
hayeswang41f44d12013-04-01 22:23:36 +00003553 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003554}
3555
hayeswang57538c42013-04-01 22:23:40 +00003556static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3557{
3558 rtl_apply_firmware(tp);
3559}
3560
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003561static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3562{
3563 u16 dout_tapbin;
3564 u32 data;
3565
3566 rtl_apply_firmware(tp);
3567
3568 /* CHN EST parameters adjust - giga master */
3569 rtl_writephy(tp, 0x1f, 0x0a43);
3570 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003571 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003572 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003573 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003574 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003575 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003576 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003577 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003578 rtl_writephy(tp, 0x1f, 0x0000);
3579
3580 /* CHN EST parameters adjust - giga slave */
3581 rtl_writephy(tp, 0x1f, 0x0a43);
3582 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003583 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003584 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003585 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003586 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003587 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003588 rtl_writephy(tp, 0x1f, 0x0000);
3589
3590 /* CHN EST parameters adjust - fnet */
3591 rtl_writephy(tp, 0x1f, 0x0a43);
3592 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003593 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003594 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003596 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003598 rtl_writephy(tp, 0x1f, 0x0000);
3599
3600 /* enable R-tune & PGA-retune function */
3601 dout_tapbin = 0;
3602 rtl_writephy(tp, 0x1f, 0x0a46);
3603 data = rtl_readphy(tp, 0x13);
3604 data &= 3;
3605 data <<= 2;
3606 dout_tapbin |= data;
3607 data = rtl_readphy(tp, 0x12);
3608 data &= 0xc000;
3609 data >>= 14;
3610 dout_tapbin |= data;
3611 dout_tapbin = ~(dout_tapbin^0x08);
3612 dout_tapbin <<= 12;
3613 dout_tapbin &= 0xf000;
3614 rtl_writephy(tp, 0x1f, 0x0a43);
3615 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003616 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003617 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003618 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003619 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003620 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003621 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003622 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003623
3624 rtl_writephy(tp, 0x1f, 0x0a43);
3625 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003626 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003627 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003628 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003629 rtl_writephy(tp, 0x1f, 0x0000);
3630
3631 /* enable GPHY 10M */
3632 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634 rtl_writephy(tp, 0x1f, 0x0000);
3635
3636 /* SAR ADC performance */
3637 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003638 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003639 rtl_writephy(tp, 0x1f, 0x0000);
3640
3641 rtl_writephy(tp, 0x1f, 0x0a43);
3642 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003644 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003646 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003650 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003651 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003652 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003653 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003654 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003655 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003656 rtl_writephy(tp, 0x1f, 0x0000);
3657
3658 /* disable phy pfm mode */
3659 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003660 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x1f, 0x0000);
3662
3663 /* Check ALDPS bit, disable it if enabled */
3664 rtl_writephy(tp, 0x1f, 0x0a43);
3665 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003666 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003667
3668 rtl_writephy(tp, 0x1f, 0x0000);
3669}
3670
3671static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3672{
3673 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3674 u16 rlen;
3675 u32 data;
3676
3677 rtl_apply_firmware(tp);
3678
3679 /* CHIN EST parameter update */
3680 rtl_writephy(tp, 0x1f, 0x0a43);
3681 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683 rtl_writephy(tp, 0x1f, 0x0000);
3684
3685 /* enable R-tune & PGA-retune function */
3686 rtl_writephy(tp, 0x1f, 0x0a43);
3687 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003688 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003689 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003690 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003691 rtl_writephy(tp, 0x1f, 0x0000);
3692
3693 /* enable GPHY 10M */
3694 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003696 rtl_writephy(tp, 0x1f, 0x0000);
3697
3698 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3699 data = r8168_mac_ocp_read(tp, 0xdd02);
3700 ioffset_p3 = ((data & 0x80)>>7);
3701 ioffset_p3 <<= 3;
3702
3703 data = r8168_mac_ocp_read(tp, 0xdd00);
3704 ioffset_p3 |= ((data & (0xe000))>>13);
3705 ioffset_p2 = ((data & (0x1e00))>>9);
3706 ioffset_p1 = ((data & (0x01e0))>>5);
3707 ioffset_p0 = ((data & 0x0010)>>4);
3708 ioffset_p0 <<= 3;
3709 ioffset_p0 |= (data & (0x07));
3710 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3711
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003712 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3713 (ioffset_p1 != 0x0f) || (ioffset_p0 == 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003714 rtl_writephy(tp, 0x1f, 0x0bcf);
3715 rtl_writephy(tp, 0x16, data);
3716 rtl_writephy(tp, 0x1f, 0x0000);
3717 }
3718
3719 /* Modify rlen (TX LPF corner frequency) level */
3720 rtl_writephy(tp, 0x1f, 0x0bcd);
3721 data = rtl_readphy(tp, 0x16);
3722 data &= 0x000f;
3723 rlen = 0;
3724 if (data > 3)
3725 rlen = data - 3;
3726 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3727 rtl_writephy(tp, 0x17, data);
3728 rtl_writephy(tp, 0x1f, 0x0bcd);
3729 rtl_writephy(tp, 0x1f, 0x0000);
3730
3731 /* disable phy pfm mode */
3732 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003733 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003734 rtl_writephy(tp, 0x1f, 0x0000);
3735
3736 /* Check ALDPS bit, disable it if enabled */
3737 rtl_writephy(tp, 0x1f, 0x0a43);
3738 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003739 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003740
3741 rtl_writephy(tp, 0x1f, 0x0000);
3742}
3743
françois romieu4da19632011-01-03 15:07:55 +00003744static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003745{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003746 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003747 { 0x1f, 0x0003 },
3748 { 0x08, 0x441d },
3749 { 0x01, 0x9100 },
3750 { 0x1f, 0x0000 }
3751 };
3752
françois romieu4da19632011-01-03 15:07:55 +00003753 rtl_writephy(tp, 0x1f, 0x0000);
3754 rtl_patchphy(tp, 0x11, 1 << 12);
3755 rtl_patchphy(tp, 0x19, 1 << 13);
3756 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003757
françois romieu4da19632011-01-03 15:07:55 +00003758 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003759}
3760
Hayes Wang5a5e4442011-02-22 17:26:21 +08003761static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3762{
3763 static const struct phy_reg phy_reg_init[] = {
3764 { 0x1f, 0x0005 },
3765 { 0x1a, 0x0000 },
3766 { 0x1f, 0x0000 },
3767
3768 { 0x1f, 0x0004 },
3769 { 0x1c, 0x0000 },
3770 { 0x1f, 0x0000 },
3771
3772 { 0x1f, 0x0001 },
3773 { 0x15, 0x7701 },
3774 { 0x1f, 0x0000 }
3775 };
3776
3777 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003778 rtl_writephy(tp, 0x1f, 0x0000);
3779 rtl_writephy(tp, 0x18, 0x0310);
3780 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003781
François Romieu953a12c2011-04-24 17:38:48 +02003782 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003783
3784 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3785}
3786
Hayes Wang7e18dca2012-03-30 14:33:02 +08003787static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3788{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003789 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003790 rtl_writephy(tp, 0x1f, 0x0000);
3791 rtl_writephy(tp, 0x18, 0x0310);
3792 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003793
3794 rtl_apply_firmware(tp);
3795
3796 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003797 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003798 rtl_writephy(tp, 0x1f, 0x0004);
3799 rtl_writephy(tp, 0x10, 0x401f);
3800 rtl_writephy(tp, 0x19, 0x7030);
3801 rtl_writephy(tp, 0x1f, 0x0000);
3802}
3803
Hayes Wang5598bfe2012-07-02 17:23:21 +08003804static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3805{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003806 static const struct phy_reg phy_reg_init[] = {
3807 { 0x1f, 0x0004 },
3808 { 0x10, 0xc07f },
3809 { 0x19, 0x7030 },
3810 { 0x1f, 0x0000 }
3811 };
3812
3813 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003814 rtl_writephy(tp, 0x1f, 0x0000);
3815 rtl_writephy(tp, 0x18, 0x0310);
3816 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003817
3818 rtl_apply_firmware(tp);
3819
Francois Romieufdf6fc02012-07-06 22:40:38 +02003820 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003821 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3822
Francois Romieufdf6fc02012-07-06 22:40:38 +02003823 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003824}
3825
Francois Romieu5615d9f2007-08-17 17:50:46 +02003826static void rtl_hw_phy_config(struct net_device *dev)
3827{
3828 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003829
3830 rtl8169_print_mac_version(tp);
3831
3832 switch (tp->mac_version) {
3833 case RTL_GIGA_MAC_VER_01:
3834 break;
3835 case RTL_GIGA_MAC_VER_02:
3836 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003837 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003838 break;
3839 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003840 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003841 break;
françois romieu2e9558562009-08-10 19:44:19 +00003842 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003843 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003844 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003845 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003846 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003847 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003848 case RTL_GIGA_MAC_VER_07:
3849 case RTL_GIGA_MAC_VER_08:
3850 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003851 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003852 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003853 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003854 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003855 break;
3856 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003857 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003858 break;
3859 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003860 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003861 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003862 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003863 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003864 break;
3865 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003866 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003867 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003868 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003869 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003870 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003871 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003872 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003873 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003874 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003875 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003876 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003877 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003878 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003879 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003880 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003881 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003882 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003883 break;
3884 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003885 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003886 break;
3887 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003888 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003889 break;
françois romieue6de30d2011-01-03 15:08:37 +00003890 case RTL_GIGA_MAC_VER_28:
3891 rtl8168d_4_hw_phy_config(tp);
3892 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003893 case RTL_GIGA_MAC_VER_29:
3894 case RTL_GIGA_MAC_VER_30:
3895 rtl8105e_hw_phy_config(tp);
3896 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003897 case RTL_GIGA_MAC_VER_31:
3898 /* None. */
3899 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003900 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003901 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003902 rtl8168e_1_hw_phy_config(tp);
3903 break;
3904 case RTL_GIGA_MAC_VER_34:
3905 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003906 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003907 case RTL_GIGA_MAC_VER_35:
3908 rtl8168f_1_hw_phy_config(tp);
3909 break;
3910 case RTL_GIGA_MAC_VER_36:
3911 rtl8168f_2_hw_phy_config(tp);
3912 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003913
Hayes Wang7e18dca2012-03-30 14:33:02 +08003914 case RTL_GIGA_MAC_VER_37:
3915 rtl8402_hw_phy_config(tp);
3916 break;
3917
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003918 case RTL_GIGA_MAC_VER_38:
3919 rtl8411_hw_phy_config(tp);
3920 break;
3921
Hayes Wang5598bfe2012-07-02 17:23:21 +08003922 case RTL_GIGA_MAC_VER_39:
3923 rtl8106e_hw_phy_config(tp);
3924 break;
3925
Hayes Wangc5583862012-07-02 17:23:22 +08003926 case RTL_GIGA_MAC_VER_40:
3927 rtl8168g_1_hw_phy_config(tp);
3928 break;
hayeswang57538c42013-04-01 22:23:40 +00003929 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003930 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08003931 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00003932 rtl8168g_2_hw_phy_config(tp);
3933 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003934 case RTL_GIGA_MAC_VER_45:
3935 case RTL_GIGA_MAC_VER_47:
3936 rtl8168h_1_hw_phy_config(tp);
3937 break;
3938 case RTL_GIGA_MAC_VER_46:
3939 case RTL_GIGA_MAC_VER_48:
3940 rtl8168h_2_hw_phy_config(tp);
3941 break;
Hayes Wangc5583862012-07-02 17:23:22 +08003942
3943 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02003944 default:
3945 break;
3946 }
3947}
3948
Francois Romieuda78dbf2012-01-26 14:18:23 +01003949static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951 struct timer_list *timer = &tp->timer;
3952 void __iomem *ioaddr = tp->mmio_addr;
3953 unsigned long timeout = RTL8169_PHY_TIMEOUT;
3954
Francois Romieubcf0bf92006-07-26 23:14:13 +02003955 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956
françois romieu4da19632011-01-03 15:07:55 +00003957 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02003958 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003959 * A busy loop could burn quite a few cycles on nowadays CPU.
3960 * Let's delay the execution of the timer for a few ticks.
3961 */
3962 timeout = HZ/10;
3963 goto out_mod_timer;
3964 }
3965
3966 if (tp->link_ok(ioaddr))
Francois Romieuda78dbf2012-01-26 14:18:23 +01003967 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003968
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02003969 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970
françois romieu4da19632011-01-03 15:07:55 +00003971 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972
3973out_mod_timer:
3974 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003975}
3976
3977static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3978{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003979 if (!test_and_set_bit(flag, tp->wk.flags))
3980 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003981}
3982
3983static void rtl8169_phy_timer(unsigned long __opaque)
3984{
3985 struct net_device *dev = (struct net_device *)__opaque;
3986 struct rtl8169_private *tp = netdev_priv(dev);
3987
Francois Romieu98ddf982012-01-31 10:47:34 +01003988 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989}
3990
Linus Torvalds1da177e2005-04-16 15:20:36 -07003991static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
3992 void __iomem *ioaddr)
3993{
3994 iounmap(ioaddr);
3995 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003996 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003997 pci_disable_device(pdev);
3998 free_netdev(dev);
3999}
4000
Francois Romieuffc46952012-07-06 14:19:23 +02004001DECLARE_RTL_COND(rtl_phy_reset_cond)
4002{
4003 return tp->phy_reset_pending(tp);
4004}
4005
Francois Romieubf793292006-11-01 00:53:05 +01004006static void rtl8169_phy_reset(struct net_device *dev,
4007 struct rtl8169_private *tp)
4008{
françois romieu4da19632011-01-03 15:07:55 +00004009 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004010 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004011}
4012
David S. Miller8decf862011-09-22 03:23:13 -04004013static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4014{
4015 void __iomem *ioaddr = tp->mmio_addr;
4016
4017 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4018 (RTL_R8(PHYstatus) & TBI_Enable);
4019}
4020
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004021static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004022{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004023 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004024
Francois Romieu5615d9f2007-08-17 17:50:46 +02004025 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004026
Marcus Sundberg773328942008-07-10 21:28:08 +02004027 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4028 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4029 RTL_W8(0x82, 0x01);
4030 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004031
Francois Romieu6dccd162007-02-13 23:38:05 +01004032 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4033
4034 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4035 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004036
Francois Romieubcf0bf92006-07-26 23:14:13 +02004037 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004038 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4039 RTL_W8(0x82, 0x01);
4040 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004041 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004042 }
4043
Francois Romieubf793292006-11-01 00:53:05 +01004044 rtl8169_phy_reset(dev, tp);
4045
Oliver Neukum54405cd2011-01-06 21:55:13 +01004046 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004047 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4048 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4049 (tp->mii.supports_gmii ?
4050 ADVERTISED_1000baseT_Half |
4051 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004052
David S. Miller8decf862011-09-22 03:23:13 -04004053 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004054 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004055}
4056
Francois Romieu773d2022007-01-31 23:47:43 +01004057static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4058{
4059 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu773d2022007-01-31 23:47:43 +01004060
Francois Romieuda78dbf2012-01-26 14:18:23 +01004061 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004062
4063 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004064
françois romieu9ecb9aa2012-12-07 11:20:21 +00004065 RTL_W32(MAC4, addr[4] | addr[5] << 8);
françois romieu908ba2b2010-04-26 11:42:58 +00004066 RTL_R32(MAC4);
4067
françois romieu9ecb9aa2012-12-07 11:20:21 +00004068 RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
françois romieu908ba2b2010-04-26 11:42:58 +00004069 RTL_R32(MAC0);
4070
françois romieu9ecb9aa2012-12-07 11:20:21 +00004071 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4072 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004073
Francois Romieu773d2022007-01-31 23:47:43 +01004074 RTL_W8(Cfg9346, Cfg9346_Lock);
4075
Francois Romieuda78dbf2012-01-26 14:18:23 +01004076 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004077}
4078
4079static int rtl_set_mac_address(struct net_device *dev, void *p)
4080{
4081 struct rtl8169_private *tp = netdev_priv(dev);
4082 struct sockaddr *addr = p;
4083
4084 if (!is_valid_ether_addr(addr->sa_data))
4085 return -EADDRNOTAVAIL;
4086
4087 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4088
4089 rtl_rar_set(tp, dev->dev_addr);
4090
4091 return 0;
4092}
4093
Francois Romieu5f787a12006-08-17 13:02:36 +02004094static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4095{
4096 struct rtl8169_private *tp = netdev_priv(dev);
4097 struct mii_ioctl_data *data = if_mii(ifr);
4098
Francois Romieu8b4ab282008-11-19 22:05:25 -08004099 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4100}
Francois Romieu5f787a12006-08-17 13:02:36 +02004101
Francois Romieucecb5fd2011-04-01 10:21:07 +02004102static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4103 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004104{
Francois Romieu5f787a12006-08-17 13:02:36 +02004105 switch (cmd) {
4106 case SIOCGMIIPHY:
4107 data->phy_id = 32; /* Internal PHY */
4108 return 0;
4109
4110 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004111 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004112 return 0;
4113
4114 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004115 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004116 return 0;
4117 }
4118 return -EOPNOTSUPP;
4119}
4120
Francois Romieu8b4ab282008-11-19 22:05:25 -08004121static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4122{
4123 return -EOPNOTSUPP;
4124}
4125
Francois Romieufbac58f2007-10-04 22:51:38 +02004126static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
4127{
4128 if (tp->features & RTL_FEATURE_MSI) {
4129 pci_disable_msi(pdev);
4130 tp->features &= ~RTL_FEATURE_MSI;
4131 }
4132}
4133
Bill Pembertonbaf63292012-12-03 09:23:28 -05004134static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004135{
4136 struct mdio_ops *ops = &tp->mdio_ops;
4137
4138 switch (tp->mac_version) {
4139 case RTL_GIGA_MAC_VER_27:
4140 ops->write = r8168dp_1_mdio_write;
4141 ops->read = r8168dp_1_mdio_read;
4142 break;
françois romieue6de30d2011-01-03 15:08:37 +00004143 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004144 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004145 ops->write = r8168dp_2_mdio_write;
4146 ops->read = r8168dp_2_mdio_read;
4147 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004148 case RTL_GIGA_MAC_VER_40:
4149 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004150 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004151 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004152 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004153 case RTL_GIGA_MAC_VER_45:
4154 case RTL_GIGA_MAC_VER_46:
4155 case RTL_GIGA_MAC_VER_47:
4156 case RTL_GIGA_MAC_VER_48:
Hayes Wangc5583862012-07-02 17:23:22 +08004157 ops->write = r8168g_mdio_write;
4158 ops->read = r8168g_mdio_read;
4159 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004160 default:
4161 ops->write = r8169_mdio_write;
4162 ops->read = r8169_mdio_read;
4163 break;
4164 }
4165}
4166
hayeswange2409d82013-03-31 17:02:04 +00004167static void rtl_speed_down(struct rtl8169_private *tp)
4168{
4169 u32 adv;
4170 int lpa;
4171
4172 rtl_writephy(tp, 0x1f, 0x0000);
4173 lpa = rtl_readphy(tp, MII_LPA);
4174
4175 if (lpa & (LPA_10HALF | LPA_10FULL))
4176 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4177 else if (lpa & (LPA_100HALF | LPA_100FULL))
4178 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4179 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4180 else
4181 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4182 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4183 (tp->mii.supports_gmii ?
4184 ADVERTISED_1000baseT_Half |
4185 ADVERTISED_1000baseT_Full : 0);
4186
4187 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4188 adv);
4189}
4190
David S. Miller1805b2f2011-10-24 18:18:09 -04004191static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4192{
4193 void __iomem *ioaddr = tp->mmio_addr;
4194
4195 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004196 case RTL_GIGA_MAC_VER_25:
4197 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004198 case RTL_GIGA_MAC_VER_29:
4199 case RTL_GIGA_MAC_VER_30:
4200 case RTL_GIGA_MAC_VER_32:
4201 case RTL_GIGA_MAC_VER_33:
4202 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004203 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004204 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004205 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004206 case RTL_GIGA_MAC_VER_40:
4207 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004208 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004209 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004210 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004211 case RTL_GIGA_MAC_VER_45:
4212 case RTL_GIGA_MAC_VER_46:
4213 case RTL_GIGA_MAC_VER_47:
4214 case RTL_GIGA_MAC_VER_48:
David S. Miller1805b2f2011-10-24 18:18:09 -04004215 RTL_W32(RxConfig, RTL_R32(RxConfig) |
4216 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4217 break;
4218 default:
4219 break;
4220 }
4221}
4222
4223static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4224{
4225 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4226 return false;
4227
hayeswange2409d82013-03-31 17:02:04 +00004228 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004229 rtl_wol_suspend_quirk(tp);
4230
4231 return true;
4232}
4233
françois romieu065c27c2011-01-03 15:08:12 +00004234static void r810x_phy_power_down(struct rtl8169_private *tp)
4235{
4236 rtl_writephy(tp, 0x1f, 0x0000);
4237 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4238}
4239
4240static void r810x_phy_power_up(struct rtl8169_private *tp)
4241{
4242 rtl_writephy(tp, 0x1f, 0x0000);
4243 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4244}
4245
4246static void r810x_pll_power_down(struct rtl8169_private *tp)
4247{
Hayes Wang00042992012-03-30 14:33:00 +08004248 void __iomem *ioaddr = tp->mmio_addr;
4249
David S. Miller1805b2f2011-10-24 18:18:09 -04004250 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004251 return;
françois romieu065c27c2011-01-03 15:08:12 +00004252
4253 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004254
4255 switch (tp->mac_version) {
4256 case RTL_GIGA_MAC_VER_07:
4257 case RTL_GIGA_MAC_VER_08:
4258 case RTL_GIGA_MAC_VER_09:
4259 case RTL_GIGA_MAC_VER_10:
4260 case RTL_GIGA_MAC_VER_13:
4261 case RTL_GIGA_MAC_VER_16:
4262 break;
4263 default:
4264 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4265 break;
4266 }
françois romieu065c27c2011-01-03 15:08:12 +00004267}
4268
4269static void r810x_pll_power_up(struct rtl8169_private *tp)
4270{
Hayes Wang00042992012-03-30 14:33:00 +08004271 void __iomem *ioaddr = tp->mmio_addr;
4272
françois romieu065c27c2011-01-03 15:08:12 +00004273 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004274
4275 switch (tp->mac_version) {
4276 case RTL_GIGA_MAC_VER_07:
4277 case RTL_GIGA_MAC_VER_08:
4278 case RTL_GIGA_MAC_VER_09:
4279 case RTL_GIGA_MAC_VER_10:
4280 case RTL_GIGA_MAC_VER_13:
4281 case RTL_GIGA_MAC_VER_16:
4282 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004283 case RTL_GIGA_MAC_VER_47:
4284 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004285 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004286 break;
Hayes Wang00042992012-03-30 14:33:00 +08004287 default:
4288 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4289 break;
4290 }
françois romieu065c27c2011-01-03 15:08:12 +00004291}
4292
4293static void r8168_phy_power_up(struct rtl8169_private *tp)
4294{
4295 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004296 switch (tp->mac_version) {
4297 case RTL_GIGA_MAC_VER_11:
4298 case RTL_GIGA_MAC_VER_12:
4299 case RTL_GIGA_MAC_VER_17:
4300 case RTL_GIGA_MAC_VER_18:
4301 case RTL_GIGA_MAC_VER_19:
4302 case RTL_GIGA_MAC_VER_20:
4303 case RTL_GIGA_MAC_VER_21:
4304 case RTL_GIGA_MAC_VER_22:
4305 case RTL_GIGA_MAC_VER_23:
4306 case RTL_GIGA_MAC_VER_24:
4307 case RTL_GIGA_MAC_VER_25:
4308 case RTL_GIGA_MAC_VER_26:
4309 case RTL_GIGA_MAC_VER_27:
4310 case RTL_GIGA_MAC_VER_28:
4311 case RTL_GIGA_MAC_VER_31:
4312 rtl_writephy(tp, 0x0e, 0x0000);
4313 break;
4314 default:
4315 break;
4316 }
françois romieu065c27c2011-01-03 15:08:12 +00004317 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4318}
4319
4320static void r8168_phy_power_down(struct rtl8169_private *tp)
4321{
4322 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004323 switch (tp->mac_version) {
4324 case RTL_GIGA_MAC_VER_32:
4325 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004326 case RTL_GIGA_MAC_VER_40:
4327 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004328 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4329 break;
4330
4331 case RTL_GIGA_MAC_VER_11:
4332 case RTL_GIGA_MAC_VER_12:
4333 case RTL_GIGA_MAC_VER_17:
4334 case RTL_GIGA_MAC_VER_18:
4335 case RTL_GIGA_MAC_VER_19:
4336 case RTL_GIGA_MAC_VER_20:
4337 case RTL_GIGA_MAC_VER_21:
4338 case RTL_GIGA_MAC_VER_22:
4339 case RTL_GIGA_MAC_VER_23:
4340 case RTL_GIGA_MAC_VER_24:
4341 case RTL_GIGA_MAC_VER_25:
4342 case RTL_GIGA_MAC_VER_26:
4343 case RTL_GIGA_MAC_VER_27:
4344 case RTL_GIGA_MAC_VER_28:
4345 case RTL_GIGA_MAC_VER_31:
4346 rtl_writephy(tp, 0x0e, 0x0200);
4347 default:
4348 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4349 break;
4350 }
françois romieu065c27c2011-01-03 15:08:12 +00004351}
4352
4353static void r8168_pll_power_down(struct rtl8169_private *tp)
4354{
4355 void __iomem *ioaddr = tp->mmio_addr;
4356
Francois Romieucecb5fd2011-04-01 10:21:07 +02004357 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
4358 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4359 tp->mac_version == RTL_GIGA_MAC_VER_31) &&
Chun-Hao Lin2f8c0402014-10-01 23:17:19 +08004360 r8168_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00004361 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08004362 }
françois romieu065c27c2011-01-03 15:08:12 +00004363
Francois Romieucecb5fd2011-04-01 10:21:07 +02004364 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4365 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00004366 (RTL_R16(CPlusCmd) & ASF)) {
4367 return;
4368 }
4369
hayeswang01dc7fe2011-03-21 01:50:28 +00004370 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4371 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004372 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004373
David S. Miller1805b2f2011-10-24 18:18:09 -04004374 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004375 return;
françois romieu065c27c2011-01-03 15:08:12 +00004376
4377 r8168_phy_power_down(tp);
4378
4379 switch (tp->mac_version) {
4380 case RTL_GIGA_MAC_VER_25:
4381 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004382 case RTL_GIGA_MAC_VER_27:
4383 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004384 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004385 case RTL_GIGA_MAC_VER_32:
4386 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004387 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004388 case RTL_GIGA_MAC_VER_45:
4389 case RTL_GIGA_MAC_VER_46:
françois romieu065c27c2011-01-03 15:08:12 +00004390 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4391 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004392 case RTL_GIGA_MAC_VER_40:
4393 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004394 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004395 0xfc000000, ERIAR_EXGMAC);
Chun-Hao Linb8e5e6a2014-10-01 23:17:13 +08004396 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004397 break;
françois romieu065c27c2011-01-03 15:08:12 +00004398 }
4399}
4400
4401static void r8168_pll_power_up(struct rtl8169_private *tp)
4402{
4403 void __iomem *ioaddr = tp->mmio_addr;
4404
françois romieu065c27c2011-01-03 15:08:12 +00004405 switch (tp->mac_version) {
4406 case RTL_GIGA_MAC_VER_25:
4407 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004408 case RTL_GIGA_MAC_VER_27:
4409 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004410 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004411 case RTL_GIGA_MAC_VER_32:
4412 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004413 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4414 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004415 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004416 case RTL_GIGA_MAC_VER_45:
4417 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004418 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004419 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004420 case RTL_GIGA_MAC_VER_40:
4421 case RTL_GIGA_MAC_VER_41:
Chun-Hao Linb8e5e6a2014-10-01 23:17:13 +08004422 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004423 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004424 0x00000000, ERIAR_EXGMAC);
4425 break;
françois romieu065c27c2011-01-03 15:08:12 +00004426 }
4427
4428 r8168_phy_power_up(tp);
4429}
4430
Francois Romieud58d46b2011-05-03 16:38:29 +02004431static void rtl_generic_op(struct rtl8169_private *tp,
4432 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004433{
4434 if (op)
4435 op(tp);
4436}
4437
4438static void rtl_pll_power_down(struct rtl8169_private *tp)
4439{
Francois Romieud58d46b2011-05-03 16:38:29 +02004440 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004441}
4442
4443static void rtl_pll_power_up(struct rtl8169_private *tp)
4444{
Francois Romieud58d46b2011-05-03 16:38:29 +02004445 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004446}
4447
Bill Pembertonbaf63292012-12-03 09:23:28 -05004448static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004449{
4450 struct pll_power_ops *ops = &tp->pll_power_ops;
4451
4452 switch (tp->mac_version) {
4453 case RTL_GIGA_MAC_VER_07:
4454 case RTL_GIGA_MAC_VER_08:
4455 case RTL_GIGA_MAC_VER_09:
4456 case RTL_GIGA_MAC_VER_10:
4457 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004458 case RTL_GIGA_MAC_VER_29:
4459 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004460 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004461 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004462 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004463 case RTL_GIGA_MAC_VER_47:
4464 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00004465 ops->down = r810x_pll_power_down;
4466 ops->up = r810x_pll_power_up;
4467 break;
4468
4469 case RTL_GIGA_MAC_VER_11:
4470 case RTL_GIGA_MAC_VER_12:
4471 case RTL_GIGA_MAC_VER_17:
4472 case RTL_GIGA_MAC_VER_18:
4473 case RTL_GIGA_MAC_VER_19:
4474 case RTL_GIGA_MAC_VER_20:
4475 case RTL_GIGA_MAC_VER_21:
4476 case RTL_GIGA_MAC_VER_22:
4477 case RTL_GIGA_MAC_VER_23:
4478 case RTL_GIGA_MAC_VER_24:
4479 case RTL_GIGA_MAC_VER_25:
4480 case RTL_GIGA_MAC_VER_26:
4481 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004482 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004483 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004484 case RTL_GIGA_MAC_VER_32:
4485 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004486 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004487 case RTL_GIGA_MAC_VER_35:
4488 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004489 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004490 case RTL_GIGA_MAC_VER_40:
4491 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004492 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08004493 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004494 case RTL_GIGA_MAC_VER_45:
4495 case RTL_GIGA_MAC_VER_46:
françois romieu065c27c2011-01-03 15:08:12 +00004496 ops->down = r8168_pll_power_down;
4497 ops->up = r8168_pll_power_up;
4498 break;
4499
4500 default:
4501 ops->down = NULL;
4502 ops->up = NULL;
4503 break;
4504 }
4505}
4506
Hayes Wange542a222011-07-06 15:58:04 +08004507static void rtl_init_rxcfg(struct rtl8169_private *tp)
4508{
4509 void __iomem *ioaddr = tp->mmio_addr;
4510
4511 switch (tp->mac_version) {
4512 case RTL_GIGA_MAC_VER_01:
4513 case RTL_GIGA_MAC_VER_02:
4514 case RTL_GIGA_MAC_VER_03:
4515 case RTL_GIGA_MAC_VER_04:
4516 case RTL_GIGA_MAC_VER_05:
4517 case RTL_GIGA_MAC_VER_06:
4518 case RTL_GIGA_MAC_VER_10:
4519 case RTL_GIGA_MAC_VER_11:
4520 case RTL_GIGA_MAC_VER_12:
4521 case RTL_GIGA_MAC_VER_13:
4522 case RTL_GIGA_MAC_VER_14:
4523 case RTL_GIGA_MAC_VER_15:
4524 case RTL_GIGA_MAC_VER_16:
4525 case RTL_GIGA_MAC_VER_17:
4526 RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4527 break;
4528 case RTL_GIGA_MAC_VER_18:
4529 case RTL_GIGA_MAC_VER_19:
4530 case RTL_GIGA_MAC_VER_20:
4531 case RTL_GIGA_MAC_VER_21:
4532 case RTL_GIGA_MAC_VER_22:
4533 case RTL_GIGA_MAC_VER_23:
4534 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004535 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004536 case RTL_GIGA_MAC_VER_35:
Hayes Wange542a222011-07-06 15:58:04 +08004537 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4538 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004539 case RTL_GIGA_MAC_VER_40:
Michel Dänzer7a9810e2014-07-17 12:55:40 +09004540 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4541 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004542 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004543 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004544 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004545 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004546 case RTL_GIGA_MAC_VER_45:
4547 case RTL_GIGA_MAC_VER_46:
4548 case RTL_GIGA_MAC_VER_47:
4549 case RTL_GIGA_MAC_VER_48:
hayeswangbeb330a2013-04-01 22:23:39 +00004550 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST | RX_EARLY_OFF);
4551 break;
Hayes Wange542a222011-07-06 15:58:04 +08004552 default:
4553 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
4554 break;
4555 }
4556}
4557
Hayes Wang92fc43b2011-07-06 15:58:03 +08004558static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4559{
Timo Teräs9fba0812013-01-15 21:01:24 +00004560 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004561}
4562
Francois Romieud58d46b2011-05-03 16:38:29 +02004563static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4564{
françois romieu9c5028e2012-03-02 04:43:14 +00004565 void __iomem *ioaddr = tp->mmio_addr;
4566
4567 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004568 rtl_generic_op(tp, tp->jumbo_ops.enable);
françois romieu9c5028e2012-03-02 04:43:14 +00004569 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004570}
4571
4572static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4573{
françois romieu9c5028e2012-03-02 04:43:14 +00004574 void __iomem *ioaddr = tp->mmio_addr;
4575
4576 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004577 rtl_generic_op(tp, tp->jumbo_ops.disable);
françois romieu9c5028e2012-03-02 04:43:14 +00004578 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004579}
4580
4581static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4582{
4583 void __iomem *ioaddr = tp->mmio_addr;
4584
4585 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4586 RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
4587 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
4588}
4589
4590static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4591{
4592 void __iomem *ioaddr = tp->mmio_addr;
4593
4594 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4595 RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
4596 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
4597}
4598
4599static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4600{
4601 void __iomem *ioaddr = tp->mmio_addr;
4602
4603 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4604}
4605
4606static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4607{
4608 void __iomem *ioaddr = tp->mmio_addr;
4609
4610 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4611}
4612
4613static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4614{
4615 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004616
4617 RTL_W8(MaxTxPacketSize, 0x3f);
4618 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4619 RTL_W8(Config4, RTL_R8(Config4) | 0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004620 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004621}
4622
4623static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4624{
4625 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004626
4627 RTL_W8(MaxTxPacketSize, 0x0c);
4628 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4629 RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004630 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004631}
4632
4633static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4634{
4635 rtl_tx_performance_tweak(tp->pci_dev,
4636 (0x2 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4637}
4638
4639static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4640{
4641 rtl_tx_performance_tweak(tp->pci_dev,
4642 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4643}
4644
4645static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4646{
4647 void __iomem *ioaddr = tp->mmio_addr;
4648
4649 r8168b_0_hw_jumbo_enable(tp);
4650
4651 RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
4652}
4653
4654static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4655{
4656 void __iomem *ioaddr = tp->mmio_addr;
4657
4658 r8168b_0_hw_jumbo_disable(tp);
4659
4660 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
4661}
4662
Bill Pembertonbaf63292012-12-03 09:23:28 -05004663static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004664{
4665 struct jumbo_ops *ops = &tp->jumbo_ops;
4666
4667 switch (tp->mac_version) {
4668 case RTL_GIGA_MAC_VER_11:
4669 ops->disable = r8168b_0_hw_jumbo_disable;
4670 ops->enable = r8168b_0_hw_jumbo_enable;
4671 break;
4672 case RTL_GIGA_MAC_VER_12:
4673 case RTL_GIGA_MAC_VER_17:
4674 ops->disable = r8168b_1_hw_jumbo_disable;
4675 ops->enable = r8168b_1_hw_jumbo_enable;
4676 break;
4677 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4678 case RTL_GIGA_MAC_VER_19:
4679 case RTL_GIGA_MAC_VER_20:
4680 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4681 case RTL_GIGA_MAC_VER_22:
4682 case RTL_GIGA_MAC_VER_23:
4683 case RTL_GIGA_MAC_VER_24:
4684 case RTL_GIGA_MAC_VER_25:
4685 case RTL_GIGA_MAC_VER_26:
4686 ops->disable = r8168c_hw_jumbo_disable;
4687 ops->enable = r8168c_hw_jumbo_enable;
4688 break;
4689 case RTL_GIGA_MAC_VER_27:
4690 case RTL_GIGA_MAC_VER_28:
4691 ops->disable = r8168dp_hw_jumbo_disable;
4692 ops->enable = r8168dp_hw_jumbo_enable;
4693 break;
4694 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4695 case RTL_GIGA_MAC_VER_32:
4696 case RTL_GIGA_MAC_VER_33:
4697 case RTL_GIGA_MAC_VER_34:
4698 ops->disable = r8168e_hw_jumbo_disable;
4699 ops->enable = r8168e_hw_jumbo_enable;
4700 break;
4701
4702 /*
4703 * No action needed for jumbo frames with 8169.
4704 * No jumbo for 810x at all.
4705 */
Hayes Wangc5583862012-07-02 17:23:22 +08004706 case RTL_GIGA_MAC_VER_40:
4707 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004708 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004709 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004710 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004711 case RTL_GIGA_MAC_VER_45:
4712 case RTL_GIGA_MAC_VER_46:
4713 case RTL_GIGA_MAC_VER_47:
4714 case RTL_GIGA_MAC_VER_48:
Francois Romieud58d46b2011-05-03 16:38:29 +02004715 default:
4716 ops->disable = NULL;
4717 ops->enable = NULL;
4718 break;
4719 }
4720}
4721
Francois Romieuffc46952012-07-06 14:19:23 +02004722DECLARE_RTL_COND(rtl_chipcmd_cond)
4723{
4724 void __iomem *ioaddr = tp->mmio_addr;
4725
4726 return RTL_R8(ChipCmd) & CmdReset;
4727}
4728
Francois Romieu6f43adc2011-04-29 15:05:51 +02004729static void rtl_hw_reset(struct rtl8169_private *tp)
4730{
4731 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu6f43adc2011-04-29 15:05:51 +02004732
Francois Romieu6f43adc2011-04-29 15:05:51 +02004733 RTL_W8(ChipCmd, CmdReset);
4734
Francois Romieuffc46952012-07-06 14:19:23 +02004735 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004736}
4737
Francois Romieub6ffd972011-06-17 17:00:05 +02004738static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4739{
4740 struct rtl_fw *rtl_fw;
4741 const char *name;
4742 int rc = -ENOMEM;
4743
4744 name = rtl_lookup_firmware_name(tp);
4745 if (!name)
4746 goto out_no_firmware;
4747
4748 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4749 if (!rtl_fw)
4750 goto err_warn;
4751
4752 rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
4753 if (rc < 0)
4754 goto err_free;
4755
Francois Romieufd112f22011-06-18 00:10:29 +02004756 rc = rtl_check_firmware(tp, rtl_fw);
4757 if (rc < 0)
4758 goto err_release_firmware;
4759
Francois Romieub6ffd972011-06-17 17:00:05 +02004760 tp->rtl_fw = rtl_fw;
4761out:
4762 return;
4763
Francois Romieufd112f22011-06-18 00:10:29 +02004764err_release_firmware:
4765 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004766err_free:
4767 kfree(rtl_fw);
4768err_warn:
4769 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4770 name, rc);
4771out_no_firmware:
4772 tp->rtl_fw = NULL;
4773 goto out;
4774}
4775
François Romieu953a12c2011-04-24 17:38:48 +02004776static void rtl_request_firmware(struct rtl8169_private *tp)
4777{
Francois Romieub6ffd972011-06-17 17:00:05 +02004778 if (IS_ERR(tp->rtl_fw))
4779 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004780}
4781
Hayes Wang92fc43b2011-07-06 15:58:03 +08004782static void rtl_rx_close(struct rtl8169_private *tp)
4783{
4784 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004785
Francois Romieu1687b562011-07-19 17:21:29 +02004786 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004787}
4788
Francois Romieuffc46952012-07-06 14:19:23 +02004789DECLARE_RTL_COND(rtl_npq_cond)
4790{
4791 void __iomem *ioaddr = tp->mmio_addr;
4792
4793 return RTL_R8(TxPoll) & NPQ;
4794}
4795
4796DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4797{
4798 void __iomem *ioaddr = tp->mmio_addr;
4799
4800 return RTL_R32(TxConfig) & TXCFG_EMPTY;
4801}
4802
françois romieue6de30d2011-01-03 15:08:37 +00004803static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004804{
françois romieue6de30d2011-01-03 15:08:37 +00004805 void __iomem *ioaddr = tp->mmio_addr;
4806
Linus Torvalds1da177e2005-04-16 15:20:36 -07004807 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004808 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809
Hayes Wang92fc43b2011-07-06 15:58:03 +08004810 rtl_rx_close(tp);
4811
Hayes Wang5d2e1952011-02-22 17:26:22 +08004812 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00004813 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4814 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02004815 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08004816 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004817 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
4818 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
4819 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
4820 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
4821 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
4822 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
4823 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
4824 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
4825 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
4826 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
4827 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
4828 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
4829 tp->mac_version == RTL_GIGA_MAC_VER_48) {
David S. Miller8decf862011-09-22 03:23:13 -04004830 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004831 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004832 } else {
4833 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
4834 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00004835 }
4836
Hayes Wang92fc43b2011-07-06 15:58:03 +08004837 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004838}
4839
Francois Romieu7f796d832007-06-11 23:04:41 +02004840static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004841{
4842 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9cb427b2006-11-02 00:10:16 +01004843
4844 /* Set DMA burst size and Interframe Gap Time */
4845 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
4846 (InterFrameGap << TxInterFrameGapShift));
4847}
4848
Francois Romieu07ce4062007-02-23 23:36:39 +01004849static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004850{
4851 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004852
Francois Romieu07ce4062007-02-23 23:36:39 +01004853 tp->hw_start(dev);
4854
Francois Romieuda78dbf2012-01-26 14:18:23 +01004855 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004856}
4857
Francois Romieu7f796d832007-06-11 23:04:41 +02004858static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
4859 void __iomem *ioaddr)
4860{
4861 /*
4862 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4863 * register to be written before TxDescAddrLow to work.
4864 * Switching from MMIO to I/O access fixes the issue as well.
4865 */
4866 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004867 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004868 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004869 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004870}
4871
4872static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
4873{
4874 u16 cmd;
4875
4876 cmd = RTL_R16(CPlusCmd);
4877 RTL_W16(CPlusCmd, cmd);
4878 return cmd;
4879}
4880
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07004881static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02004882{
4883 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00004884 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02004885}
4886
Francois Romieu6dccd162007-02-13 23:38:05 +01004887static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
4888{
Francois Romieu37441002011-06-17 22:58:54 +02004889 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004890 u32 mac_version;
4891 u32 clk;
4892 u32 val;
4893 } cfg2_info [] = {
4894 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4895 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4896 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4897 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004898 };
4899 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004900 unsigned int i;
4901 u32 clk;
4902
4903 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004904 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004905 if ((p->mac_version == mac_version) && (p->clk == clk)) {
4906 RTL_W32(0x7c, p->val);
4907 break;
4908 }
4909 }
4910}
4911
Francois Romieue6b763e2012-03-08 09:35:39 +01004912static void rtl_set_rx_mode(struct net_device *dev)
4913{
4914 struct rtl8169_private *tp = netdev_priv(dev);
4915 void __iomem *ioaddr = tp->mmio_addr;
4916 u32 mc_filter[2]; /* Multicast hash filter */
4917 int rx_mode;
4918 u32 tmp = 0;
4919
4920 if (dev->flags & IFF_PROMISC) {
4921 /* Unconditionally log net taps. */
4922 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4923 rx_mode =
4924 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4925 AcceptAllPhys;
4926 mc_filter[1] = mc_filter[0] = 0xffffffff;
4927 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4928 (dev->flags & IFF_ALLMULTI)) {
4929 /* Too many to filter perfectly -- accept all multicasts. */
4930 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4931 mc_filter[1] = mc_filter[0] = 0xffffffff;
4932 } else {
4933 struct netdev_hw_addr *ha;
4934
4935 rx_mode = AcceptBroadcast | AcceptMyPhys;
4936 mc_filter[1] = mc_filter[0] = 0;
4937 netdev_for_each_mc_addr(ha, dev) {
4938 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4939 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4940 rx_mode |= AcceptMulticast;
4941 }
4942 }
4943
4944 if (dev->features & NETIF_F_RXALL)
4945 rx_mode |= (AcceptErr | AcceptRunt);
4946
4947 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4948
4949 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4950 u32 data = mc_filter[0];
4951
4952 mc_filter[0] = swab32(mc_filter[1]);
4953 mc_filter[1] = swab32(data);
4954 }
4955
Nathan Walp04817762012-11-01 12:08:47 +00004956 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4957 mc_filter[1] = mc_filter[0] = 0xffffffff;
4958
Francois Romieue6b763e2012-03-08 09:35:39 +01004959 RTL_W32(MAR0 + 4, mc_filter[1]);
4960 RTL_W32(MAR0 + 0, mc_filter[0]);
4961
4962 RTL_W32(RxConfig, tmp);
4963}
4964
Francois Romieu07ce4062007-02-23 23:36:39 +01004965static void rtl_hw_start_8169(struct net_device *dev)
4966{
4967 struct rtl8169_private *tp = netdev_priv(dev);
4968 void __iomem *ioaddr = tp->mmio_addr;
4969 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01004970
Francois Romieu9cb427b2006-11-02 00:10:16 +01004971 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
4972 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
4973 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
4974 }
4975
Linus Torvalds1da177e2005-04-16 15:20:36 -07004976 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02004977 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4978 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4979 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4980 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004981 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4982
Hayes Wange542a222011-07-06 15:58:04 +08004983 rtl_init_rxcfg(tp);
4984
françois romieuf0298f82011-01-03 15:07:42 +00004985 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004986
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004987 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004988
Francois Romieucecb5fd2011-04-01 10:21:07 +02004989 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4990 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4991 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4992 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02004993 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004994
Francois Romieu7f796d832007-06-11 23:04:41 +02004995 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004996
Francois Romieucecb5fd2011-04-01 10:21:07 +02004997 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4998 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004999 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005000 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005001 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005002 }
5003
Francois Romieubcf0bf92006-07-26 23:14:13 +02005004 RTL_W16(CPlusCmd, tp->cp_cmd);
5005
Francois Romieu6dccd162007-02-13 23:38:05 +01005006 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
5007
Linus Torvalds1da177e2005-04-16 15:20:36 -07005008 /*
5009 * Undocumented corner. Supposedly:
5010 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5011 */
5012 RTL_W16(IntrMitigate, 0x0000);
5013
Francois Romieu7f796d832007-06-11 23:04:41 +02005014 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005015
Francois Romieucecb5fd2011-04-01 10:21:07 +02005016 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
5017 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
5018 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
5019 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02005020 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5021 rtl_set_rx_tx_config_registers(tp);
5022 }
5023
Linus Torvalds1da177e2005-04-16 15:20:36 -07005024 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02005025
5026 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5027 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005028
5029 RTL_W32(RxMissed, 0);
5030
Francois Romieu07ce4062007-02-23 23:36:39 +01005031 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005032
5033 /* no early-rx interrupts */
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005034 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005035}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005036
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005037static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5038{
5039 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005040 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005041}
5042
5043static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5044{
Francois Romieu52989f02012-07-06 13:37:00 +02005045 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005046}
5047
5048static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005049{
5050 u32 csi;
5051
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005052 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5053 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005054}
5055
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005056static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005057{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005058 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005059}
5060
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005061static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005062{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005063 rtl_csi_access_enable(tp, 0x27000000);
5064}
5065
Francois Romieuffc46952012-07-06 14:19:23 +02005066DECLARE_RTL_COND(rtl_csiar_cond)
5067{
5068 void __iomem *ioaddr = tp->mmio_addr;
5069
5070 return RTL_R32(CSIAR) & CSIAR_FLAG;
5071}
5072
Francois Romieu52989f02012-07-06 13:37:00 +02005073static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005074{
Francois Romieu52989f02012-07-06 13:37:00 +02005075 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005076
5077 RTL_W32(CSIDR, value);
5078 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5079 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5080
Francois Romieuffc46952012-07-06 14:19:23 +02005081 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005082}
5083
Francois Romieu52989f02012-07-06 13:37:00 +02005084static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005085{
Francois Romieu52989f02012-07-06 13:37:00 +02005086 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005087
5088 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
5089 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5090
Francois Romieuffc46952012-07-06 14:19:23 +02005091 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5092 RTL_R32(CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005093}
5094
Francois Romieu52989f02012-07-06 13:37:00 +02005095static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005096{
Francois Romieu52989f02012-07-06 13:37:00 +02005097 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005098
5099 RTL_W32(CSIDR, value);
5100 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5101 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5102 CSIAR_FUNC_NIC);
5103
Francois Romieuffc46952012-07-06 14:19:23 +02005104 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005105}
5106
Francois Romieu52989f02012-07-06 13:37:00 +02005107static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005108{
Francois Romieu52989f02012-07-06 13:37:00 +02005109 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005110
5111 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
5112 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5113
Francois Romieuffc46952012-07-06 14:19:23 +02005114 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5115 RTL_R32(CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005116}
5117
hayeswang45dd95c2013-07-08 17:09:01 +08005118static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5119{
5120 void __iomem *ioaddr = tp->mmio_addr;
5121
5122 RTL_W32(CSIDR, value);
5123 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5124 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5125 CSIAR_FUNC_NIC2);
5126
5127 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5128}
5129
5130static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5131{
5132 void __iomem *ioaddr = tp->mmio_addr;
5133
5134 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
5135 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5136
5137 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5138 RTL_R32(CSIDR) : ~0;
5139}
5140
Bill Pembertonbaf63292012-12-03 09:23:28 -05005141static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005142{
5143 struct csi_ops *ops = &tp->csi_ops;
5144
5145 switch (tp->mac_version) {
5146 case RTL_GIGA_MAC_VER_01:
5147 case RTL_GIGA_MAC_VER_02:
5148 case RTL_GIGA_MAC_VER_03:
5149 case RTL_GIGA_MAC_VER_04:
5150 case RTL_GIGA_MAC_VER_05:
5151 case RTL_GIGA_MAC_VER_06:
5152 case RTL_GIGA_MAC_VER_10:
5153 case RTL_GIGA_MAC_VER_11:
5154 case RTL_GIGA_MAC_VER_12:
5155 case RTL_GIGA_MAC_VER_13:
5156 case RTL_GIGA_MAC_VER_14:
5157 case RTL_GIGA_MAC_VER_15:
5158 case RTL_GIGA_MAC_VER_16:
5159 case RTL_GIGA_MAC_VER_17:
5160 ops->write = NULL;
5161 ops->read = NULL;
5162 break;
5163
Hayes Wang7e18dca2012-03-30 14:33:02 +08005164 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005165 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005166 ops->write = r8402_csi_write;
5167 ops->read = r8402_csi_read;
5168 break;
5169
hayeswang45dd95c2013-07-08 17:09:01 +08005170 case RTL_GIGA_MAC_VER_44:
5171 ops->write = r8411_csi_write;
5172 ops->read = r8411_csi_read;
5173 break;
5174
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005175 default:
5176 ops->write = r8169_csi_write;
5177 ops->read = r8169_csi_read;
5178 break;
5179 }
Francois Romieudacf8152008-08-02 20:44:13 +02005180}
5181
5182struct ephy_info {
5183 unsigned int offset;
5184 u16 mask;
5185 u16 bits;
5186};
5187
Francois Romieufdf6fc02012-07-06 22:40:38 +02005188static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5189 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005190{
5191 u16 w;
5192
5193 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005194 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5195 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005196 e++;
5197 }
5198}
5199
Francois Romieub726e492008-06-28 12:22:59 +02005200static void rtl_disable_clock_request(struct pci_dev *pdev)
5201{
Jiang Liu7d7903b2012-07-24 17:20:16 +08005202 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
5203 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005204}
5205
françois romieue6de30d2011-01-03 15:08:37 +00005206static void rtl_enable_clock_request(struct pci_dev *pdev)
5207{
Jiang Liu7d7903b2012-07-24 17:20:16 +08005208 pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
5209 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005210}
5211
hayeswangb51ecea2014-07-09 14:52:51 +08005212static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5213{
5214 void __iomem *ioaddr = tp->mmio_addr;
5215 u8 data;
5216
5217 data = RTL_R8(Config3);
5218
5219 if (enable)
5220 data |= Rdy_to_L23;
5221 else
5222 data &= ~Rdy_to_L23;
5223
5224 RTL_W8(Config3, data);
5225}
5226
Francois Romieub726e492008-06-28 12:22:59 +02005227#define R8168_CPCMD_QUIRK_MASK (\
5228 EnableBist | \
5229 Mac_dbgo_oe | \
5230 Force_half_dup | \
5231 Force_rxflow_en | \
5232 Force_txflow_en | \
5233 Cxpl_dbg_sel | \
5234 ASF | \
5235 PktCntrDisable | \
5236 Mac_dbgo_sel)
5237
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005238static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005239{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005240 void __iomem *ioaddr = tp->mmio_addr;
5241 struct pci_dev *pdev = tp->pci_dev;
5242
Francois Romieub726e492008-06-28 12:22:59 +02005243 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5244
5245 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5246
françois romieufaf1e782013-02-27 13:01:57 +00005247 if (tp->dev->mtu <= ETH_DATA_LEN) {
5248 rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
5249 PCI_EXP_DEVCTL_NOSNOOP_EN);
5250 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005251}
5252
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005253static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005254{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005255 void __iomem *ioaddr = tp->mmio_addr;
5256
5257 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005258
françois romieuf0298f82011-01-03 15:07:42 +00005259 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005260
5261 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005262}
5263
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005264static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005265{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005266 void __iomem *ioaddr = tp->mmio_addr;
5267 struct pci_dev *pdev = tp->pci_dev;
5268
Francois Romieub726e492008-06-28 12:22:59 +02005269 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
5270
5271 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5272
françois romieufaf1e782013-02-27 13:01:57 +00005273 if (tp->dev->mtu <= ETH_DATA_LEN)
5274 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02005275
5276 rtl_disable_clock_request(pdev);
5277
5278 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02005279}
5280
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005281static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005282{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005283 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005284 { 0x01, 0, 0x0001 },
5285 { 0x02, 0x0800, 0x1000 },
5286 { 0x03, 0, 0x0042 },
5287 { 0x06, 0x0080, 0x0000 },
5288 { 0x07, 0, 0x2000 }
5289 };
5290
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005291 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005292
Francois Romieufdf6fc02012-07-06 22:40:38 +02005293 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005294
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005295 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005296}
5297
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005298static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005299{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005300 void __iomem *ioaddr = tp->mmio_addr;
5301 struct pci_dev *pdev = tp->pci_dev;
5302
5303 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005304
5305 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5306
françois romieufaf1e782013-02-27 13:01:57 +00005307 if (tp->dev->mtu <= ETH_DATA_LEN)
5308 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieuef3386f2008-06-29 12:24:30 +02005309
5310 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5311}
5312
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005313static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005314{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005315 void __iomem *ioaddr = tp->mmio_addr;
5316 struct pci_dev *pdev = tp->pci_dev;
5317
5318 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005319
5320 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5321
5322 /* Magic. */
5323 RTL_W8(DBG_REG, 0x20);
5324
françois romieuf0298f82011-01-03 15:07:42 +00005325 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005326
françois romieufaf1e782013-02-27 13:01:57 +00005327 if (tp->dev->mtu <= ETH_DATA_LEN)
5328 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005329
5330 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5331}
5332
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005333static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005334{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005335 void __iomem *ioaddr = tp->mmio_addr;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005336 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005337 { 0x02, 0x0800, 0x1000 },
5338 { 0x03, 0, 0x0002 },
5339 { 0x06, 0x0080, 0x0000 }
5340 };
5341
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005342 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005343
5344 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5345
Francois Romieufdf6fc02012-07-06 22:40:38 +02005346 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005347
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005348 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005349}
5350
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005351static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005352{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005353 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005354 { 0x01, 0, 0x0001 },
5355 { 0x03, 0x0400, 0x0220 }
5356 };
5357
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005358 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005359
Francois Romieufdf6fc02012-07-06 22:40:38 +02005360 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005361
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005362 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005363}
5364
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005365static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005366{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005367 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005368}
5369
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005370static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005371{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005372 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005373
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005374 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005375}
5376
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005377static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005378{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005379 void __iomem *ioaddr = tp->mmio_addr;
5380 struct pci_dev *pdev = tp->pci_dev;
5381
5382 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005383
5384 rtl_disable_clock_request(pdev);
5385
françois romieuf0298f82011-01-03 15:07:42 +00005386 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005387
françois romieufaf1e782013-02-27 13:01:57 +00005388 if (tp->dev->mtu <= ETH_DATA_LEN)
5389 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu5b538df2008-07-20 16:22:45 +02005390
5391 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5392}
5393
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005394static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005395{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005396 void __iomem *ioaddr = tp->mmio_addr;
5397 struct pci_dev *pdev = tp->pci_dev;
5398
5399 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005400
françois romieufaf1e782013-02-27 13:01:57 +00005401 if (tp->dev->mtu <= ETH_DATA_LEN)
5402 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang4804b3b2011-03-21 01:50:29 +00005403
5404 RTL_W8(MaxTxPacketSize, TxPacketMax);
5405
5406 rtl_disable_clock_request(pdev);
5407}
5408
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005409static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005410{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005411 void __iomem *ioaddr = tp->mmio_addr;
5412 struct pci_dev *pdev = tp->pci_dev;
françois romieue6de30d2011-01-03 15:08:37 +00005413 static const struct ephy_info e_info_8168d_4[] = {
5414 { 0x0b, ~0, 0x48 },
5415 { 0x19, 0x20, 0x50 },
5416 { 0x0c, ~0, 0x20 }
5417 };
5418 int i;
5419
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005420 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005421
5422 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5423
5424 RTL_W8(MaxTxPacketSize, TxPacketMax);
5425
5426 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
5427 const struct ephy_info *e = e_info_8168d_4 + i;
5428 u16 w;
5429
Francois Romieufdf6fc02012-07-06 22:40:38 +02005430 w = rtl_ephy_read(tp, e->offset);
5431 rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
françois romieue6de30d2011-01-03 15:08:37 +00005432 }
5433
5434 rtl_enable_clock_request(pdev);
5435}
5436
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005437static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005438{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005439 void __iomem *ioaddr = tp->mmio_addr;
5440 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005441 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005442 { 0x00, 0x0200, 0x0100 },
5443 { 0x00, 0x0000, 0x0004 },
5444 { 0x06, 0x0002, 0x0001 },
5445 { 0x06, 0x0000, 0x0030 },
5446 { 0x07, 0x0000, 0x2000 },
5447 { 0x00, 0x0000, 0x0020 },
5448 { 0x03, 0x5800, 0x2000 },
5449 { 0x03, 0x0000, 0x0001 },
5450 { 0x01, 0x0800, 0x1000 },
5451 { 0x07, 0x0000, 0x4000 },
5452 { 0x1e, 0x0000, 0x2000 },
5453 { 0x19, 0xffff, 0xfe6c },
5454 { 0x0a, 0x0000, 0x0040 }
5455 };
5456
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005457 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005458
Francois Romieufdf6fc02012-07-06 22:40:38 +02005459 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005460
françois romieufaf1e782013-02-27 13:01:57 +00005461 if (tp->dev->mtu <= ETH_DATA_LEN)
5462 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang01dc7fe2011-03-21 01:50:28 +00005463
5464 RTL_W8(MaxTxPacketSize, TxPacketMax);
5465
5466 rtl_disable_clock_request(pdev);
5467
5468 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02005469 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
5470 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005471
Francois Romieucecb5fd2011-04-01 10:21:07 +02005472 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005473}
5474
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005475static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005476{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005477 void __iomem *ioaddr = tp->mmio_addr;
5478 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005479 static const struct ephy_info e_info_8168e_2[] = {
5480 { 0x09, 0x0000, 0x0080 },
5481 { 0x19, 0x0000, 0x0224 }
5482 };
5483
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005484 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005485
Francois Romieufdf6fc02012-07-06 22:40:38 +02005486 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005487
françois romieufaf1e782013-02-27 13:01:57 +00005488 if (tp->dev->mtu <= ETH_DATA_LEN)
5489 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Hayes Wang70090422011-07-06 15:58:06 +08005490
Francois Romieufdf6fc02012-07-06 22:40:38 +02005491 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5492 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5493 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5494 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5495 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5496 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005497 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5498 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005499
Hayes Wang3090bd92011-09-06 16:55:15 +08005500 RTL_W8(MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005501
Francois Romieu4521e1a92012-11-01 16:46:28 +00005502 rtl_disable_clock_request(pdev);
5503
Hayes Wang70090422011-07-06 15:58:06 +08005504 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5505 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5506
5507 /* Adjust EEE LED frequency */
5508 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5509
5510 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5511 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005512 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005513}
5514
Hayes Wang5f886e02012-03-30 14:33:03 +08005515static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005516{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517 void __iomem *ioaddr = tp->mmio_addr;
5518 struct pci_dev *pdev = tp->pci_dev;
Hayes Wangc2218922011-09-06 16:55:18 +08005519
Hayes Wang5f886e02012-03-30 14:33:03 +08005520 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005521
5522 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5523
Francois Romieufdf6fc02012-07-06 22:40:38 +02005524 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5525 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5526 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5527 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005528 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5529 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5530 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5531 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005532 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5533 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005534
5535 RTL_W8(MaxTxPacketSize, EarlySize);
5536
Francois Romieu4521e1a92012-11-01 16:46:28 +00005537 rtl_disable_clock_request(pdev);
5538
Hayes Wangc2218922011-09-06 16:55:18 +08005539 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5540 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
Hayes Wangc2218922011-09-06 16:55:18 +08005541 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005542 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5543 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005544}
5545
Hayes Wang5f886e02012-03-30 14:33:03 +08005546static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5547{
5548 void __iomem *ioaddr = tp->mmio_addr;
5549 static const struct ephy_info e_info_8168f_1[] = {
5550 { 0x06, 0x00c0, 0x0020 },
5551 { 0x08, 0x0001, 0x0002 },
5552 { 0x09, 0x0000, 0x0080 },
5553 { 0x19, 0x0000, 0x0224 }
5554 };
5555
5556 rtl_hw_start_8168f(tp);
5557
Francois Romieufdf6fc02012-07-06 22:40:38 +02005558 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005559
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005560 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005561
5562 /* Adjust EEE LED frequency */
5563 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5564}
5565
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005566static void rtl_hw_start_8411(struct rtl8169_private *tp)
5567{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005568 static const struct ephy_info e_info_8168f_1[] = {
5569 { 0x06, 0x00c0, 0x0020 },
5570 { 0x0f, 0xffff, 0x5200 },
5571 { 0x1e, 0x0000, 0x4000 },
5572 { 0x19, 0x0000, 0x0224 }
5573 };
5574
5575 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005576 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005577
Francois Romieufdf6fc02012-07-06 22:40:38 +02005578 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005579
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005580 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005581}
5582
Hayes Wangc5583862012-07-02 17:23:22 +08005583static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5584{
5585 void __iomem *ioaddr = tp->mmio_addr;
5586 struct pci_dev *pdev = tp->pci_dev;
5587
hayeswangbeb330a2013-04-01 22:23:39 +00005588 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5589
Hayes Wangc5583862012-07-02 17:23:22 +08005590 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5591 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5592 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5593 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5594
5595 rtl_csi_access_enable_1(tp);
5596
5597 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5598
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005599 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5600 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005601 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005602
5603 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005604 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08005605 RTL_W8(MaxTxPacketSize, EarlySize);
5606
5607 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5608 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5609
5610 /* Adjust EEE LED frequency */
5611 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5612
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005613 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5614 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005615
5616 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005617}
5618
hayeswang57538c42013-04-01 22:23:40 +00005619static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5620{
5621 void __iomem *ioaddr = tp->mmio_addr;
5622 static const struct ephy_info e_info_8168g_2[] = {
5623 { 0x00, 0x0000, 0x0008 },
5624 { 0x0c, 0x3df0, 0x0200 },
5625 { 0x19, 0xffff, 0xfc00 },
5626 { 0x1e, 0xffff, 0x20eb }
5627 };
5628
5629 rtl_hw_start_8168g_1(tp);
5630
5631 /* disable aspm and clock request before access ephy */
5632 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
5633 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
5634 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5635}
5636
hayeswang45dd95c2013-07-08 17:09:01 +08005637static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5638{
5639 void __iomem *ioaddr = tp->mmio_addr;
5640 static const struct ephy_info e_info_8411_2[] = {
5641 { 0x00, 0x0000, 0x0008 },
5642 { 0x0c, 0x3df0, 0x0200 },
5643 { 0x0f, 0xffff, 0x5200 },
5644 { 0x19, 0x0020, 0x0000 },
5645 { 0x1e, 0x0000, 0x2000 }
5646 };
5647
5648 rtl_hw_start_8168g_1(tp);
5649
5650 /* disable aspm and clock request before access ephy */
5651 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
5652 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
5653 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
5654}
5655
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005656static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5657{
5658 void __iomem *ioaddr = tp->mmio_addr;
5659 struct pci_dev *pdev = tp->pci_dev;
5660 u16 rg_saw_cnt;
5661 u32 data;
5662 static const struct ephy_info e_info_8168h_1[] = {
5663 { 0x1e, 0x0800, 0x0001 },
5664 { 0x1d, 0x0000, 0x0800 },
5665 { 0x05, 0xffff, 0x2089 },
5666 { 0x06, 0xffff, 0x5881 },
5667 { 0x04, 0xffff, 0x154a },
5668 { 0x01, 0xffff, 0x068b }
5669 };
5670
5671 /* disable aspm and clock request before access ephy */
5672 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
5673 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
5674 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5675
5676 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5677
5678 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5679 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5680 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5681 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5682
5683 rtl_csi_access_enable_1(tp);
5684
5685 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5686
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005687 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5688 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005689
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005690 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005691
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005692 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005693
5694 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5695
5696 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5697 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
5698 RTL_W8(MaxTxPacketSize, EarlySize);
5699
5700 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5701 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5702
5703 /* Adjust EEE LED frequency */
5704 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5705
5706 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
5707 RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
5708
5709 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);
5710
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005711 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005712
5713 rtl_pcie_state_l2l3_enable(tp, false);
5714
5715 rtl_writephy(tp, 0x1f, 0x0c42);
5716 rg_saw_cnt = rtl_readphy(tp, 0x13);
5717 rtl_writephy(tp, 0x1f, 0x0000);
5718 if (rg_saw_cnt > 0) {
5719 u16 sw_cnt_1ms_ini;
5720
5721 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5722 sw_cnt_1ms_ini &= 0x0fff;
5723 data = r8168_mac_ocp_read(tp, 0xd412);
5724 data &= 0x0fff;
5725 data |= sw_cnt_1ms_ini;
5726 r8168_mac_ocp_write(tp, 0xd412, data);
5727 }
5728
5729 data = r8168_mac_ocp_read(tp, 0xe056);
5730 data &= 0xf0;
5731 data |= 0x07;
5732 r8168_mac_ocp_write(tp, 0xe056, data);
5733
5734 data = r8168_mac_ocp_read(tp, 0xe052);
5735 data &= 0x8008;
5736 data |= 0x6000;
5737 r8168_mac_ocp_write(tp, 0xe052, data);
5738
5739 data = r8168_mac_ocp_read(tp, 0xe0d6);
5740 data &= 0x01ff;
5741 data |= 0x017f;
5742 r8168_mac_ocp_write(tp, 0xe0d6, data);
5743
5744 data = r8168_mac_ocp_read(tp, 0xd420);
5745 data &= 0x0fff;
5746 data |= 0x047f;
5747 r8168_mac_ocp_write(tp, 0xd420, data);
5748
5749 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5750 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5751 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5752 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
5753}
5754
Francois Romieu07ce4062007-02-23 23:36:39 +01005755static void rtl_hw_start_8168(struct net_device *dev)
5756{
Francois Romieu2dd99532007-06-11 23:22:52 +02005757 struct rtl8169_private *tp = netdev_priv(dev);
5758 void __iomem *ioaddr = tp->mmio_addr;
5759
5760 RTL_W8(Cfg9346, Cfg9346_Unlock);
5761
françois romieuf0298f82011-01-03 15:07:42 +00005762 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005763
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005764 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02005765
Francois Romieu0e485152007-02-20 00:00:26 +01005766 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02005767
5768 RTL_W16(CPlusCmd, tp->cp_cmd);
5769
Francois Romieu0e485152007-02-20 00:00:26 +01005770 RTL_W16(IntrMitigate, 0x5151);
5771
5772 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005773 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005774 tp->event_slow |= RxFIFOOver | PCSTimeout;
5775 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005776 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005777
5778 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5779
hayeswang1a964642013-04-01 22:23:41 +00005780 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02005781
5782 RTL_R8(IntrMask);
5783
Francois Romieu219a1e92008-06-28 11:58:39 +02005784 switch (tp->mac_version) {
5785 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005786 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005787 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005788
5789 case RTL_GIGA_MAC_VER_12:
5790 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005791 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005792 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005793
5794 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005795 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005796 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005797
5798 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005799 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005800 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005801
5802 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005803 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005804 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005805
Francois Romieu197ff762008-06-28 13:16:02 +02005806 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005807 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005808 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005809
Francois Romieu6fb07052008-06-29 11:54:28 +02005810 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005811 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005812 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005813
Francois Romieuef3386f2008-06-29 12:24:30 +02005814 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005815 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005816 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005817
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005818 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005819 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005820 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005821
Francois Romieu5b538df2008-07-20 16:22:45 +02005822 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005823 case RTL_GIGA_MAC_VER_26:
5824 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005825 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005826 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005827
françois romieue6de30d2011-01-03 15:08:37 +00005828 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005829 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005830 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005831
hayeswang4804b3b2011-03-21 01:50:29 +00005832 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005833 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005834 break;
5835
hayeswang01dc7fe2011-03-21 01:50:28 +00005836 case RTL_GIGA_MAC_VER_32:
5837 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005838 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005839 break;
5840 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005841 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005842 break;
françois romieue6de30d2011-01-03 15:08:37 +00005843
Hayes Wangc2218922011-09-06 16:55:18 +08005844 case RTL_GIGA_MAC_VER_35:
5845 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005846 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005847 break;
5848
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005849 case RTL_GIGA_MAC_VER_38:
5850 rtl_hw_start_8411(tp);
5851 break;
5852
Hayes Wangc5583862012-07-02 17:23:22 +08005853 case RTL_GIGA_MAC_VER_40:
5854 case RTL_GIGA_MAC_VER_41:
5855 rtl_hw_start_8168g_1(tp);
5856 break;
hayeswang57538c42013-04-01 22:23:40 +00005857 case RTL_GIGA_MAC_VER_42:
5858 rtl_hw_start_8168g_2(tp);
5859 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005860
hayeswang45dd95c2013-07-08 17:09:01 +08005861 case RTL_GIGA_MAC_VER_44:
5862 rtl_hw_start_8411_2(tp);
5863 break;
5864
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005865 case RTL_GIGA_MAC_VER_45:
5866 case RTL_GIGA_MAC_VER_46:
5867 rtl_hw_start_8168h_1(tp);
5868 break;
5869
Francois Romieu219a1e92008-06-28 11:58:39 +02005870 default:
5871 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
5872 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005873 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005874 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005875
hayeswang1a964642013-04-01 22:23:41 +00005876 RTL_W8(Cfg9346, Cfg9346_Lock);
5877
Francois Romieu0e485152007-02-20 00:00:26 +01005878 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5879
hayeswang1a964642013-04-01 22:23:41 +00005880 rtl_set_rx_mode(dev);
Francois Romieub8363902008-06-01 12:31:57 +02005881
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005882 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005883}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884
Francois Romieu2857ffb2008-08-02 21:08:49 +02005885#define R810X_CPCMD_QUIRK_MASK (\
5886 EnableBist | \
5887 Mac_dbgo_oe | \
5888 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00005889 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02005890 Force_txflow_en | \
5891 Cxpl_dbg_sel | \
5892 ASF | \
5893 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005894 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005895
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005896static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005897{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005898 void __iomem *ioaddr = tp->mmio_addr;
5899 struct pci_dev *pdev = tp->pci_dev;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005900 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005901 { 0x01, 0, 0x6e65 },
5902 { 0x02, 0, 0x091f },
5903 { 0x03, 0, 0xc2f9 },
5904 { 0x06, 0, 0xafb5 },
5905 { 0x07, 0, 0x0e00 },
5906 { 0x19, 0, 0xec80 },
5907 { 0x01, 0, 0x2e65 },
5908 { 0x01, 0, 0x6e65 }
5909 };
5910 u8 cfg1;
5911
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005912 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005913
5914 RTL_W8(DBG_REG, FIX_NAK_1);
5915
5916 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5917
5918 RTL_W8(Config1,
5919 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5920 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5921
5922 cfg1 = RTL_R8(Config1);
5923 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5924 RTL_W8(Config1, cfg1 & ~LEDS0);
5925
Francois Romieufdf6fc02012-07-06 22:40:38 +02005926 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005927}
5928
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005929static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005930{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005931 void __iomem *ioaddr = tp->mmio_addr;
5932 struct pci_dev *pdev = tp->pci_dev;
5933
5934 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005935
5936 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5937
5938 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
5939 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005940}
5941
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005942static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005943{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005944 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005945
Francois Romieufdf6fc02012-07-06 22:40:38 +02005946 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005947}
5948
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005949static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005950{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005951 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005952 static const struct ephy_info e_info_8105e_1[] = {
5953 { 0x07, 0, 0x4000 },
5954 { 0x19, 0, 0x0200 },
5955 { 0x19, 0, 0x0020 },
5956 { 0x1e, 0, 0x2000 },
5957 { 0x03, 0, 0x0001 },
5958 { 0x19, 0, 0x0100 },
5959 { 0x19, 0, 0x0004 },
5960 { 0x0a, 0, 0x0020 }
5961 };
5962
Francois Romieucecb5fd2011-04-01 10:21:07 +02005963 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005964 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5965
Francois Romieucecb5fd2011-04-01 10:21:07 +02005966 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005967 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
5968
5969 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
Hayes Wang4f6b00e52011-07-06 15:58:02 +08005970 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005971
Francois Romieufdf6fc02012-07-06 22:40:38 +02005972 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005973
5974 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005975}
5976
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005977static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005978{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005979 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005980 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005981}
5982
Hayes Wang7e18dca2012-03-30 14:33:02 +08005983static void rtl_hw_start_8402(struct rtl8169_private *tp)
5984{
5985 void __iomem *ioaddr = tp->mmio_addr;
5986 static const struct ephy_info e_info_8402[] = {
5987 { 0x19, 0xffff, 0xff64 },
5988 { 0x1e, 0, 0x4000 }
5989 };
5990
5991 rtl_csi_access_enable_2(tp);
5992
5993 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5994 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5995
5996 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5997 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5998
Francois Romieufdf6fc02012-07-06 22:40:38 +02005999 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006000
6001 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
6002
Francois Romieufdf6fc02012-07-06 22:40:38 +02006003 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6004 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006005 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6006 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006007 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6008 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006009 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006010
6011 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006012}
6013
Hayes Wang5598bfe2012-07-02 17:23:21 +08006014static void rtl_hw_start_8106(struct rtl8169_private *tp)
6015{
6016 void __iomem *ioaddr = tp->mmio_addr;
6017
6018 /* Force LAN exit from ASPM if Rx/Tx are not idle */
6019 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6020
Francois Romieu4521e1a92012-11-01 16:46:28 +00006021 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006022 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
6023 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006024
6025 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006026}
6027
Francois Romieu07ce4062007-02-23 23:36:39 +01006028static void rtl_hw_start_8101(struct net_device *dev)
6029{
Francois Romieucdf1a602007-06-11 23:29:50 +02006030 struct rtl8169_private *tp = netdev_priv(dev);
6031 void __iomem *ioaddr = tp->mmio_addr;
6032 struct pci_dev *pdev = tp->pci_dev;
6033
Francois Romieuda78dbf2012-01-26 14:18:23 +01006034 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6035 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006036
Francois Romieucecb5fd2011-04-01 10:21:07 +02006037 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006038 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006039 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
6040 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006041
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006042 RTL_W8(Cfg9346, Cfg9346_Unlock);
6043
hayeswang1a964642013-04-01 22:23:41 +00006044 RTL_W8(MaxTxPacketSize, TxPacketMax);
6045
6046 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
6047
6048 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
6049 RTL_W16(CPlusCmd, tp->cp_cmd);
6050
6051 rtl_set_rx_tx_desc_registers(tp, ioaddr);
6052
6053 rtl_set_rx_tx_config_registers(tp);
6054
Francois Romieu2857ffb2008-08-02 21:08:49 +02006055 switch (tp->mac_version) {
6056 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006057 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006058 break;
6059
6060 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006061 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006062 break;
6063
6064 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006065 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006066 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006067
6068 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006069 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006070 break;
6071 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006072 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006073 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006074
6075 case RTL_GIGA_MAC_VER_37:
6076 rtl_hw_start_8402(tp);
6077 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006078
6079 case RTL_GIGA_MAC_VER_39:
6080 rtl_hw_start_8106(tp);
6081 break;
hayeswang58152cd2013-04-01 22:23:42 +00006082 case RTL_GIGA_MAC_VER_43:
6083 rtl_hw_start_8168g_2(tp);
6084 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006085 case RTL_GIGA_MAC_VER_47:
6086 case RTL_GIGA_MAC_VER_48:
6087 rtl_hw_start_8168h_1(tp);
6088 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006089 }
6090
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006091 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02006092
Francois Romieucdf1a602007-06-11 23:29:50 +02006093 RTL_W16(IntrMitigate, 0x0000);
6094
Francois Romieucdf1a602007-06-11 23:29:50 +02006095 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02006096
Francois Romieucdf1a602007-06-11 23:29:50 +02006097 rtl_set_rx_mode(dev);
6098
hayeswang1a964642013-04-01 22:23:41 +00006099 RTL_R8(IntrMask);
6100
Francois Romieucdf1a602007-06-11 23:29:50 +02006101 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102}
6103
6104static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6105{
Francois Romieud58d46b2011-05-03 16:38:29 +02006106 struct rtl8169_private *tp = netdev_priv(dev);
6107
6108 if (new_mtu < ETH_ZLEN ||
6109 new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110 return -EINVAL;
6111
Francois Romieud58d46b2011-05-03 16:38:29 +02006112 if (new_mtu > ETH_DATA_LEN)
6113 rtl_hw_jumbo_enable(tp);
6114 else
6115 rtl_hw_jumbo_disable(tp);
6116
Linus Torvalds1da177e2005-04-16 15:20:36 -07006117 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006118 netdev_update_features(dev);
6119
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006120 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006121}
6122
6123static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6124{
Al Viro95e09182007-12-22 18:55:39 +00006125 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006126 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6127}
6128
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006129static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6130 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006131{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006132 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006133 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006134
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006135 kfree(*data_buff);
6136 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006137 rtl8169_make_unusable_by_asic(desc);
6138}
6139
6140static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
6141{
6142 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6143
6144 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
6145}
6146
6147static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
6148 u32 rx_buf_sz)
6149{
6150 desc->addr = cpu_to_le64(mapping);
6151 wmb();
6152 rtl8169_mark_to_asic(desc, rx_buf_sz);
6153}
6154
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006155static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006157 return (void *)ALIGN((long)data, 16);
6158}
6159
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006160static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6161 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006162{
6163 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006165 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006166 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006167 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006169 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
6170 if (!data)
6171 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006172
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006173 if (rtl8169_align(data) != data) {
6174 kfree(data);
6175 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
6176 if (!data)
6177 return NULL;
6178 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006179
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006180 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006181 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006182 if (unlikely(dma_mapping_error(d, mapping))) {
6183 if (net_ratelimit())
6184 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006185 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187
6188 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006189 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006190
6191err_out:
6192 kfree(data);
6193 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194}
6195
6196static void rtl8169_rx_clear(struct rtl8169_private *tp)
6197{
Francois Romieu07d3f512007-02-21 22:40:46 +01006198 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199
6200 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006201 if (tp->Rx_databuff[i]) {
6202 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203 tp->RxDescArray + i);
6204 }
6205 }
6206}
6207
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006208static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006209{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006210 desc->opts1 |= cpu_to_le32(RingEnd);
6211}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006212
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006213static int rtl8169_rx_fill(struct rtl8169_private *tp)
6214{
6215 unsigned int i;
6216
6217 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006218 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006219
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006220 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02006222
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006223 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006224 if (!data) {
6225 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006226 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006227 }
6228 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006230
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006231 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6232 return 0;
6233
6234err_out:
6235 rtl8169_rx_clear(tp);
6236 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237}
6238
Linus Torvalds1da177e2005-04-16 15:20:36 -07006239static int rtl8169_init_ring(struct net_device *dev)
6240{
6241 struct rtl8169_private *tp = netdev_priv(dev);
6242
6243 rtl8169_init_ring_indexes(tp);
6244
6245 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006246 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006247
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006248 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006249}
6250
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006251static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006252 struct TxDesc *desc)
6253{
6254 unsigned int len = tx_skb->len;
6255
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006256 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6257
Linus Torvalds1da177e2005-04-16 15:20:36 -07006258 desc->opts1 = 0x00;
6259 desc->opts2 = 0x00;
6260 desc->addr = 0x00;
6261 tx_skb->len = 0;
6262}
6263
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006264static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6265 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006266{
6267 unsigned int i;
6268
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006269 for (i = 0; i < n; i++) {
6270 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006271 struct ring_info *tx_skb = tp->tx_skb + entry;
6272 unsigned int len = tx_skb->len;
6273
6274 if (len) {
6275 struct sk_buff *skb = tx_skb->skb;
6276
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006277 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006278 tp->TxDescArray + entry);
6279 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00006280 tp->dev->stats.tx_dropped++;
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006281 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006282 tx_skb->skb = NULL;
6283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006284 }
6285 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006286}
6287
6288static void rtl8169_tx_clear(struct rtl8169_private *tp)
6289{
6290 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006291 tp->cur_tx = tp->dirty_tx = 0;
6292}
6293
Francois Romieu4422bcd2012-01-26 11:23:32 +01006294static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295{
David Howellsc4028952006-11-22 14:57:56 +00006296 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006297 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006298
Francois Romieuda78dbf2012-01-26 14:18:23 +01006299 napi_disable(&tp->napi);
6300 netif_stop_queue(dev);
6301 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006302
françois romieuc7c2c392011-12-04 20:30:52 +00006303 rtl8169_hw_reset(tp);
6304
Francois Romieu56de4142011-03-15 17:29:31 +01006305 for (i = 0; i < NUM_RX_DESC; i++)
6306 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
6307
Linus Torvalds1da177e2005-04-16 15:20:36 -07006308 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006309 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006310
Francois Romieuda78dbf2012-01-26 14:18:23 +01006311 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01006312 rtl_hw_start(dev);
6313 netif_wake_queue(dev);
6314 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006315}
6316
6317static void rtl8169_tx_timeout(struct net_device *dev)
6318{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006319 struct rtl8169_private *tp = netdev_priv(dev);
6320
6321 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322}
6323
6324static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006325 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006326{
6327 struct skb_shared_info *info = skb_shinfo(skb);
6328 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006329 struct TxDesc *uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006330 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331
6332 entry = tp->cur_tx;
6333 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006334 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006335 dma_addr_t mapping;
6336 u32 status, len;
6337 void *addr;
6338
6339 entry = (entry + 1) % NUM_TX_DESC;
6340
6341 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006342 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006343 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006344 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006345 if (unlikely(dma_mapping_error(d, mapping))) {
6346 if (net_ratelimit())
6347 netif_err(tp, drv, tp->dev,
6348 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006349 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006350 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006351
Francois Romieucecb5fd2011-04-01 10:21:07 +02006352 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006353 status = opts[0] | len |
6354 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355
6356 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006357 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006358 txd->addr = cpu_to_le64(mapping);
6359
6360 tp->tx_skb[entry].len = len;
6361 }
6362
6363 if (cur_frag) {
6364 tp->tx_skb[entry].skb = skb;
6365 txd->opts1 |= cpu_to_le32(LastFrag);
6366 }
6367
6368 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006369
6370err_out:
6371 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6372 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373}
6374
françois romieub423e9a2013-05-18 01:24:46 +00006375static bool rtl_skb_pad(struct sk_buff *skb)
6376{
6377 if (skb_padto(skb, ETH_ZLEN))
6378 return false;
6379 skb_put(skb, ETH_ZLEN - skb->len);
6380 return true;
6381}
6382
6383static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6384{
6385 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6386}
6387
hayeswange9746042014-07-11 16:25:58 +08006388static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6389 struct net_device *dev);
6390/* r8169_csum_workaround()
6391 * The hw limites the value the transport offset. When the offset is out of the
6392 * range, calculate the checksum by sw.
6393 */
6394static void r8169_csum_workaround(struct rtl8169_private *tp,
6395 struct sk_buff *skb)
6396{
6397 if (skb_shinfo(skb)->gso_size) {
6398 netdev_features_t features = tp->dev->features;
6399 struct sk_buff *segs, *nskb;
6400
6401 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6402 segs = skb_gso_segment(skb, features);
6403 if (IS_ERR(segs) || !segs)
6404 goto drop;
6405
6406 do {
6407 nskb = segs;
6408 segs = segs->next;
6409 nskb->next = NULL;
6410 rtl8169_start_xmit(nskb, tp->dev);
6411 } while (segs);
6412
6413 dev_kfree_skb(skb);
6414 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6415 if (skb_checksum_help(skb) < 0)
6416 goto drop;
6417
6418 rtl8169_start_xmit(skb, tp->dev);
6419 } else {
6420 struct net_device_stats *stats;
6421
6422drop:
6423 stats = &tp->dev->stats;
6424 stats->tx_dropped++;
6425 dev_kfree_skb(skb);
6426 }
6427}
6428
6429/* msdn_giant_send_check()
6430 * According to the document of microsoft, the TCP Pseudo Header excludes the
6431 * packet length for IPv6 TCP large packets.
6432 */
6433static int msdn_giant_send_check(struct sk_buff *skb)
6434{
6435 const struct ipv6hdr *ipv6h;
6436 struct tcphdr *th;
6437 int ret;
6438
6439 ret = skb_cow_head(skb, 0);
6440 if (ret)
6441 return ret;
6442
6443 ipv6h = ipv6_hdr(skb);
6444 th = tcp_hdr(skb);
6445
6446 th->check = 0;
6447 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6448
6449 return ret;
6450}
6451
6452static inline __be16 get_protocol(struct sk_buff *skb)
6453{
6454 __be16 protocol;
6455
6456 if (skb->protocol == htons(ETH_P_8021Q))
6457 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
6458 else
6459 protocol = skb->protocol;
6460
6461 return protocol;
6462}
6463
hayeswang5888d3f2014-07-11 16:25:56 +08006464static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6465 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006466{
Michał Mirosław350fb322011-04-08 06:35:56 +00006467 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468
Francois Romieu2b7b4312011-04-18 22:53:24 -07006469 if (mss) {
6470 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006471 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6472 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6473 const struct iphdr *ip = ip_hdr(skb);
6474
6475 if (ip->protocol == IPPROTO_TCP)
6476 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6477 else if (ip->protocol == IPPROTO_UDP)
6478 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6479 else
6480 WARN_ON_ONCE(1);
6481 }
6482
6483 return true;
6484}
6485
6486static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6487 struct sk_buff *skb, u32 *opts)
6488{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006489 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006490 u32 mss = skb_shinfo(skb)->gso_size;
6491
6492 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006493 if (transport_offset > GTTCPHO_MAX) {
6494 netif_warn(tp, tx_err, tp->dev,
6495 "Invalid transport offset 0x%x for TSO\n",
6496 transport_offset);
6497 return false;
6498 }
6499
6500 switch (get_protocol(skb)) {
6501 case htons(ETH_P_IP):
6502 opts[0] |= TD1_GTSENV4;
6503 break;
6504
6505 case htons(ETH_P_IPV6):
6506 if (msdn_giant_send_check(skb))
6507 return false;
6508
6509 opts[0] |= TD1_GTSENV6;
6510 break;
6511
6512 default:
6513 WARN_ON_ONCE(1);
6514 break;
6515 }
6516
hayeswangbdfa4ed2014-07-11 16:25:57 +08006517 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006518 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006519 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006520 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521
françois romieub423e9a2013-05-18 01:24:46 +00006522 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
6523 return skb_checksum_help(skb) == 0 && rtl_skb_pad(skb);
6524
hayeswange9746042014-07-11 16:25:58 +08006525 if (transport_offset > TCPHO_MAX) {
6526 netif_warn(tp, tx_err, tp->dev,
6527 "Invalid transport offset 0x%x\n",
6528 transport_offset);
6529 return false;
6530 }
6531
6532 switch (get_protocol(skb)) {
6533 case htons(ETH_P_IP):
6534 opts[1] |= TD1_IPv4_CS;
6535 ip_protocol = ip_hdr(skb)->protocol;
6536 break;
6537
6538 case htons(ETH_P_IPV6):
6539 opts[1] |= TD1_IPv6_CS;
6540 ip_protocol = ipv6_hdr(skb)->nexthdr;
6541 break;
6542
6543 default:
6544 ip_protocol = IPPROTO_RAW;
6545 break;
6546 }
6547
6548 if (ip_protocol == IPPROTO_TCP)
6549 opts[1] |= TD1_TCP_CS;
6550 else if (ip_protocol == IPPROTO_UDP)
6551 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006552 else
6553 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006554
6555 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006556 } else {
6557 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
6558 return rtl_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006559 }
hayeswang5888d3f2014-07-11 16:25:56 +08006560
françois romieub423e9a2013-05-18 01:24:46 +00006561 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006562}
6563
Stephen Hemminger613573252009-08-31 19:50:58 +00006564static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6565 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006566{
6567 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006568 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006569 struct TxDesc *txd = tp->TxDescArray + entry;
6570 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006571 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006572 dma_addr_t mapping;
6573 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006574 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006575 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006576
Julien Ducourthial477206a2012-05-09 00:00:06 +02006577 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006578 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006579 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006580 }
6581
6582 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006583 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006584
françois romieub423e9a2013-05-18 01:24:46 +00006585 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6586 opts[0] = DescOwn;
6587
hayeswange9746042014-07-11 16:25:58 +08006588 if (!tp->tso_csum(tp, skb, opts)) {
6589 r8169_csum_workaround(tp, skb);
6590 return NETDEV_TX_OK;
6591 }
françois romieub423e9a2013-05-18 01:24:46 +00006592
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006593 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006594 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006595 if (unlikely(dma_mapping_error(d, mapping))) {
6596 if (net_ratelimit())
6597 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006598 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006600
6601 tp->tx_skb[entry].len = len;
6602 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006603
Francois Romieu2b7b4312011-04-18 22:53:24 -07006604 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006605 if (frags < 0)
6606 goto err_dma_1;
6607 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006608 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006609 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006610 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006611 tp->tx_skb[entry].skb = skb;
6612 }
6613
Francois Romieu2b7b4312011-04-18 22:53:24 -07006614 txd->opts2 = cpu_to_le32(opts[1]);
6615
Richard Cochran5047fb52012-03-10 07:29:42 +00006616 skb_tx_timestamp(skb);
6617
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618 wmb();
6619
Francois Romieucecb5fd2011-04-01 10:21:07 +02006620 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006621 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006622 txd->opts1 = cpu_to_le32(status);
6623
Linus Torvalds1da177e2005-04-16 15:20:36 -07006624 tp->cur_tx += frags + 1;
6625
David Dillow4c020a92010-03-03 16:33:10 +00006626 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006627
Francois Romieucecb5fd2011-04-01 10:21:07 +02006628 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006629
Francois Romieuda78dbf2012-01-26 14:18:23 +01006630 mmiowb();
6631
Julien Ducourthial477206a2012-05-09 00:00:06 +02006632 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006633 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6634 * not miss a ring update when it notices a stopped queue.
6635 */
6636 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006637 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006638 /* Sync with rtl_tx:
6639 * - publish queue status and cur_tx ring index (write barrier)
6640 * - refresh dirty_tx ring index (read barrier).
6641 * May the current thread have a pessimistic view of the ring
6642 * status and forget to wake up queue, a racing rtl_tx thread
6643 * can't.
6644 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006645 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006646 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647 netif_wake_queue(dev);
6648 }
6649
Stephen Hemminger613573252009-08-31 19:50:58 +00006650 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006651
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006652err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006653 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006654err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006655 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006656 dev->stats.tx_dropped++;
6657 return NETDEV_TX_OK;
6658
6659err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006661 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006662 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006663}
6664
6665static void rtl8169_pcierr_interrupt(struct net_device *dev)
6666{
6667 struct rtl8169_private *tp = netdev_priv(dev);
6668 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006669 u16 pci_status, pci_cmd;
6670
6671 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6672 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6673
Joe Perchesbf82c182010-02-09 11:49:50 +00006674 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6675 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006676
6677 /*
6678 * The recovery sequence below admits a very elaborated explanation:
6679 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006680 * - I did not see what else could be done;
6681 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682 *
6683 * Feel free to adjust to your needs.
6684 */
Francois Romieua27993f2006-12-18 00:04:19 +01006685 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006686 pci_cmd &= ~PCI_COMMAND_PARITY;
6687 else
6688 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6689
6690 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006691
6692 pci_write_config_word(pdev, PCI_STATUS,
6693 pci_status & (PCI_STATUS_DETECTED_PARITY |
6694 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6695 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6696
6697 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006698 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00006699 void __iomem *ioaddr = tp->mmio_addr;
6700
Joe Perchesbf82c182010-02-09 11:49:50 +00006701 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006702 tp->cp_cmd &= ~PCIDAC;
6703 RTL_W16(CPlusCmd, tp->cp_cmd);
6704 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006705 }
6706
françois romieue6de30d2011-01-03 15:08:37 +00006707 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006708
Francois Romieu98ddf982012-01-31 10:47:34 +01006709 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710}
6711
Francois Romieuda78dbf2012-01-26 14:18:23 +01006712static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713{
6714 unsigned int dirty_tx, tx_left;
6715
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716 dirty_tx = tp->dirty_tx;
6717 smp_rmb();
6718 tx_left = tp->cur_tx - dirty_tx;
6719
6720 while (tx_left > 0) {
6721 unsigned int entry = dirty_tx % NUM_TX_DESC;
6722 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006723 u32 status;
6724
6725 rmb();
6726 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6727 if (status & DescOwn)
6728 break;
6729
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006730 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
6731 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006732 if (status & LastFrag) {
Francois Romieu17bcb682012-07-23 22:55:55 +02006733 u64_stats_update_begin(&tp->tx_stats.syncp);
6734 tp->tx_stats.packets++;
6735 tp->tx_stats.bytes += tx_skb->skb->len;
6736 u64_stats_update_end(&tp->tx_stats.syncp);
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006737 dev_kfree_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006738 tx_skb->skb = NULL;
6739 }
6740 dirty_tx++;
6741 tx_left--;
6742 }
6743
6744 if (tp->dirty_tx != dirty_tx) {
6745 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006746 /* Sync with rtl8169_start_xmit:
6747 * - publish dirty_tx ring index (write barrier)
6748 * - refresh cur_tx ring index and queue status (read barrier)
6749 * May the current thread miss the stopped queue condition,
6750 * a racing xmit thread can only have a right view of the
6751 * ring status.
6752 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006753 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006755 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006756 netif_wake_queue(dev);
6757 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006758 /*
6759 * 8168 hack: TxPoll requests are lost when the Tx packets are
6760 * too close. Let's kick an extra TxPoll request when a burst
6761 * of start_xmit activity is detected (if it is not detected,
6762 * it is slow enough). -- FR
6763 */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006764 if (tp->cur_tx != dirty_tx) {
6765 void __iomem *ioaddr = tp->mmio_addr;
6766
Francois Romieud78ae2d2007-08-26 20:08:19 +02006767 RTL_W8(TxPoll, NPQ);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006768 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769 }
6770}
6771
Francois Romieu126fa4b2005-05-12 20:09:17 -04006772static inline int rtl8169_fragmented_frame(u32 status)
6773{
6774 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6775}
6776
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006777static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006778{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006779 u32 status = opts1 & RxProtoMask;
6780
6781 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006782 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006783 skb->ip_summed = CHECKSUM_UNNECESSARY;
6784 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006785 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006786}
6787
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006788static struct sk_buff *rtl8169_try_rx_copy(void *data,
6789 struct rtl8169_private *tp,
6790 int pkt_size,
6791 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006793 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006794 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006795
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006796 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006797 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006798 prefetch(data);
6799 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
6800 if (skb)
6801 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006802 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6803
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006804 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006805}
6806
Francois Romieuda78dbf2012-01-26 14:18:23 +01006807static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006808{
6809 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006810 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006811
Linus Torvalds1da177e2005-04-16 15:20:36 -07006812 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006813
Timo Teräs9fba0812013-01-15 21:01:24 +00006814 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006815 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006816 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817 u32 status;
6818
6819 rmb();
David S. Miller8decf862011-09-22 03:23:13 -04006820 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006821
6822 if (status & DescOwn)
6823 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006824 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006825 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6826 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006827 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006828 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006829 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006830 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006831 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02006832 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006833 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006834 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02006835 }
Ben Greear6bbe0212012-02-10 15:04:33 +00006836 if ((status & (RxRUNT | RxCRC)) &&
6837 !(status & (RxRWT | RxFOVF)) &&
6838 (dev->features & NETIF_F_RXALL))
6839 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006840 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006841 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006842 dma_addr_t addr;
6843 int pkt_size;
6844
6845process_pkt:
6846 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006847 if (likely(!(dev->features & NETIF_F_RXFCS)))
6848 pkt_size = (status & 0x00003fff) - 4;
6849 else
6850 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006851
Francois Romieu126fa4b2005-05-12 20:09:17 -04006852 /*
6853 * The driver does not support incoming fragmented
6854 * frames. They are seen as a symptom of over-mtu
6855 * sized frames.
6856 */
6857 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006858 dev->stats.rx_dropped++;
6859 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006860 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006861 }
6862
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006863 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6864 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006865 if (!skb) {
6866 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006867 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006868 }
6869
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006870 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006871 skb_put(skb, pkt_size);
6872 skb->protocol = eth_type_trans(skb, dev);
6873
Francois Romieu7a8fc772011-03-01 17:18:33 +01006874 rtl8169_rx_vlan_tag(desc, skb);
6875
Francois Romieu56de4142011-03-15 17:29:31 +01006876 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006877
Junchang Wang8027aa22012-03-04 23:30:32 +01006878 u64_stats_update_begin(&tp->rx_stats.syncp);
6879 tp->rx_stats.packets++;
6880 tp->rx_stats.bytes += pkt_size;
6881 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006882 }
françois romieuce11ff52013-01-24 13:30:06 +00006883release_descriptor:
6884 desc->opts2 = 0;
6885 wmb();
6886 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006887 }
6888
6889 count = cur_rx - tp->cur_rx;
6890 tp->cur_rx = cur_rx;
6891
Linus Torvalds1da177e2005-04-16 15:20:36 -07006892 return count;
6893}
6894
Francois Romieu07d3f512007-02-21 22:40:46 +01006895static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006896{
Francois Romieu07d3f512007-02-21 22:40:46 +01006897 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006899 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006900 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006901
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006902 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006903 if (status && status != 0xffff) {
6904 status &= RTL_EVENT_NAPI | tp->event_slow;
6905 if (status) {
6906 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006907
Francois Romieuda78dbf2012-01-26 14:18:23 +01006908 rtl_irq_disable(tp);
6909 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006912 return IRQ_RETVAL(handled);
6913}
6914
Francois Romieuda78dbf2012-01-26 14:18:23 +01006915/*
6916 * Workqueue context.
6917 */
6918static void rtl_slow_event_work(struct rtl8169_private *tp)
6919{
6920 struct net_device *dev = tp->dev;
6921 u16 status;
6922
6923 status = rtl_get_events(tp) & tp->event_slow;
6924 rtl_ack_events(tp, status);
6925
6926 if (unlikely(status & RxFIFOOver)) {
6927 switch (tp->mac_version) {
6928 /* Work around for rx fifo overflow */
6929 case RTL_GIGA_MAC_VER_11:
6930 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006931 /* XXX - Hack alert. See rtl_task(). */
6932 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006933 default:
6934 break;
6935 }
6936 }
6937
6938 if (unlikely(status & SYSErr))
6939 rtl8169_pcierr_interrupt(dev);
6940
6941 if (status & LinkChg)
6942 __rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
6943
françois romieu7dbb4912012-06-09 10:53:16 +00006944 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006945}
6946
Francois Romieu4422bcd2012-01-26 11:23:32 +01006947static void rtl_task(struct work_struct *work)
6948{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006949 static const struct {
6950 int bitnr;
6951 void (*action)(struct rtl8169_private *);
6952 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006953 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006954 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6955 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
6956 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
6957 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006958 struct rtl8169_private *tp =
6959 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006960 struct net_device *dev = tp->dev;
6961 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006962
Francois Romieuda78dbf2012-01-26 14:18:23 +01006963 rtl_lock_work(tp);
6964
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006965 if (!netif_running(dev) ||
6966 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006967 goto out_unlock;
6968
6969 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6970 bool pending;
6971
Francois Romieuda78dbf2012-01-26 14:18:23 +01006972 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006973 if (pending)
6974 rtl_work[i].action(tp);
6975 }
6976
6977out_unlock:
6978 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006979}
6980
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006981static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006982{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006983 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6984 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006985 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6986 int work_done= 0;
6987 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006988
Francois Romieuda78dbf2012-01-26 14:18:23 +01006989 status = rtl_get_events(tp);
6990 rtl_ack_events(tp, status & ~tp->event_slow);
6991
6992 if (status & RTL_EVENT_NAPI_RX)
6993 work_done = rtl_rx(dev, tp, (u32) budget);
6994
6995 if (status & RTL_EVENT_NAPI_TX)
6996 rtl_tx(dev, tp);
6997
6998 if (status & tp->event_slow) {
6999 enable_mask &= ~tp->event_slow;
7000
7001 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7002 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007003
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007004 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08007005 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00007006
Francois Romieuda78dbf2012-01-26 14:18:23 +01007007 rtl_irq_enable(tp, enable_mask);
7008 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007009 }
7010
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007011 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007012}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007013
Francois Romieu523a6092008-09-10 22:28:56 +02007014static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
7015{
7016 struct rtl8169_private *tp = netdev_priv(dev);
7017
7018 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7019 return;
7020
7021 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
7022 RTL_W32(RxMissed, 0);
7023}
7024
Linus Torvalds1da177e2005-04-16 15:20:36 -07007025static void rtl8169_down(struct net_device *dev)
7026{
7027 struct rtl8169_private *tp = netdev_priv(dev);
7028 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007029
Francois Romieu4876cc12011-03-11 21:07:11 +01007030 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007031
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007032 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007033 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007034
Hayes Wang92fc43b2011-07-06 15:58:03 +08007035 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007036 /*
7037 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007038 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7039 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007040 */
Francois Romieu523a6092008-09-10 22:28:56 +02007041 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007042
Linus Torvalds1da177e2005-04-16 15:20:36 -07007043 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007044 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007045
Linus Torvalds1da177e2005-04-16 15:20:36 -07007046 rtl8169_tx_clear(tp);
7047
7048 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007049
7050 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007051}
7052
7053static int rtl8169_close(struct net_device *dev)
7054{
7055 struct rtl8169_private *tp = netdev_priv(dev);
7056 struct pci_dev *pdev = tp->pci_dev;
7057
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007058 pm_runtime_get_sync(&pdev->dev);
7059
Francois Romieucecb5fd2011-04-01 10:21:07 +02007060 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08007061 rtl8169_update_counters(dev);
7062
Francois Romieuda78dbf2012-01-26 14:18:23 +01007063 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007064 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007065
Linus Torvalds1da177e2005-04-16 15:20:36 -07007066 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007067 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007068
Lekensteyn4ea72442013-07-22 09:53:30 +02007069 cancel_work_sync(&tp->wk.work);
7070
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007071 free_irq(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007072
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007073 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7074 tp->RxPhyAddr);
7075 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7076 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007077 tp->TxDescArray = NULL;
7078 tp->RxDescArray = NULL;
7079
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007080 pm_runtime_put_sync(&pdev->dev);
7081
Linus Torvalds1da177e2005-04-16 15:20:36 -07007082 return 0;
7083}
7084
Francois Romieudc1c00c2012-03-08 10:06:18 +01007085#ifdef CONFIG_NET_POLL_CONTROLLER
7086static void rtl8169_netpoll(struct net_device *dev)
7087{
7088 struct rtl8169_private *tp = netdev_priv(dev);
7089
7090 rtl8169_interrupt(tp->pci_dev->irq, dev);
7091}
7092#endif
7093
Francois Romieudf43ac72012-03-08 09:48:40 +01007094static int rtl_open(struct net_device *dev)
7095{
7096 struct rtl8169_private *tp = netdev_priv(dev);
7097 void __iomem *ioaddr = tp->mmio_addr;
7098 struct pci_dev *pdev = tp->pci_dev;
7099 int retval = -ENOMEM;
7100
7101 pm_runtime_get_sync(&pdev->dev);
7102
7103 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007104 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007105 * dma_alloc_coherent provides more.
7106 */
7107 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7108 &tp->TxPhyAddr, GFP_KERNEL);
7109 if (!tp->TxDescArray)
7110 goto err_pm_runtime_put;
7111
7112 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7113 &tp->RxPhyAddr, GFP_KERNEL);
7114 if (!tp->RxDescArray)
7115 goto err_free_tx_0;
7116
7117 retval = rtl8169_init_ring(dev);
7118 if (retval < 0)
7119 goto err_free_rx_1;
7120
7121 INIT_WORK(&tp->wk.work, rtl_task);
7122
7123 smp_mb();
7124
7125 rtl_request_firmware(tp);
7126
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007127 retval = request_irq(pdev->irq, rtl8169_interrupt,
Francois Romieudf43ac72012-03-08 09:48:40 +01007128 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
7129 dev->name, dev);
7130 if (retval < 0)
7131 goto err_release_fw_2;
7132
7133 rtl_lock_work(tp);
7134
7135 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7136
7137 napi_enable(&tp->napi);
7138
7139 rtl8169_init_phy(dev, tp);
7140
7141 __rtl8169_set_features(dev, dev->features);
7142
7143 rtl_pll_power_up(tp);
7144
7145 rtl_hw_start(dev);
7146
7147 netif_start_queue(dev);
7148
7149 rtl_unlock_work(tp);
7150
7151 tp->saved_wolopts = 0;
7152 pm_runtime_put_noidle(&pdev->dev);
7153
7154 rtl8169_check_link_status(dev, tp, ioaddr);
7155out:
7156 return retval;
7157
7158err_release_fw_2:
7159 rtl_release_firmware(tp);
7160 rtl8169_rx_clear(tp);
7161err_free_rx_1:
7162 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7163 tp->RxPhyAddr);
7164 tp->RxDescArray = NULL;
7165err_free_tx_0:
7166 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7167 tp->TxPhyAddr);
7168 tp->TxDescArray = NULL;
7169err_pm_runtime_put:
7170 pm_runtime_put_noidle(&pdev->dev);
7171 goto out;
7172}
7173
Junchang Wang8027aa22012-03-04 23:30:32 +01007174static struct rtnl_link_stats64 *
7175rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007176{
7177 struct rtl8169_private *tp = netdev_priv(dev);
7178 void __iomem *ioaddr = tp->mmio_addr;
Junchang Wang8027aa22012-03-04 23:30:32 +01007179 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007180
Francois Romieuda78dbf2012-01-26 14:18:23 +01007181 if (netif_running(dev))
Francois Romieu523a6092008-09-10 22:28:56 +02007182 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007183
Junchang Wang8027aa22012-03-04 23:30:32 +01007184 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007185 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007186 stats->rx_packets = tp->rx_stats.packets;
7187 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007188 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007189
7190
7191 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007192 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007193 stats->tx_packets = tp->tx_stats.packets;
7194 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007195 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007196
7197 stats->rx_dropped = dev->stats.rx_dropped;
7198 stats->tx_dropped = dev->stats.tx_dropped;
7199 stats->rx_length_errors = dev->stats.rx_length_errors;
7200 stats->rx_errors = dev->stats.rx_errors;
7201 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7202 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7203 stats->rx_missed_errors = dev->stats.rx_missed_errors;
7204
7205 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007206}
7207
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007208static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007209{
françois romieu065c27c2011-01-03 15:08:12 +00007210 struct rtl8169_private *tp = netdev_priv(dev);
7211
Francois Romieu5d06a992006-02-23 00:47:58 +01007212 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007213 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007214
7215 netif_device_detach(dev);
7216 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007217
7218 rtl_lock_work(tp);
7219 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007220 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007221 rtl_unlock_work(tp);
7222
7223 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007224}
Francois Romieu5d06a992006-02-23 00:47:58 +01007225
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007226#ifdef CONFIG_PM
7227
7228static int rtl8169_suspend(struct device *device)
7229{
7230 struct pci_dev *pdev = to_pci_dev(device);
7231 struct net_device *dev = pci_get_drvdata(pdev);
7232
7233 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007234
Francois Romieu5d06a992006-02-23 00:47:58 +01007235 return 0;
7236}
7237
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007238static void __rtl8169_resume(struct net_device *dev)
7239{
françois romieu065c27c2011-01-03 15:08:12 +00007240 struct rtl8169_private *tp = netdev_priv(dev);
7241
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007242 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007243
7244 rtl_pll_power_up(tp);
7245
Artem Savkovcff4c162012-04-03 10:29:11 +00007246 rtl_lock_work(tp);
7247 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007248 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007249 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007250
Francois Romieu98ddf982012-01-31 10:47:34 +01007251 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007252}
7253
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007254static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007255{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007256 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007257 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007258 struct rtl8169_private *tp = netdev_priv(dev);
7259
7260 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007261
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007262 if (netif_running(dev))
7263 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007264
Francois Romieu5d06a992006-02-23 00:47:58 +01007265 return 0;
7266}
7267
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007268static int rtl8169_runtime_suspend(struct device *device)
7269{
7270 struct pci_dev *pdev = to_pci_dev(device);
7271 struct net_device *dev = pci_get_drvdata(pdev);
7272 struct rtl8169_private *tp = netdev_priv(dev);
7273
7274 if (!tp->TxDescArray)
7275 return 0;
7276
Francois Romieuda78dbf2012-01-26 14:18:23 +01007277 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007278 tp->saved_wolopts = __rtl8169_get_wol(tp);
7279 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007280 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007281
7282 rtl8169_net_suspend(dev);
7283
7284 return 0;
7285}
7286
7287static int rtl8169_runtime_resume(struct device *device)
7288{
7289 struct pci_dev *pdev = to_pci_dev(device);
7290 struct net_device *dev = pci_get_drvdata(pdev);
7291 struct rtl8169_private *tp = netdev_priv(dev);
7292
7293 if (!tp->TxDescArray)
7294 return 0;
7295
Francois Romieuda78dbf2012-01-26 14:18:23 +01007296 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007297 __rtl8169_set_wol(tp, tp->saved_wolopts);
7298 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007299 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007300
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007301 rtl8169_init_phy(dev, tp);
7302
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007303 __rtl8169_resume(dev);
7304
7305 return 0;
7306}
7307
7308static int rtl8169_runtime_idle(struct device *device)
7309{
7310 struct pci_dev *pdev = to_pci_dev(device);
7311 struct net_device *dev = pci_get_drvdata(pdev);
7312 struct rtl8169_private *tp = netdev_priv(dev);
7313
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00007314 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007315}
7316
Alexey Dobriyan47145212009-12-14 18:00:08 -08007317static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007318 .suspend = rtl8169_suspend,
7319 .resume = rtl8169_resume,
7320 .freeze = rtl8169_suspend,
7321 .thaw = rtl8169_resume,
7322 .poweroff = rtl8169_suspend,
7323 .restore = rtl8169_resume,
7324 .runtime_suspend = rtl8169_runtime_suspend,
7325 .runtime_resume = rtl8169_runtime_resume,
7326 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007327};
7328
7329#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7330
7331#else /* !CONFIG_PM */
7332
7333#define RTL8169_PM_OPS NULL
7334
7335#endif /* !CONFIG_PM */
7336
David S. Miller1805b2f2011-10-24 18:18:09 -04007337static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7338{
7339 void __iomem *ioaddr = tp->mmio_addr;
7340
7341 /* WoL fails with 8168b when the receiver is disabled. */
7342 switch (tp->mac_version) {
7343 case RTL_GIGA_MAC_VER_11:
7344 case RTL_GIGA_MAC_VER_12:
7345 case RTL_GIGA_MAC_VER_17:
7346 pci_clear_master(tp->pci_dev);
7347
7348 RTL_W8(ChipCmd, CmdRxEnb);
7349 /* PCI commit */
7350 RTL_R8(ChipCmd);
7351 break;
7352 default:
7353 break;
7354 }
7355}
7356
Francois Romieu1765f952008-09-13 17:21:40 +02007357static void rtl_shutdown(struct pci_dev *pdev)
7358{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007359 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007360 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu2a15cd22012-03-06 01:14:12 +00007361 struct device *d = &pdev->dev;
7362
7363 pm_runtime_get_sync(d);
Francois Romieu1765f952008-09-13 17:21:40 +02007364
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007365 rtl8169_net_suspend(dev);
7366
Francois Romieucecb5fd2011-04-01 10:21:07 +02007367 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007368 rtl_rar_set(tp, dev->perm_addr);
7369
Hayes Wang92fc43b2011-07-06 15:58:03 +08007370 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007371
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007372 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007373 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7374 rtl_wol_suspend_quirk(tp);
7375 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007376 }
7377
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007378 pci_wake_from_d3(pdev, true);
7379 pci_set_power_state(pdev, PCI_D3hot);
7380 }
françois romieu2a15cd22012-03-06 01:14:12 +00007381
7382 pm_runtime_put_noidle(d);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007383}
Francois Romieu5d06a992006-02-23 00:47:58 +01007384
Bill Pembertonbaf63292012-12-03 09:23:28 -05007385static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007386{
7387 struct net_device *dev = pci_get_drvdata(pdev);
7388 struct rtl8169_private *tp = netdev_priv(dev);
7389
7390 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
7391 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
7392 tp->mac_version == RTL_GIGA_MAC_VER_31) {
7393 rtl8168_driver_stop(tp);
7394 }
7395
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007396 netif_napi_del(&tp->napi);
7397
Francois Romieue27566e2012-03-08 09:54:01 +01007398 unregister_netdev(dev);
7399
7400 rtl_release_firmware(tp);
7401
7402 if (pci_dev_run_wake(pdev))
7403 pm_runtime_get_noresume(&pdev->dev);
7404
7405 /* restore original MAC address */
7406 rtl_rar_set(tp, dev->perm_addr);
7407
7408 rtl_disable_msi(pdev, tp);
7409 rtl8169_release_board(pdev, dev, tp->mmio_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007410}
7411
Francois Romieufa9c3852012-03-08 10:01:50 +01007412static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007413 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007414 .ndo_stop = rtl8169_close,
7415 .ndo_get_stats64 = rtl8169_get_stats64,
7416 .ndo_start_xmit = rtl8169_start_xmit,
7417 .ndo_tx_timeout = rtl8169_tx_timeout,
7418 .ndo_validate_addr = eth_validate_addr,
7419 .ndo_change_mtu = rtl8169_change_mtu,
7420 .ndo_fix_features = rtl8169_fix_features,
7421 .ndo_set_features = rtl8169_set_features,
7422 .ndo_set_mac_address = rtl_set_mac_address,
7423 .ndo_do_ioctl = rtl8169_ioctl,
7424 .ndo_set_rx_mode = rtl_set_rx_mode,
7425#ifdef CONFIG_NET_POLL_CONTROLLER
7426 .ndo_poll_controller = rtl8169_netpoll,
7427#endif
7428
7429};
7430
Francois Romieu31fa8b12012-03-08 10:09:40 +01007431static const struct rtl_cfg_info {
7432 void (*hw_start)(struct net_device *);
7433 unsigned int region;
7434 unsigned int align;
7435 u16 event_slow;
7436 unsigned features;
7437 u8 default_ver;
7438} rtl_cfg_infos [] = {
7439 [RTL_CFG_0] = {
7440 .hw_start = rtl_hw_start_8169,
7441 .region = 1,
7442 .align = 0,
7443 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7444 .features = RTL_FEATURE_GMII,
7445 .default_ver = RTL_GIGA_MAC_VER_01,
7446 },
7447 [RTL_CFG_1] = {
7448 .hw_start = rtl_hw_start_8168,
7449 .region = 2,
7450 .align = 8,
7451 .event_slow = SYSErr | LinkChg | RxOverflow,
7452 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
7453 .default_ver = RTL_GIGA_MAC_VER_11,
7454 },
7455 [RTL_CFG_2] = {
7456 .hw_start = rtl_hw_start_8101,
7457 .region = 2,
7458 .align = 8,
7459 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7460 PCSTimeout,
7461 .features = RTL_FEATURE_MSI,
7462 .default_ver = RTL_GIGA_MAC_VER_13,
7463 }
7464};
7465
7466/* Cfg9346_Unlock assumed. */
7467static unsigned rtl_try_msi(struct rtl8169_private *tp,
7468 const struct rtl_cfg_info *cfg)
7469{
7470 void __iomem *ioaddr = tp->mmio_addr;
7471 unsigned msi = 0;
7472 u8 cfg2;
7473
7474 cfg2 = RTL_R8(Config2) & ~MSIEnable;
7475 if (cfg->features & RTL_FEATURE_MSI) {
7476 if (pci_enable_msi(tp->pci_dev)) {
7477 netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
7478 } else {
7479 cfg2 |= MSIEnable;
7480 msi = RTL_FEATURE_MSI;
7481 }
7482 }
7483 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
7484 RTL_W8(Config2, cfg2);
7485 return msi;
7486}
7487
Hayes Wangc5583862012-07-02 17:23:22 +08007488DECLARE_RTL_COND(rtl_link_list_ready_cond)
7489{
7490 void __iomem *ioaddr = tp->mmio_addr;
7491
7492 return RTL_R8(MCU) & LINK_LIST_RDY;
7493}
7494
7495DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7496{
7497 void __iomem *ioaddr = tp->mmio_addr;
7498
7499 return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
7500}
7501
Bill Pembertonbaf63292012-12-03 09:23:28 -05007502static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007503{
7504 void __iomem *ioaddr = tp->mmio_addr;
7505 u32 data;
7506
7507 tp->ocp_base = OCP_STD_PHY_BASE;
7508
7509 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);
7510
7511 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7512 return;
7513
7514 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7515 return;
7516
7517 RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
7518 msleep(1);
7519 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
7520
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007521 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007522 data &= ~(1 << 14);
7523 r8168_mac_ocp_write(tp, 0xe8de, data);
7524
7525 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7526 return;
7527
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007528 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007529 data |= (1 << 15);
7530 r8168_mac_ocp_write(tp, 0xe8de, data);
7531
7532 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7533 return;
7534}
7535
Bill Pembertonbaf63292012-12-03 09:23:28 -05007536static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007537{
7538 switch (tp->mac_version) {
7539 case RTL_GIGA_MAC_VER_40:
7540 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00007541 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00007542 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08007543 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007544 case RTL_GIGA_MAC_VER_45:
7545 case RTL_GIGA_MAC_VER_46:
7546 case RTL_GIGA_MAC_VER_47:
7547 case RTL_GIGA_MAC_VER_48:
Hayes Wangc5583862012-07-02 17:23:22 +08007548 rtl_hw_init_8168g(tp);
7549 break;
7550
7551 default:
7552 break;
7553 }
7554}
7555
hayeswang929a0312014-09-16 11:40:47 +08007556static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007557{
7558 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
7559 const unsigned int region = cfg->region;
7560 struct rtl8169_private *tp;
7561 struct mii_if_info *mii;
7562 struct net_device *dev;
7563 void __iomem *ioaddr;
7564 int chipset, i;
7565 int rc;
7566
7567 if (netif_msg_drv(&debug)) {
7568 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7569 MODULENAME, RTL8169_VERSION);
7570 }
7571
7572 dev = alloc_etherdev(sizeof (*tp));
7573 if (!dev) {
7574 rc = -ENOMEM;
7575 goto out;
7576 }
7577
7578 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007579 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007580 tp = netdev_priv(dev);
7581 tp->dev = dev;
7582 tp->pci_dev = pdev;
7583 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7584
7585 mii = &tp->mii;
7586 mii->dev = dev;
7587 mii->mdio_read = rtl_mdio_read;
7588 mii->mdio_write = rtl_mdio_write;
7589 mii->phy_id_mask = 0x1f;
7590 mii->reg_num_mask = 0x1f;
7591 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
7592
7593 /* disable ASPM completely as that cause random device stop working
7594 * problems as well as full system hangs for some PCIe devices users */
7595 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
7596 PCIE_LINK_STATE_CLKPM);
7597
7598 /* enable device (incl. PCI PM wakeup and hotplug setup) */
7599 rc = pci_enable_device(pdev);
7600 if (rc < 0) {
7601 netif_err(tp, probe, dev, "enable failure\n");
7602 goto err_out_free_dev_1;
7603 }
7604
7605 if (pci_set_mwi(pdev) < 0)
7606 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
7607
7608 /* make sure PCI base addr 1 is MMIO */
7609 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
7610 netif_err(tp, probe, dev,
7611 "region #%d not an MMIO resource, aborting\n",
7612 region);
7613 rc = -ENODEV;
7614 goto err_out_mwi_2;
7615 }
7616
7617 /* check for weird/broken PCI region reporting */
7618 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7619 netif_err(tp, probe, dev,
7620 "Invalid PCI region size(s), aborting\n");
7621 rc = -ENODEV;
7622 goto err_out_mwi_2;
7623 }
7624
7625 rc = pci_request_regions(pdev, MODULENAME);
7626 if (rc < 0) {
7627 netif_err(tp, probe, dev, "could not request regions\n");
7628 goto err_out_mwi_2;
7629 }
7630
hayeswang929a0312014-09-16 11:40:47 +08007631 tp->cp_cmd = 0;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007632
7633 if ((sizeof(dma_addr_t) > 4) &&
7634 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
7635 tp->cp_cmd |= PCIDAC;
7636 dev->features |= NETIF_F_HIGHDMA;
7637 } else {
7638 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7639 if (rc < 0) {
7640 netif_err(tp, probe, dev, "DMA configuration failed\n");
7641 goto err_out_free_res_3;
7642 }
7643 }
7644
7645 /* ioremap MMIO region */
7646 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
7647 if (!ioaddr) {
7648 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
7649 rc = -EIO;
7650 goto err_out_free_res_3;
7651 }
7652 tp->mmio_addr = ioaddr;
7653
7654 if (!pci_is_pcie(pdev))
7655 netif_info(tp, probe, dev, "not PCI Express\n");
7656
7657 /* Identify chip attached to board */
7658 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
7659
7660 rtl_init_rxcfg(tp);
7661
7662 rtl_irq_disable(tp);
7663
Hayes Wangc5583862012-07-02 17:23:22 +08007664 rtl_hw_initialize(tp);
7665
Francois Romieu3b6cf252012-03-08 09:59:04 +01007666 rtl_hw_reset(tp);
7667
7668 rtl_ack_events(tp, 0xffff);
7669
7670 pci_set_master(pdev);
7671
Francois Romieu3b6cf252012-03-08 09:59:04 +01007672 rtl_init_mdio_ops(tp);
7673 rtl_init_pll_power_ops(tp);
7674 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08007675 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007676
7677 rtl8169_print_mac_version(tp);
7678
7679 chipset = tp->mac_version;
7680 tp->txd_version = rtl_chip_infos[chipset].txd_version;
7681
7682 RTL_W8(Cfg9346, Cfg9346_Unlock);
7683 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
Peter Wu8f9d5132013-08-17 11:00:02 +02007684 RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007685 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08007686 case RTL_GIGA_MAC_VER_34:
7687 case RTL_GIGA_MAC_VER_35:
7688 case RTL_GIGA_MAC_VER_36:
7689 case RTL_GIGA_MAC_VER_37:
7690 case RTL_GIGA_MAC_VER_38:
7691 case RTL_GIGA_MAC_VER_40:
7692 case RTL_GIGA_MAC_VER_41:
7693 case RTL_GIGA_MAC_VER_42:
7694 case RTL_GIGA_MAC_VER_43:
7695 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007696 case RTL_GIGA_MAC_VER_45:
7697 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08007698 case RTL_GIGA_MAC_VER_47:
7699 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007700 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
7701 tp->features |= RTL_FEATURE_WOL;
7702 if ((RTL_R8(Config3) & LinkUp) != 0)
7703 tp->features |= RTL_FEATURE_WOL;
7704 break;
7705 default:
7706 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
7707 tp->features |= RTL_FEATURE_WOL;
7708 break;
7709 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007710 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
7711 tp->features |= RTL_FEATURE_WOL;
7712 tp->features |= rtl_try_msi(tp, cfg);
7713 RTL_W8(Cfg9346, Cfg9346_Lock);
7714
7715 if (rtl_tbi_enabled(tp)) {
7716 tp->set_speed = rtl8169_set_speed_tbi;
7717 tp->get_settings = rtl8169_gset_tbi;
7718 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
7719 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
7720 tp->link_ok = rtl8169_tbi_link_ok;
7721 tp->do_ioctl = rtl_tbi_ioctl;
7722 } else {
7723 tp->set_speed = rtl8169_set_speed_xmii;
7724 tp->get_settings = rtl8169_gset_xmii;
7725 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
7726 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
7727 tp->link_ok = rtl8169_xmii_link_ok;
7728 tp->do_ioctl = rtl_xmii_ioctl;
7729 }
7730
7731 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007732 u64_stats_init(&tp->rx_stats.syncp);
7733 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007734
7735 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08007736 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
7737 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
7738 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
7739 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
7740 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
7741 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
7742 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
7743 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
7744 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
7745 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007746 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
7747 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
7748 tp->mac_version == RTL_GIGA_MAC_VER_48) {
7749 u16 mac_addr[3];
7750
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007751 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7752 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007753
7754 if (is_valid_ether_addr((u8 *)mac_addr))
7755 rtl_rar_set(tp, (u8 *)mac_addr);
7756 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007757 for (i = 0; i < ETH_ALEN; i++)
7758 dev->dev_addr[i] = RTL_R8(MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007759
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007760 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007761 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007762
7763 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
7764
7765 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7766 * properly for all devices */
7767 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007768 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007769
7770 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007771 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7772 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007773 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7774 NETIF_F_HIGHDMA;
7775
hayeswang929a0312014-09-16 11:40:47 +08007776 tp->cp_cmd |= RxChkSum | RxVlan;
7777
7778 /*
7779 * Pretend we are using VLANs; This bypasses a nasty bug where
7780 * Interrupts stop flowing on high load on 8110SCd controllers.
7781 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007782 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007783 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007784 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007785
hayeswang5888d3f2014-07-11 16:25:56 +08007786 if (tp->txd_version == RTL_TD_0)
7787 tp->tso_csum = rtl8169_tso_csum_v1;
hayeswange9746042014-07-11 16:25:58 +08007788 else if (tp->txd_version == RTL_TD_1) {
hayeswang5888d3f2014-07-11 16:25:56 +08007789 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007790 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
7791 } else
hayeswang5888d3f2014-07-11 16:25:56 +08007792 WARN_ON_ONCE(1);
7793
Francois Romieu3b6cf252012-03-08 09:59:04 +01007794 dev->hw_features |= NETIF_F_RXALL;
7795 dev->hw_features |= NETIF_F_RXFCS;
7796
7797 tp->hw_start = cfg->hw_start;
7798 tp->event_slow = cfg->event_slow;
7799
7800 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
7801 ~(RxBOVF | RxFOVF) : ~0;
7802
7803 init_timer(&tp->timer);
7804 tp->timer.data = (unsigned long) dev;
7805 tp->timer.function = rtl8169_phy_timer;
7806
7807 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7808
7809 rc = register_netdev(dev);
7810 if (rc < 0)
7811 goto err_out_msi_4;
7812
7813 pci_set_drvdata(pdev, dev);
7814
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007815 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
7816 rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
7817 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007818 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7819 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7820 "tx checksumming: %s]\n",
7821 rtl_chip_infos[chipset].jumbo_max,
7822 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
7823 }
7824
7825 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
7826 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
7827 tp->mac_version == RTL_GIGA_MAC_VER_31) {
7828 rtl8168_driver_start(tp);
7829 }
7830
7831 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
7832
7833 if (pci_dev_run_wake(pdev))
7834 pm_runtime_put_noidle(&pdev->dev);
7835
7836 netif_carrier_off(dev);
7837
7838out:
7839 return rc;
7840
7841err_out_msi_4:
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007842 netif_napi_del(&tp->napi);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007843 rtl_disable_msi(pdev, tp);
7844 iounmap(ioaddr);
7845err_out_free_res_3:
7846 pci_release_regions(pdev);
7847err_out_mwi_2:
7848 pci_clear_mwi(pdev);
7849 pci_disable_device(pdev);
7850err_out_free_dev_1:
7851 free_netdev(dev);
7852 goto out;
7853}
7854
Linus Torvalds1da177e2005-04-16 15:20:36 -07007855static struct pci_driver rtl8169_pci_driver = {
7856 .name = MODULENAME,
7857 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007858 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007859 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007860 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007861 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007862};
7863
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007864module_pci_driver(rtl8169_pci_driver);