blob: 4e15b6fe283919e97379a42ebdee9ff1169dde1b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
Andres Rodriguez52c6a622017-06-26 16:17:13 -040031#include "amdgpu_sched.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu_uvd.h"
33#include "amdgpu_vce.h"
34
35#include <linux/vga_switcheroo.h>
36#include <linux/slab.h>
37#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030038#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040039
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040/**
41 * amdgpu_driver_unload_kms - Main unload function for KMS.
42 *
43 * @dev: drm dev pointer
44 *
45 * This is the main unload function for KMS (all asics).
46 * Returns 0 on success.
47 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020048void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049{
50 struct amdgpu_device *adev = dev->dev_private;
51
52 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020053 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054
55 if (adev->rmmio == NULL)
56 goto done_free;
57
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080058 if (amdgpu_sriov_vf(adev))
59 amdgpu_virt_request_full_gpu(adev, false);
60
Lukas Wunner4a788542016-06-08 18:47:27 +020061 if (amdgpu_device_is_px(dev)) {
62 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020063 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020064 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065
66 amdgpu_acpi_fini(adev);
67
68 amdgpu_device_fini(adev);
69
70done_free:
71 kfree(adev);
72 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073}
74
75/**
76 * amdgpu_driver_load_kms - Main load function for KMS.
77 *
78 * @dev: drm dev pointer
79 * @flags: device flags
80 *
81 * This is the main load function for KMS (all asics).
82 * Returns 0 on success, error on failure.
83 */
84int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
85{
86 struct amdgpu_device *adev;
Pixel Ding1daee8b2017-11-08 11:03:14 +080087 int r, acpi_status;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088
Felix Kuehling6dd13092017-06-05 18:53:55 +090089#ifdef CONFIG_DRM_AMDGPU_SI
90 if (!amdgpu_si_support) {
91 switch (flags & AMD_ASIC_MASK) {
92 case CHIP_TAHITI:
93 case CHIP_PITCAIRN:
94 case CHIP_VERDE:
95 case CHIP_OLAND:
96 case CHIP_HAINAN:
97 dev_info(dev->dev,
98 "SI support provided by radeon.\n");
99 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900100 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
Felix Kuehling6dd13092017-06-05 18:53:55 +0900101 );
102 return -ENODEV;
103 }
104 }
105#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900106#ifdef CONFIG_DRM_AMDGPU_CIK
107 if (!amdgpu_cik_support) {
108 switch (flags & AMD_ASIC_MASK) {
109 case CHIP_KAVERI:
110 case CHIP_BONAIRE:
111 case CHIP_HAWAII:
112 case CHIP_KABINI:
113 case CHIP_MULLINS:
114 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900115 "CIK support provided by radeon.\n");
116 dev_info(dev->dev,
117 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
118 );
Felix Kuehling7df28982017-06-05 18:43:27 +0900119 return -ENODEV;
120 }
121 }
122#endif
123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
125 if (adev == NULL) {
126 return -ENOMEM;
127 }
128 dev->dev_private = (void *)adev;
129
130 if ((amdgpu_runtime_pm != 0) &&
131 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400132 (amdgpu_is_atpx_hybrid() ||
133 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100134 ((flags & AMD_IS_APU) == 0) &&
135 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800136 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137
138 /* amdgpu_device_init should report only fatal error
139 * like memory allocation failure or iomapping failure,
140 * or memory manager initialization failure, it must
141 * properly initialize the GPU MC controller and permit
142 * VRAM allocation
143 */
144 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
Pixel Ding1daee8b2017-11-08 11:03:14 +0800145 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
147 goto out;
148 }
149
150 /* Call ACPI methods: require modeset init
151 * but failure is not fatal
152 */
153 if (!r) {
154 acpi_status = amdgpu_acpi_init(adev);
155 if (acpi_status)
156 dev_dbg(&dev->pdev->dev,
157 "Error during ACPI methods call\n");
158 }
159
160 if (amdgpu_device_is_px(dev)) {
161 pm_runtime_use_autosuspend(dev->dev);
162 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
163 pm_runtime_set_active(dev->dev);
164 pm_runtime_allow(dev->dev);
165 pm_runtime_mark_last_busy(dev->dev);
166 pm_runtime_put_autosuspend(dev->dev);
167 }
168
169out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200170 if (r) {
171 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
172 if (adev->rmmio && amdgpu_device_is_px(dev))
173 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200175 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176
177 return r;
178}
179
Huang Rui000cab92016-06-12 15:44:44 +0800180static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
181 struct drm_amdgpu_query_fw *query_fw,
182 struct amdgpu_device *adev)
183{
184 switch (query_fw->fw_type) {
185 case AMDGPU_INFO_FW_VCE:
186 fw_info->ver = adev->vce.fw_version;
187 fw_info->feature = adev->vce.fb_version;
188 break;
189 case AMDGPU_INFO_FW_UVD:
190 fw_info->ver = adev->uvd.fw_version;
191 fw_info->feature = 0;
192 break;
Alex Deucher3ac952b2018-03-16 11:04:53 -0500193 case AMDGPU_INFO_FW_VCN:
194 fw_info->ver = adev->vcn.fw_version;
195 fw_info->feature = 0;
196 break;
Huang Rui000cab92016-06-12 15:44:44 +0800197 case AMDGPU_INFO_FW_GMC:
Christian König770d13b2018-01-12 14:52:22 +0100198 fw_info->ver = adev->gmc.fw_version;
Huang Rui000cab92016-06-12 15:44:44 +0800199 fw_info->feature = 0;
200 break;
201 case AMDGPU_INFO_FW_GFX_ME:
202 fw_info->ver = adev->gfx.me_fw_version;
203 fw_info->feature = adev->gfx.me_feature_version;
204 break;
205 case AMDGPU_INFO_FW_GFX_PFP:
206 fw_info->ver = adev->gfx.pfp_fw_version;
207 fw_info->feature = adev->gfx.pfp_feature_version;
208 break;
209 case AMDGPU_INFO_FW_GFX_CE:
210 fw_info->ver = adev->gfx.ce_fw_version;
211 fw_info->feature = adev->gfx.ce_feature_version;
212 break;
213 case AMDGPU_INFO_FW_GFX_RLC:
214 fw_info->ver = adev->gfx.rlc_fw_version;
215 fw_info->feature = adev->gfx.rlc_feature_version;
216 break;
217 case AMDGPU_INFO_FW_GFX_MEC:
218 if (query_fw->index == 0) {
219 fw_info->ver = adev->gfx.mec_fw_version;
220 fw_info->feature = adev->gfx.mec_feature_version;
221 } else if (query_fw->index == 1) {
222 fw_info->ver = adev->gfx.mec2_fw_version;
223 fw_info->feature = adev->gfx.mec2_feature_version;
224 } else
225 return -EINVAL;
226 break;
227 case AMDGPU_INFO_FW_SMC:
228 fw_info->ver = adev->pm.fw_version;
229 fw_info->feature = 0;
230 break;
231 case AMDGPU_INFO_FW_SDMA:
232 if (query_fw->index >= adev->sdma.num_instances)
233 return -EINVAL;
234 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
235 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
236 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500237 case AMDGPU_INFO_FW_SOS:
238 fw_info->ver = adev->psp.sos_fw_version;
239 fw_info->feature = adev->psp.sos_feature_version;
240 break;
241 case AMDGPU_INFO_FW_ASD:
242 fw_info->ver = adev->psp.asd_fw_version;
243 fw_info->feature = adev->psp.asd_feature_version;
244 break;
Huang Rui000cab92016-06-12 15:44:44 +0800245 default:
246 return -EINVAL;
247 }
248 return 0;
249}
250
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251/*
252 * Userspace get information ioctl
253 */
254/**
255 * amdgpu_info_ioctl - answer a device specific request.
256 *
257 * @adev: amdgpu device pointer
258 * @data: request object
259 * @filp: drm filp
260 *
261 * This function is used to pass device specific parameters to the userspace
262 * drivers. Examples include: pci device id, pipeline parms, tiling params,
263 * etc. (all asics).
264 * Returns 0 on success, -EINVAL on failure.
265 */
266static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
267{
268 struct amdgpu_device *adev = dev->dev_private;
269 struct drm_amdgpu_info *info = data;
270 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400271 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400272 uint32_t size = info->return_size;
273 struct drm_crtc *crtc;
274 uint32_t ui32 = 0;
275 uint64_t ui64 = 0;
276 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500277 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400278
279 if (!info->return_size || !info->return_pointer)
280 return -EINVAL;
281
Shirish S2c773de2018-04-16 12:17:57 +0530282 /* Ensure IB tests are run on ring */
283 flush_delayed_work(&adev->late_init_work);
284
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 switch (info->query) {
286 case AMDGPU_INFO_ACCEL_WORKING:
287 ui32 = adev->accel_working;
288 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
289 case AMDGPU_INFO_CRTC_FROM_ID:
290 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
291 crtc = (struct drm_crtc *)minfo->crtcs[i];
292 if (crtc && crtc->base.id == info->mode_crtc.id) {
293 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
294 ui32 = amdgpu_crtc->crtc_id;
295 found = 1;
296 break;
297 }
298 }
299 if (!found) {
300 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
301 return -EINVAL;
302 }
303 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
304 case AMDGPU_INFO_HW_IP_INFO: {
305 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400306 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400307 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800308 uint32_t ib_start_alignment = 0;
309 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400310
311 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
312 return -EINVAL;
313
314 switch (info->query_hw_ip.type) {
315 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400316 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400317 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
318 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800319 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
320 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400321 break;
322 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400323 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324 for (i = 0; i < adev->gfx.num_compute_rings; i++)
325 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800326 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
327 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 break;
329 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400330 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400331 for (i = 0; i < adev->sdma.num_instances; i++)
332 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800333 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
334 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400335 break;
336 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400337 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400338 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800339 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400340 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400341 break;
342 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400343 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400344 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400345 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800346 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400347 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348 break;
Leo Liu63defd32017-01-10 11:50:08 -0500349 case AMDGPU_HW_IP_UVD_ENC:
350 type = AMD_IP_BLOCK_TYPE_UVD;
351 for (i = 0; i < adev->uvd.num_enc_rings; i++)
352 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
353 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
354 ib_size_alignment = 1;
355 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500356 case AMDGPU_HW_IP_VCN_DEC:
357 type = AMD_IP_BLOCK_TYPE_VCN;
358 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
359 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
360 ib_size_alignment = 16;
361 break;
Leo Liucefbc592017-02-21 11:23:28 -0500362 case AMDGPU_HW_IP_VCN_ENC:
363 type = AMD_IP_BLOCK_TYPE_VCN;
364 for (i = 0; i < adev->vcn.num_enc_rings; i++)
365 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
366 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
367 ib_size_alignment = 1;
368 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400369 default:
370 return -EINVAL;
371 }
372
373 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400374 if (adev->ip_blocks[i].version->type == type &&
375 adev->ip_blocks[i].status.valid) {
376 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
377 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400378 ip.capabilities_flags = 0;
379 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800380 ip.ib_start_alignment = ib_start_alignment;
381 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 break;
383 }
384 }
385 return copy_to_user(out, &ip,
386 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
387 }
388 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400389 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400390 uint32_t count = 0;
391
392 switch (info->query_hw_ip.type) {
393 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400394 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400395 break;
396 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400397 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400398 break;
399 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400400 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400401 break;
402 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400403 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 break;
405 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400406 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 break;
Leo Liu63defd32017-01-10 11:50:08 -0500408 case AMDGPU_HW_IP_UVD_ENC:
409 type = AMD_IP_BLOCK_TYPE_UVD;
410 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500411 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500412 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500413 type = AMD_IP_BLOCK_TYPE_VCN;
414 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415 default:
416 return -EINVAL;
417 }
418
419 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400420 if (adev->ip_blocks[i].version->type == type &&
421 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400422 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
423 count++;
424
425 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
426 }
427 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400428 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400429 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
430 case AMDGPU_INFO_FW_VERSION: {
431 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800432 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400433
434 /* We only support one instance of each IP block right now. */
435 if (info->query_fw.ip_instance != 0)
436 return -EINVAL;
437
Huang Rui000cab92016-06-12 15:44:44 +0800438 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
439 if (ret)
440 return ret;
441
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400442 return copy_to_user(out, &fw_info,
443 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
444 }
445 case AMDGPU_INFO_NUM_BYTES_MOVED:
446 ui64 = atomic64_read(&adev->num_bytes_moved);
447 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200448 case AMDGPU_INFO_NUM_EVICTIONS:
449 ui64 = atomic64_read(&adev->num_evictions);
450 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200451 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
452 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
453 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400454 case AMDGPU_INFO_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200455 ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
457 case AMDGPU_INFO_VIS_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200458 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
460 case AMDGPU_INFO_GTT_USAGE:
Christian König9255d772017-08-07 17:11:33 +0200461 ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
463 case AMDGPU_INFO_GDS_CONFIG: {
464 struct drm_amdgpu_info_gds gds_info;
465
Alex Deucherc92b90c2015-04-30 11:47:03 -0400466 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
468 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
469 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
470 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
471 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
472 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
473 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
474 return copy_to_user(out, &gds_info,
475 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
476 }
477 case AMDGPU_INFO_VRAM_GTT: {
478 struct drm_amdgpu_info_vram_gtt vram_gtt;
479
Christian König770d13b2018-01-12 14:52:22 +0100480 vram_gtt.vram_size = adev->gmc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800481 vram_gtt.vram_size -= adev->vram_pin_size;
Christian König770d13b2018-01-12 14:52:22 +0100482 vram_gtt.vram_cpu_accessible_size = adev->gmc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800483 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Christian König09628c32017-06-30 14:37:02 +0200484 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
485 vram_gtt.gtt_size *= PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 vram_gtt.gtt_size -= adev->gart_pin_size;
487 return copy_to_user(out, &vram_gtt,
488 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
489 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800490 case AMDGPU_INFO_MEMORY: {
491 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800492
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800493 memset(&mem, 0, sizeof(mem));
Christian König770d13b2018-01-12 14:52:22 +0100494 mem.vram.total_heap_size = adev->gmc.real_vram_size;
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800495 mem.vram.usable_heap_size =
Christian König770d13b2018-01-12 14:52:22 +0100496 adev->gmc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200497 mem.vram.heap_usage =
498 amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800499 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800500
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800501 mem.cpu_accessible_vram.total_heap_size =
Christian König770d13b2018-01-12 14:52:22 +0100502 adev->gmc.visible_vram_size;
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800503 mem.cpu_accessible_vram.usable_heap_size =
Christian König770d13b2018-01-12 14:52:22 +0100504 adev->gmc.visible_vram_size -
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800505 (adev->vram_pin_size - adev->invisible_pin_size);
506 mem.cpu_accessible_vram.heap_usage =
Christian König3c848bb2017-08-07 17:46:49 +0200507 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800508 mem.cpu_accessible_vram.max_allocation =
509 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800510
Christian König09628c32017-06-30 14:37:02 +0200511 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
512 mem.gtt.total_heap_size *= PAGE_SIZE;
513 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
514 - adev->gart_pin_size;
Christian König9255d772017-08-07 17:11:33 +0200515 mem.gtt.heap_usage =
516 amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800517 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800518
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800519 return copy_to_user(out, &mem,
520 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800521 ? -EFAULT : 0;
522 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300524 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 uint32_t *regs;
526 unsigned se_num = (info->read_mmr_reg.instance >>
527 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
528 AMDGPU_INFO_MMR_SE_INDEX_MASK;
529 unsigned sh_num = (info->read_mmr_reg.instance >>
530 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
531 AMDGPU_INFO_MMR_SH_INDEX_MASK;
532
533 /* set full masks if the userspace set all bits
534 * in the bitfields */
535 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
536 se_num = 0xffffffff;
537 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
538 sh_num = 0xffffffff;
539
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300540 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541 if (!regs)
542 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300543 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544
545 for (i = 0; i < info->read_mmr_reg.count; i++)
546 if (amdgpu_asic_read_register(adev, se_num, sh_num,
547 info->read_mmr_reg.dword_offset + i,
548 &regs[i])) {
549 DRM_DEBUG_KMS("unallowed offset %#x\n",
550 info->read_mmr_reg.dword_offset + i);
551 kfree(regs);
552 return -EFAULT;
553 }
554 n = copy_to_user(out, regs, min(size, alloc_size));
555 kfree(regs);
556 return n ? -EFAULT : 0;
557 }
558 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300559 struct drm_amdgpu_info_device dev_info = {};
Christian König5b565e02017-11-07 12:03:31 +0100560 uint64_t vm_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561
562 dev_info.device_id = dev->pdev->device;
563 dev_info.chip_rev = adev->rev_id;
564 dev_info.external_rev = adev->external_rev_id;
565 dev_info.pci_rev = dev->pdev->revision;
566 dev_info.family = adev->family;
567 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
568 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
569 /* return all clocks in KHz */
570 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800571 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800572 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
573 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800574 } else {
Xiangliang Yu2014bc32017-05-26 17:29:51 +0800575 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
576 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800577 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400579 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
580 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
582 dev_info._pad = 0;
583 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800584 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800586 if (amdgpu_sriov_vf(adev))
587 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Christian König5b565e02017-11-07 12:03:31 +0100588
589 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königa3e9a152018-01-22 11:19:50 +0100590 vm_size -= AMDGPU_VA_RESERVED_SIZE;
Christian König6b034e22018-01-29 16:03:50 +0100591
592 /* Older VCE FW versions are buggy and can handle only 40bits */
593 if (adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
594 vm_size = min(vm_size, 1ULL << 40);
595
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100597 dev_info.virtual_address_max =
Christian König5b565e02017-11-07 12:03:31 +0100598 min(vm_size, AMDGPU_VA_HOLE_START);
599
Christian König5b565e02017-11-07 12:03:31 +0100600 if (vm_size > AMDGPU_VA_HOLE_START) {
601 dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
602 dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
603 }
Christian Königc548b342015-08-07 20:22:40 +0200604 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Roger Hee618d302017-08-11 20:00:41 +0800605 dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400607 dev_info.cu_active_number = adev->gfx.cu_info.number;
608 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800609 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800610 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
611 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
Alex Deucher7dae69a2016-05-03 16:25:53 -0400612 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
613 sizeof(adev->gfx.cu_info.bitmap));
Christian König770d13b2018-01-12 14:52:22 +0100614 dev_info.vram_type = adev->gmc.vram_type;
615 dev_info.vram_bit_width = adev->gmc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400616 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800617 dev_info.gc_double_offchip_lds_buf =
618 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619
Alex Deucherbce23e02017-03-28 12:52:08 -0400620 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700621 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
622 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
623 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
624 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
625 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
626 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
627 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
628 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400629 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800630 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
631 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
632 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
633 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
634 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
635 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400636 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400637
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 return copy_to_user(out, &dev_info,
639 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
640 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400641 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
642 unsigned i;
643 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
644 struct amd_vce_state *vce_state;
645
646 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
647 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
648 if (vce_state) {
649 vce_clk_table.entries[i].sclk = vce_state->sclk;
650 vce_clk_table.entries[i].mclk = vce_state->mclk;
651 vce_clk_table.entries[i].eclk = vce_state->evclk;
652 vce_clk_table.num_valid_entries++;
653 }
654 }
655
656 return copy_to_user(out, &vce_clk_table,
657 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
658 }
Evan Quan40ee5882016-12-07 10:05:09 +0800659 case AMDGPU_INFO_VBIOS: {
660 uint32_t bios_size = adev->bios_size;
661
662 switch (info->vbios_info.type) {
663 case AMDGPU_INFO_VBIOS_SIZE:
664 return copy_to_user(out, &bios_size,
665 min((size_t)size, sizeof(bios_size)))
666 ? -EFAULT : 0;
667 case AMDGPU_INFO_VBIOS_IMAGE: {
668 uint8_t *bios;
669 uint32_t bios_offset = info->vbios_info.offset;
670
671 if (bios_offset >= bios_size)
672 return -EINVAL;
673
674 bios = adev->bios + bios_offset;
675 return copy_to_user(out, bios,
676 min((size_t)size, (size_t)(bios_size - bios_offset)))
677 ? -EFAULT : 0;
678 }
679 default:
680 DRM_DEBUG_KMS("Invalid request %d\n",
681 info->vbios_info.type);
682 return -EINVAL;
683 }
684 }
Arindam Nath44879b62016-12-12 15:29:33 +0530685 case AMDGPU_INFO_NUM_HANDLES: {
686 struct drm_amdgpu_info_num_handles handle;
687
688 switch (info->query_hw_ip.type) {
689 case AMDGPU_HW_IP_UVD:
690 /* Starting Polaris, we support unlimited UVD handles */
691 if (adev->asic_type < CHIP_POLARIS10) {
692 handle.uvd_max_handles = adev->uvd.max_handles;
693 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
694
695 return copy_to_user(out, &handle,
696 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
697 } else {
698 return -ENODATA;
699 }
700
701 break;
702 default:
703 return -EINVAL;
704 }
705 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500706 case AMDGPU_INFO_SENSOR: {
Rex Zhub13aa102018-03-26 16:18:34 +0800707 if (!adev->pm.dpm_enabled)
Alex Deucher5ebbac42017-03-08 18:25:15 -0500708 return -ENOENT;
709
710 switch (info->sensor_info.type) {
711 case AMDGPU_INFO_SENSOR_GFX_SCLK:
712 /* get sclk in Mhz */
713 if (amdgpu_dpm_read_sensor(adev,
714 AMDGPU_PP_SENSOR_GFX_SCLK,
715 (void *)&ui32, &ui32_size)) {
716 return -EINVAL;
717 }
718 ui32 /= 100;
719 break;
720 case AMDGPU_INFO_SENSOR_GFX_MCLK:
721 /* get mclk in Mhz */
722 if (amdgpu_dpm_read_sensor(adev,
723 AMDGPU_PP_SENSOR_GFX_MCLK,
724 (void *)&ui32, &ui32_size)) {
725 return -EINVAL;
726 }
727 ui32 /= 100;
728 break;
729 case AMDGPU_INFO_SENSOR_GPU_TEMP:
730 /* get temperature in millidegrees C */
731 if (amdgpu_dpm_read_sensor(adev,
732 AMDGPU_PP_SENSOR_GPU_TEMP,
733 (void *)&ui32, &ui32_size)) {
734 return -EINVAL;
735 }
736 break;
737 case AMDGPU_INFO_SENSOR_GPU_LOAD:
738 /* get GPU load */
739 if (amdgpu_dpm_read_sensor(adev,
740 AMDGPU_PP_SENSOR_GPU_LOAD,
741 (void *)&ui32, &ui32_size)) {
742 return -EINVAL;
743 }
744 break;
745 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
746 /* get average GPU power */
747 if (amdgpu_dpm_read_sensor(adev,
748 AMDGPU_PP_SENSOR_GPU_POWER,
Rex Zhu5b79d042018-04-04 15:37:35 +0800749 (void *)&ui32, &ui32_size)) {
Alex Deucher5ebbac42017-03-08 18:25:15 -0500750 return -EINVAL;
751 }
Rex Zhu5b79d042018-04-04 15:37:35 +0800752 ui32 >>= 8;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500753 break;
754 case AMDGPU_INFO_SENSOR_VDDNB:
755 /* get VDDNB in millivolts */
756 if (amdgpu_dpm_read_sensor(adev,
757 AMDGPU_PP_SENSOR_VDDNB,
758 (void *)&ui32, &ui32_size)) {
759 return -EINVAL;
760 }
761 break;
762 case AMDGPU_INFO_SENSOR_VDDGFX:
763 /* get VDDGFX in millivolts */
764 if (amdgpu_dpm_read_sensor(adev,
765 AMDGPU_PP_SENSOR_VDDGFX,
766 (void *)&ui32, &ui32_size)) {
767 return -EINVAL;
768 }
769 break;
Rex Zhu60bbade2018-01-17 13:18:47 +0800770 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
771 /* get stable pstate sclk in Mhz */
772 if (amdgpu_dpm_read_sensor(adev,
773 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
774 (void *)&ui32, &ui32_size)) {
775 return -EINVAL;
776 }
777 ui32 /= 100;
778 break;
779 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
780 /* get stable pstate mclk in Mhz */
781 if (amdgpu_dpm_read_sensor(adev,
782 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
783 (void *)&ui32, &ui32_size)) {
784 return -EINVAL;
785 }
786 ui32 /= 100;
787 break;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500788 default:
789 DRM_DEBUG_KMS("Invalid request %d\n",
790 info->sensor_info.type);
791 return -EINVAL;
792 }
793 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
794 }
Christian König1f7251b2017-10-09 17:53:06 +0200795 case AMDGPU_INFO_VRAM_LOST_COUNTER:
796 ui32 = atomic_read(&adev->vram_lost_counter);
797 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798 default:
799 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
800 return -EINVAL;
801 }
802 return 0;
803}
804
805
806/*
807 * Outdated mess for old drm with Xorg being in charge (void function now).
808 */
809/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400810 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811 *
812 * @dev: drm dev pointer
813 *
Lukas Wunner16944672015-09-05 11:17:35 +0200814 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400815 */
816void amdgpu_driver_lastclose_kms(struct drm_device *dev)
817{
Noralf Trønnesab77e022017-12-05 19:24:55 +0100818 drm_fb_helper_lastclose(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819 vga_switcheroo_process_delayed_switch();
820}
821
Christian König396bcb42017-10-09 14:45:09 +0200822/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823 * amdgpu_driver_open_kms - drm callback for open
824 *
825 * @dev: drm dev pointer
826 * @file_priv: drm file
827 *
828 * On device open, init vm on cayman+ (all asics).
829 * Returns 0 on success, error on failure.
830 */
831int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
832{
833 struct amdgpu_device *adev = dev->dev_private;
834 struct amdgpu_fpriv *fpriv;
Christian König5c2ff9a62018-01-05 14:17:08 +0100835 int r, pasid;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400836
837 file_priv->driver_priv = NULL;
838
839 r = pm_runtime_get_sync(dev->dev);
840 if (r < 0)
841 return r;
842
843 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400844 if (unlikely(!fpriv)) {
845 r = -ENOMEM;
846 goto out_suspend;
847 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848
Christian König5c2ff9a62018-01-05 14:17:08 +0100849 pasid = amdgpu_pasid_alloc(16);
850 if (pasid < 0) {
851 dev_warn(adev->dev, "No more PASIDs available!");
852 pasid = 0;
Alex Deucherdc082672016-08-27 12:30:25 -0400853 }
Christian König5c2ff9a62018-01-05 14:17:08 +0100854 r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
855 if (r)
856 goto error_pasid;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857
Junwei Zhangb85891b2017-01-16 13:59:01 +0800858 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
859 if (!fpriv->prt_va) {
860 r = -ENOMEM;
Christian König5c2ff9a62018-01-05 14:17:08 +0100861 goto error_vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800862 }
863
Monk Liu24936642017-01-09 15:54:32 +0800864 if (amdgpu_sriov_vf(adev)) {
Christian König0f4b3c62017-07-31 15:32:40 +0200865 r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
Christian König5c2ff9a62018-01-05 14:17:08 +0100866 if (r)
867 goto error_vm;
Monk Liu24936642017-01-09 15:54:32 +0800868 }
869
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870 mutex_init(&fpriv->bo_list_lock);
871 idr_init(&fpriv->bo_list_handles);
872
Christian Königefd4ccb2015-08-04 16:20:31 +0200873 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874
875 file_priv->driver_priv = fpriv;
Christian König5c2ff9a62018-01-05 14:17:08 +0100876 goto out_suspend;
877
878error_vm:
879 amdgpu_vm_fini(adev, &fpriv->vm);
880
881error_pasid:
882 if (pasid)
883 amdgpu_pasid_free(pasid);
884
885 kfree(fpriv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400886
Alex Deucherdc082672016-08-27 12:30:25 -0400887out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400888 pm_runtime_mark_last_busy(dev->dev);
889 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890
891 return r;
892}
893
894/**
895 * amdgpu_driver_postclose_kms - drm callback for post close
896 *
897 * @dev: drm dev pointer
898 * @file_priv: drm file
899 *
900 * On device post close, tear down vm on cayman+ (all asics).
901 */
902void amdgpu_driver_postclose_kms(struct drm_device *dev,
903 struct drm_file *file_priv)
904{
905 struct amdgpu_device *adev = dev->dev_private;
906 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
907 struct amdgpu_bo_list *list;
Christian König5c2ff9a62018-01-05 14:17:08 +0100908 struct amdgpu_bo *pd;
909 unsigned int pasid;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910 int handle;
911
912 if (!fpriv)
913 return;
914
Daniel Vetter04e30c92017-03-08 15:12:52 +0100915 pm_runtime_get_sync(dev->dev);
Emily Deng8ee3a522018-04-16 10:07:02 +0800916 amdgpu_ctx_mgr_entity_fini(&fpriv->ctx_mgr);
Christian König02537d62015-08-25 15:05:20 +0200917
Leo Liuef80d302017-02-05 15:19:57 -0500918 if (adev->asic_type != CHIP_RAVEN) {
919 amdgpu_uvd_free_handles(adev, file_priv);
920 amdgpu_vce_free_handles(adev, file_priv);
921 }
Leo Liucd437e32016-07-22 14:13:11 -0400922
Junwei Zhangb85891b2017-01-16 13:59:01 +0800923 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
924
Monk Liu24936642017-01-09 15:54:32 +0800925 if (amdgpu_sriov_vf(adev)) {
926 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900927 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Christian König0f4b3c62017-07-31 15:32:40 +0200928 amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
929 fpriv->csa_va = NULL;
Monk Liu24936642017-01-09 15:54:32 +0800930 amdgpu_bo_unreserve(adev->virt.csa_obj);
931 }
932
Christian König5c2ff9a62018-01-05 14:17:08 +0100933 pasid = fpriv->vm.pasid;
934 pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
935
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400936 amdgpu_vm_fini(adev, &fpriv->vm);
Emily Deng8ee3a522018-04-16 10:07:02 +0800937 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
938
Christian König5c2ff9a62018-01-05 14:17:08 +0100939 if (pasid)
940 amdgpu_pasid_free_delayed(pd->tbo.resv, pasid);
941 amdgpu_bo_unref(&pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942
943 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
944 amdgpu_bo_list_free(list);
945
946 idr_destroy(&fpriv->bo_list_handles);
947 mutex_destroy(&fpriv->bo_list_lock);
948
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949 kfree(fpriv);
950 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400951
952 pm_runtime_mark_last_busy(dev->dev);
953 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954}
955
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956/*
957 * VBlank related functions.
958 */
959/**
960 * amdgpu_get_vblank_counter_kms - get frame count
961 *
962 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200963 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964 *
965 * Gets the frame count on the requested crtc (all asics).
966 * Returns frame count on success, -EINVAL on failure.
967 */
Thierry Reding88e72712015-09-24 18:35:31 +0200968u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400969{
970 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500971 int vpos, hpos, stat;
972 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400973
Thierry Reding88e72712015-09-24 18:35:31 +0200974 if (pipe >= adev->mode_info.num_crtc) {
975 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976 return -EINVAL;
977 }
978
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500979 /* The hw increments its frame counter at start of vsync, not at start
980 * of vblank, as is required by DRM core vblank counter handling.
981 * Cook the hw count here to make it appear to the caller as if it
982 * incremented at start of vblank. We measure distance to start of
983 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
984 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
985 * result by 1 to give the proper appearance to caller.
986 */
987 if (adev->mode_info.crtcs[pipe]) {
988 /* Repeat readout if needed to provide stable result if
989 * we cross start of vsync during the queries.
990 */
991 do {
992 count = amdgpu_display_vblank_get_counter(adev, pipe);
Samuel Liaa8e2862018-01-19 15:53:16 -0500993 /* Ask amdgpu_display_get_crtc_scanoutpos to return
994 * vpos as distance to start of vblank, instead of
995 * regular vertical scanout pos.
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500996 */
Samuel Liaa8e2862018-01-19 15:53:16 -0500997 stat = amdgpu_display_get_crtc_scanoutpos(
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500998 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
999 &vpos, &hpos, NULL, NULL,
1000 &adev->mode_info.crtcs[pipe]->base.hwmode);
1001 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1002
1003 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1004 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1005 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1006 } else {
1007 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1008 pipe, vpos);
1009
1010 /* Bump counter if we are at >= leading edge of vblank,
1011 * but before vsync where vpos would turn negative and
1012 * the hw counter really increments.
1013 */
1014 if (vpos >= 0)
1015 count++;
1016 }
1017 } else {
1018 /* Fallback to use value as is. */
1019 count = amdgpu_display_vblank_get_counter(adev, pipe);
1020 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1021 }
1022
1023 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024}
1025
1026/**
1027 * amdgpu_enable_vblank_kms - enable vblank interrupt
1028 *
1029 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001030 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001031 *
1032 * Enable the interrupt on the requested crtc (all asics).
1033 * Returns 0 on success, -EINVAL on failure.
1034 */
Thierry Reding88e72712015-09-24 18:35:31 +02001035int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001036{
1037 struct amdgpu_device *adev = dev->dev_private;
Samuel Li734dd012018-01-19 16:06:41 -05001038 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039
1040 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1041}
1042
1043/**
1044 * amdgpu_disable_vblank_kms - disable vblank interrupt
1045 *
1046 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001047 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001048 *
1049 * Disable the interrupt on the requested crtc (all asics).
1050 */
Thierry Reding88e72712015-09-24 18:35:31 +02001051void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001052{
1053 struct amdgpu_device *adev = dev->dev_private;
Samuel Li734dd012018-01-19 16:06:41 -05001054 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055
1056 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1057}
1058
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001059const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001060 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1061 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08001062 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Andres Rodriguez52c6a622017-06-26 16:17:13 -04001063 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001064 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001065 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001066 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +02001067 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1068 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -04001072 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001073 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1074 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1075 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Harry Wentland45622362017-09-12 15:58:20 -04001076 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001077};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001078const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +08001079
1080/*
1081 * Debugfs info
1082 */
1083#if defined(CONFIG_DEBUG_FS)
1084
1085static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1086{
1087 struct drm_info_node *node = (struct drm_info_node *) m->private;
1088 struct drm_device *dev = node->minor->dev;
1089 struct amdgpu_device *adev = dev->dev_private;
1090 struct drm_amdgpu_info_firmware fw_info;
1091 struct drm_amdgpu_query_fw query_fw;
1092 int ret, i;
1093
1094 /* VCE */
1095 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1096 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1097 if (ret)
1098 return ret;
1099 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1100 fw_info.feature, fw_info.ver);
1101
1102 /* UVD */
1103 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1104 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1105 if (ret)
1106 return ret;
1107 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1108 fw_info.feature, fw_info.ver);
1109
1110 /* GMC */
1111 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1112 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1113 if (ret)
1114 return ret;
1115 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1116 fw_info.feature, fw_info.ver);
1117
1118 /* ME */
1119 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1120 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1121 if (ret)
1122 return ret;
1123 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1124 fw_info.feature, fw_info.ver);
1125
1126 /* PFP */
1127 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1128 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1129 if (ret)
1130 return ret;
1131 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1132 fw_info.feature, fw_info.ver);
1133
1134 /* CE */
1135 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1136 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1137 if (ret)
1138 return ret;
1139 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1140 fw_info.feature, fw_info.ver);
1141
1142 /* RLC */
1143 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1144 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1145 if (ret)
1146 return ret;
1147 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1148 fw_info.feature, fw_info.ver);
1149
1150 /* MEC */
1151 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1152 query_fw.index = 0;
1153 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1154 if (ret)
1155 return ret;
1156 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1157 fw_info.feature, fw_info.ver);
1158
1159 /* MEC2 */
1160 if (adev->asic_type == CHIP_KAVERI ||
1161 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1162 query_fw.index = 1;
1163 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1164 if (ret)
1165 return ret;
1166 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1167 fw_info.feature, fw_info.ver);
1168 }
1169
Huang Rui6a7ed072017-03-03 19:15:26 -05001170 /* PSP SOS */
1171 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1172 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1173 if (ret)
1174 return ret;
1175 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1176 fw_info.feature, fw_info.ver);
1177
1178
1179 /* PSP ASD */
1180 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1181 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1182 if (ret)
1183 return ret;
1184 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1185 fw_info.feature, fw_info.ver);
1186
Huang Rui50ab2532016-06-12 15:51:09 +08001187 /* SMC */
1188 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1189 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1190 if (ret)
1191 return ret;
1192 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1193 fw_info.feature, fw_info.ver);
1194
1195 /* SDMA */
1196 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1197 for (i = 0; i < adev->sdma.num_instances; i++) {
1198 query_fw.index = i;
1199 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1200 if (ret)
1201 return ret;
1202 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1203 i, fw_info.feature, fw_info.ver);
1204 }
1205
Alex Deucher3ac952b2018-03-16 11:04:53 -05001206 /* VCN */
1207 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1208 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1209 if (ret)
1210 return ret;
1211 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1212 fw_info.feature, fw_info.ver);
1213
Huang Rui50ab2532016-06-12 15:51:09 +08001214 return 0;
1215}
1216
1217static const struct drm_info_list amdgpu_firmware_info_list[] = {
1218 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1219};
1220#endif
1221
1222int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1223{
1224#if defined(CONFIG_DEBUG_FS)
1225 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1226 ARRAY_SIZE(amdgpu_firmware_info_list));
1227#else
1228 return 0;
1229#endif
1230}