blob: f13aa5c7c81474d950fa34b96d68bbb759c30b6a [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
Larry Fingerc713fb02018-02-05 12:38:11 -0600102#define ASPM_L1_LATENCY 7
Larry Finger0c817332010-12-08 11:12:31 -0600103
Chaoming_Li3dad6182011-04-25 12:52:49 -0500104#define TOTAL_CAM_ENTRY 32
105
Larry Finger0c817332010-12-08 11:12:31 -0600106/*slot time for 11g. */
107#define RTL_SLOT_TIME_9 9
108#define RTL_SLOT_TIME_20 20
109
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500110/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600111#define SNAP_SIZE 6
112#define PROTOC_TYPE_SIZE 2
113
114/*related with 802.11 frame*/
115#define MAC80211_3ADDR_LEN 24
116#define MAC80211_4ADDR_LEN 30
117
Larry Fingere97b7752011-02-19 16:29:07 -0600118#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600119#define CHANNEL_MAX_NUMBER_2G 14
Larry Finger0a44b222016-02-11 10:53:12 -0600120#define CHANNEL_MAX_NUMBER_5G 49 /* Please refer to
Larry Fingerf3355dd2014-03-04 16:53:47 -0600121 *"phy_GetChnlGroup8812A" and
122 * "Hal_ReadTxPowerInfo8812A"
123 */
124#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600125#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
126#define MAX_PG_GROUP 13
127#define CHANNEL_GROUP_MAX_2G 3
128#define CHANNEL_GROUP_IDX_5GL 3
129#define CHANNEL_GROUP_IDX_5GM 6
130#define CHANNEL_GROUP_IDX_5GH 9
131#define CHANNEL_GROUP_MAX_5G 9
132#define CHANNEL_MAX_NUMBER_2G 14
133#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500134#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600135#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500136#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600137
138/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500139#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600140#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500141
Larry Finger0529c6b2014-09-26 16:40:24 -0500142enum rtl8192c_h2c_cmd {
143 H2C_AP_OFFLOAD = 0,
144 H2C_SETPWRMODE = 1,
145 H2C_JOINBSSRPT = 2,
146 H2C_RSVDPAGE = 3,
147 H2C_RSSI_REPORT = 5,
148 H2C_RA_MASK = 6,
149 H2C_MACID_PS_MODE = 7,
150 H2C_P2P_PS_OFFLOAD = 8,
151 H2C_MAC_MODE_SEL = 9,
152 H2C_PWRM = 15,
153 H2C_P2P_PS_CTW_CMD = 24,
154 MAX_H2CCMD
155};
156
Ping-Ke Shih5f380ce2018-01-29 11:26:34 +0800157#define GET_TX_REPORT_SN_V1(c2h) (c2h[6])
158#define GET_TX_REPORT_ST_V1(c2h) (c2h[0] & 0xC0)
159#define GET_TX_REPORT_RETRY_V1(c2h) (c2h[2] & 0x3F)
160#define GET_TX_REPORT_SN_V2(c2h) (c2h[6])
161#define GET_TX_REPORT_ST_V2(c2h) (c2h[7] & 0xC0)
162#define GET_TX_REPORT_RETRY_V2(c2h) (c2h[8] & 0x3F)
163
Larry Fingere6deaf82013-03-24 22:06:55 -0500164#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500165#define MAX_REGULATION_NUM 4
166#define MAX_RF_PATH_NUM 4
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800167#define MAX_RATE_SECTION_NUM 6 /* = MAX_RATE_SECTION */
Larry Fingerd5e58252017-02-03 11:35:15 -0600168#define MAX_2_4G_BANDWIDTH_NUM 4
169#define MAX_5G_BANDWIDTH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500170#define MAX_RF_PATH 4
171#define MAX_CHNL_GROUP_24G 6
172#define MAX_CHNL_GROUP_5G 14
173
Larry Finger2cddad32014-02-28 15:16:46 -0600174#define TX_PWR_BY_RATE_NUM_BAND 2
175#define TX_PWR_BY_RATE_NUM_RF 4
176#define TX_PWR_BY_RATE_NUM_SECTION 12
Ping-Ke Shih4a7093b2018-01-29 11:26:35 +0800177#define TX_PWR_BY_RATE_NUM_RATE 84 /* >= TX_PWR_BY_RATE_NUM_SECTION */
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800178#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6 /* MAX_RATE_SECTION */
179#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5 /* MAX_RATE_SECTION -1 */
Larry Finger2cddad32014-02-28 15:16:46 -0600180
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500181#define BUFDESC_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600182
183#define DEL_SW_IDX_SZ 30
Larry Fingerf3355dd2014-03-04 16:53:47 -0600184
Larry Finger38506ec2014-09-22 09:39:19 -0500185/* For now, it's just for 8192ee
186 * but not OK yet, keep it 0
187 */
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500188#define RTL8192EE_SEG_NUM BUFDESC_SEG_NUM
Larry Finger38506ec2014-09-22 09:39:19 -0500189
Larry Finger2cddad32014-02-28 15:16:46 -0600190enum rf_tx_num {
191 RF_1TX = 0,
192 RF_2TX,
193 RF_MAX_TX_NUM,
194 RF_TX_NUM_NONIMPLEMENT,
195};
196
Larry Fingered364ab2014-09-04 16:03:46 -0500197#define PACKET_NORMAL 0
198#define PACKET_DHCP 1
199#define PACKET_ARP 2
200#define PACKET_EAPOL 3
201
Larry Fingerf7953b22014-09-22 09:39:20 -0500202#define MAX_SUPPORT_WOL_PATTERN_NUM 16
203#define RSVD_WOL_PATTERN_NUM 1
204#define WKFMCAM_ADDR_NUM 6
205#define WKFMCAM_SIZE 24
206
207#define MAX_WOL_BIT_MASK_SIZE 16
208/* MIN LEN keeps 13 here */
209#define MIN_WOL_PATTERN_SIZE 13
210#define MAX_WOL_PATTERN_SIZE 128
211
212#define WAKE_ON_MAGIC_PACKET BIT(0)
213#define WAKE_ON_PATTERN_MATCH BIT(1)
214
215#define WOL_REASON_PTK_UPDATE BIT(0)
216#define WOL_REASON_GTK_UPDATE BIT(1)
217#define WOL_REASON_DISASSOC BIT(2)
218#define WOL_REASON_DEAUTH BIT(3)
219#define WOL_REASON_AP_LOST BIT(4)
220#define WOL_REASON_MAGIC_PKT BIT(5)
221#define WOL_REASON_UNICAST_PKT BIT(6)
222#define WOL_REASON_PATTERN_PKT BIT(7)
223#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
224#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
225#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
226
Larry Fingere41c5132015-08-03 15:56:11 -0500227struct rtlwifi_firmware_header {
228 __le16 signature;
229 u8 category;
230 u8 function;
231 __le16 version;
232 u8 subversion;
233 u8 rsvd1;
234 u8 month;
235 u8 date;
236 u8 hour;
237 u8 minute;
238 __le16 ramcodeSize;
239 __le16 rsvd2;
240 __le32 svnindex;
241 __le32 rsvd3;
242 __le32 rsvd4;
243 __le32 rsvd5;
244};
245
Larry Fingere6deaf82013-03-24 22:06:55 -0500246struct txpower_info_2g {
247 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
248 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
249 /*If only one tx, only BW20 and OFDM are used.*/
250 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
251 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
252 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
253 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600254 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
255 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500256};
257
258struct txpower_info_5g {
259 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
260 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
261 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
262 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
263 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600264 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
265 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500266};
267
Larry Finger2cddad32014-02-28 15:16:46 -0600268enum rate_section {
269 CCK = 0,
270 OFDM,
271 HT_MCS0_MCS7,
272 HT_MCS8_MCS15,
273 VHT_1SSMCS0_1SSMCS9,
274 VHT_2SSMCS0_2SSMCS9,
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800275 MAX_RATE_SECTION,
Larry Finger2cddad32014-02-28 15:16:46 -0600276};
277
Larry Finger0c817332010-12-08 11:12:31 -0600278enum intf_type {
279 INTF_PCI = 0,
280 INTF_USB = 1,
281};
282
283enum radio_path {
284 RF90_PATH_A = 0,
285 RF90_PATH_B = 1,
286 RF90_PATH_C = 2,
287 RF90_PATH_D = 3,
288};
289
Ping-Ke Shihed979a12018-01-29 11:26:38 +0800290enum radio_mask {
291 RF_MASK_A = BIT(0),
292 RF_MASK_B = BIT(1),
293 RF_MASK_C = BIT(2),
294 RF_MASK_D = BIT(3),
295};
296
Larry Finger21e4b072014-09-22 09:39:26 -0500297enum regulation_txpwr_lmt {
298 TXPWR_LMT_FCC = 0,
299 TXPWR_LMT_MKK = 1,
300 TXPWR_LMT_ETSI = 2,
301 TXPWR_LMT_WW = 3,
302
303 TXPWR_LMT_MAX_REGULATION_NUM = 4
304};
305
Larry Finger0c817332010-12-08 11:12:31 -0600306enum rt_eeprom_type {
307 EEPROM_93C46,
308 EEPROM_93C56,
309 EEPROM_BOOT_EFUSE,
310};
311
Thomas Huehn36323f82012-07-23 21:33:42 +0200312enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600313 RTL_STATUS_INTERFACE_START = 0,
314};
315
316enum hardware_type {
317 HARDWARE_TYPE_RTL8192E,
318 HARDWARE_TYPE_RTL8192U,
319 HARDWARE_TYPE_RTL8192SE,
320 HARDWARE_TYPE_RTL8192SU,
321 HARDWARE_TYPE_RTL8192CE,
322 HARDWARE_TYPE_RTL8192CU,
323 HARDWARE_TYPE_RTL8192DE,
324 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500325 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600326 HARDWARE_TYPE_RTL8723U,
Larry Finger5c691772013-03-24 22:06:56 -0500327 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500328 HARDWARE_TYPE_RTL8723BE,
329 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600330 HARDWARE_TYPE_RTL8821AE,
331 HARDWARE_TYPE_RTL8812AE,
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500332 HARDWARE_TYPE_RTL8822BE,
Larry Finger0c817332010-12-08 11:12:31 -0600333
Larry Fingere97b7752011-02-19 16:29:07 -0600334 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600335 HARDWARE_TYPE_NUM
336};
337
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500338#define RTL_HW_TYPE(rtlpriv) (rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
339#define IS_NEW_GENERATION_IC(rtlpriv) \
340 (RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
341#define IS_HARDWARE_TYPE_8192CE(rtlpriv) \
342 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
343#define IS_HARDWARE_TYPE_8812(rtlpriv) \
344 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
345#define IS_HARDWARE_TYPE_8821(rtlpriv) \
346 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
347#define IS_HARDWARE_TYPE_8723A(rtlpriv) \
348 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
349#define IS_HARDWARE_TYPE_8723B(rtlpriv) \
350 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
351#define IS_HARDWARE_TYPE_8192E(rtlpriv) \
352 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
353#define IS_HARDWARE_TYPE_8822B(rtlpriv) \
354 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
Larry Finger62e63972011-02-11 14:27:46 -0600355
Larry Finger5c99f042014-09-26 16:40:25 -0500356#define RX_HAL_IS_CCK_RATE(rxmcs) \
Larry Fingere0e776a2014-12-18 03:05:36 -0600357 ((rxmcs) == DESC_RATE1M || \
358 (rxmcs) == DESC_RATE2M || \
359 (rxmcs) == DESC_RATE5_5M || \
360 (rxmcs) == DESC_RATE11M)
Larry Finger2cddad32014-02-28 15:16:46 -0600361
Larry Finger0c817332010-12-08 11:12:31 -0600362enum scan_operation_backup_opt {
363 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600364 SCAN_OPT_BACKUP_BAND0 = 0,
365 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600366 SCAN_OPT_RESTORE,
367 SCAN_OPT_MAX
368};
369
370/*RF state.*/
371enum rf_pwrstate {
372 ERFON,
373 ERFSLEEP,
374 ERFOFF
375};
376
377struct bb_reg_def {
378 u32 rfintfs;
379 u32 rfintfi;
380 u32 rfintfo;
381 u32 rfintfe;
382 u32 rf3wire_offset;
383 u32 rflssi_select;
384 u32 rftxgain_stage;
385 u32 rfhssi_para1;
386 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500387 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600388 u32 rfagc_control1;
389 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500390 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600391 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500392 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600393 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500394 u32 rf_rb; /* rflssi_readback */
395 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600396};
397
398enum io_type {
399 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600400 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
401 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
402 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600403};
404
405enum hw_variables {
Larry Finger8334ffd2016-09-24 11:57:19 -0500406 HW_VAR_ETHER_ADDR = 0x0,
407 HW_VAR_MULTICAST_REG = 0x1,
408 HW_VAR_BASIC_RATE = 0x2,
409 HW_VAR_BSSID = 0x3,
410 HW_VAR_MEDIA_STATUS= 0x4,
411 HW_VAR_SECURITY_CONF= 0x5,
412 HW_VAR_BEACON_INTERVAL = 0x6,
413 HW_VAR_ATIM_WINDOW = 0x7,
414 HW_VAR_LISTEN_INTERVAL = 0x8,
415 HW_VAR_CS_COUNTER = 0x9,
416 HW_VAR_DEFAULTKEY0 = 0xa,
417 HW_VAR_DEFAULTKEY1 = 0xb,
418 HW_VAR_DEFAULTKEY2 = 0xc,
419 HW_VAR_DEFAULTKEY3 = 0xd,
420 HW_VAR_SIFS = 0xe,
421 HW_VAR_R2T_SIFS = 0xf,
422 HW_VAR_DIFS = 0x10,
423 HW_VAR_EIFS = 0x11,
424 HW_VAR_SLOT_TIME = 0x12,
425 HW_VAR_ACK_PREAMBLE = 0x13,
426 HW_VAR_CW_CONFIG = 0x14,
427 HW_VAR_CW_VALUES = 0x15,
428 HW_VAR_RATE_FALLBACK_CONTROL= 0x16,
429 HW_VAR_CONTENTION_WINDOW = 0x17,
430 HW_VAR_RETRY_COUNT = 0x18,
431 HW_VAR_TR_SWITCH = 0x19,
432 HW_VAR_COMMAND = 0x1a,
433 HW_VAR_WPA_CONFIG = 0x1b,
434 HW_VAR_AMPDU_MIN_SPACE = 0x1c,
435 HW_VAR_SHORTGI_DENSITY = 0x1d,
436 HW_VAR_AMPDU_FACTOR = 0x1e,
437 HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
438 HW_VAR_AC_PARAM = 0x20,
439 HW_VAR_ACM_CTRL = 0x21,
440 HW_VAR_DIS_Req_Qsize = 0x22,
441 HW_VAR_CCX_CHNL_LOAD = 0x23,
442 HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
443 HW_VAR_CCX_CLM_NHM = 0x25,
444 HW_VAR_TxOPLimit = 0x26,
445 HW_VAR_TURBO_MODE = 0x27,
446 HW_VAR_RF_STATE = 0x28,
447 HW_VAR_RF_OFF_BY_HW = 0x29,
448 HW_VAR_BUS_SPEED = 0x2a,
449 HW_VAR_SET_DEV_POWER = 0x2b,
Larry Finger0c817332010-12-08 11:12:31 -0600450
Larry Finger8334ffd2016-09-24 11:57:19 -0500451 HW_VAR_RCR = 0x2c,
452 HW_VAR_RATR_0 = 0x2d,
453 HW_VAR_RRSR = 0x2e,
454 HW_VAR_CPU_RST = 0x2f,
455 HW_VAR_CHECK_BSSID = 0x30,
456 HW_VAR_LBK_MODE = 0x31,
457 HW_VAR_AES_11N_FIX = 0x32,
458 HW_VAR_USB_RX_AGGR = 0x33,
459 HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
460 HW_VAR_RETRY_LIMIT = 0x35,
461 HW_VAR_INIT_TX_RATE = 0x36,
462 HW_VAR_TX_RATE_REG = 0x37,
463 HW_VAR_EFUSE_USAGE = 0x38,
464 HW_VAR_EFUSE_BYTES = 0x39,
465 HW_VAR_AUTOLOAD_STATUS = 0x3a,
466 HW_VAR_RF_2R_DISABLE = 0x3b,
467 HW_VAR_SET_RPWM = 0x3c,
468 HW_VAR_H2C_FW_PWRMODE = 0x3d,
469 HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
470 HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
471 HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
472 HW_VAR_FW_PSMODE_STATUS = 0x41,
473 HW_VAR_INIT_RTS_RATE = 0x42,
474 HW_VAR_RESUME_CLK_ON = 0x43,
475 HW_VAR_FW_LPS_ACTION = 0x44,
476 HW_VAR_1X1_RECV_COMBINE = 0x45,
477 HW_VAR_STOP_SEND_BEACON = 0x46,
478 HW_VAR_TSF_TIMER = 0x47,
479 HW_VAR_IO_CMD = 0x48,
Larry Finger0c817332010-12-08 11:12:31 -0600480
Larry Finger8334ffd2016-09-24 11:57:19 -0500481 HW_VAR_RF_RECOVERY = 0x49,
482 HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
483 HW_VAR_WF_MASK = 0x4b,
484 HW_VAR_WF_CRC = 0x4c,
485 HW_VAR_WF_IS_MAC_ADDR = 0x4d,
486 HW_VAR_H2C_FW_OFFLOAD = 0x4e,
487 HW_VAR_RESET_WFCRC = 0x4f,
Larry Finger0c817332010-12-08 11:12:31 -0600488
Larry Finger8334ffd2016-09-24 11:57:19 -0500489 HW_VAR_HANDLE_FW_C2H = 0x50,
490 HW_VAR_DL_FW_RSVD_PAGE = 0x51,
491 HW_VAR_AID = 0x52,
492 HW_VAR_HW_SEQ_ENABLE = 0x53,
493 HW_VAR_CORRECT_TSF = 0x54,
494 HW_VAR_BCN_VALID = 0x55,
495 HW_VAR_FWLPS_RF_ON = 0x56,
496 HW_VAR_DUAL_TSF_RST = 0x57,
497 HW_VAR_SWITCH_EPHY_WoWLAN = 0x58,
498 HW_VAR_INT_MIGRATION = 0x59,
499 HW_VAR_INT_AC = 0x5a,
500 HW_VAR_RF_TIMING = 0x5b,
Larry Finger0c817332010-12-08 11:12:31 -0600501
Larry Finger8334ffd2016-09-24 11:57:19 -0500502 HAL_DEF_WOWLAN = 0x5c,
503 HW_VAR_MRC = 0x5d,
504 HW_VAR_KEEP_ALIVE = 0x5e,
505 HW_VAR_NAV_UPPER = 0x5f,
Larry Finger0c817332010-12-08 11:12:31 -0600506
Larry Finger8334ffd2016-09-24 11:57:19 -0500507 HW_VAR_MGT_FILTER = 0x60,
508 HW_VAR_CTRL_FILTER = 0x61,
509 HW_VAR_DATA_FILTER = 0x62,
Larry Finger0c817332010-12-08 11:12:31 -0600510};
511
Larry Fingered364ab2014-09-04 16:03:46 -0500512enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600513 RT_MEDIA_DISCONNECT = 0,
514 RT_MEDIA_CONNECT = 1
515};
516
517enum rt_oem_id {
518 RT_CID_DEFAULT = 0,
519 RT_CID_8187_ALPHA0 = 1,
520 RT_CID_8187_SERCOMM_PS = 2,
521 RT_CID_8187_HW_LED = 3,
522 RT_CID_8187_NETGEAR = 4,
523 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600524 RT_CID_819X_CAMEO = 6,
525 RT_CID_819X_RUNTOP = 7,
526 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600527 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600528 RT_CID_819X_NETCORE = 10,
529 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600530 RT_CID_DLINK = 12,
531 RT_CID_PRONET = 13,
532 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600533 RT_CID_819X_ALPHA = 15,
534 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600535 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600536 RT_CID_819X_LENOVO = 18,
537 RT_CID_819X_QMI = 19,
538 RT_CID_819X_EDIMAX_BELKIN = 20,
539 RT_CID_819X_SERCOMM_BELKIN = 21,
540 RT_CID_819X_CAMEO1 = 22,
541 RT_CID_819X_MSI = 23,
542 RT_CID_819X_ACER = 24,
543 RT_CID_819X_HP = 27,
544 RT_CID_819X_CLEVO = 28,
545 RT_CID_819X_ARCADYAN_BELKIN = 29,
546 RT_CID_819X_SAMSUNG = 30,
547 RT_CID_819X_WNC_COREGA = 31,
548 RT_CID_819X_FOXCOON = 32,
549 RT_CID_819X_DELL = 33,
550 RT_CID_819X_PRONETS = 34,
551 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500552 RT_CID_NETGEAR = 36,
553 RT_CID_PLANEX = 37,
554 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600555};
556
557enum hw_descs {
558 HW_DESC_OWN,
559 HW_DESC_RXOWN,
560 HW_DESC_TX_NEXTDESC_ADDR,
561 HW_DESC_TXBUFF_ADDR,
562 HW_DESC_RXBUFF_ADDR,
563 HW_DESC_RXPKT_LEN,
564 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600565 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600566};
567
568enum prime_sc {
569 PRIME_CHNL_OFFSET_DONT_CARE = 0,
570 PRIME_CHNL_OFFSET_LOWER = 1,
571 PRIME_CHNL_OFFSET_UPPER = 2,
572};
573
574enum rf_type {
575 RF_1T1R = 0,
576 RF_1T2R = 1,
577 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600578 RF_2T2R_GREEN = 3,
Ping-Ke Shih08ab7462017-09-29 14:47:57 -0500579 RF_2T3R = 4,
580 RF_2T4R = 5,
581 RF_3T3R = 6,
582 RF_3T4R = 7,
583 RF_4T4R = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600584};
585
586enum ht_channel_width {
587 HT_CHANNEL_WIDTH_20 = 0,
588 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600589 HT_CHANNEL_WIDTH_80 = 2,
Ping-Ke Shihed979a12018-01-29 11:26:38 +0800590 HT_CHANNEL_WIDTH_MAX,
Larry Finger0c817332010-12-08 11:12:31 -0600591};
592
593/* Ref: 802.11i sepc D10.0 7.3.2.25.1
594Cipher Suites Encryption Algorithms */
595enum rt_enc_alg {
596 NO_ENCRYPTION = 0,
597 WEP40_ENCRYPTION = 1,
598 TKIP_ENCRYPTION = 2,
599 RSERVED_ENCRYPTION = 3,
600 AESCCMP_ENCRYPTION = 4,
601 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500602 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600603};
604
605enum rtl_hal_state {
606 _HAL_STATE_STOP = 0,
607 _HAL_STATE_START = 1,
608};
609
Ping-Ke Shih6ec9dfb2017-07-02 13:12:35 -0500610enum rtl_desc_rate {
Larry Fingere0e776a2014-12-18 03:05:36 -0600611 DESC_RATE1M = 0x00,
612 DESC_RATE2M = 0x01,
613 DESC_RATE5_5M = 0x02,
614 DESC_RATE11M = 0x03,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500615
Larry Fingere0e776a2014-12-18 03:05:36 -0600616 DESC_RATE6M = 0x04,
617 DESC_RATE9M = 0x05,
618 DESC_RATE12M = 0x06,
619 DESC_RATE18M = 0x07,
620 DESC_RATE24M = 0x08,
621 DESC_RATE36M = 0x09,
622 DESC_RATE48M = 0x0a,
623 DESC_RATE54M = 0x0b,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500624
Larry Fingere0e776a2014-12-18 03:05:36 -0600625 DESC_RATEMCS0 = 0x0c,
626 DESC_RATEMCS1 = 0x0d,
627 DESC_RATEMCS2 = 0x0e,
628 DESC_RATEMCS3 = 0x0f,
629 DESC_RATEMCS4 = 0x10,
630 DESC_RATEMCS5 = 0x11,
631 DESC_RATEMCS6 = 0x12,
632 DESC_RATEMCS7 = 0x13,
633 DESC_RATEMCS8 = 0x14,
634 DESC_RATEMCS9 = 0x15,
635 DESC_RATEMCS10 = 0x16,
636 DESC_RATEMCS11 = 0x17,
637 DESC_RATEMCS12 = 0x18,
638 DESC_RATEMCS13 = 0x19,
639 DESC_RATEMCS14 = 0x1a,
640 DESC_RATEMCS15 = 0x1b,
641 DESC_RATEMCS15_SG = 0x1c,
642 DESC_RATEMCS32 = 0x20,
Larry Finger5a0791d2014-12-18 03:05:37 -0600643
644 DESC_RATEVHT1SS_MCS0 = 0x2c,
645 DESC_RATEVHT1SS_MCS1 = 0x2d,
646 DESC_RATEVHT1SS_MCS2 = 0x2e,
647 DESC_RATEVHT1SS_MCS3 = 0x2f,
648 DESC_RATEVHT1SS_MCS4 = 0x30,
649 DESC_RATEVHT1SS_MCS5 = 0x31,
650 DESC_RATEVHT1SS_MCS6 = 0x32,
651 DESC_RATEVHT1SS_MCS7 = 0x33,
652 DESC_RATEVHT1SS_MCS8 = 0x34,
653 DESC_RATEVHT1SS_MCS9 = 0x35,
654 DESC_RATEVHT2SS_MCS0 = 0x36,
655 DESC_RATEVHT2SS_MCS1 = 0x37,
656 DESC_RATEVHT2SS_MCS2 = 0x38,
657 DESC_RATEVHT2SS_MCS3 = 0x39,
658 DESC_RATEVHT2SS_MCS4 = 0x3a,
659 DESC_RATEVHT2SS_MCS5 = 0x3b,
660 DESC_RATEVHT2SS_MCS6 = 0x3c,
661 DESC_RATEVHT2SS_MCS7 = 0x3d,
662 DESC_RATEVHT2SS_MCS8 = 0x3e,
663 DESC_RATEVHT2SS_MCS9 = 0x3f,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500664};
665
Larry Finger0c817332010-12-08 11:12:31 -0600666enum rtl_var_map {
667 /*reg map */
668 SYS_ISO_CTRL = 0,
669 SYS_FUNC_EN,
670 SYS_CLK,
671 MAC_RCR_AM,
672 MAC_RCR_AB,
673 MAC_RCR_ACRC32,
674 MAC_RCR_ACF,
675 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600676 MAC_HIMR,
677 MAC_HIMRE,
678 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600679
680 /*efuse map */
681 EFUSE_TEST,
682 EFUSE_CTRL,
683 EFUSE_CLK,
684 EFUSE_CLK_CTRL,
685 EFUSE_PWC_EV12V,
686 EFUSE_FEN_ELDR,
687 EFUSE_LOADER_CLK_EN,
688 EFUSE_ANA8M,
689 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600690 EFUSE_MAX_SECTION_MAP,
691 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500692 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500693 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600694
695 /*CAM map */
696 RWCAM,
697 WCAMI,
698 RCAMO,
699 CAMDBG,
700 SECR,
701 SEC_CAM_NONE,
702 SEC_CAM_WEP40,
703 SEC_CAM_TKIP,
704 SEC_CAM_AES,
705 SEC_CAM_WEP104,
706
707 /*IMR map */
708 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
709 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
710 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
711 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
712 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
713 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
714 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
715 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
716 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
717 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
718 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
719 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
720 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
721 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
722 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
723 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
724 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
725 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500726 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600727 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
728 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
729 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -0500730 RTL_IMR_H2CDOK, /*H2C Queue DMA OK Interrupt */
Larry Finger0c817332010-12-08 11:12:31 -0600731 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
732 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600733 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600734 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
735 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
736 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
737 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
738 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
739 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
740 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
741 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500742 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500743 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600744 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500745 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600746
747 /*CCK Rates, TxHT = 0 */
748 RTL_RC_CCK_RATE1M,
749 RTL_RC_CCK_RATE2M,
750 RTL_RC_CCK_RATE5_5M,
751 RTL_RC_CCK_RATE11M,
752
753 /*OFDM Rates, TxHT = 0 */
754 RTL_RC_OFDM_RATE6M,
755 RTL_RC_OFDM_RATE9M,
756 RTL_RC_OFDM_RATE12M,
757 RTL_RC_OFDM_RATE18M,
758 RTL_RC_OFDM_RATE24M,
759 RTL_RC_OFDM_RATE36M,
760 RTL_RC_OFDM_RATE48M,
761 RTL_RC_OFDM_RATE54M,
762
763 RTL_RC_HT_RATEMCS7,
764 RTL_RC_HT_RATEMCS15,
765
Larry Finger9afa2e42014-09-22 09:39:21 -0500766 RTL_RC_VHT_RATE_1SS_MCS7,
767 RTL_RC_VHT_RATE_1SS_MCS8,
768 RTL_RC_VHT_RATE_1SS_MCS9,
769 RTL_RC_VHT_RATE_2SS_MCS7,
770 RTL_RC_VHT_RATE_2SS_MCS8,
771 RTL_RC_VHT_RATE_2SS_MCS9,
772
Larry Finger0c817332010-12-08 11:12:31 -0600773 /*keep it last */
774 RTL_VAR_MAP_MAX,
775};
776
777/*Firmware PS mode for control LPS.*/
778enum _fw_ps_mode {
779 FW_PS_ACTIVE_MODE = 0,
780 FW_PS_MIN_MODE = 1,
781 FW_PS_MAX_MODE = 2,
782 FW_PS_DTIM_MODE = 3,
783 FW_PS_VOIP_MODE = 4,
784 FW_PS_UAPSD_WMM_MODE = 5,
785 FW_PS_UAPSD_MODE = 6,
786 FW_PS_IBSS_MODE = 7,
787 FW_PS_WWLAN_MODE = 8,
788 FW_PS_PM_Radio_Off = 9,
789 FW_PS_PM_Card_Disable = 10,
790};
791
792enum rt_psmode {
793 EACTIVE, /*Active/Continuous access. */
794 EMAXPS, /*Max power save mode. */
795 EFASTPS, /*Fast power save mode. */
796 EAUTOPS, /*Auto power save mode. */
797};
798
799/*LED related.*/
800enum led_ctl_mode {
801 LED_CTL_POWER_ON = 1,
802 LED_CTL_LINK = 2,
803 LED_CTL_NO_LINK = 3,
804 LED_CTL_TX = 4,
805 LED_CTL_RX = 5,
806 LED_CTL_SITE_SURVEY = 6,
807 LED_CTL_POWER_OFF = 7,
808 LED_CTL_START_TO_LINK = 8,
809 LED_CTL_START_WPS = 9,
810 LED_CTL_STOP_WPS = 10,
811};
812
813enum rtl_led_pin {
814 LED_PIN_GPIO0,
815 LED_PIN_LED0,
816 LED_PIN_LED1,
817 LED_PIN_LED2
818};
819
820/*QoS related.*/
821/*acm implementation method.*/
822enum acm_method {
823 eAcmWay0_SwAndHw = 0,
824 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600825 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600826};
827
Larry Fingere97b7752011-02-19 16:29:07 -0600828enum macphy_mode {
829 SINGLEMAC_SINGLEPHY = 0,
830 DUALMAC_DUALPHY,
831 DUALMAC_SINGLEPHY,
832};
833
834enum band_type {
835 BAND_ON_2_4G = 0,
836 BAND_ON_5G,
837 BAND_ON_BOTH,
838 BANDMAX
839};
840
Larry Finger0c817332010-12-08 11:12:31 -0600841/*aci/aifsn Field.
842Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
843union aci_aifsn {
844 u8 char_data;
845
846 struct {
847 u8 aifsn:4;
848 u8 acm:1;
849 u8 aci:2;
850 u8 reserved:1;
851 } f; /* Field */
852};
853
854/*mlme related.*/
855enum wireless_mode {
856 WIRELESS_MODE_UNKNOWN = 0x00,
857 WIRELESS_MODE_A = 0x01,
858 WIRELESS_MODE_B = 0x02,
859 WIRELESS_MODE_G = 0x04,
860 WIRELESS_MODE_AUTO = 0x08,
861 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600862 WIRELESS_MODE_N_5G = 0x20,
863 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500864 WIRELESS_MODE_AC_24G = 0x80,
865 WIRELESS_MODE_AC_ONLY = 0x100,
866 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600867};
868
George18d30062011-02-19 16:29:02 -0600869#define IS_WIRELESS_MODE_A(wirelessmode) \
870 (wirelessmode == WIRELESS_MODE_A)
871#define IS_WIRELESS_MODE_B(wirelessmode) \
872 (wirelessmode == WIRELESS_MODE_B)
873#define IS_WIRELESS_MODE_G(wirelessmode) \
874 (wirelessmode == WIRELESS_MODE_G)
875#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
876 (wirelessmode == WIRELESS_MODE_N_24G)
877#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
878 (wirelessmode == WIRELESS_MODE_N_5G)
879
Larry Finger0c817332010-12-08 11:12:31 -0600880enum ratr_table_mode {
881 RATR_INX_WIRELESS_NGB = 0,
882 RATR_INX_WIRELESS_NG = 1,
883 RATR_INX_WIRELESS_NB = 2,
884 RATR_INX_WIRELESS_N = 3,
885 RATR_INX_WIRELESS_GB = 4,
886 RATR_INX_WIRELESS_G = 5,
887 RATR_INX_WIRELESS_B = 6,
888 RATR_INX_WIRELESS_MC = 7,
889 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600890 RATR_INX_WIRELESS_AC_5N = 8,
891 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600892};
893
Ping-Ke Shihbe98db12018-01-19 14:45:50 +0800894enum ratr_table_mode_new {
895 RATEID_IDX_BGN_40M_2SS = 0,
896 RATEID_IDX_BGN_40M_1SS = 1,
897 RATEID_IDX_BGN_20M_2SS_BN = 2,
898 RATEID_IDX_BGN_20M_1SS_BN = 3,
899 RATEID_IDX_GN_N2SS = 4,
900 RATEID_IDX_GN_N1SS = 5,
901 RATEID_IDX_BG = 6,
902 RATEID_IDX_G = 7,
903 RATEID_IDX_B = 8,
904 RATEID_IDX_VHT_2SS = 9,
905 RATEID_IDX_VHT_1SS = 10,
906 RATEID_IDX_MIX1 = 11,
907 RATEID_IDX_MIX2 = 12,
908 RATEID_IDX_VHT_3SS = 13,
909 RATEID_IDX_BGN_3SS = 14,
910};
911
Larry Finger0c817332010-12-08 11:12:31 -0600912enum rtl_link_state {
913 MAC80211_NOLINK = 0,
914 MAC80211_LINKING = 1,
915 MAC80211_LINKED = 2,
916 MAC80211_LINKED_SCANNING = 3,
917};
918
919enum act_category {
920 ACT_CAT_QOS = 1,
921 ACT_CAT_DLS = 2,
922 ACT_CAT_BA = 3,
923 ACT_CAT_HT = 7,
924 ACT_CAT_WMM = 17,
925};
926
927enum ba_action {
928 ACT_ADDBAREQ = 0,
929 ACT_ADDBARSP = 1,
930 ACT_DELBA = 2,
931};
932
Larry Finger0f015452012-10-25 13:46:46 -0500933enum rt_polarity_ctl {
934 RT_POLARITY_LOW_ACT = 0,
935 RT_POLARITY_HIGH_ACT = 1,
936};
937
Larry Finger21e4b072014-09-22 09:39:26 -0500938/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
939enum fw_wow_reason_v2 {
940 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
941 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
942 FW_WOW_V2_DISASSOC_EVENT = 0x04,
943 FW_WOW_V2_DEAUTH_EVENT = 0x08,
944 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
945 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
946 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
947 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
948 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
949 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
950 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
951 FW_WOW_V2_REASON_MAX = 0xff,
952};
953
Larry Fingerf7953b22014-09-22 09:39:20 -0500954enum wolpattern_type {
955 UNICAST_PATTERN = 0,
956 MULTICAST_PATTERN = 1,
957 BROADCAST_PATTERN = 2,
958 DONT_CARE_DA = 3,
959 UNKNOWN_TYPE = 4,
960};
961
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -0600962enum package_type {
963 PACKAGE_DEFAULT,
964 PACKAGE_QFN68,
965 PACKAGE_TFBGA90,
966 PACKAGE_TFBGA80,
967 PACKAGE_TFBGA79
968};
969
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800970enum rtl_spec_ver {
971 RTL_SPEC_NEW_RATEID = BIT(0), /* use ratr_table_mode_new */
Ping-Ke Shih1ca72c32018-01-29 11:26:33 +0800972 RTL_SPEC_SUPPORT_VHT = BIT(1), /* support VHT */
Ping-Ke Shih5f380ce2018-01-29 11:26:34 +0800973 RTL_SPEC_EXT_C2H = BIT(2), /* extend FW C2H (e.g. TX REPORT) */
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800974};
975
Larry Finger0c817332010-12-08 11:12:31 -0600976struct octet_string {
977 u8 *octet;
978 u16 length;
979};
980
981struct rtl_hdr_3addr {
982 __le16 frame_ctl;
983 __le16 duration_id;
984 u8 addr1[ETH_ALEN];
985 u8 addr2[ETH_ALEN];
986 u8 addr3[ETH_ALEN];
987 __le16 seq_ctl;
988 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500989} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600990
991struct rtl_info_element {
992 u8 id;
993 u8 len;
994 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500995} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600996
997struct rtl_probe_rsp {
998 struct rtl_hdr_3addr header;
999 u32 time_stamp[2];
1000 __le16 beacon_interval;
1001 __le16 capability;
1002 /*SSID, supported rates, FH params, DS params,
1003 CF params, IBSS params, TIM (if beacon), RSN */
1004 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -05001005} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001006
1007/*LED related.*/
1008/*ledpin Identify how to implement this SW led.*/
1009struct rtl_led {
1010 void *hw;
1011 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -06001012 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -06001013};
1014
1015struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -06001016 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -06001017 struct rtl_led sw_led0;
1018 struct rtl_led sw_led1;
1019};
1020
1021struct rtl_qos_parameters {
1022 __le16 cw_min;
1023 __le16 cw_max;
1024 u8 aifs;
1025 u8 flag;
1026 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -05001027} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001028
1029struct rt_smooth_data {
1030 u32 elements[100]; /*array to store values */
1031 u32 index; /*index to current array to store */
1032 u32 total_num; /*num of valid elements */
1033 u32 total_val; /*sum of valid elements */
1034};
1035
1036struct false_alarm_statistics {
1037 u32 cnt_parity_fail;
1038 u32 cnt_rate_illegal;
1039 u32 cnt_crc8_fail;
1040 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -06001041 u32 cnt_fast_fsync_fail;
1042 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -06001043 u32 cnt_ofdm_fail;
1044 u32 cnt_cck_fail;
1045 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -05001046 u32 cnt_ofdm_cca;
1047 u32 cnt_cck_cca;
1048 u32 cnt_cca_all;
1049 u32 cnt_bw_usc;
1050 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -06001051};
1052
1053struct init_gain {
1054 u8 xaagccore1;
1055 u8 xbagccore1;
1056 u8 xcagccore1;
1057 u8 xdagccore1;
1058 u8 cca;
1059
1060};
1061
1062struct wireless_stats {
Ping-Ke Shih74451b92017-09-29 14:47:56 -05001063 u64 txbytesunicast;
1064 u64 txbytesmulticast;
1065 u64 txbytesbroadcast;
1066 u64 rxbytesunicast;
1067
1068 u64 txbytesunicast_inperiod;
1069 u64 rxbytesunicast_inperiod;
1070 u32 txbytesunicast_inperiod_tp;
1071 u32 rxbytesunicast_inperiod_tp;
1072 u64 txbytesunicast_last;
1073 u64 rxbytesunicast_last;
Larry Finger0c817332010-12-08 11:12:31 -06001074
1075 long rx_snr_db[4];
1076 /*Correct smoothed ss in Dbm, only used
1077 in driver to report real power now. */
1078 long recv_signal_power;
1079 long signal_quality;
1080 long last_sigstrength_inpercent;
1081
1082 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -05001083 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001084
1085 /*Transformed, in dbm. Beautified signal
1086 strength for UI, not correct. */
1087 long signal_strength;
1088
1089 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001090 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -06001091 u8 rx_evm_percentage[2];
1092
Larry Fingerf3355dd2014-03-04 16:53:47 -06001093 u16 rx_cfo_short[4];
1094 u16 rx_cfo_tail[4];
1095
Larry Finger0c817332010-12-08 11:12:31 -06001096 struct rt_smooth_data ui_rssi;
1097 struct rt_smooth_data ui_link_quality;
1098};
1099
1100struct rate_adaptive {
1101 u8 rate_adaptive_disabled;
1102 u8 ratr_state;
1103 u16 reserve;
1104
1105 u32 high_rssi_thresh_for_ra;
1106 u32 high2low_rssi_thresh_for_ra;
1107 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001108 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001109 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001110 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001111 u32 upper_rssi_threshold_ratr;
1112 u32 middleupper_rssi_threshold_ratr;
1113 u32 middle_rssi_threshold_ratr;
1114 u32 middlelow_rssi_threshold_ratr;
1115 u32 low_rssi_threshold_ratr;
1116 u32 ultralow_rssi_threshold_ratr;
1117 u32 low_rssi_threshold_ratr_40m;
1118 u32 low_rssi_threshold_ratr_20m;
1119 u8 ping_rssi_enable;
1120 u32 ping_rssi_ratr;
1121 u32 ping_rssi_thresh_for_ra;
1122 u32 last_ratr;
1123 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001124 u8 ldpc_thres;
1125 bool use_ldpc;
1126 bool lower_rts_rate;
1127 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001128};
1129
1130struct regd_pair_mapping {
1131 u16 reg_dmnenum;
1132 u16 reg_5ghz_ctl;
1133 u16 reg_2ghz_ctl;
1134};
1135
Larry Fingerf3355dd2014-03-04 16:53:47 -06001136struct dynamic_primary_cca {
1137 u8 pricca_flag;
1138 u8 intf_flag;
1139 u8 intf_type;
1140 u8 dup_rts_flag;
1141 u8 monitor_flag;
1142 u8 ch_offset;
1143 u8 mf_state;
1144};
1145
Larry Finger0c817332010-12-08 11:12:31 -06001146struct rtl_regulatory {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001147 s8 alpha2[2];
Larry Finger0c817332010-12-08 11:12:31 -06001148 u16 country_code;
1149 u16 max_power_level;
1150 u32 tp_scale;
1151 u16 current_rd;
1152 u16 current_rd_ext;
1153 int16_t power_limit;
1154 struct regd_pair_mapping *regpair;
1155};
1156
1157struct rtl_rfkill {
1158 bool rfkill_state; /*0 is off, 1 is on */
1159};
1160
Larry Finger26634c42013-03-24 22:06:33 -05001161/*for P2P PS**/
1162#define P2P_MAX_NOA_NUM 2
1163
1164enum p2p_role {
1165 P2P_ROLE_DISABLE = 0,
1166 P2P_ROLE_DEVICE = 1,
1167 P2P_ROLE_CLIENT = 2,
1168 P2P_ROLE_GO = 3
1169};
1170
1171enum p2p_ps_state {
1172 P2P_PS_DISABLE = 0,
1173 P2P_PS_ENABLE = 1,
1174 P2P_PS_SCAN = 2,
1175 P2P_PS_SCAN_DONE = 3,
1176 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1177};
1178
1179enum p2p_ps_mode {
1180 P2P_PS_NONE = 0,
1181 P2P_PS_CTWINDOW = 1,
1182 P2P_PS_NOA = 2,
1183 P2P_PS_MIX = 3, /* CTWindow and NoA */
1184};
1185
1186struct rtl_p2p_ps_info {
1187 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1188 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1189 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1190 /* Client traffic window. A period of time in TU after TBTT. */
1191 u8 ctwindow;
1192 u8 opp_ps; /* opportunistic power save. */
1193 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1194 /* Count for owner, Type of client. */
1195 u8 noa_count_type[P2P_MAX_NOA_NUM];
1196 /* Max duration for owner, preferred or min acceptable duration
1197 * for client.
1198 */
1199 u32 noa_duration[P2P_MAX_NOA_NUM];
1200 /* Length of interval for owner, preferred or max acceptable intervali
1201 * of client.
1202 */
1203 u32 noa_interval[P2P_MAX_NOA_NUM];
1204 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1205 u32 noa_start_time[P2P_MAX_NOA_NUM];
1206};
1207
1208struct p2p_ps_offload_t {
1209 u8 offload_en:1;
1210 u8 role:1; /* 1: Owner, 0: Client */
1211 u8 ctwindow_en:1;
1212 u8 noa0_en:1;
1213 u8 noa1_en:1;
1214 u8 allstasleep:1;
1215 u8 discovery:1;
1216 u8 reserved:1;
1217};
1218
Larry Fingere97b7752011-02-19 16:29:07 -06001219#define IQK_MATRIX_REG_NUM 8
1220#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001221
Larry Fingere97b7752011-02-19 16:29:07 -06001222struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001223 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001224 long value[1][IQK_MATRIX_REG_NUM];
1225};
1226
George18d30062011-02-19 16:29:02 -06001227struct phy_parameters {
1228 u16 length;
1229 u32 *pdata;
1230};
1231
1232enum hw_param_tab_index {
1233 PHY_REG_2T,
1234 PHY_REG_1T,
1235 PHY_REG_PG,
1236 RADIOA_2T,
1237 RADIOB_2T,
1238 RADIOA_1T,
1239 RADIOB_1T,
1240 MAC_REG,
1241 AGCTAB_2T,
1242 AGCTAB_1T,
1243 MAX_TAB
1244};
1245
Larry Finger0c817332010-12-08 11:12:31 -06001246struct rtl_phy {
1247 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1248 struct init_gain initgain_backup;
1249 enum io_type current_io_type;
1250
1251 u8 rf_mode;
1252 u8 rf_type;
1253 u8 current_chan_bw;
1254 u8 set_bwmode_inprogress;
1255 u8 sw_chnl_inprogress;
1256 u8 sw_chnl_stage;
1257 u8 sw_chnl_step;
1258 u8 current_channel;
1259 u8 h2c_box_num;
1260 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001261 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001262
Larry Fingere97b7752011-02-19 16:29:07 -06001263 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001264 s32 reg_e94;
1265 s32 reg_e9c;
1266 s32 reg_ea4;
1267 s32 reg_eac;
1268 s32 reg_eb4;
1269 s32 reg_ebc;
1270 s32 reg_ec4;
1271 s32 reg_ecc;
1272 u8 rfpienable;
1273 u8 reserve_0;
1274 u16 reserve_1;
1275 u32 reg_c04, reg_c08, reg_874;
1276 u32 adda_backup[16];
1277 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1278 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001279 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001280
Larry Fingerf3355dd2014-03-04 16:53:47 -06001281 bool rfpath_rx_enable[MAX_RF_PATH];
1282 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001283 /* Dual mac */
1284 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001285 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001286
Larry Finger7ea47242011-02-19 16:28:57 -06001287 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001288 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001289
1290 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001291 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001292 /* this is for 88E & 8723A */
1293 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001294 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001295 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001296 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1297 [TX_PWR_BY_RATE_NUM_RF]
1298 [TX_PWR_BY_RATE_NUM_RF]
Ping-Ke Shih4a7093b2018-01-29 11:26:35 +08001299 [TX_PWR_BY_RATE_NUM_RATE];
Larry Finger2cddad32014-02-28 15:16:46 -06001300 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1301 [TX_PWR_BY_RATE_NUM_RF]
1302 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001303 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1304 [TX_PWR_BY_RATE_NUM_RF]
1305 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001306 u8 default_initialgain[4];
1307
Larry Fingere97b7752011-02-19 16:29:07 -06001308 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001309 u8 cur_cck_txpwridx;
1310 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001311 u8 cur_bw20_txpwridx;
1312 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001313
Arnd Bergmann08aba422016-06-15 23:30:43 +02001314 s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001315 [MAX_2_4G_BANDWIDTH_NUM]
Larry Finger21e4b072014-09-22 09:39:26 -05001316 [MAX_RATE_SECTION_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001317 [CHANNEL_MAX_NUMBER_2G]
Larry Finger21e4b072014-09-22 09:39:26 -05001318 [MAX_RF_PATH_NUM];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001319 s8 txpwr_limit_5g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001320 [MAX_5G_BANDWIDTH_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001321 [MAX_RATE_SECTION_NUM]
1322 [CHANNEL_MAX_NUMBER_5G]
1323 [MAX_RF_PATH_NUM];
Larry Finger21e4b072014-09-22 09:39:26 -05001324
Larry Finger0c817332010-12-08 11:12:31 -06001325 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001326 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001327 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001328
Larry Fingerf3355dd2014-03-04 16:53:47 -06001329 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001330 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001331 u8 framesync;
1332 u32 framesync_c34;
1333
1334 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001335 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001336 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001337
Larry Fingerf3355dd2014-03-04 16:53:47 -06001338 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001339 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001340};
1341
1342#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001343#define RTL_AGG_STOP 0
1344#define RTL_AGG_PROGRESS 1
1345#define RTL_AGG_START 2
1346#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001347#define RTL_AGG_OFF 0
1348#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001349#define RTL_RX_AGG_START 1
1350#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001351#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1352#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1353
1354struct rtl_ht_agg {
1355 u16 txq_id;
1356 u16 wait_for_ba;
1357 u16 start_idx;
1358 u64 bitmap;
1359 u32 rate_n_flags;
1360 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001361 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001362};
1363
Larry Finger26634c42013-03-24 22:06:33 -05001364struct rssi_sta {
1365 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001366 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001367};
1368
Larry Finger0c817332010-12-08 11:12:31 -06001369struct rtl_tid_data {
Larry Finger0c817332010-12-08 11:12:31 -06001370 struct rtl_ht_agg agg;
1371};
1372
Chaoming_Li3dad6182011-04-25 12:52:49 -05001373struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001374 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001375 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001376 /* just used for ap adhoc or mesh*/
1377 struct rssi_sta rssi_stat;
Ping-Ke Shih08ab7462017-09-29 14:47:57 -05001378 u8 rssi_level;
Larry Finger73fb2702016-02-25 11:03:01 -06001379 u16 wireless_mode;
1380 u8 ratr_index;
1381 u8 mimo_ps;
1382 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001383} __packed;
1384
Larry Finger0c817332010-12-08 11:12:31 -06001385struct rtl_priv;
1386struct rtl_io {
1387 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001388 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001389
1390 /*PCI MEM map */
1391 unsigned long pci_mem_end; /*shared mem end */
1392 unsigned long pci_mem_start; /*shared mem start */
1393
1394 /*PCI IO map */
1395 unsigned long pci_base_addr; /*device I/O address */
1396
1397 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001398 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1399 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1400 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1401 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001402
Larry Fingere97b7752011-02-19 16:29:07 -06001403 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1404 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1405 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001406
Larry Finger0c817332010-12-08 11:12:31 -06001407};
1408
1409struct rtl_mac {
1410 u8 mac_addr[ETH_ALEN];
1411 u8 mac80211_registered;
1412 u8 beacon_enabled;
1413
1414 u32 tx_ss_num;
1415 u32 rx_ss_num;
1416
Johannes Berg57fbcce2016-04-12 15:56:15 +02001417 struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
Larry Finger0c817332010-12-08 11:12:31 -06001418 struct ieee80211_hw *hw;
1419 struct ieee80211_vif *vif;
1420 enum nl80211_iftype opmode;
1421
1422 /*Probe Beacon management */
1423 struct rtl_tid_data tids[MAX_TID_COUNT];
1424 enum rtl_link_state link_state;
1425
1426 int n_channels;
1427 int n_bitrates;
1428
Mike McCormack9c050442011-06-20 10:44:58 +09001429 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001430 u8 p2p; /*using p2p role*/
1431 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001432
Larry Finger0c817332010-12-08 11:12:31 -06001433 /*filters */
1434 u32 rx_conf;
1435 u16 rx_mgt_filter;
1436 u16 rx_ctrl_filter;
1437 u16 rx_data_filter;
1438
1439 bool act_scanning;
1440 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001441 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001442
Larry Fingere97b7752011-02-19 16:29:07 -06001443 /* early mode */
1444 /* skb wait queue */
1445 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001446
Larry Fingerf7953b22014-09-22 09:39:20 -05001447 u8 ht_stbc_cap;
1448 u8 ht_cur_stbc;
1449
1450 /*vht support*/
1451 u8 vht_enable;
1452 u8 bw_80;
1453 u8 vht_cur_ldpc;
1454 u8 vht_cur_stbc;
1455 u8 vht_stbc_cap;
1456 u8 vht_ldpc_cap;
1457
Larry Fingere97b7752011-02-19 16:29:07 -06001458 /*RDG*/
1459 bool rdg_en;
1460
1461 /*AP*/
Larry Finger1fca3502014-10-08 12:44:55 -05001462 u8 bssid[ETH_ALEN] __aligned(2);
Larry Fingere97b7752011-02-19 16:29:07 -06001463 u32 vendor;
1464 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1465 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001466 u8 ht_enable;
1467 u8 sgi_40;
1468 u8 sgi_20;
1469 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001470 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001471 u8 slot_time;
1472 u8 short_preamble;
1473 u8 use_cts_protect;
1474 u8 cur_40_prime_sc;
1475 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001476 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001477 u64 tsf;
1478 u8 retry_short;
1479 u8 retry_long;
1480 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001481 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001482
Larry Fingere97b7752011-02-19 16:29:07 -06001483 /*IBSS*/
1484 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001485
Larry Fingere97b7752011-02-19 16:29:07 -06001486 /*AMPDU*/
1487 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001488 u8 max_mss_density;
1489 u8 current_ampdu_factor;
1490 u8 current_ampdu_density;
1491
1492 /*QOS & EDCA */
1493 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1494 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001495
1496 /* counters */
1497 u64 last_txok_cnt;
1498 u64 last_rxok_cnt;
1499 u32 last_bt_edca_ul;
1500 u32 last_bt_edca_dl;
1501};
1502
1503struct btdm_8723 {
1504 bool all_off;
1505 bool agc_table_en;
1506 bool adc_back_off_on;
1507 bool b2_ant_hid_en;
1508 bool low_penalty_rate_adaptive;
1509 bool rf_rx_lpf_shrink;
1510 bool reject_aggre_pkt;
1511 bool tra_tdma_on;
1512 u8 tra_tdma_nav;
1513 u8 tra_tdma_ant;
1514 bool tdma_on;
1515 u8 tdma_ant;
1516 u8 tdma_nav;
1517 u8 tdma_dac_swing;
1518 u8 fw_dac_swing_lvl;
1519 bool ps_tdma_on;
1520 u8 ps_tdma_byte[5];
1521 bool pta_on;
1522 u32 val_0x6c0;
1523 u32 val_0x6c8;
1524 u32 val_0x6cc;
1525 bool sw_dac_swing_on;
1526 u32 sw_dac_swing_lvl;
1527 u32 wlan_act_hi;
1528 u32 wlan_act_lo;
1529 u32 bt_retry_index;
1530 bool dec_bt_pwr;
1531 bool ignore_wlan_act;
1532};
1533
1534struct bt_coexist_8723 {
1535 u32 high_priority_tx;
1536 u32 high_priority_rx;
1537 u32 low_priority_tx;
1538 u32 low_priority_rx;
1539 u8 c2h_bt_info;
1540 bool c2h_bt_info_req_sent;
1541 bool c2h_bt_inquiry_page;
1542 u32 bt_inq_page_start_time;
1543 u8 bt_retry_cnt;
1544 u8 c2h_bt_info_original;
1545 u8 bt_inquiry_page_cnt;
1546 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001547};
1548
1549struct rtl_hal {
1550 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001551 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001552 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001553 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001554 bool being_init_adapter;
1555 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001556 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001557 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001558 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001559
Larry Finger0c817332010-12-08 11:12:31 -06001560 enum intf_type interface;
1561 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001562 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001563 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001564 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001565 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001566 u8 board_type;
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -06001567 u8 package_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001568 u8 external_pa;
1569
1570 u8 pa_mode;
1571 u8 pa_type_2g;
1572 u8 pa_type_5g;
1573 u8 lna_type_2g;
1574 u8 lna_type_5g;
1575 u8 external_pa_2g;
1576 u8 external_lna_2g;
1577 u8 external_pa_5g;
1578 u8 external_lna_5g;
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06001579 u8 type_glna;
1580 u8 type_gpa;
1581 u8 type_alna;
1582 u8 type_apa;
Larry Finger21e4b072014-09-22 09:39:26 -05001583 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001584
1585 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001586 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001587 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001588 u16 fw_version;
1589 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001590 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001591 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001592 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001593 /*Reserve page start offset except beacon in TxQ. */
1594 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001595 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001596 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001597
1598 /* FW Cmd IO related */
1599 u16 fwcmd_iomap;
1600 u32 fwcmd_ioparam;
1601 bool set_fwcmd_inprogress;
1602 u8 current_fwcmd_io;
1603
Larry Finger4b04edc2013-03-24 22:06:39 -05001604 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001605 bool fw_clk_change_in_progress;
1606 bool allow_sw_to_change_hwclc;
1607 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001608 /**/
1609 bool driver_going2unload;
1610
1611 /*AMPDU init min space*/
1612 u8 minspace_cfg; /*For Min spacing configurations */
1613
1614 /* Dual mac */
1615 enum macphy_mode macphymode;
1616 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1617 enum band_type current_bandtypebackup;
1618 enum band_type bandset;
1619 /* dual MAC 0--Mac0 1--Mac1 */
1620 u32 interfaceindex;
1621 /* just for DualMac S3S4 */
1622 u8 macphyctl_reg;
1623 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001624 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001625 /* Dual mac*/
1626 bool during_mac0init_radiob;
1627 bool during_mac1init_radioa;
1628 bool reloadtxpowerindex;
1629 /* True if IMR or IQK have done
1630 for 2.4G in scan progress */
1631 bool load_imrandiqk_setting_for2g;
1632
1633 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001634 bool master_of_dmsp;
1635 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001636
1637 u16 rx_tag;/*for 92ee*/
1638 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001639
1640 /*for wowlan*/
1641 bool wow_enable;
1642 bool enter_pnp_sleep;
1643 bool wake_from_pnp_sleep;
1644 bool wow_enabled;
Arnd Bergmann3c92d552017-11-06 14:55:36 +01001645 time64_t last_suspend_sec;
Larry Fingerf7953b22014-09-22 09:39:20 -05001646 u32 wowlan_fwsize;
1647 u8 *wowlan_firmware;
1648
1649 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1650
1651 bool real_wow_v2_enable;
1652 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001653};
1654
1655struct rtl_security {
1656 /*default 0 */
1657 bool use_sw_sec;
1658
1659 bool being_setkey;
1660 bool use_defaultkey;
1661 /*Encryption Algorithm for Unicast Packet */
1662 enum rt_enc_alg pairwise_enc_algorithm;
1663 /*Encryption Algorithm for Brocast/Multicast */
1664 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001665 /*Cam Entry Bitmap */
1666 u32 hwsec_cam_bitmap;
1667 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001668 /*local Key buffer, indx 0 is for
1669 pairwise key 1-4 is for agoup key. */
1670 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1671 u8 key_len[KEY_BUF_SIZE];
1672
1673 /*The pointer of Pairwise Key,
1674 it always points to KeyBuf[4] */
1675 u8 *pairwise_key;
1676};
1677
Larry Fingere6deaf82013-03-24 22:06:55 -05001678#define ASSOCIATE_ENTRY_NUM 33
1679
1680struct fast_ant_training {
1681 u8 bssid[6];
1682 u8 antsel_rx_keep_0;
1683 u8 antsel_rx_keep_1;
1684 u8 antsel_rx_keep_2;
1685 u32 ant_sum[7];
1686 u32 ant_cnt[7];
1687 u32 ant_ave[7];
1688 u8 fat_state;
1689 u32 train_idx;
1690 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1691 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1692 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1693 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1694 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1695 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1696 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1697 u8 rx_idle_ant;
1698 bool becomelinked;
1699};
1700
Larry Finger2cddad32014-02-28 15:16:46 -06001701struct dm_phy_dbg_info {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001702 s8 rx_snrdb[4];
Larry Finger2cddad32014-02-28 15:16:46 -06001703 u64 num_qry_phy_status;
1704 u64 num_qry_phy_status_cck;
1705 u64 num_qry_phy_status_ofdm;
1706 u16 num_qry_beacon_pkt;
1707 u16 num_non_be_pkt;
1708 s32 rx_evm[4];
1709};
1710
Larry Finger0c817332010-12-08 11:12:31 -06001711struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001712 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001713 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001714 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001715 long undec_sm_pwdb; /*out dm */
1716 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001717 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001718 bool dm_initialgain_enable;
1719 bool dynamic_txpower_enable;
1720 bool current_turbo_edca;
1721 bool is_any_nonbepkts; /*out dm */
1722 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001723 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001724 bool disable_framebursting;
1725 bool cck_inch14;
1726 bool txpower_tracking;
1727 bool useramask;
1728 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001729 bool inform_fw_driverctrldm;
1730 bool current_mrc_switch;
1731 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001732 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001733
Larry Fingere97b7752011-02-19 16:29:07 -06001734 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001735 u8 thermalvalue_iqk;
1736 u8 thermalvalue_lck;
1737 u8 thermalvalue;
1738 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001739 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1740 u8 thermalvalue_avg_index;
Hans Ulli Kroll1637c1b2015-06-07 13:19:16 +02001741 u8 tm_trigger;
Larry Fingere97b7752011-02-19 16:29:07 -06001742 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001743 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001744 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001745 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001746 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001747 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001748 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001749 bool interrupt_migration;
1750 bool disable_tx_int;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001751 s8 ofdm_index[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001752 u8 default_ofdm_index;
1753 u8 default_cck_index;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001754 s8 cck_index;
1755 s8 delta_power_index[MAX_RF_PATH];
1756 s8 delta_power_index_last[MAX_RF_PATH];
1757 s8 power_index_offset[MAX_RF_PATH];
1758 s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1759 s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1760 s8 remnant_cck_idx;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001761 bool modify_txagc_flag_path_a;
1762 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001763
1764 bool one_entry_only;
1765 struct dm_phy_dbg_info dbginfo;
1766
1767 /* Dynamic ATC switch */
1768 bool atc_status;
1769 bool large_cfo_hit;
1770 bool is_freeze;
1771 int cfo_tail[2];
1772 int cfo_ave_pre;
1773 int crystal_cap;
1774 u8 cfo_threshold;
1775 u32 packet_count;
1776 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001777 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001778
1779 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001780 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001781 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001782 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001783 bool swing_flag_ofdm;
1784 u8 swing_idx_cck;
1785 u8 swing_idx_cck_cur;
1786 u8 swing_idx_cck_base;
1787 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001788
Arnd Bergmann08aba422016-06-15 23:30:43 +02001789 s8 swing_diff_2g;
1790 s8 swing_diff_5g;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001791
Larry Finger2461c7d2012-08-31 15:39:01 -05001792 /* DMSP */
1793 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001794
Larry Fingerf3355dd2014-03-04 16:53:47 -06001795 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001796 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001797
1798 u8 resp_tx_path;
1799 u8 path_sel;
1800 u32 patha_sum;
1801 u32 pathb_sum;
1802 u32 patha_cnt;
1803 u32 pathb_cnt;
1804
1805 u8 pre_channel;
1806 u8 *p_channel;
1807 u8 linked_interval;
1808
1809 u64 last_tx_ok_cnt;
1810 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001811};
1812
Larry Finger7ce24ab2014-03-05 17:26:01 -06001813#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001814
1815struct rtl_efuse {
Ping-Ke Shih2cdd6342018-01-29 11:26:39 +08001816 const struct rtl_efuse_ops *efuse_ops;
Larry Fingere97b7752011-02-19 16:29:07 -06001817 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001818 bool bootfromefuse;
1819 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001820
1821 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1822 u16 efuse_usedbytes;
1823 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001824#ifdef EFUSE_REPG_WORKAROUND
1825 bool efuse_re_pg_sec1flag;
1826 u8 efuse_re_pg_data[8];
1827#endif
Larry Finger0c817332010-12-08 11:12:31 -06001828
1829 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001830 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001831
1832 short epromtype;
1833 u16 eeprom_vid;
1834 u16 eeprom_did;
1835 u16 eeprom_svid;
1836 u16 eeprom_smid;
1837 u8 eeprom_oemid;
1838 u16 eeprom_channelplan;
1839 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001840 u8 board_type;
1841 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001842
1843 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001844 u8 wowlan_enable;
1845 u8 antenna_div_cfg;
1846 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001847
Larry Finger7ea47242011-02-19 16:28:57 -06001848 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001849 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001850 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001851 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1852 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1853 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001854 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1855 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1856 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001857
1858 u8 internal_pa_5g[2]; /* pathA / pathB */
1859 u8 eeprom_c9;
1860 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001861
1862 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001863 u8 eeprom_pwrgroup[2][3];
1864 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1865 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001866
Larry Fingerf3355dd2014-03-04 16:53:47 -06001867 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1868 /*For HT 40MHZ pwr */
1869 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1870 /*For HT 40MHZ pwr */
1871 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1872
1873 /*--------------------------------------------------------*
1874 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1875 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1876 * define new arrays in Windows code.
1877 * BUT, in linux code, we use the same array for all ICs.
1878 *
1879 * The Correspondance relation between two arrays is:
1880 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1881 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1882 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1883 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1884 *
1885 * Sizes of these arrays are decided by the larger ones.
1886 */
Arnd Bergmann08aba422016-06-15 23:30:43 +02001887 s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1888 s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1889 s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1890 s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001891
1892 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1893 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001894 s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1895 s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1896 s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1897 s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001898
Larry Fingere97b7752011-02-19 16:29:07 -06001899 u8 txpwr_safetyflag; /* Band edge enable flag */
1900 u16 eeprom_txpowerdiff;
1901 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1902 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001903
1904 u8 eeprom_regulatory;
1905 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001906 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1907 u16 tssi_13dbm;
1908 u8 crystalcap; /* CrystalCap. */
1909 u8 delta_iqk;
1910 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001911
1912 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001913 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001914
1915 bool b1x1_recvcombine;
1916 bool b1ss_support;
1917
1918 /*channel plan */
1919 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001920};
1921
Ping-Ke Shih2cdd6342018-01-29 11:26:39 +08001922struct rtl_efuse_ops {
1923 int (*efuse_onebyte_read)(struct ieee80211_hw *hw, u16 addr, u8 *data);
1924 void (*efuse_logical_map_read)(struct ieee80211_hw *hw, u8 type,
1925 u16 offset, u32 *value);
1926};
1927
Ping-Ke Shih84795802017-06-18 11:12:44 -05001928struct rtl_tx_report {
1929 atomic_t sn;
1930 u16 last_sent_sn;
1931 unsigned long last_sent_time;
1932 u16 last_recv_sn;
1933};
1934
Larry Finger0c817332010-12-08 11:12:31 -06001935struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001936 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001937 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001938 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001939 bool swrf_processing;
1940 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001941 /*
1942 * just for PCIE ASPM
1943 * If it supports ASPM, Offset[560h] = 0x40,
1944 * otherwise Offset[560h] = 0x00.
1945 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001946 bool support_aspm;
1947 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001948
1949 /*for LPS */
1950 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001951 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001952 bool leisure_ps;
1953 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001954 u8 fwctrl_psmode;
1955 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001956 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001957 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001958 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001959 u8 reg_max_lps_awakeintvl;
1960 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001961 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001962
1963 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001964 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001965
1966 u32 rfoff_reason;
1967
1968 /*RF OFF Level */
1969 u32 cur_ps_level;
1970 u32 reg_rfps_level;
1971
1972 /*just for PCIE ASPM */
1973 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001974 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001975
Larry Finger0c817332010-12-08 11:12:31 -06001976 enum rf_pwrstate inactive_pwrstate;
1977 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001978
1979 /* for SW LPS*/
1980 bool sw_ps_enabled;
1981 bool state;
1982 bool state_inap;
1983 bool multi_buffered;
1984 u16 nullfunc_seq;
1985 unsigned int dtim_counter;
1986 unsigned int sleep_ms;
1987 unsigned long last_sleep_jiffies;
1988 unsigned long last_awake_jiffies;
1989 unsigned long last_delaylps_stamp_jiffies;
1990 unsigned long last_dtim;
1991 unsigned long last_beacon;
1992 unsigned long last_action;
1993 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001994
1995 /*For P2P PS */
1996 struct rtl_p2p_ps_info p2p_ps_info;
1997 u8 pwr_mode;
1998 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05001999
2000 /* wake up on line */
2001 u8 wo_wlan_mode;
2002 u8 arp_offload_enable;
2003 u8 gtk_offload_enable;
2004 /* Used for WOL, indicates the reason for waking event.*/
2005 u32 wakeup_reason;
Larry Finger0c817332010-12-08 11:12:31 -06002006};
2007
2008struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05002009 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06002010 u32 mac_time[2];
2011 s8 rssi;
2012 u8 signal;
2013 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05002014 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06002015 u8 received_channel;
2016 u8 control;
2017 u8 mask;
2018 u8 freq;
2019 u16 len;
2020 u64 tsf;
2021 u32 beacon_time;
2022 u8 nic_type;
2023 u16 length;
2024 u8 signalquality; /*in 0-100 index. */
2025 /*
2026 * Real power in dBm for this packet,
2027 * no beautification and aggregation.
2028 * */
2029 s32 recvsignalpower;
2030 s8 rxpower; /*in dBm Translate from PWdB */
2031 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06002032 u16 hwerror:1;
2033 u16 crc:1;
2034 u16 icv:1;
2035 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06002036 u16 antenna:1;
2037 u16 decrypted:1;
2038 u16 wakeup:1;
2039 u32 timestamp_low;
2040 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05002041 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06002042
2043 u8 rx_drvinfo_size;
2044 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06002045 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06002046 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06002047 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05002048 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06002049 u32 rx_pwdb_all;
2050 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05002051 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05002052 u8 rx_mimo_evm_dbm[4];
2053 u16 cfo_short[4]; /* per-path's Cfo_short */
2054 u16 cfo_tail[4];
2055
Larry Fingerf3355dd2014-03-04 16:53:47 -06002056 s8 rx_mimo_sig_qual[4];
2057 u8 rx_pwr[4]; /* per-path's pwdb */
2058 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05002059 u8 bandwidth;
2060 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06002061 bool packet_matchbssid;
2062 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05002063 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06002064 bool packet_toself;
2065 bool packet_beacon; /*for rssi */
Arnd Bergmann08aba422016-06-15 23:30:43 +02002066 s8 cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05002067
Larry Finger21e4b072014-09-22 09:39:26 -05002068 bool is_vht;
2069 bool is_short_gi;
2070 u8 vht_nss;
2071
Larry Fingere6deaf82013-03-24 22:06:55 -05002072 u8 packet_report_type;
2073
2074 u32 macid;
2075 u8 wake_match;
2076 u32 bt_rx_rssi_percentage;
2077 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06002078};
2079
Larry Fingere6deaf82013-03-24 22:06:55 -05002080
Larry Finger0c817332010-12-08 11:12:31 -06002081struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05002082 /* count for roaming */
2083 u32 bcn_rx_inperiod;
2084 u32 roam_times;
2085
Larry Finger0c817332010-12-08 11:12:31 -06002086 u32 num_tx_in4period[4];
2087 u32 num_rx_in4period[4];
2088
2089 u32 num_tx_inperiod;
2090 u32 num_rx_inperiod;
2091
Larry Finger7ea47242011-02-19 16:28:57 -06002092 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05002093 bool tx_busy_traffic;
2094 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06002095 bool higher_busytraffic;
2096 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002097
2098 u32 tidtx_in4period[MAX_TID_COUNT][4];
2099 u32 tidtx_inperiod[MAX_TID_COUNT];
2100 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002101};
2102
2103struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002104 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002105 u8 multicast:1;
2106 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002107
Larry Finger7ea47242011-02-19 16:28:57 -06002108 u8 rts_stbc:1;
2109 u8 rts_enable:1;
2110 u8 cts_enable:1;
2111 u8 rts_use_shortpreamble:1;
2112 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002113 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002114 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002115 u8 rts_rate;
2116
2117 u8 use_shortgi:1;
2118 u8 use_shortpreamble:1;
2119 u8 use_driver_rate:1;
2120 u8 disable_ratefallback:1;
2121
Ping-Ke Shih84795802017-06-18 11:12:44 -05002122 u8 use_spe_rpt:1;
2123
Larry Finger0c817332010-12-08 11:12:31 -06002124 u8 ratr_index;
2125 u8 mac_id;
2126 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002127
2128 u8 last_inipkt:1;
2129 u8 cmd_or_init:1;
2130 u8 queue_index;
2131
2132 /* early mode */
2133 u8 empkt_num;
2134 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002135 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002136 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002137};
2138
Larry Fingerf7953b22014-09-22 09:39:20 -05002139struct rtl_wow_pattern {
2140 u8 type;
2141 u16 crc;
2142 u32 mask[4];
2143};
2144
Larry Finger78aa6012017-11-12 14:06:45 -06002145/* struct to store contents of interrupt vectors */
2146struct rtl_int {
2147 u32 inta;
2148 u32 intb;
2149 u32 intc;
2150 u32 intd;
2151};
2152
Larry Finger0c817332010-12-08 11:12:31 -06002153struct rtl_hal_ops {
2154 int (*init_sw_vars) (struct ieee80211_hw *hw);
2155 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002156 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002157 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2158 void (*interrupt_recognized) (struct ieee80211_hw *hw,
Larry Finger78aa6012017-11-12 14:06:45 -06002159 struct rtl_int *intvec);
Larry Finger0c817332010-12-08 11:12:31 -06002160 int (*hw_init) (struct ieee80211_hw *hw);
2161 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002162 void (*hw_suspend) (struct ieee80211_hw *hw);
2163 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002164 void (*enable_interrupt) (struct ieee80211_hw *hw);
2165 void (*disable_interrupt) (struct ieee80211_hw *hw);
2166 int (*set_network_type) (struct ieee80211_hw *hw,
2167 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002168 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2169 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002170 void (*set_bw_mode) (struct ieee80211_hw *hw,
2171 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002172 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002173 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2174 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2175 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2176 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2177 u32 add_msr, u32 rm_msr);
2178 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2179 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002180 void (*update_rate_tbl) (struct ieee80211_hw *hw,
Ping-Ke Shih1d22b172017-09-29 14:47:59 -05002181 struct ieee80211_sta *sta, u8 rssi_leve,
2182 bool update_bw);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002183 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2184 u8 *desc, u8 queue_index,
2185 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002186 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002187 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2188 u8 queue_index);
2189 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2190 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002191 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2192 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002193 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002194 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002195 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002196 struct sk_buff *skb, u8 hw_queue,
2197 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002198 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002199 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002200 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002201 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002202 struct sk_buff *skb);
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -05002203 void (*fill_tx_special_desc)(struct ieee80211_hw *hw,
2204 u8 *pdesc, u8 *pbd_desc,
2205 struct sk_buff *skb, u8 hw_queue);
Larry Finger7ea47242011-02-19 16:28:57 -06002206 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002207 struct rtl_stats *stats,
2208 struct ieee80211_rx_status *rx_status,
2209 u8 *pdesc, struct sk_buff *skb);
2210 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002211 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002212 void (*dm_watchdog) (struct ieee80211_hw *hw);
2213 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002214 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002215 enum rf_pwrstate rfpwr_state);
2216 void (*led_control) (struct ieee80211_hw *hw,
2217 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002218 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2219 u8 desc_name, u8 *val);
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002220 u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2221 u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002222 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2223 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002224 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002225 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2226 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002227 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002228 bool is_wepkey, bool clear_all);
2229 void (*init_sw_leds) (struct ieee80211_hw *hw);
2230 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002231 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002232 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2233 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002234 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002235 u32 regaddr, u32 bitmask);
2236 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2237 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002238 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002239 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002240 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2241 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002242 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2243 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2244 u8 *powerlevel);
2245 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2246 u8 *ppowerlevel, u8 channel);
2247 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2248 u8 configtype);
2249 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2250 u8 configtype);
2251 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2252 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2253 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002254 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002255 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2256 bool mstate);
2257 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002258 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2259 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06002260 bool (*get_btc_status) (void);
Larry Finger7c24d082015-08-03 15:56:12 -05002261 bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002262 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
Colin Ian Kingce254242016-02-22 11:35:46 +00002263 const struct rtl_stats *status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002264 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2265 struct rtl_wow_pattern *rtl_pattern,
2266 u8 index);
Troy Tand0311312015-02-03 11:15:17 -06002267 u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002268 void (*c2h_content_parsing)(struct ieee80211_hw *hw, u8 tag, u8 len,
2269 u8 *val);
Larry Finger0c817332010-12-08 11:12:31 -06002270};
2271
2272struct rtl_intf_ops {
2273 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002274 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002275 int (*adapter_start) (struct ieee80211_hw *hw);
2276 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002277 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2278 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002279
Thomas Huehn36323f82012-07-23 21:33:42 +02002280 int (*adapter_tx) (struct ieee80211_hw *hw,
2281 struct ieee80211_sta *sta,
2282 struct sk_buff *skb,
2283 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002284 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002285 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002286 bool (*waitq_insert) (struct ieee80211_hw *hw,
2287 struct ieee80211_sta *sta,
2288 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002289
2290 /*pci */
2291 void (*disable_aspm) (struct ieee80211_hw *hw);
2292 void (*enable_aspm) (struct ieee80211_hw *hw);
2293
2294 /*usb */
2295};
2296
2297struct rtl_mod_params {
Larry Fingerc34df312017-01-19 11:25:20 -06002298 /* default: 0,0 */
2299 u64 debug_mask;
Larry Finger0c817332010-12-08 11:12:31 -06002300 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002301 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002302
Larry Finger73a253c2011-10-07 11:27:33 -05002303 /* default: 0 = DBG_EMERG (0)*/
Larry Fingerc34df312017-01-19 11:25:20 -06002304 int debug_level;
Larry Finger73a253c2011-10-07 11:27:33 -05002305
Chaoming_Li3dad6182011-04-25 12:52:49 -05002306 /* default: 1 = using no linked power save */
2307 bool inactiveps;
2308
2309 /* default: 1 = using linked sw power save */
2310 bool swctrl_lps;
2311
2312 /* default: 1 = using linked fw power save */
2313 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002314
Larry Finger9afa2e42014-09-22 09:39:21 -05002315 /* default: 0 = not using MSI interrupts mode
2316 * submodules should set their own default value
2317 */
Adam Lee73070c42014-05-05 16:33:36 +08002318 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002319
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002320 /* default: 0 = dma 32 */
2321 bool dma64;
2322
Ping-Ke Shih84efbad2017-09-29 14:48:00 -05002323 /* default: 1 = enable aspm */
2324 int aspm_support;
2325
Larry Finger9afa2e42014-09-22 09:39:21 -05002326 /* default 0: 1 means disable */
2327 bool disable_watchdog;
Larry Finger54328e62015-10-02 11:44:30 -05002328
2329 /* default 0: 1 means do not disable interrupts */
2330 bool int_clear;
Larry Fingerc18d8f52016-03-16 13:33:34 -05002331
2332 /* select antenna */
2333 int ant_sel;
Larry Finger0c817332010-12-08 11:12:31 -06002334};
2335
Larry Finger62e63972011-02-11 14:27:46 -06002336struct rtl_hal_usbint_cfg {
2337 /* data - rx */
2338 u32 in_ep_num;
2339 u32 rx_urb_num;
2340 u32 rx_max_size;
2341
2342 /* op - rx */
2343 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2344 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2345 struct sk_buff_head *);
2346
2347 /* tx */
2348 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2349 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2350 struct sk_buff *);
2351 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2352 struct sk_buff_head *);
2353
2354 /* endpoint mapping */
2355 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002356 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002357};
2358
Larry Finger0c817332010-12-08 11:12:31 -06002359struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002360 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002361 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002362 char *name;
Larry Finger62009b72013-11-18 11:11:26 -06002363 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002364 struct rtl_hal_ops *ops;
2365 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002366 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +08002367 enum rtl_spec_ver spec_ver;
Larry Finger0c817332010-12-08 11:12:31 -06002368
2369 /*this map used for some registers or vars
2370 defined int HAL but used in MAIN */
2371 u32 maps[RTL_VAR_MAP_MAX];
2372
2373};
2374
2375struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002376 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002377 struct mutex conf_mutex;
Ping-Ke Shiha3fa3662018-01-17 14:15:21 +08002378 struct mutex ips_mutex; /* mutex for enter/leave IPS */
2379 struct mutex lps_mutex; /* mutex for enter/leave LPS */
Larry Finger0c817332010-12-08 11:12:31 -06002380
2381 /*spin lock */
Larry Finger0c817332010-12-08 11:12:31 -06002382 spinlock_t irq_th_lock;
2383 spinlock_t h2c_lock;
2384 spinlock_t rf_ps_lock;
2385 spinlock_t rf_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002386 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002387 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002388 spinlock_t usb_lock;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002389 spinlock_t c2hcmd_lock;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002390 spinlock_t scan_list_lock; /* lock for the scan list */
Larry Fingere97b7752011-02-19 16:29:07 -06002391
Larry Finger26634c42013-03-24 22:06:33 -05002392 /*FW clock change */
2393 spinlock_t fw_ps_lock;
2394
Larry Fingere97b7752011-02-19 16:29:07 -06002395 /*Dual mac*/
2396 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002397
Larry Fingerf3355dd2014-03-04 16:53:47 -06002398 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002399};
2400
2401struct rtl_works {
2402 struct ieee80211_hw *hw;
2403
2404 /*timer */
2405 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002406 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002407 struct timer_list fw_clockoff_timer;
2408 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002409 /*task */
2410 struct tasklet_struct irq_tasklet;
2411 struct tasklet_struct irq_prepare_bcn_tasklet;
2412
2413 /*work queue */
2414 struct workqueue_struct *rtl_wq;
2415 struct delayed_work watchdog_wq;
2416 struct delayed_work ips_nic_off_wq;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002417 struct delayed_work c2hcmd_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002418
2419 /* For SW LPS */
2420 struct delayed_work ps_work;
2421 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002422 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002423
Larry Fingera2699132013-03-24 22:06:41 -05002424 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002425 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002426};
2427
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002428struct rtl_debug {
2429 /* add for debug */
2430 struct dentry *debugfs_dir;
2431 char debugfs_name[20];
2432};
2433
Larry Finger2461c7d2012-08-31 15:39:01 -05002434#define MIMO_PS_STATIC 0
2435#define MIMO_PS_DYNAMIC 1
2436#define MIMO_PS_NOLIMIT 3
2437
2438struct rtl_dualmac_easy_concurrent_ctl {
2439 enum band_type currentbandtype_backfordmdp;
2440 bool close_bbandrf_for_dmsp;
2441 bool change_to_dmdp;
2442 bool change_to_dmsp;
2443 bool switch_in_process;
2444};
2445
2446struct rtl_dmsp_ctl {
2447 bool activescan_for_slaveofdmsp;
2448 bool scan_for_anothermac_fordmsp;
2449 bool scan_for_itself_fordmsp;
2450 bool writedig_for_anothermacofdmsp;
2451 u32 curdigvalue_for_anothermacofdmsp;
2452 bool changecckpdstate_for_anothermacofdmsp;
2453 u8 curcckpdstate_for_anothermacofdmsp;
2454 bool changetxhighpowerlvl_for_anothermacofdmsp;
2455 u8 curtxhighlvl_for_anothermacofdmsp;
2456 long rssivalmin_for_anothermacofdmsp;
2457};
2458
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002459struct ps_t {
2460 u8 pre_ccastate;
2461 u8 cur_ccasate;
2462 u8 pre_rfstate;
2463 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002464 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002465 long rssi_val_min;
2466};
2467
2468struct dig_t {
2469 u32 rssi_lowthresh;
2470 u32 rssi_highthresh;
2471 u32 fa_lowthresh;
2472 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002473 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002474 long rssi_highpower_lowthresh;
2475 long rssi_highpower_highthresh;
2476 u32 recover_cnt;
2477 u32 pre_igvalue;
2478 u32 cur_igvalue;
2479 long rssi_val;
2480 u8 dig_enable_flag;
2481 u8 dig_ext_port_stage;
2482 u8 dig_algorithm;
2483 u8 dig_twoport_algorithm;
2484 u8 dig_dbgmode;
2485 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002486 u8 cursta_cstate;
2487 u8 presta_cstate;
2488 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002489 u8 stop_dig;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002490 s8 back_val;
2491 s8 back_range_max;
2492 s8 back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002493 u8 rx_gain_max;
2494 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002495 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002496 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002497 u8 pre_cck_cca_thres;
2498 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002499 u8 pre_cck_pd_state;
2500 u8 cur_cck_pd_state;
2501 u8 pre_cck_fa_state;
2502 u8 cur_cck_fa_state;
2503 u8 pre_ccastate;
2504 u8 cur_ccasate;
2505 u8 large_fa_hit;
2506 u8 forbidden_igi;
2507 u8 dig_state;
2508 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002509 u8 cur_sta_cstate;
2510 u8 pre_sta_cstate;
2511 u8 cur_ap_cstate;
2512 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002513 u8 cur_pd_thstate;
2514 u8 pre_pd_thstate;
2515 u8 cur_cs_ratiostate;
2516 u8 pre_cs_ratiostate;
2517 u8 backoff_enable_flag;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002518 s8 backoffval_range_max;
2519 s8 backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002520 u8 dig_min_0;
2521 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002522 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002523 bool media_connect_0;
2524 bool media_connect_1;
2525
2526 u32 antdiv_rssi_max;
2527 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002528};
2529
Larry Finger2461c7d2012-08-31 15:39:01 -05002530struct rtl_global_var {
2531 /* from this list we can get
2532 * other adapter's rtl_priv */
2533 struct list_head glb_priv_list;
2534 spinlock_t glb_list_lock;
2535};
2536
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002537#define IN_4WAY_TIMEOUT_TIME (30 * MSEC_PER_SEC) /* 30 seconds */
2538
Larry Fingeraa45a672014-02-28 15:16:43 -06002539struct rtl_btc_info {
2540 u8 bt_type;
2541 u8 btcoexist;
2542 u8 ant_num;
Ping-Ke Shihdb8cb002017-02-06 21:30:03 -06002543 u8 single_ant_path;
Ping-Ke Shihf1cb27e2017-06-21 12:15:36 -05002544
2545 u8 ap_num;
Ping-Ke Shih76f146b2017-06-21 12:15:38 -05002546 bool in_4way;
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002547 unsigned long in_4way_ts;
Larry Fingeraa45a672014-02-28 15:16:43 -06002548};
2549
Larry Finger2cddad32014-02-28 15:16:46 -06002550struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002551 struct rtl_btc_ops *btc_ops;
2552 struct rtl_btc_info btc_info;
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002553 /* btc context */
2554 void *btc_context;
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002555 void *wifi_only_context;
Larry Finger2cddad32014-02-28 15:16:46 -06002556 /* EEPROM BT info. */
2557 u8 eeprom_bt_coexist;
2558 u8 eeprom_bt_type;
2559 u8 eeprom_bt_ant_num;
2560 u8 eeprom_bt_ant_isol;
2561 u8 eeprom_bt_radio_shared;
2562
2563 u8 bt_coexistence;
2564 u8 bt_ant_num;
2565 u8 bt_coexist_type;
2566 u8 bt_state;
2567 u8 bt_cur_state; /* 0:on, 1:off */
2568 u8 bt_ant_isolation; /* 0:good, 1:bad */
2569 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2570 u8 bt_service;
2571 u8 bt_radio_shared_type;
2572 u8 bt_rfreg_origin_1e;
2573 u8 bt_rfreg_origin_1f;
2574 u8 bt_rssi_state;
2575 u32 ratio_tx;
2576 u32 ratio_pri;
2577 u32 bt_edca_ul;
2578 u32 bt_edca_dl;
2579
2580 bool init_set;
2581 bool bt_busy_traffic;
2582 bool bt_traffic_mode_set;
2583 bool bt_non_traffic_mode_set;
2584
2585 bool fw_coexist_all_off;
2586 bool sw_coexist_all_off;
2587 bool hw_coexist_all_off;
2588 u32 cstate;
2589 u32 previous_state;
2590 u32 cstate_h;
2591 u32 previous_state_h;
2592
2593 u8 bt_pre_rssi_state;
2594 u8 bt_pre_rssi_state1;
2595
2596 u8 reg_bt_iso;
2597 u8 reg_bt_sco;
2598 bool balance_on;
2599 u8 bt_active_zero_cnt;
2600 bool cur_bt_disabled;
2601 bool pre_bt_disabled;
2602
2603 u8 bt_profile_case;
2604 u8 bt_profile_action;
2605 bool bt_busy;
2606 bool hold_for_bt_operation;
2607 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002608};
2609
2610struct rtl_btc_ops {
2611 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002612 void (*btc_init_variables_wifi_only)(struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002613 void (*btc_deinit_variables)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002614 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
Ping-Ke Shiha44709b2018-01-17 14:15:26 +08002615 void (*btc_power_on_setting)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002616 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002617 void (*btc_init_hw_config_wifi_only)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002618 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002619 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002620 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002621 void (*btc_scan_notify_wifi_only)(struct rtl_priv *rtlpriv,
2622 u8 scantype);
Larry Fingeraa45a672014-02-28 15:16:43 -06002623 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2624 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002625 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002626 void (*btc_periodical) (struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002627 void (*btc_halt_notify)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002628 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2629 u8 *tmp_buf, u8 length);
Ping-Ke Shih6aad6072017-07-02 13:12:31 -05002630 void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2631 u8 *tmp_buf, u8 length);
Larry Fingeraa45a672014-02-28 15:16:43 -06002632 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2633 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2634 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002635 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2636 u8 pkt_type);
Ping-Ke Shih17bf8512018-01-19 14:45:43 +08002637 void (*btc_switch_band_notify)(struct rtl_priv *rtlpriv, u8 type,
2638 bool scanning);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002639 void (*btc_switch_band_notify_wifi_only)(struct rtl_priv *rtlpriv,
2640 u8 type, bool scanning);
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002641 void (*btc_display_bt_coex_info)(struct rtl_priv *rtlpriv,
2642 struct seq_file *m);
Ping-Ke Shih54685f92017-06-18 11:12:46 -05002643 void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
Ping-Ke Shih42213f22017-06-18 11:12:49 -05002644 u8 (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2645 u8 (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2646 bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
Ping-Ke Shih26356642017-06-18 11:12:47 -05002647 void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2648 u8 *ctrl_agg_size, u8 *agg_size);
Ping-Ke Shihc6922052017-06-18 11:12:48 -05002649 bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002650};
2651
2652struct proxim {
2653 bool proxim_on;
2654
2655 void *proximity_priv;
2656 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2657 struct sk_buff *skb);
2658 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2659};
2660
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002661struct rtl_c2hcmd {
2662 struct list_head list;
2663 u8 tag;
2664 u8 len;
2665 u8 *val;
2666};
2667
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002668struct rtl_bssid_entry {
2669 struct list_head list;
2670 u8 bssid[ETH_ALEN];
2671 u32 age;
2672};
2673
2674struct rtl_scan_list {
2675 int num;
2676 struct list_head list; /* sort by age */
2677};
2678
Larry Finger0c817332010-12-08 11:12:31 -06002679struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002680 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002681 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002682 struct list_head list;
2683 struct rtl_priv *buddy_priv;
2684 struct rtl_global_var *glb_var;
2685 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2686 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002687 struct rtl_locks locks;
2688 struct rtl_works works;
2689 struct rtl_mac mac80211;
2690 struct rtl_hal rtlhal;
2691 struct rtl_regulatory regd;
2692 struct rtl_rfkill rfkill;
2693 struct rtl_io io;
2694 struct rtl_phy phy;
2695 struct rtl_dm dm;
2696 struct rtl_security sec;
2697 struct rtl_efuse efuse;
Larry Fingerd5efe152017-02-07 09:14:21 -06002698 struct rtl_led_ctl ledctl;
Ping-Ke Shih84795802017-06-18 11:12:44 -05002699 struct rtl_tx_report tx_report;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002700 struct rtl_scan_list scan_list;
Larry Finger0c817332010-12-08 11:12:31 -06002701
2702 struct rtl_ps_ctl psc;
2703 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002704 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002705 struct wireless_stats stats;
2706 struct rt_link_detect link_info;
2707 struct false_alarm_statistics falsealm_cnt;
2708
2709 struct rtl_rate_priv *rate_priv;
2710
Larry Finger2461c7d2012-08-31 15:39:01 -05002711 /* sta entry list for ap adhoc or mesh */
2712 struct list_head entry_list;
2713
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002714 /* c2hcmd list for kthread level access */
2715 struct list_head c2hcmd_list;
2716
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002717 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002718 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002719
2720 /*
2721 *hal_cfg : for diff cards
2722 *intf_ops : for diff interrface usb/pcie
2723 */
2724 struct rtl_hal_cfg *cfg;
Julia Lawall1bfcfdc2016-05-01 21:57:44 +02002725 const struct rtl_intf_ops *intf_ops;
Larry Finger0c817332010-12-08 11:12:31 -06002726
2727 /*this var will be set by set_bit,
2728 and was used to indicate status of
2729 interface or hardware */
2730 unsigned long status;
2731
Larry Finger0985dfb2012-04-19 16:32:40 -05002732 /* tables for dm */
2733 struct dig_t dm_digtable;
2734 struct ps_t dm_pstable;
2735
Larry Fingerb9a758a2013-11-18 11:11:27 -06002736 u32 reg_874;
2737 u32 reg_c70;
2738 u32 reg_85c;
2739 u32 reg_a74;
2740 bool reg_init; /* true if regs saved */
2741 bool bt_operation_on;
2742 __le32 *usb_data;
2743 int usb_data_index;
2744 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002745 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002746 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002747
Larry Fingeraa45a672014-02-28 15:16:43 -06002748 /* intel Proximity, should be alloc mem
2749 * in intel Proximity module and can only
2750 * be used in intel Proximity mode
2751 */
2752 struct proxim proximity;
2753
2754 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002755 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002756
2757 /* separate 92ee from other ICs,
2758 * 92ee use new trx flow.
2759 */
2760 bool use_new_trx_flow;
2761
Larry Finger9afa2e42014-09-22 09:39:21 -05002762#ifdef CONFIG_PM
2763 struct wiphy_wowlan_support wowlan;
2764#endif
Larry Finger0c817332010-12-08 11:12:31 -06002765 /*This must be the last item so
2766 that it points to the data allocated
2767 beyond this structure like:
2768 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002769 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002770};
2771
2772#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2773#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2774#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2775#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2776#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2777
Larry Fingere97b7752011-02-19 16:29:07 -06002778
George18d30062011-02-19 16:29:02 -06002779/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002780 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002781****************************************/
2782
2783enum bt_ant_num {
2784 ANT_X2 = 0,
2785 ANT_X1 = 1,
2786};
2787
2788enum bt_co_type {
2789 BT_2WIRE = 0,
2790 BT_ISSC_3WIRE = 1,
2791 BT_ACCEL = 2,
2792 BT_CSR_BC4 = 3,
2793 BT_CSR_BC8 = 4,
2794 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002795 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002796 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002797 BT_RTL8723B = 8,
2798 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002799 BT_RTL8812A = 11,
2800};
2801
2802enum bt_total_ant_num {
2803 ANT_TOTAL_X2 = 0,
2804 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002805};
2806
2807enum bt_cur_state {
2808 BT_OFF = 0,
2809 BT_ON = 1,
2810};
2811
2812enum bt_service_type {
2813 BT_SCO = 0,
2814 BT_A2DP = 1,
2815 BT_HID = 2,
2816 BT_HID_IDLE = 3,
2817 BT_SCAN = 4,
2818 BT_IDLE = 5,
2819 BT_OTHER_ACTION = 6,
2820 BT_BUSY = 7,
2821 BT_OTHERBUSY = 8,
2822 BT_PAN = 9,
2823};
2824
2825enum bt_radio_shared {
2826 BT_RADIO_SHARED = 0,
2827 BT_RADIO_INDIVIDUAL = 1,
2828};
2829
Larry Fingere97b7752011-02-19 16:29:07 -06002830
Larry Finger0c817332010-12-08 11:12:31 -06002831/****************************************
2832 mem access macro define start
2833 Call endian free function when
2834 1. Read/write packet content.
2835 2. Before write integer to IO.
2836 3. After read integer from IO.
2837****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002838/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002839#define EF1BYTE(_val) \
2840 ((u8)(_val))
2841#define EF2BYTE(_val) \
2842 (le16_to_cpu(_val))
2843#define EF4BYTE(_val) \
2844 (le32_to_cpu(_val))
2845
Chaoming_Li3dad6182011-04-25 12:52:49 -05002846/* Read data from memory */
Larry Finger106e0de2017-01-19 14:28:08 -06002847#define READEF1BYTE(_ptr) \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002848 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002849/* Read le16 data from memory and convert to host ordering */
Larry Finger106e0de2017-01-19 14:28:08 -06002850#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002851 EF2BYTE(*(_ptr))
Larry Finger106e0de2017-01-19 14:28:08 -06002852#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002853 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002854
Larry Finger9e0bc672011-02-19 16:30:02 -06002855/* Create a bit mask
2856 * Examples:
2857 * BIT_LEN_MASK_32(0) => 0x00000000
2858 * BIT_LEN_MASK_32(1) => 0x00000001
2859 * BIT_LEN_MASK_32(2) => 0x00000003
2860 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2861 */
Larry Finger0c817332010-12-08 11:12:31 -06002862#define BIT_LEN_MASK_32(__bitlen) \
2863 (0xFFFFFFFF >> (32 - (__bitlen)))
2864#define BIT_LEN_MASK_16(__bitlen) \
2865 (0xFFFF >> (16 - (__bitlen)))
2866#define BIT_LEN_MASK_8(__bitlen) \
2867 (0xFF >> (8 - (__bitlen)))
2868
Larry Finger9e0bc672011-02-19 16:30:02 -06002869/* Create an offset bit mask
2870 * Examples:
2871 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2872 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2873 */
Larry Finger0c817332010-12-08 11:12:31 -06002874#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2875 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2876#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2877 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2878#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2879 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2880
2881/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002882 * Return 4-byte value in host byte ordering from
2883 * 4-byte pointer in little-endian system.
2884 */
Larry Finger0c817332010-12-08 11:12:31 -06002885#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002886 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002887#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002888 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002889#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2890 (EF1BYTE(*((u8 *)(__pstart))))
2891
Chaoming_Li3dad6182011-04-25 12:52:49 -05002892/*Description:
2893Translate subfield (continuous bits in little-endian) of 4-byte
2894value to host byte ordering.*/
2895#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2896 ( \
2897 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2898 BIT_LEN_MASK_32(__bitlen) \
2899 )
2900#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2901 ( \
2902 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2903 BIT_LEN_MASK_16(__bitlen) \
2904 )
2905#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2906 ( \
2907 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2908 BIT_LEN_MASK_8(__bitlen) \
2909 )
2910
Larry Finger9e0bc672011-02-19 16:30:02 -06002911/* Description:
2912 * Mask subfield (continuous bits in little-endian) of 4-byte value
2913 * and return the result in 4-byte value in host byte ordering.
2914 */
Larry Finger0c817332010-12-08 11:12:31 -06002915#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2916 ( \
2917 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2918 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2919 )
2920#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2921 ( \
2922 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2923 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2924 )
2925#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2926 ( \
2927 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2928 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2929 )
2930
Larry Finger9e0bc672011-02-19 16:30:02 -06002931/* Description:
2932 * Set subfield of little-endian 4-byte value to specified value.
2933 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002934#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002935 *((__le32 *)(__pstart)) = \
2936 cpu_to_le32( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002937 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2938 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002939 )
Chaoming_Li3dad6182011-04-25 12:52:49 -05002940#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002941 *((__le16 *)(__pstart)) = \
2942 cpu_to_le16( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002943 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2944 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002945 )
Larry Finger0c817332010-12-08 11:12:31 -06002946#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2947 *((u8 *)(__pstart)) = EF1BYTE \
2948 ( \
2949 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2950 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002951 )
Larry Finger0c817332010-12-08 11:12:31 -06002952
Chaoming_Li3dad6182011-04-25 12:52:49 -05002953#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2954 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2955
Larry Finger0c817332010-12-08 11:12:31 -06002956/****************************************
2957 mem access macro define end
2958****************************************/
2959
Larry Fingere97b7752011-02-19 16:29:07 -06002960#define byte(x, n) ((x >> (8 * n)) & 0xff)
2961
Chaoming_Li3dad6182011-04-25 12:52:49 -05002962#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002963#define RTL_WATCH_DOG_TIME 2000
2964#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002965#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2966#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2967#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2968#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002969#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002970
2971#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2972#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2973#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2974/*NIC halt, re-initialize hw parameters*/
2975#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2976#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2977#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2978/*Always enable ASPM and Clock Req in initialization.*/
2979#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002980/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2981#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002982/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2983#define RT_RF_LPS_DISALBE_2R BIT(30)
2984#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2985#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2986 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2987#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2988 (ppsc->cur_ps_level &= (~(_ps_flg)))
2989#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2990 (ppsc->cur_ps_level |= _ps_flg)
2991
2992#define container_of_dwork_rtl(x, y, z) \
Geliang Tang4679f412016-03-18 13:22:24 +11002993 container_of(to_delayed_work(x), y, z)
Larry Finger0c817332010-12-08 11:12:31 -06002994
Chaoming_Li3dad6182011-04-25 12:52:49 -05002995#define FILL_OCTET_STRING(_os, _octet, _len) \
2996 (_os).octet = (u8 *)(_octet); \
2997 (_os).length = (_len);
2998
2999#define CP_MACADDR(des, src) \
3000 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
3001 (des)[2] = (src)[2], (des)[3] = (src)[3],\
3002 (des)[4] = (src)[4], (des)[5] = (src)[5])
3003
Larry Finger21e4b072014-09-22 09:39:26 -05003004#define LDPC_HT_ENABLE_RX BIT(0)
3005#define LDPC_HT_ENABLE_TX BIT(1)
3006#define LDPC_HT_TEST_TX_ENABLE BIT(2)
3007#define LDPC_HT_CAP_TX BIT(3)
3008
3009#define STBC_HT_ENABLE_RX BIT(0)
3010#define STBC_HT_ENABLE_TX BIT(1)
3011#define STBC_HT_TEST_TX_ENABLE BIT(2)
3012#define STBC_HT_CAP_TX BIT(3)
3013
3014#define LDPC_VHT_ENABLE_RX BIT(0)
3015#define LDPC_VHT_ENABLE_TX BIT(1)
3016#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
3017#define LDPC_VHT_CAP_TX BIT(3)
3018
3019#define STBC_VHT_ENABLE_RX BIT(0)
3020#define STBC_VHT_ENABLE_TX BIT(1)
3021#define STBC_VHT_TEST_TX_ENABLE BIT(2)
3022#define STBC_VHT_CAP_TX BIT(3)
3023
Larry Finger9696a152016-02-11 10:53:09 -06003024extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
3025
3026extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
3027
Larry Finger0c817332010-12-08 11:12:31 -06003028static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
3029{
3030 return rtlpriv->io.read8_sync(rtlpriv, addr);
3031}
3032
3033static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
3034{
3035 return rtlpriv->io.read16_sync(rtlpriv, addr);
3036}
3037
3038static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
3039{
3040 return rtlpriv->io.read32_sync(rtlpriv, addr);
3041}
3042
3043static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
3044{
3045 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003046
3047 if (rtlpriv->cfg->write_readback)
3048 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003049}
3050
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003051static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
3052 u32 addr, u32 val8)
3053{
3054 struct rtl_priv *rtlpriv = rtl_priv(hw);
3055
3056 rtl_write_byte(rtlpriv, addr, (u8)val8);
3057}
3058
Larry Finger0c817332010-12-08 11:12:31 -06003059static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
3060{
3061 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003062
3063 if (rtlpriv->cfg->write_readback)
3064 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003065}
3066
3067static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
3068 u32 addr, u32 val32)
3069{
3070 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003071
3072 if (rtlpriv->cfg->write_readback)
3073 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003074}
3075
3076static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3077 u32 regaddr, u32 bitmask)
3078{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003079 struct rtl_priv *rtlpriv = hw->priv;
3080
3081 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003082}
3083
3084static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3085 u32 bitmask, u32 data)
3086{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003087 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06003088
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003089 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003090}
3091
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003092static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3093 u32 regaddr, u32 data)
3094{
3095 rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3096}
3097
Larry Finger0c817332010-12-08 11:12:31 -06003098static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3099 enum radio_path rfpath, u32 regaddr,
3100 u32 bitmask)
3101{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003102 struct rtl_priv *rtlpriv = hw->priv;
3103
3104 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003105}
3106
3107static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3108 enum radio_path rfpath, u32 regaddr,
3109 u32 bitmask, u32 data)
3110{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003111 struct rtl_priv *rtlpriv = hw->priv;
3112
3113 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003114}
3115
3116static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3117{
3118 return (_HAL_STATE_STOP == rtlhal->state);
3119}
3120
3121static inline void set_hal_start(struct rtl_hal *rtlhal)
3122{
3123 rtlhal->state = _HAL_STATE_START;
3124}
3125
3126static inline void set_hal_stop(struct rtl_hal *rtlhal)
3127{
3128 rtlhal->state = _HAL_STATE_STOP;
3129}
3130
3131static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3132{
3133 return rtlphy->rf_type;
3134}
3135
Chaoming_Li3dad6182011-04-25 12:52:49 -05003136static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3137{
3138 return (struct ieee80211_hdr *)(skb->data);
3139}
3140
Larry Fingerd3bb1422011-04-25 13:23:20 -05003141static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003142{
Larry Fingerd3bb1422011-04-25 13:23:20 -05003143 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05003144}
3145
3146static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3147{
3148 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3149}
3150
3151static inline u16 rtl_get_tid(struct sk_buff *skb)
3152{
3153 return rtl_get_tid_h(rtl_get_hdr(skb));
3154}
3155
3156static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3157 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05003158 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003159{
3160 return ieee80211_find_sta(vif, bssid);
3161}
3162
Larry Finger2461c7d2012-08-31 15:39:01 -05003163static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3164 u8 *mac_addr)
3165{
3166 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3167 return ieee80211_find_sta(mac->vif, mac_addr);
3168}
3169
Larry Finger0c817332010-12-08 11:12:31 -06003170#endif