blob: 3d2cea090d6fc78e36e92c426d318540992c3a67 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
69 return drm_fb_cma_create(dev, file_priv, mode_cmd);
70}
71
72static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
73{
74 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010075 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060076}
77
Wei Yongjun30457672016-09-10 12:32:57 +000078static int tilcdc_atomic_check(struct drm_device *dev,
79 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020080{
81 int ret;
82
83 ret = drm_atomic_helper_check_modeset(dev, state);
84 if (ret)
85 return ret;
86
87 ret = drm_atomic_helper_check_planes(dev, state);
88 if (ret)
89 return ret;
90
91 /*
92 * tilcdc ->atomic_check can update ->mode_changed if pixel format
93 * changes, hence will we check modeset changes again.
94 */
95 ret = drm_atomic_helper_check_modeset(dev, state);
96 if (ret)
97 return ret;
98
99 return ret;
100}
101
102static int tilcdc_commit(struct drm_device *dev,
103 struct drm_atomic_state *state,
104 bool async)
105{
106 int ret;
107
108 ret = drm_atomic_helper_prepare_planes(dev, state);
109 if (ret)
110 return ret;
111
112 drm_atomic_helper_swap_state(state, true);
113
114 /*
115 * Everything below can be run asynchronously without the need to grab
116 * any modeset locks at all under one condition: It must be guaranteed
117 * that the asynchronous work has either been cancelled (if the driver
118 * supports it, which at least requires that the framebuffers get
119 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
120 * before the new state gets committed on the software side with
121 * drm_atomic_helper_swap_state().
122 *
123 * This scheme allows new atomic state updates to be prepared and
124 * checked in parallel to the asynchronous completion of the previous
125 * update. Which is important since compositors need to figure out the
126 * composition of the next frame right after having submitted the
127 * current layout.
128 */
129
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300130 /* Keep HW on while we commit the state. */
131 pm_runtime_get_sync(dev->dev);
132
Jyri Sarhaedc43302015-12-30 17:40:24 +0200133 drm_atomic_helper_commit_modeset_disables(dev, state);
134
Liu Ying2b58e982016-08-29 17:12:03 +0800135 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200136
137 drm_atomic_helper_commit_modeset_enables(dev, state);
138
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300139 /* Now HW should remain on if need becase the crtc is enabled */
140 pm_runtime_put_sync(dev->dev);
141
Jyri Sarhaedc43302015-12-30 17:40:24 +0200142 drm_atomic_helper_wait_for_vblanks(dev, state);
143
144 drm_atomic_helper_cleanup_planes(dev, state);
145
Jyri Sarhaedc43302015-12-30 17:40:24 +0200146 return 0;
147}
148
Rob Clark16ea9752013-01-08 15:04:28 -0600149static const struct drm_mode_config_funcs mode_config_funcs = {
150 .fb_create = tilcdc_fb_create,
151 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200152 .atomic_check = tilcdc_atomic_check,
153 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600154};
155
156static int modeset_init(struct drm_device *dev)
157{
158 struct tilcdc_drm_private *priv = dev->dev_private;
159 struct tilcdc_module *mod;
160
Rob Clark16ea9752013-01-08 15:04:28 -0600161 priv->crtc = tilcdc_crtc_create(dev);
162
163 list_for_each_entry(mod, &module_list, list) {
164 DBG("loading module: %s", mod->name);
165 mod->funcs->modeset_init(mod, dev);
166 }
167
Rob Clark16ea9752013-01-08 15:04:28 -0600168 dev->mode_config.min_width = 0;
169 dev->mode_config.min_height = 0;
170 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
171 dev->mode_config.max_height = 2048;
172 dev->mode_config.funcs = &mode_config_funcs;
173
174 return 0;
175}
176
177#ifdef CONFIG_CPU_FREQ
178static int cpufreq_transition(struct notifier_block *nb,
179 unsigned long val, void *data)
180{
181 struct tilcdc_drm_private *priv = container_of(nb,
182 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300183
Jyri Sarha642e5162016-09-06 16:19:54 +0300184 if (val == CPUFREQ_POSTCHANGE)
185 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600186
187 return 0;
188}
189#endif
190
191/*
192 * DRM operations:
193 */
194
Jyri Sarha923310b2016-10-17 17:53:33 +0300195static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600196{
197 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600198
Jyri Sarha9e79e062016-10-18 23:23:27 +0300199 if (priv->crtc)
Jyri Sarha2d53a182016-10-25 12:27:31 +0300200 tilcdc_crtc_shutdown(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200201
Jyri Sarha9e79e062016-10-18 23:23:27 +0300202 if (priv->is_registered)
203 drm_dev_unregister(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300204
Rob Clark16ea9752013-01-08 15:04:28 -0600205 drm_kms_helper_poll_fini(dev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300206
207 if (priv->fbdev)
208 drm_fbdev_cma_fini(priv->fbdev);
209
Rob Clark16ea9752013-01-08 15:04:28 -0600210 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300211 drm_mode_config_cleanup(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300212 tilcdc_remove_external_encoders(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600213
214#ifdef CONFIG_CPU_FREQ
Jyri Sarha9e79e062016-10-18 23:23:27 +0300215 if (priv->freq_transition.notifier_call)
216 cpufreq_unregister_notifier(&priv->freq_transition,
217 CPUFREQ_TRANSITION_NOTIFIER);
Rob Clark16ea9752013-01-08 15:04:28 -0600218#endif
219
220 if (priv->clk)
221 clk_put(priv->clk);
222
223 if (priv->mmio)
224 iounmap(priv->mmio);
225
Jyri Sarha9e79e062016-10-18 23:23:27 +0300226 if (priv->wq) {
227 flush_workqueue(priv->wq);
228 destroy_workqueue(priv->wq);
229 }
Rob Clark16ea9752013-01-08 15:04:28 -0600230
231 dev->dev_private = NULL;
232
233 pm_runtime_disable(dev->dev);
234
Jyri Sarha923310b2016-10-17 17:53:33 +0300235 drm_dev_unref(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600236}
237
Jyri Sarha923310b2016-10-17 17:53:33 +0300238static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600239{
Jyri Sarha923310b2016-10-17 17:53:33 +0300240 struct drm_device *ddev;
241 struct platform_device *pdev = to_platform_device(dev);
242 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600243 struct tilcdc_drm_private *priv;
244 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500245 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600246 int ret;
247
Jyri Sarha923310b2016-10-17 17:53:33 +0300248 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300249 if (!priv) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300250 dev_err(dev, "failed to allocate private data\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600251 return -ENOMEM;
252 }
253
Jyri Sarha923310b2016-10-17 17:53:33 +0300254 ddev = drm_dev_alloc(ddrv, dev);
255 if (IS_ERR(ddev))
256 return PTR_ERR(ddev);
257
258 ddev->platformdev = pdev;
259 ddev->dev_private = priv;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300260 platform_set_drvdata(pdev, ddev);
261 drm_mode_config_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600262
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200263 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300264 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200265
Rob Clark16ea9752013-01-08 15:04:28 -0600266 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300267 if (!priv->wq) {
268 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300269 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300270 }
Rob Clark16ea9752013-01-08 15:04:28 -0600271
272 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
273 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300274 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600275 ret = -EINVAL;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300276 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600277 }
278
279 priv->mmio = ioremap_nocache(res->start, resource_size(res));
280 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300281 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600282 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300283 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600284 }
285
Jyri Sarha923310b2016-10-17 17:53:33 +0300286 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600287 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300288 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600289 ret = -ENODEV;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300290 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600291 }
292
Rob Clark16ea9752013-01-08 15:04:28 -0600293#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600294 priv->freq_transition.notifier_call = cpufreq_transition;
295 ret = cpufreq_register_notifier(&priv->freq_transition,
296 CPUFREQ_TRANSITION_NOTIFIER);
297 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300298 dev_err(dev, "failed to register cpufreq notifier\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300299 priv->freq_transition.notifier_call = NULL;
300 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600301 }
302#endif
303
304 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500305 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
306
307 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
308
309 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
310 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
311
312 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
313
314 if (of_property_read_u32(node, "ti,max-pixelclock",
315 &priv->max_pixelclock))
316 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
317
318 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600319
Jyri Sarha923310b2016-10-17 17:53:33 +0300320 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600321
322 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300323 pm_runtime_get_sync(dev);
324 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600325 case 0x4c100102:
326 priv->rev = 1;
327 break;
328 case 0x4f200800:
329 case 0x4f201000:
330 priv->rev = 2;
331 break;
332 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300333 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
334 "defaulting to LCD revision 1\n",
335 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600336 priv->rev = 1;
337 break;
338 }
339
Jyri Sarha923310b2016-10-17 17:53:33 +0300340 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600341
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300342 if (priv->rev == 1) {
343 DBG("Revision 1 LCDC supports only RGB565 format");
344 priv->pixelformats = tilcdc_rev1_formats;
345 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300346 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300347 } else {
348 const char *str = "\0";
349
350 of_property_read_string(node, "blue-and-red-wiring", &str);
351 if (0 == strcmp(str, "crossed")) {
352 DBG("Configured for crossed blue and red wires");
353 priv->pixelformats = tilcdc_crossed_formats;
354 priv->num_pixelformats =
355 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300356 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300357 } else if (0 == strcmp(str, "straight")) {
358 DBG("Configured for straight blue and red wires");
359 priv->pixelformats = tilcdc_straight_formats;
360 priv->num_pixelformats =
361 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300362 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300363 } else {
364 DBG("Blue and red wiring '%s' unknown, use legacy mode",
365 str);
366 priv->pixelformats = tilcdc_legacy_formats;
367 priv->num_pixelformats =
368 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300369 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300370 }
371 }
372
Jyri Sarha923310b2016-10-17 17:53:33 +0300373 ret = modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600374 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300375 dev_err(dev, "failed to initialize mode setting\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300376 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600377 }
378
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200379 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300380 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200381 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300382 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200383
Jyri Sarha923310b2016-10-17 17:53:33 +0300384 ret = tilcdc_add_external_encoders(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200385 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300386 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200387 }
388
389 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300390 dev_err(dev, "no encoders/connectors found\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200391 ret = -ENXIO;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300392 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200393 }
394
Jyri Sarha923310b2016-10-17 17:53:33 +0300395 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600396 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300397 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300398 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600399 }
400
Jyri Sarha923310b2016-10-17 17:53:33 +0300401 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600402 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300403 dev_err(dev, "failed to install IRQ handler\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300404 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600405 }
406
Jyri Sarha923310b2016-10-17 17:53:33 +0300407 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200408
Jyri Sarha923310b2016-10-17 17:53:33 +0300409 priv->fbdev = drm_fbdev_cma_init(ddev, bpp,
410 ddev->mode_config.num_crtc,
411 ddev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300412 if (IS_ERR(priv->fbdev)) {
413 ret = PTR_ERR(priv->fbdev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300414 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300415 }
Rob Clark16ea9752013-01-08 15:04:28 -0600416
Jyri Sarha923310b2016-10-17 17:53:33 +0300417 drm_kms_helper_poll_init(ddev);
418
419 ret = drm_dev_register(ddev, 0);
420 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300421 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600422
Jyri Sarha9e79e062016-10-18 23:23:27 +0300423 priv->is_registered = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600424 return 0;
425
Jyri Sarha9e79e062016-10-18 23:23:27 +0300426init_failed:
427 tilcdc_fini(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200428
Rob Clark16ea9752013-01-08 15:04:28 -0600429 return ret;
430}
431
Rob Clark16ea9752013-01-08 15:04:28 -0600432static void tilcdc_lastclose(struct drm_device *dev)
433{
434 struct tilcdc_drm_private *priv = dev->dev_private;
435 drm_fbdev_cma_restore_mode(priv->fbdev);
436}
437
Daniel Vettere9f0d762013-12-11 11:34:42 +0100438static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600439{
440 struct drm_device *dev = arg;
441 struct tilcdc_drm_private *priv = dev->dev_private;
442 return tilcdc_crtc_irq(priv->crtc);
443}
444
Thierry Reding88e72712015-09-24 18:35:31 +0200445static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600446{
Rob Clark16ea9752013-01-08 15:04:28 -0600447 return 0;
448}
449
Thierry Reding88e72712015-09-24 18:35:31 +0200450static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600451{
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300452 return;
Rob Clark16ea9752013-01-08 15:04:28 -0600453}
454
Jyri Sarha514d1a12016-06-16 11:28:23 +0300455#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600456static const struct {
457 const char *name;
458 uint8_t rev;
459 uint8_t save;
460 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530461} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600462#define REG(rev, save, reg) { #reg, rev, save, reg }
463 /* exists in revision 1: */
464 REG(1, false, LCDC_PID_REG),
465 REG(1, true, LCDC_CTRL_REG),
466 REG(1, false, LCDC_STAT_REG),
467 REG(1, true, LCDC_RASTER_CTRL_REG),
468 REG(1, true, LCDC_RASTER_TIMING_0_REG),
469 REG(1, true, LCDC_RASTER_TIMING_1_REG),
470 REG(1, true, LCDC_RASTER_TIMING_2_REG),
471 REG(1, true, LCDC_DMA_CTRL_REG),
472 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
473 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
474 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
475 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
476 /* new in revision 2: */
477 REG(2, false, LCDC_RAW_STAT_REG),
478 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200479 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600480 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
481 REG(2, false, LCDC_END_OF_INT_IND_REG),
482 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600483#undef REG
484};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300485
Rob Clark16ea9752013-01-08 15:04:28 -0600486#endif
487
488#ifdef CONFIG_DEBUG_FS
489static int tilcdc_regs_show(struct seq_file *m, void *arg)
490{
491 struct drm_info_node *node = (struct drm_info_node *) m->private;
492 struct drm_device *dev = node->minor->dev;
493 struct tilcdc_drm_private *priv = dev->dev_private;
494 unsigned i;
495
496 pm_runtime_get_sync(dev->dev);
497
498 seq_printf(m, "revision: %d\n", priv->rev);
499
500 for (i = 0; i < ARRAY_SIZE(registers); i++)
501 if (priv->rev >= registers[i].rev)
502 seq_printf(m, "%s:\t %08x\n", registers[i].name,
503 tilcdc_read(dev, registers[i].reg));
504
505 pm_runtime_put_sync(dev->dev);
506
507 return 0;
508}
509
510static int tilcdc_mm_show(struct seq_file *m, void *arg)
511{
512 struct drm_info_node *node = (struct drm_info_node *) m->private;
513 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100514 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600515}
516
517static struct drm_info_list tilcdc_debugfs_list[] = {
518 { "regs", tilcdc_regs_show, 0 },
519 { "mm", tilcdc_mm_show, 0 },
520 { "fb", drm_fb_cma_debugfs_show, 0 },
521};
522
523static int tilcdc_debugfs_init(struct drm_minor *minor)
524{
525 struct drm_device *dev = minor->dev;
526 struct tilcdc_module *mod;
527 int ret;
528
529 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
530 ARRAY_SIZE(tilcdc_debugfs_list),
531 minor->debugfs_root, minor);
532
533 list_for_each_entry(mod, &module_list, list)
534 if (mod->funcs->debugfs_init)
535 mod->funcs->debugfs_init(mod, minor);
536
537 if (ret) {
538 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
539 return ret;
540 }
541
542 return ret;
543}
544
545static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
546{
547 struct tilcdc_module *mod;
548 drm_debugfs_remove_files(tilcdc_debugfs_list,
549 ARRAY_SIZE(tilcdc_debugfs_list), minor);
550
551 list_for_each_entry(mod, &module_list, list)
552 if (mod->funcs->debugfs_cleanup)
553 mod->funcs->debugfs_cleanup(mod, minor);
554}
555#endif
556
557static const struct file_operations fops = {
558 .owner = THIS_MODULE,
559 .open = drm_open,
560 .release = drm_release,
561 .unlocked_ioctl = drm_ioctl,
Rob Clark16ea9752013-01-08 15:04:28 -0600562 .compat_ioctl = drm_compat_ioctl,
Rob Clark16ea9752013-01-08 15:04:28 -0600563 .poll = drm_poll,
564 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600565 .llseek = no_llseek,
566 .mmap = drm_gem_cma_mmap,
567};
568
569static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300570 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300571 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600572 .lastclose = tilcdc_lastclose,
573 .irq_handler = tilcdc_irq,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300574 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600575 .enable_vblank = tilcdc_enable_vblank,
576 .disable_vblank = tilcdc_disable_vblank,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200577 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600578 .gem_vm_ops = &drm_gem_cma_vm_ops,
579 .dumb_create = drm_gem_cma_dumb_create,
580 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200581 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300582
583 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
584 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
585 .gem_prime_import = drm_gem_prime_import,
586 .gem_prime_export = drm_gem_prime_export,
587 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
588 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
589 .gem_prime_vmap = drm_gem_cma_prime_vmap,
590 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
591 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600592#ifdef CONFIG_DEBUG_FS
593 .debugfs_init = tilcdc_debugfs_init,
594 .debugfs_cleanup = tilcdc_debugfs_cleanup,
595#endif
596 .fops = &fops,
597 .name = "tilcdc",
598 .desc = "TI LCD Controller DRM",
599 .date = "20121205",
600 .major = 1,
601 .minor = 0,
602};
603
604/*
605 * Power management:
606 */
607
608#ifdef CONFIG_PM_SLEEP
609static int tilcdc_pm_suspend(struct device *dev)
610{
611 struct drm_device *ddev = dev_get_drvdata(dev);
612 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600613
Jyri Sarha514d1a12016-06-16 11:28:23 +0300614 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600615
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000616 /* Select sleep pin state */
617 pinctrl_pm_select_sleep_state(dev);
618
Rob Clark16ea9752013-01-08 15:04:28 -0600619 return 0;
620}
621
622static int tilcdc_pm_resume(struct device *dev)
623{
624 struct drm_device *ddev = dev_get_drvdata(dev);
625 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300626 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600627
Dave Gerlach416a07f2014-07-29 06:27:58 +0000628 /* Select default pin state */
629 pinctrl_pm_select_default_state(dev);
630
Jyri Sarha514d1a12016-06-16 11:28:23 +0300631 if (priv->saved_state)
632 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600633
Jyri Sarha514d1a12016-06-16 11:28:23 +0300634 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600635}
636#endif
637
638static const struct dev_pm_ops tilcdc_pm_ops = {
639 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
640};
641
642/*
643 * Platform driver:
644 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200645static int tilcdc_bind(struct device *dev)
646{
Jyri Sarha923310b2016-10-17 17:53:33 +0300647 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200648}
649
650static void tilcdc_unbind(struct device *dev)
651{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300652 struct drm_device *ddev = dev_get_drvdata(dev);
653
654 /* Check if a subcomponent has already triggered the unloading. */
655 if (!ddev->dev_private)
656 return;
657
Jyri Sarha923310b2016-10-17 17:53:33 +0300658 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200659}
660
661static const struct component_master_ops tilcdc_comp_ops = {
662 .bind = tilcdc_bind,
663 .unbind = tilcdc_unbind,
664};
665
Rob Clark16ea9752013-01-08 15:04:28 -0600666static int tilcdc_pdev_probe(struct platform_device *pdev)
667{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200668 struct component_match *match = NULL;
669 int ret;
670
Rob Clark16ea9752013-01-08 15:04:28 -0600671 /* bail out early if no DT data: */
672 if (!pdev->dev.of_node) {
673 dev_err(&pdev->dev, "device-tree data is missing\n");
674 return -ENXIO;
675 }
676
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200677 ret = tilcdc_get_external_components(&pdev->dev, &match);
678 if (ret < 0)
679 return ret;
680 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300681 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200682 else
683 return component_master_add_with_match(&pdev->dev,
684 &tilcdc_comp_ops,
685 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600686}
687
688static int tilcdc_pdev_remove(struct platform_device *pdev)
689{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300690 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200691
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300692 ret = tilcdc_get_external_components(&pdev->dev, NULL);
693 if (ret < 0)
694 return ret;
695 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300696 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300697 else
698 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600699
700 return 0;
701}
702
703static struct of_device_id tilcdc_of_match[] = {
704 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200705 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600706 { },
707};
708MODULE_DEVICE_TABLE(of, tilcdc_of_match);
709
710static struct platform_driver tilcdc_platform_driver = {
711 .probe = tilcdc_pdev_probe,
712 .remove = tilcdc_pdev_remove,
713 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600714 .name = "tilcdc",
715 .pm = &tilcdc_pm_ops,
716 .of_match_table = tilcdc_of_match,
717 },
718};
719
720static int __init tilcdc_drm_init(void)
721{
722 DBG("init");
723 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600724 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600725 return platform_driver_register(&tilcdc_platform_driver);
726}
727
728static void __exit tilcdc_drm_fini(void)
729{
730 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600731 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300732 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300733 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600734}
735
Guido Martínez2023d842014-06-17 11:17:11 -0300736module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600737module_exit(tilcdc_drm_fini);
738
739MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
740MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
741MODULE_LICENSE("GPL");