blob: 21257faa3f8f2a78236fee31243ef8db9eaae2da [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010099 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Chris Wilsonb4716182015-04-27 13:41:17 +0100123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124 struct intel_engine_cs *ring;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +0100127 int i;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800128
Chris Wilsonb4716182015-04-27 13:41:17 +0100129 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100130 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100131 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 get_pin_flag(obj),
133 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700134 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800135 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100136 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 obj->base.write_domain);
138 for_each_ring(ring, dev_priv, i)
139 seq_printf(m, "%x ",
140 i915_gem_request_get_seqno(obj->last_read_req[i]));
141 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000142 i915_gem_request_get_seqno(obj->last_write_req),
143 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100144 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 obj->dirty ? " dirty" : "",
146 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
147 if (obj->base.name)
148 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300149 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800150 if (vma->pin_count > 0)
151 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300152 }
153 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100154 if (obj->pin_display)
155 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 if (obj->fence_reg != I915_FENCE_REG_NONE)
157 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
159 if (!i915_is_ggtt(vma->vm))
160 seq_puts(m, " (pp");
161 else
162 seq_puts(m, " (g");
Thierry Reding440fd522015-01-23 09:05:06 +0100163 seq_printf(m, "gtt offset: %08llx, size: %08llx, type: %u)",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000164 vma->node.start, vma->node.size,
165 vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700166 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000167 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100168 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100169 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000170 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100171 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000172 *t++ = 'p';
173 if (obj->fault_mappable)
174 *t++ = 'f';
175 *t = '\0';
176 seq_printf(m, " (%s mappable)", s);
177 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100178 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000179 seq_printf(m, " (%s)",
Chris Wilsonb4716182015-04-27 13:41:17 +0100180 i915_gem_request_get_ring(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200181 if (obj->frontbuffer_bits)
182 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100183}
184
Oscar Mateo273497e2014-05-22 14:13:37 +0100185static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700186{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100187 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700188 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
189 seq_putc(m, ' ');
190}
191
Ben Gamari433e12f2009-02-17 20:08:51 -0500192static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500193{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100194 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500195 uintptr_t list = (uintptr_t) node->info_ent->data;
196 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500197 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100201 size_t total_obj_size, total_gtt_size;
202 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100203
204 ret = mutex_lock_interruptible(&dev->struct_mutex);
205 if (ret)
206 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500207
Ben Widawskyca191b12013-07-31 17:00:14 -0700208 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 switch (list) {
210 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100211 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700212 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 break;
214 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100215 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700216 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500217 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500218 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100219 mutex_unlock(&dev->struct_mutex);
220 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500221 }
222
Chris Wilson8f2480f2010-09-26 11:44:19 +0100223 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700224 list_for_each_entry(vma, head, mm_list) {
225 seq_printf(m, " ");
226 describe_obj(m, vma->obj);
227 seq_printf(m, "\n");
228 total_obj_size += vma->obj->base.size;
229 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100230 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500231 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100232 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700233
Chris Wilson8f2480f2010-09-26 11:44:19 +0100234 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
235 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500236 return 0;
237}
238
Chris Wilson6d2b88852013-08-07 18:30:54 +0100239static int obj_rank_by_stolen(void *priv,
240 struct list_head *A, struct list_head *B)
241{
242 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200243 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200245 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
247 return a->stolen->start - b->stolen->start;
248}
249
250static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
251{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100252 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253 struct drm_device *dev = node->minor->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 struct drm_i915_gem_object *obj;
256 size_t total_obj_size, total_gtt_size;
257 LIST_HEAD(stolen);
258 int count, ret;
259
260 ret = mutex_lock_interruptible(&dev->struct_mutex);
261 if (ret)
262 return ret;
263
264 total_obj_size = total_gtt_size = count = 0;
265 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 total_gtt_size += i915_gem_obj_ggtt_size(obj);
273 count++;
274 }
275 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
276 if (obj->stolen == NULL)
277 continue;
278
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280
281 total_obj_size += obj->base.size;
282 count++;
283 }
284 list_sort(NULL, &stolen, obj_rank_by_stolen);
285 seq_puts(m, "Stolen:\n");
286 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200287 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100288 seq_puts(m, " ");
289 describe_obj(m, obj);
290 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200291 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100292 }
293 mutex_unlock(&dev->struct_mutex);
294
295 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
296 count, total_obj_size, total_gtt_size);
297 return 0;
298}
299
Chris Wilson6299f992010-11-24 12:23:44 +0000300#define count_objects(list, member) do { \
301 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700302 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000303 ++count; \
304 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700305 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000306 ++mappable_count; \
307 } \
308 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400309} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000310
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100311struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000312 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000314 size_t total, unbound;
315 size_t global, shared;
316 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317};
318
319static int per_file_stats(int id, void *ptr, void *data)
320{
321 struct drm_i915_gem_object *obj = ptr;
322 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000323 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100324
325 stats->count++;
326 stats->total += obj->base.size;
327
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000328 if (obj->base.name || obj->base.dma_buf)
329 stats->shared += obj->base.size;
330
Chris Wilson6313c202014-03-19 13:45:45 +0000331 if (USES_FULL_PPGTT(obj->base.dev)) {
332 list_for_each_entry(vma, &obj->vma_list, vma_link) {
333 struct i915_hw_ppgtt *ppgtt;
334
335 if (!drm_mm_node_allocated(&vma->node))
336 continue;
337
338 if (i915_is_ggtt(vma->vm)) {
339 stats->global += obj->base.size;
340 continue;
341 }
342
343 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200344 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000345 continue;
346
John Harrison41c52412014-11-24 18:49:43 +0000347 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351
352 return 0;
353 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100354 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (i915_gem_obj_ggtt_bound(obj)) {
356 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000357 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000358 stats->active += obj->base.size;
359 else
360 stats->inactive += obj->base.size;
361 return 0;
362 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100363 }
364
Chris Wilson6313c202014-03-19 13:45:45 +0000365 if (!list_empty(&obj->global_list))
366 stats->unbound += obj->base.size;
367
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100368 return 0;
369}
370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371#define print_file_stats(m, name, stats) do { \
372 if (stats.count) \
373 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
374 name, \
375 stats.count, \
376 stats.total, \
377 stats.active, \
378 stats.inactive, \
379 stats.global, \
380 stats.shared, \
381 stats.unbound); \
382} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384static void print_batch_pool_stats(struct seq_file *m,
385 struct drm_i915_private *dev_priv)
386{
387 struct drm_i915_gem_object *obj;
388 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100389 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100390 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800391
392 memset(&stats, 0, sizeof(stats));
393
Chris Wilson06fbca72015-04-07 16:20:36 +0100394 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100395 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
396 list_for_each_entry(obj,
397 &ring->batch_pool.cache_list[j],
398 batch_pool_link)
399 per_file_stats(0, obj, &stats);
400 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100401 }
Brad Volkin493018d2014-12-11 12:13:08 -0800402
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100403 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800404}
405
Ben Widawskyca191b12013-07-31 17:00:14 -0700406#define count_vmas(list, member) do { \
407 list_for_each_entry(vma, list, member) { \
408 size += i915_gem_obj_ggtt_size(vma->obj); \
409 ++count; \
410 if (vma->obj->map_and_fenceable) { \
411 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
412 ++mappable_count; \
413 } \
414 } \
415} while (0)
416
417static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100418{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100419 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100420 struct drm_device *dev = node->minor->dev;
421 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200422 u32 count, mappable_count, purgeable_count;
423 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000424 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700425 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100426 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700427 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
Chris Wilson6299f992010-11-24 12:23:44 +0000434 seq_printf(m, "%u objects, %zu bytes\n",
435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
438 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700439 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000440 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
441 count, mappable_count, size, mappable_size);
442
443 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700444 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000445 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
446 count, mappable_count, size, mappable_size);
447
448 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700449 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000450 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
451 count, mappable_count, size, mappable_size);
452
Chris Wilsonb7abb712012-08-20 11:33:30 +0200453 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700454 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200455 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200456 if (obj->madv == I915_MADV_DONTNEED)
457 purgeable_size += obj->base.size, ++purgeable_count;
458 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200459 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
460
Chris Wilson6299f992010-11-24 12:23:44 +0000461 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700462 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000463 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700464 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000465 ++count;
466 }
Chris Wilson30154652015-04-07 17:28:24 +0100467 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700468 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000469 ++mappable_count;
470 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200471 if (obj->madv == I915_MADV_DONTNEED) {
472 purgeable_size += obj->base.size;
473 ++purgeable_count;
474 }
Chris Wilson6299f992010-11-24 12:23:44 +0000475 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200476 seq_printf(m, "%u purgeable objects, %zu bytes\n",
477 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000478 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
479 mappable_count, mappable_size);
480 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
481 count, size);
482
Ben Widawsky93d18792013-01-17 12:45:17 -0800483 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700484 dev_priv->gtt.base.total,
485 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100486
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800488 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100489 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
490 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900491 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100492
493 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000494 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100495 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100496 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
504 rcu_read_lock();
505 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800506 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900507 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100508 }
509
Chris Wilson73aa8082010-09-30 11:46:12 +0100510 mutex_unlock(&dev->struct_mutex);
511
512 return 0;
513}
514
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100515static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000516{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100517 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000518 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100519 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000520 struct drm_i915_private *dev_priv = dev->dev_private;
521 struct drm_i915_gem_object *obj;
522 size_t total_obj_size, total_gtt_size;
523 int count, ret;
524
525 ret = mutex_lock_interruptible(&dev->struct_mutex);
526 if (ret)
527 return ret;
528
529 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700530 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800531 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100532 continue;
533
Damien Lespiau267f0c92013-06-24 22:59:48 +0100534 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000535 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000537 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700538 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000539 count++;
540 }
541
542 mutex_unlock(&dev->struct_mutex);
543
544 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
545 count, total_obj_size, total_gtt_size);
546
547 return 0;
548}
549
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550static int i915_gem_pageflip_info(struct seq_file *m, void *data)
551{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100552 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100553 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100554 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200556 int ret;
557
558 ret = mutex_lock_interruptible(&dev->struct_mutex);
559 if (ret)
560 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100562 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800563 const char pipe = pipe_name(crtc->pipe);
564 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100565 struct intel_unpin_work *work;
566
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200567 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 work = crtc->unpin_work;
569 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800570 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571 pipe, plane);
572 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100573 u32 addr;
574
Chris Wilsone7d841c2012-12-03 11:36:30 +0000575 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100577 pipe, plane);
578 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800579 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100580 pipe, plane);
581 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100582 if (work->flip_queued_req) {
583 struct intel_engine_cs *ring =
584 i915_gem_request_get_ring(work->flip_queued_req);
585
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200586 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100587 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000588 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100589 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100590 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000591 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100592 } else
593 seq_printf(m, "Flip not associated with any ring\n");
594 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
595 work->flip_queued_vblank,
596 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100597 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100598 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100599 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100600 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100601 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000602 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100603
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100604 if (INTEL_INFO(dev)->gen >= 4)
605 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
606 else
607 addr = I915_READ(DSPADDR(crtc->plane));
608 seq_printf(m, "Current scanout address 0x%08x\n", addr);
609
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100611 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
612 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613 }
614 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200615 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100616 }
617
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200618 mutex_unlock(&dev->struct_mutex);
619
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100620 return 0;
621}
622
Brad Volkin493018d2014-12-11 12:13:08 -0800623static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
624{
625 struct drm_info_node *node = m->private;
626 struct drm_device *dev = node->minor->dev;
627 struct drm_i915_private *dev_priv = dev->dev_private;
628 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100629 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100630 int total = 0;
631 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800632
633 ret = mutex_lock_interruptible(&dev->struct_mutex);
634 if (ret)
635 return ret;
636
Chris Wilson06fbca72015-04-07 16:20:36 +0100637 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100638 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
639 int count;
640
641 count = 0;
642 list_for_each_entry(obj,
643 &ring->batch_pool.cache_list[j],
644 batch_pool_link)
645 count++;
646 seq_printf(m, "%s cache[%d]: %d objects\n",
647 ring->name, j, count);
648
649 list_for_each_entry(obj,
650 &ring->batch_pool.cache_list[j],
651 batch_pool_link) {
652 seq_puts(m, " ");
653 describe_obj(m, obj);
654 seq_putc(m, '\n');
655 }
656
657 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100658 }
Brad Volkin493018d2014-12-11 12:13:08 -0800659 }
660
Chris Wilson8d9d5742015-04-07 16:20:38 +0100661 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800662
663 mutex_unlock(&dev->struct_mutex);
664
665 return 0;
666}
667
Ben Gamari20172632009-02-17 20:08:50 -0500668static int i915_gem_request_info(struct seq_file *m, void *data)
669{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100670 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500671 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300672 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100673 struct intel_engine_cs *ring;
Daniel Vettereed29a52015-05-21 14:21:25 +0200674 struct drm_i915_gem_request *req;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100675 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100676
677 ret = mutex_lock_interruptible(&dev->struct_mutex);
678 if (ret)
679 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500680
Chris Wilson2d1070b2015-04-01 10:36:56 +0100681 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100682 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100683 int count;
684
685 count = 0;
Daniel Vettereed29a52015-05-21 14:21:25 +0200686 list_for_each_entry(req, &ring->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100687 count++;
688 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100689 continue;
690
Chris Wilson2d1070b2015-04-01 10:36:56 +0100691 seq_printf(m, "%s requests: %d\n", ring->name, count);
Daniel Vettereed29a52015-05-21 14:21:25 +0200692 list_for_each_entry(req, &ring->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100693 struct task_struct *task;
694
695 rcu_read_lock();
696 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200697 if (req->pid)
698 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100699 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200700 req->seqno,
701 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100702 task ? task->comm : "<unknown>",
703 task ? task->pid : -1);
704 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100705 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100706
707 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500708 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100709 mutex_unlock(&dev->struct_mutex);
710
Chris Wilson2d1070b2015-04-01 10:36:56 +0100711 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100712 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100713
Ben Gamari20172632009-02-17 20:08:50 -0500714 return 0;
715}
716
Chris Wilsonb2223492010-10-27 15:27:33 +0100717static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100718 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100719{
720 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200721 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100722 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100723 }
724}
725
Ben Gamari20172632009-02-17 20:08:50 -0500726static int i915_gem_seqno_info(struct seq_file *m, void *data)
727{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100728 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500729 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300730 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100731 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000732 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200737 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500738
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100739 for_each_ring(ring, dev_priv, i)
740 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100741
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200742 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100743 mutex_unlock(&dev->struct_mutex);
744
Ben Gamari20172632009-02-17 20:08:50 -0500745 return 0;
746}
747
748
749static int i915_interrupt_info(struct seq_file *m, void *data)
750{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100751 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500752 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300753 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100754 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800755 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756
757 ret = mutex_lock_interruptible(&dev->struct_mutex);
758 if (ret)
759 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200760 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500761
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300762 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300763 seq_printf(m, "Master Interrupt Control:\t%08x\n",
764 I915_READ(GEN8_MASTER_IRQ));
765
766 seq_printf(m, "Display IER:\t%08x\n",
767 I915_READ(VLV_IER));
768 seq_printf(m, "Display IIR:\t%08x\n",
769 I915_READ(VLV_IIR));
770 seq_printf(m, "Display IIR_RW:\t%08x\n",
771 I915_READ(VLV_IIR_RW));
772 seq_printf(m, "Display IMR:\t%08x\n",
773 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100774 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300775 seq_printf(m, "Pipe %c stat:\t%08x\n",
776 pipe_name(pipe),
777 I915_READ(PIPESTAT(pipe)));
778
779 seq_printf(m, "Port hotplug:\t%08x\n",
780 I915_READ(PORT_HOTPLUG_EN));
781 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
782 I915_READ(VLV_DPFLIPSTAT));
783 seq_printf(m, "DPINVGTT:\t%08x\n",
784 I915_READ(DPINVGTT));
785
786 for (i = 0; i < 4; i++) {
787 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
788 i, I915_READ(GEN8_GT_IMR(i)));
789 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
790 i, I915_READ(GEN8_GT_IIR(i)));
791 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
792 i, I915_READ(GEN8_GT_IER(i)));
793 }
794
795 seq_printf(m, "PCU interrupt mask:\t%08x\n",
796 I915_READ(GEN8_PCU_IMR));
797 seq_printf(m, "PCU interrupt identity:\t%08x\n",
798 I915_READ(GEN8_PCU_IIR));
799 seq_printf(m, "PCU interrupt enable:\t%08x\n",
800 I915_READ(GEN8_PCU_IER));
801 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Master Interrupt Control:\t%08x\n",
803 I915_READ(GEN8_MASTER_IRQ));
804
805 for (i = 0; i < 4; i++) {
806 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
807 i, I915_READ(GEN8_GT_IMR(i)));
808 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
809 i, I915_READ(GEN8_GT_IIR(i)));
810 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
811 i, I915_READ(GEN8_GT_IER(i)));
812 }
813
Damien Lespiau055e3932014-08-18 13:49:10 +0100814 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200815 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300816 POWER_DOMAIN_PIPE(pipe))) {
817 seq_printf(m, "Pipe %c power disabled\n",
818 pipe_name(pipe));
819 continue;
820 }
Ben Widawskya123f152013-11-02 21:07:10 -0700821 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000822 pipe_name(pipe),
823 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700824 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000825 pipe_name(pipe),
826 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700827 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000828 pipe_name(pipe),
829 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700830 }
831
832 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_PORT_IMR));
834 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_PORT_IIR));
836 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_PORT_IER));
838
839 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
840 I915_READ(GEN8_DE_MISC_IMR));
841 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
842 I915_READ(GEN8_DE_MISC_IIR));
843 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
844 I915_READ(GEN8_DE_MISC_IER));
845
846 seq_printf(m, "PCU interrupt mask:\t%08x\n",
847 I915_READ(GEN8_PCU_IMR));
848 seq_printf(m, "PCU interrupt identity:\t%08x\n",
849 I915_READ(GEN8_PCU_IIR));
850 seq_printf(m, "PCU interrupt enable:\t%08x\n",
851 I915_READ(GEN8_PCU_IER));
852 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700853 seq_printf(m, "Display IER:\t%08x\n",
854 I915_READ(VLV_IER));
855 seq_printf(m, "Display IIR:\t%08x\n",
856 I915_READ(VLV_IIR));
857 seq_printf(m, "Display IIR_RW:\t%08x\n",
858 I915_READ(VLV_IIR_RW));
859 seq_printf(m, "Display IMR:\t%08x\n",
860 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100861 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700862 seq_printf(m, "Pipe %c stat:\t%08x\n",
863 pipe_name(pipe),
864 I915_READ(PIPESTAT(pipe)));
865
866 seq_printf(m, "Master IER:\t%08x\n",
867 I915_READ(VLV_MASTER_IER));
868
869 seq_printf(m, "Render IER:\t%08x\n",
870 I915_READ(GTIER));
871 seq_printf(m, "Render IIR:\t%08x\n",
872 I915_READ(GTIIR));
873 seq_printf(m, "Render IMR:\t%08x\n",
874 I915_READ(GTIMR));
875
876 seq_printf(m, "PM IER:\t\t%08x\n",
877 I915_READ(GEN6_PMIER));
878 seq_printf(m, "PM IIR:\t\t%08x\n",
879 I915_READ(GEN6_PMIIR));
880 seq_printf(m, "PM IMR:\t\t%08x\n",
881 I915_READ(GEN6_PMIMR));
882
883 seq_printf(m, "Port hotplug:\t%08x\n",
884 I915_READ(PORT_HOTPLUG_EN));
885 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
886 I915_READ(VLV_DPFLIPSTAT));
887 seq_printf(m, "DPINVGTT:\t%08x\n",
888 I915_READ(DPINVGTT));
889
890 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800891 seq_printf(m, "Interrupt enable: %08x\n",
892 I915_READ(IER));
893 seq_printf(m, "Interrupt identity: %08x\n",
894 I915_READ(IIR));
895 seq_printf(m, "Interrupt mask: %08x\n",
896 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100897 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800898 seq_printf(m, "Pipe %c stat: %08x\n",
899 pipe_name(pipe),
900 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800901 } else {
902 seq_printf(m, "North Display Interrupt enable: %08x\n",
903 I915_READ(DEIER));
904 seq_printf(m, "North Display Interrupt identity: %08x\n",
905 I915_READ(DEIIR));
906 seq_printf(m, "North Display Interrupt mask: %08x\n",
907 I915_READ(DEIMR));
908 seq_printf(m, "South Display Interrupt enable: %08x\n",
909 I915_READ(SDEIER));
910 seq_printf(m, "South Display Interrupt identity: %08x\n",
911 I915_READ(SDEIIR));
912 seq_printf(m, "South Display Interrupt mask: %08x\n",
913 I915_READ(SDEIMR));
914 seq_printf(m, "Graphics Interrupt enable: %08x\n",
915 I915_READ(GTIER));
916 seq_printf(m, "Graphics Interrupt identity: %08x\n",
917 I915_READ(GTIIR));
918 seq_printf(m, "Graphics Interrupt mask: %08x\n",
919 I915_READ(GTIMR));
920 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100921 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700922 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100923 seq_printf(m,
924 "Graphics Interrupt mask (%s): %08x\n",
925 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000926 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100927 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000928 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200929 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100930 mutex_unlock(&dev->struct_mutex);
931
Ben Gamari20172632009-02-17 20:08:50 -0500932 return 0;
933}
934
Chris Wilsona6172a82009-02-11 14:26:38 +0000935static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
936{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100937 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000938 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300939 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100940 int i, ret;
941
942 ret = mutex_lock_interruptible(&dev->struct_mutex);
943 if (ret)
944 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000945
946 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
947 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
948 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000949 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000950
Chris Wilson6c085a72012-08-20 11:40:46 +0200951 seq_printf(m, "Fence %d, pin count = %d, object = ",
952 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100953 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100954 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100955 else
Chris Wilson05394f32010-11-08 19:18:58 +0000956 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100957 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000958 }
959
Chris Wilson05394f32010-11-08 19:18:58 +0000960 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000961 return 0;
962}
963
Ben Gamari20172632009-02-17 20:08:50 -0500964static int i915_hws_info(struct seq_file *m, void *data)
965{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100966 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500967 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300968 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100969 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100970 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100971 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500972
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000973 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100974 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500975 if (hws == NULL)
976 return 0;
977
978 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
979 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
980 i * 4,
981 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
982 }
983 return 0;
984}
985
Daniel Vetterd5442302012-04-27 15:17:40 +0200986static ssize_t
987i915_error_state_write(struct file *filp,
988 const char __user *ubuf,
989 size_t cnt,
990 loff_t *ppos)
991{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300992 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200993 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200994 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200995
996 DRM_DEBUG_DRIVER("Resetting error state\n");
997
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200998 ret = mutex_lock_interruptible(&dev->struct_mutex);
999 if (ret)
1000 return ret;
1001
Daniel Vetterd5442302012-04-27 15:17:40 +02001002 i915_destroy_error_state(dev);
1003 mutex_unlock(&dev->struct_mutex);
1004
1005 return cnt;
1006}
1007
1008static int i915_error_state_open(struct inode *inode, struct file *file)
1009{
1010 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001011 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001012
1013 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1014 if (!error_priv)
1015 return -ENOMEM;
1016
1017 error_priv->dev = dev;
1018
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001019 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001020
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 file->private_data = error_priv;
1022
1023 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001024}
1025
1026static int i915_error_state_release(struct inode *inode, struct file *file)
1027{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001028 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001029
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001030 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001031 kfree(error_priv);
1032
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001033 return 0;
1034}
1035
1036static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1037 size_t count, loff_t *pos)
1038{
1039 struct i915_error_state_file_priv *error_priv = file->private_data;
1040 struct drm_i915_error_state_buf error_str;
1041 loff_t tmp_pos = 0;
1042 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001043 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001044
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001045 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001046 if (ret)
1047 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001048
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001049 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001050 if (ret)
1051 goto out;
1052
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001053 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1054 error_str.buf,
1055 error_str.bytes);
1056
1057 if (ret_count < 0)
1058 ret = ret_count;
1059 else
1060 *pos = error_str.start + ret_count;
1061out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001062 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001063 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001064}
1065
1066static const struct file_operations i915_error_state_fops = {
1067 .owner = THIS_MODULE,
1068 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001069 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001070 .write = i915_error_state_write,
1071 .llseek = default_llseek,
1072 .release = i915_error_state_release,
1073};
1074
Kees Cook647416f2013-03-10 14:10:06 -07001075static int
1076i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001077{
Kees Cook647416f2013-03-10 14:10:06 -07001078 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001079 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001080 int ret;
1081
1082 ret = mutex_lock_interruptible(&dev->struct_mutex);
1083 if (ret)
1084 return ret;
1085
Kees Cook647416f2013-03-10 14:10:06 -07001086 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001087 mutex_unlock(&dev->struct_mutex);
1088
Kees Cook647416f2013-03-10 14:10:06 -07001089 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001090}
1091
Kees Cook647416f2013-03-10 14:10:06 -07001092static int
1093i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001094{
Kees Cook647416f2013-03-10 14:10:06 -07001095 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001096 int ret;
1097
Mika Kuoppala40633212012-12-04 15:12:00 +02001098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001102 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001103 mutex_unlock(&dev->struct_mutex);
1104
Kees Cook647416f2013-03-10 14:10:06 -07001105 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001106}
1107
Kees Cook647416f2013-03-10 14:10:06 -07001108DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1109 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001110 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001111
Deepak Sadb4bd12014-03-31 11:30:02 +05301112static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001113{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001114 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001115 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001116 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001117 int ret = 0;
1118
1119 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001120
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001121 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1122
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001123 if (IS_GEN5(dev)) {
1124 u16 rgvswctl = I915_READ16(MEMSWCTL);
1125 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1126
1127 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1128 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1129 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1130 MEMSTAT_VID_SHIFT);
1131 seq_printf(m, "Current P-state: %d\n",
1132 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001133 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
Akash Goel60260a52015-03-06 11:07:21 +05301134 IS_BROADWELL(dev) || IS_GEN9(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1136 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1137 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001138 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001139 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001140 u32 rpupei, rpcurup, rpprevup;
1141 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001142 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143 int max_freq;
1144
1145 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001146 ret = mutex_lock_interruptible(&dev->struct_mutex);
1147 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001148 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001149
Mika Kuoppala59bad942015-01-16 11:34:40 +02001150 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001151
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001152 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301153 if (IS_GEN9(dev))
1154 reqf >>= 23;
1155 else {
1156 reqf &= ~GEN6_TURBO_DISABLE;
1157 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1158 reqf >>= 24;
1159 else
1160 reqf >>= 25;
1161 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001162 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001163
Chris Wilson0d8f9492014-03-27 09:06:14 +00001164 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1165 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1166 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1167
Jesse Barnesccab5c82011-01-18 15:49:25 -08001168 rpstat = I915_READ(GEN6_RPSTAT1);
1169 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1170 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1171 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1172 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1173 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1174 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301175 if (IS_GEN9(dev))
1176 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1177 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001178 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1179 else
1180 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001181 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001182
Mika Kuoppala59bad942015-01-16 11:34:40 +02001183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001184 mutex_unlock(&dev->struct_mutex);
1185
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001186 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1187 pm_ier = I915_READ(GEN6_PMIER);
1188 pm_imr = I915_READ(GEN6_PMIMR);
1189 pm_isr = I915_READ(GEN6_PMISR);
1190 pm_iir = I915_READ(GEN6_PMIIR);
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 } else {
1193 pm_ier = I915_READ(GEN8_GT_IER(2));
1194 pm_imr = I915_READ(GEN8_GT_IMR(2));
1195 pm_isr = I915_READ(GEN8_GT_ISR(2));
1196 pm_iir = I915_READ(GEN8_GT_IIR(2));
1197 pm_mask = I915_READ(GEN6_PMINTRMSK);
1198 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001199 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001200 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301203 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001204 seq_printf(m, "Render p-state VID: %d\n",
1205 gt_perf_status & 0xff);
1206 seq_printf(m, "Render p-state limit: %d\n",
1207 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001208 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1209 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1210 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1211 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001212 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001213 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001214 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1215 GEN6_CURICONT_MASK);
1216 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1217 GEN6_CURBSYTAVG_MASK);
1218 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1219 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001220 seq_printf(m, "Up threshold: %d%%\n",
1221 dev_priv->rps.up_threshold);
1222
Jesse Barnesccab5c82011-01-18 15:49:25 -08001223 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1224 GEN6_CURIAVG_MASK);
1225 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1226 GEN6_CURBSYTAVG_MASK);
1227 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1228 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001229 seq_printf(m, "Down threshold: %d%%\n",
1230 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001231
1232 max_freq = (rp_state_cap & 0xff0000) >> 16;
Akash Goel60260a52015-03-06 11:07:21 +05301233 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001235 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236
1237 max_freq = (rp_state_cap & 0xff00) >> 8;
Akash Goel60260a52015-03-06 11:07:21 +05301238 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001239 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001240 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241
1242 max_freq = rp_state_cap & 0xff;
Akash Goel60260a52015-03-06 11:07:21 +05301243 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001244 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001245 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001246 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001247 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001248
Chris Wilsond86ed342015-04-27 13:41:19 +01001249 seq_printf(m, "Current freq: %d MHz\n",
1250 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1251 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001252 seq_printf(m, "Idle freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001254 seq_printf(m, "Min freq: %d MHz\n",
1255 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1256 seq_printf(m, "Max freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1258 seq_printf(m,
1259 "efficient (RPe) frequency: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001261 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001262 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001263
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001264 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001265 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001266 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1267 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1268
Chris Wilsond86ed342015-04-27 13:41:19 +01001269 seq_printf(m, "actual GPU freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1271
1272 seq_printf(m, "current GPU freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1274
Jesse Barnes0a073b82013-04-17 15:54:58 -07001275 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001276 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001277
Jesse Barnes0a073b82013-04-17 15:54:58 -07001278 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001279 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001280
Chris Wilsonaed242f2015-03-18 09:48:21 +00001281 seq_printf(m, "idle GPU freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1283
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001284 seq_printf(m,
1285 "efficient (RPe) frequency: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001287 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001288 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001289 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001291
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001292out:
1293 intel_runtime_pm_put(dev_priv);
1294 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001295}
1296
Chris Wilsonf6544492015-01-26 18:03:04 +02001297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
1299 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001300 struct drm_device *dev = node->minor->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf6544492015-01-26 18:03:04 +02001302 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001303 u64 acthd[I915_NUM_RINGS];
1304 u32 seqno[I915_NUM_RINGS];
Chris Wilsonf6544492015-01-26 18:03:04 +02001305 int i;
1306
1307 if (!i915.enable_hangcheck) {
1308 seq_printf(m, "Hangcheck disabled\n");
1309 return 0;
1310 }
1311
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001312 intel_runtime_pm_get(dev_priv);
1313
1314 for_each_ring(ring, dev_priv, i) {
1315 seqno[i] = ring->get_seqno(ring, false);
1316 acthd[i] = intel_ring_get_active_head(ring);
1317 }
1318
1319 intel_runtime_pm_put(dev_priv);
1320
Chris Wilsonf6544492015-01-26 18:03:04 +02001321 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1322 seq_printf(m, "Hangcheck active, fires in %dms\n",
1323 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1324 jiffies));
1325 } else
1326 seq_printf(m, "Hangcheck inactive\n");
1327
1328 for_each_ring(ring, dev_priv, i) {
1329 seq_printf(m, "%s:\n", ring->name);
1330 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001331 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001332 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1333 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001334 (long long)acthd[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001335 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1336 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001337 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1338 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Chris Wilsonf6544492015-01-26 18:03:04 +02001339 }
1340
1341 return 0;
1342}
1343
Ben Widawsky4d855292011-12-12 19:34:16 -08001344static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001345{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001346 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001347 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001348 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001349 u32 rgvmodectl, rstdbyctl;
1350 u16 crstandvid;
1351 int ret;
1352
1353 ret = mutex_lock_interruptible(&dev->struct_mutex);
1354 if (ret)
1355 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001356 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001357
1358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001362 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001363 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001364
1365 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1366 "yes" : "no");
1367 seq_printf(m, "Boost freq: %d\n",
1368 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1369 MEMMODE_BOOST_FREQ_SHIFT);
1370 seq_printf(m, "HW control enabled: %s\n",
1371 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1372 seq_printf(m, "SW control enabled: %s\n",
1373 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1374 seq_printf(m, "Gated voltage change: %s\n",
1375 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1376 seq_printf(m, "Starting frequency: P%d\n",
1377 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001378 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001379 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001380 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1381 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1382 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1383 seq_printf(m, "Render standby enabled: %s\n",
1384 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001385 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001386 switch (rstdbyctl & RSX_STATUS_MASK) {
1387 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001389 break;
1390 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001391 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001392 break;
1393 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001395 break;
1396 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001397 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001398 break;
1399 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001401 break;
1402 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001403 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001404 break;
1405 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001407 break;
1408 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001409
1410 return 0;
1411}
1412
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001413static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001414{
1415 struct drm_info_node *node = m->private;
1416 struct drm_device *dev = node->minor->dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001419 int i;
1420
1421 spin_lock_irq(&dev_priv->uncore.lock);
1422 for_each_fw_domain(fw_domain, dev_priv, i) {
1423 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001424 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001425 fw_domain->wake_count);
1426 }
1427 spin_unlock_irq(&dev_priv->uncore.lock);
1428
1429 return 0;
1430}
1431
Deepak S669ab5a2014-01-10 15:18:26 +05301432static int vlv_drpc_info(struct seq_file *m)
1433{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001434 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301435 struct drm_device *dev = node->minor->dev;
1436 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001437 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301438
Imre Deakd46c0512014-04-14 20:24:27 +03001439 intel_runtime_pm_get(dev_priv);
1440
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001441 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301442 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
Imre Deakd46c0512014-04-14 20:24:27 +03001445 intel_runtime_pm_put(dev_priv);
1446
Deepak S669ab5a2014-01-10 15:18:26 +05301447 seq_printf(m, "Video Turbo Mode: %s\n",
1448 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1449 seq_printf(m, "Turbo enabled: %s\n",
1450 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1451 seq_printf(m, "HW control enabled: %s\n",
1452 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1453 seq_printf(m, "SW control enabled: %s\n",
1454 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1455 GEN6_RP_MEDIA_SW_MODE));
1456 seq_printf(m, "RC6 Enabled: %s\n",
1457 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1458 GEN6_RC_CTL_EI_MODE(1))));
1459 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001460 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301461 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001462 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301463
Imre Deak9cc19be2014-04-14 20:24:24 +03001464 seq_printf(m, "Render RC6 residency since boot: %u\n",
1465 I915_READ(VLV_GT_RENDER_RC6));
1466 seq_printf(m, "Media RC6 residency since boot: %u\n",
1467 I915_READ(VLV_GT_MEDIA_RC6));
1468
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001469 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301470}
1471
Ben Widawsky4d855292011-12-12 19:34:16 -08001472static int gen6_drpc_info(struct seq_file *m)
1473{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001474 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001475 struct drm_device *dev = node->minor->dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001477 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001478 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001479 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001480
1481 ret = mutex_lock_interruptible(&dev->struct_mutex);
1482 if (ret)
1483 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001484 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001485
Chris Wilson907b28c2013-07-19 20:36:52 +01001486 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001487 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001488 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001489
1490 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "RC information inaccurate because somebody "
1492 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001493 } else {
1494 /* NB: we cannot use forcewake, else we read the wrong values */
1495 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1496 udelay(10);
1497 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1498 }
1499
1500 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001501 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001502
1503 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1504 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1505 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001506 mutex_lock(&dev_priv->rps.hw_lock);
1507 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1508 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001509
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001510 intel_runtime_pm_put(dev_priv);
1511
Ben Widawsky4d855292011-12-12 19:34:16 -08001512 seq_printf(m, "Video Turbo Mode: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1514 seq_printf(m, "HW control enabled: %s\n",
1515 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1516 seq_printf(m, "SW control enabled: %s\n",
1517 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1518 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001519 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001520 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1521 seq_printf(m, "RC6 Enabled: %s\n",
1522 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1523 seq_printf(m, "Deep RC6 Enabled: %s\n",
1524 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1525 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1526 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001527 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001528 switch (gt_core_status & GEN6_RCn_MASK) {
1529 case GEN6_RC0:
1530 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001531 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001532 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001533 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001534 break;
1535 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001536 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001537 break;
1538 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001539 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 break;
1541 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001542 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001543 break;
1544 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001545 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001546 break;
1547 }
1548
1549 seq_printf(m, "Core Power Down: %s\n",
1550 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001551
1552 /* Not exactly sure what this is */
1553 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1554 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1555 seq_printf(m, "RC6 residency since boot: %u\n",
1556 I915_READ(GEN6_GT_GFX_RC6));
1557 seq_printf(m, "RC6+ residency since boot: %u\n",
1558 I915_READ(GEN6_GT_GFX_RC6p));
1559 seq_printf(m, "RC6++ residency since boot: %u\n",
1560 I915_READ(GEN6_GT_GFX_RC6pp));
1561
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001562 seq_printf(m, "RC6 voltage: %dmV\n",
1563 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1564 seq_printf(m, "RC6+ voltage: %dmV\n",
1565 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1566 seq_printf(m, "RC6++ voltage: %dmV\n",
1567 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 return 0;
1569}
1570
1571static int i915_drpc_info(struct seq_file *m, void *unused)
1572{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001573 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001574 struct drm_device *dev = node->minor->dev;
1575
Deepak S669ab5a2014-01-10 15:18:26 +05301576 if (IS_VALLEYVIEW(dev))
1577 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001578 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 return gen6_drpc_info(m);
1580 else
1581 return ironlake_drpc_info(m);
1582}
1583
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001584static int i915_fbc_status(struct seq_file *m, void *unused)
1585{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001586 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001587 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001589
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001590 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001591 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001592 return 0;
1593 }
1594
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001595 intel_runtime_pm_get(dev_priv);
1596
Adam Jacksonee5382a2010-04-23 11:17:39 -04001597 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001598 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001599 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001600 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001601 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001602 case FBC_OK:
1603 seq_puts(m, "FBC actived, but currently disabled in hardware");
1604 break;
1605 case FBC_UNSUPPORTED:
1606 seq_puts(m, "unsupported by this chipset");
1607 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001608 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001609 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001610 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001611 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001612 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001613 break;
1614 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001616 break;
1617 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001619 break;
1620 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001621 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001622 break;
1623 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001624 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001625 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001626 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001627 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001628 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001629 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001630 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001631 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001632 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001633 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001634 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001635 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001636 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001638 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001639 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001640
1641 intel_runtime_pm_put(dev_priv);
1642
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001643 return 0;
1644}
1645
Rodrigo Vivida46f932014-08-01 02:04:45 -07001646static int i915_fbc_fc_get(void *data, u64 *val)
1647{
1648 struct drm_device *dev = data;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
1650
1651 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1652 return -ENODEV;
1653
1654 drm_modeset_lock_all(dev);
1655 *val = dev_priv->fbc.false_color;
1656 drm_modeset_unlock_all(dev);
1657
1658 return 0;
1659}
1660
1661static int i915_fbc_fc_set(void *data, u64 val)
1662{
1663 struct drm_device *dev = data;
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665 u32 reg;
1666
1667 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1668 return -ENODEV;
1669
1670 drm_modeset_lock_all(dev);
1671
1672 reg = I915_READ(ILK_DPFC_CONTROL);
1673 dev_priv->fbc.false_color = val;
1674
1675 I915_WRITE(ILK_DPFC_CONTROL, val ?
1676 (reg | FBC_CTL_FALSE_COLOR) :
1677 (reg & ~FBC_CTL_FALSE_COLOR));
1678
1679 drm_modeset_unlock_all(dev);
1680 return 0;
1681}
1682
1683DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1684 i915_fbc_fc_get, i915_fbc_fc_set,
1685 "%llu\n");
1686
Paulo Zanoni92d44622013-05-31 16:33:24 -03001687static int i915_ips_status(struct seq_file *m, void *unused)
1688{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001689 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001690 struct drm_device *dev = node->minor->dev;
1691 struct drm_i915_private *dev_priv = dev->dev_private;
1692
Damien Lespiauf5adf942013-06-24 18:29:34 +01001693 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001694 seq_puts(m, "not supported\n");
1695 return 0;
1696 }
1697
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001698 intel_runtime_pm_get(dev_priv);
1699
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001700 seq_printf(m, "Enabled by kernel parameter: %s\n",
1701 yesno(i915.enable_ips));
1702
1703 if (INTEL_INFO(dev)->gen >= 8) {
1704 seq_puts(m, "Currently: unknown\n");
1705 } else {
1706 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1707 seq_puts(m, "Currently: enabled\n");
1708 else
1709 seq_puts(m, "Currently: disabled\n");
1710 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001711
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001712 intel_runtime_pm_put(dev_priv);
1713
Paulo Zanoni92d44622013-05-31 16:33:24 -03001714 return 0;
1715}
1716
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001717static int i915_sr_status(struct seq_file *m, void *unused)
1718{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001719 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001720 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001721 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001722 bool sr_enabled = false;
1723
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001724 intel_runtime_pm_get(dev_priv);
1725
Yuanhan Liu13982612010-12-15 15:42:31 +08001726 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001727 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001728 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001729 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1730 else if (IS_I915GM(dev))
1731 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1732 else if (IS_PINEVIEW(dev))
1733 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1734
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001735 intel_runtime_pm_put(dev_priv);
1736
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001737 seq_printf(m, "self-refresh: %s\n",
1738 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001739
1740 return 0;
1741}
1742
Jesse Barnes7648fa92010-05-20 14:28:11 -07001743static int i915_emon_status(struct seq_file *m, void *unused)
1744{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001745 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001746 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001748 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001749 int ret;
1750
Chris Wilson582be6b2012-04-30 19:35:02 +01001751 if (!IS_GEN5(dev))
1752 return -ENODEV;
1753
Chris Wilsonde227ef2010-07-03 07:58:38 +01001754 ret = mutex_lock_interruptible(&dev->struct_mutex);
1755 if (ret)
1756 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001757
1758 temp = i915_mch_val(dev_priv);
1759 chipset = i915_chipset_val(dev_priv);
1760 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001761 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001762
1763 seq_printf(m, "GMCH temp: %ld\n", temp);
1764 seq_printf(m, "Chipset power: %ld\n", chipset);
1765 seq_printf(m, "GFX power: %ld\n", gfx);
1766 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1767
1768 return 0;
1769}
1770
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001771static int i915_ring_freq_table(struct seq_file *m, void *unused)
1772{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001773 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001774 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001775 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001776 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001777 int gpu_freq, ia_freq;
1778
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001779 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001780 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001781 return 0;
1782 }
1783
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001784 intel_runtime_pm_get(dev_priv);
1785
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001786 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1787
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001788 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001789 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001790 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791
Damien Lespiau267f0c92013-06-24 22:59:48 +01001792 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001793
Ben Widawskyb39fb292014-03-19 18:31:11 -07001794 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1795 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001796 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001797 ia_freq = gpu_freq;
1798 sandybridge_pcode_read(dev_priv,
1799 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1800 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001801 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001802 intel_gpu_freq(dev_priv, gpu_freq),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001803 ((ia_freq >> 0) & 0xff) * 100,
1804 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001805 }
1806
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001807 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001808
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001809out:
1810 intel_runtime_pm_put(dev_priv);
1811 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812}
1813
Chris Wilson44834a62010-08-19 16:09:23 +01001814static int i915_opregion(struct seq_file *m, void *unused)
1815{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001816 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001817 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001818 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001819 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001820 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001821 int ret;
1822
Daniel Vetter0d38f002012-04-21 22:49:10 +02001823 if (data == NULL)
1824 return -ENOMEM;
1825
Chris Wilson44834a62010-08-19 16:09:23 +01001826 ret = mutex_lock_interruptible(&dev->struct_mutex);
1827 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001828 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001829
Daniel Vetter0d38f002012-04-21 22:49:10 +02001830 if (opregion->header) {
1831 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1832 seq_write(m, data, OPREGION_SIZE);
1833 }
Chris Wilson44834a62010-08-19 16:09:23 +01001834
1835 mutex_unlock(&dev->struct_mutex);
1836
Daniel Vetter0d38f002012-04-21 22:49:10 +02001837out:
1838 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001839 return 0;
1840}
1841
Chris Wilson37811fc2010-08-25 22:45:57 +01001842static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1843{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001844 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001845 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001846 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001847 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001848
Daniel Vetter4520f532013-10-09 09:18:51 +02001849#ifdef CONFIG_DRM_I915_FBDEV
1850 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001851
1852 ifbdev = dev_priv->fbdev;
1853 fb = to_intel_framebuffer(ifbdev->helper.fb);
1854
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001855 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001856 fb->base.width,
1857 fb->base.height,
1858 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001859 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001860 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001861 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001862 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001863 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001864#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001865
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001866 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001867 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001868 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001869 continue;
1870
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001871 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001872 fb->base.width,
1873 fb->base.height,
1874 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001875 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001876 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001877 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001878 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001879 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001880 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001881 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001882
1883 return 0;
1884}
1885
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001886static void describe_ctx_ringbuf(struct seq_file *m,
1887 struct intel_ringbuffer *ringbuf)
1888{
1889 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1890 ringbuf->space, ringbuf->head, ringbuf->tail,
1891 ringbuf->last_retired_head);
1892}
1893
Ben Widawskye76d3632011-03-19 18:14:29 -07001894static int i915_context_status(struct seq_file *m, void *unused)
1895{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001896 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001897 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001898 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001899 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001900 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001901 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001902
Daniel Vetterf3d28872014-05-29 23:23:08 +02001903 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001904 if (ret)
1905 return ret;
1906
Ben Widawskya33afea2013-09-17 21:12:45 -07001907 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001908 if (!i915.enable_execlists &&
1909 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001910 continue;
1911
Ben Widawskya33afea2013-09-17 21:12:45 -07001912 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001913 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001914 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001915 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001916 seq_printf(m, "(default context %s) ",
1917 ring->name);
1918 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001919
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001920 if (i915.enable_execlists) {
1921 seq_putc(m, '\n');
1922 for_each_ring(ring, dev_priv, i) {
1923 struct drm_i915_gem_object *ctx_obj =
1924 ctx->engine[i].state;
1925 struct intel_ringbuffer *ringbuf =
1926 ctx->engine[i].ringbuf;
1927
1928 seq_printf(m, "%s: ", ring->name);
1929 if (ctx_obj)
1930 describe_obj(m, ctx_obj);
1931 if (ringbuf)
1932 describe_ctx_ringbuf(m, ringbuf);
1933 seq_putc(m, '\n');
1934 }
1935 } else {
1936 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1937 }
1938
Ben Widawskya33afea2013-09-17 21:12:45 -07001939 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001940 }
1941
Daniel Vetterf3d28872014-05-29 23:23:08 +02001942 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001943
1944 return 0;
1945}
1946
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001947static void i915_dump_lrc_obj(struct seq_file *m,
1948 struct intel_engine_cs *ring,
1949 struct drm_i915_gem_object *ctx_obj)
1950{
1951 struct page *page;
1952 uint32_t *reg_state;
1953 int j;
1954 unsigned long ggtt_offset = 0;
1955
1956 if (ctx_obj == NULL) {
1957 seq_printf(m, "Context on %s with no gem object\n",
1958 ring->name);
1959 return;
1960 }
1961
1962 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1963 intel_execlists_ctx_id(ctx_obj));
1964
1965 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1966 seq_puts(m, "\tNot bound in GGTT\n");
1967 else
1968 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1969
1970 if (i915_gem_object_get_pages(ctx_obj)) {
1971 seq_puts(m, "\tFailed to get pages for context object\n");
1972 return;
1973 }
1974
1975 page = i915_gem_object_get_page(ctx_obj, 1);
1976 if (!WARN_ON(page == NULL)) {
1977 reg_state = kmap_atomic(page);
1978
1979 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1980 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1981 ggtt_offset + 4096 + (j * 4),
1982 reg_state[j], reg_state[j + 1],
1983 reg_state[j + 2], reg_state[j + 3]);
1984 }
1985 kunmap_atomic(reg_state);
1986 }
1987
1988 seq_putc(m, '\n');
1989}
1990
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001991static int i915_dump_lrc(struct seq_file *m, void *unused)
1992{
1993 struct drm_info_node *node = (struct drm_info_node *) m->private;
1994 struct drm_device *dev = node->minor->dev;
1995 struct drm_i915_private *dev_priv = dev->dev_private;
1996 struct intel_engine_cs *ring;
1997 struct intel_context *ctx;
1998 int ret, i;
1999
2000 if (!i915.enable_execlists) {
2001 seq_printf(m, "Logical Ring Contexts are disabled\n");
2002 return 0;
2003 }
2004
2005 ret = mutex_lock_interruptible(&dev->struct_mutex);
2006 if (ret)
2007 return ret;
2008
2009 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2010 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002011 if (ring->default_context != ctx)
2012 i915_dump_lrc_obj(m, ring,
2013 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002014 }
2015 }
2016
2017 mutex_unlock(&dev->struct_mutex);
2018
2019 return 0;
2020}
2021
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002022static int i915_execlists(struct seq_file *m, void *data)
2023{
2024 struct drm_info_node *node = (struct drm_info_node *)m->private;
2025 struct drm_device *dev = node->minor->dev;
2026 struct drm_i915_private *dev_priv = dev->dev_private;
2027 struct intel_engine_cs *ring;
2028 u32 status_pointer;
2029 u8 read_pointer;
2030 u8 write_pointer;
2031 u32 status;
2032 u32 ctx_id;
2033 struct list_head *cursor;
2034 int ring_id, i;
2035 int ret;
2036
2037 if (!i915.enable_execlists) {
2038 seq_puts(m, "Logical Ring Contexts are disabled\n");
2039 return 0;
2040 }
2041
2042 ret = mutex_lock_interruptible(&dev->struct_mutex);
2043 if (ret)
2044 return ret;
2045
Michel Thierryfc0412e2014-10-16 16:13:38 +01002046 intel_runtime_pm_get(dev_priv);
2047
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002048 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002049 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002050 int count = 0;
2051 unsigned long flags;
2052
2053 seq_printf(m, "%s\n", ring->name);
2054
2055 status = I915_READ(RING_EXECLIST_STATUS(ring));
2056 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2057 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2058 status, ctx_id);
2059
2060 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2061 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2062
2063 read_pointer = ring->next_context_status_buffer;
2064 write_pointer = status_pointer & 0x07;
2065 if (read_pointer > write_pointer)
2066 write_pointer += 6;
2067 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2068 read_pointer, write_pointer);
2069
2070 for (i = 0; i < 6; i++) {
2071 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2072 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2073
2074 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2075 i, status, ctx_id);
2076 }
2077
2078 spin_lock_irqsave(&ring->execlist_lock, flags);
2079 list_for_each(cursor, &ring->execlist_queue)
2080 count++;
2081 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002082 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002083 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2084
2085 seq_printf(m, "\t%d requests in queue\n", count);
2086 if (head_req) {
2087 struct drm_i915_gem_object *ctx_obj;
2088
Nick Hoath6d3d8272015-01-15 13:10:39 +00002089 ctx_obj = head_req->ctx->engine[ring_id].state;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002090 seq_printf(m, "\tHead request id: %u\n",
2091 intel_execlists_ctx_id(ctx_obj));
2092 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002093 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002094 }
2095
2096 seq_putc(m, '\n');
2097 }
2098
Michel Thierryfc0412e2014-10-16 16:13:38 +01002099 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002100 mutex_unlock(&dev->struct_mutex);
2101
2102 return 0;
2103}
2104
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002105static const char *swizzle_string(unsigned swizzle)
2106{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002107 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002108 case I915_BIT_6_SWIZZLE_NONE:
2109 return "none";
2110 case I915_BIT_6_SWIZZLE_9:
2111 return "bit9";
2112 case I915_BIT_6_SWIZZLE_9_10:
2113 return "bit9/bit10";
2114 case I915_BIT_6_SWIZZLE_9_11:
2115 return "bit9/bit11";
2116 case I915_BIT_6_SWIZZLE_9_10_11:
2117 return "bit9/bit10/bit11";
2118 case I915_BIT_6_SWIZZLE_9_17:
2119 return "bit9/bit17";
2120 case I915_BIT_6_SWIZZLE_9_10_17:
2121 return "bit9/bit10/bit17";
2122 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002123 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002124 }
2125
2126 return "bug";
2127}
2128
2129static int i915_swizzle_info(struct seq_file *m, void *data)
2130{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002131 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002132 struct drm_device *dev = node->minor->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002134 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002135
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002136 ret = mutex_lock_interruptible(&dev->struct_mutex);
2137 if (ret)
2138 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002139 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002140
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002141 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2142 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2143 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2144 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2145
2146 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2147 seq_printf(m, "DDC = 0x%08x\n",
2148 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002149 seq_printf(m, "DDC2 = 0x%08x\n",
2150 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002151 seq_printf(m, "C0DRB3 = 0x%04x\n",
2152 I915_READ16(C0DRB3));
2153 seq_printf(m, "C1DRB3 = 0x%04x\n",
2154 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002155 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002156 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2157 I915_READ(MAD_DIMM_C0));
2158 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2159 I915_READ(MAD_DIMM_C1));
2160 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2161 I915_READ(MAD_DIMM_C2));
2162 seq_printf(m, "TILECTL = 0x%08x\n",
2163 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002164 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002165 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2166 I915_READ(GAMTARBMODE));
2167 else
2168 seq_printf(m, "ARB_MODE = 0x%08x\n",
2169 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002170 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2171 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002172 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002173
2174 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2175 seq_puts(m, "L-shaped memory detected\n");
2176
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002177 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002178 mutex_unlock(&dev->struct_mutex);
2179
2180 return 0;
2181}
2182
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002183static int per_file_ctx(int id, void *ptr, void *data)
2184{
Oscar Mateo273497e2014-05-22 14:13:37 +01002185 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002186 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002187 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2188
2189 if (!ppgtt) {
2190 seq_printf(m, " no ppgtt for context %d\n",
2191 ctx->user_handle);
2192 return 0;
2193 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002194
Oscar Mateof83d6512014-05-22 14:13:38 +01002195 if (i915_gem_context_is_default(ctx))
2196 seq_puts(m, " default context:\n");
2197 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002198 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002199 ppgtt->debug_dump(ppgtt, m);
2200
2201 return 0;
2202}
2203
Ben Widawsky77df6772013-11-02 21:07:30 -07002204static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002205{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002206 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002208 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2209 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002210
Ben Widawsky77df6772013-11-02 21:07:30 -07002211 if (!ppgtt)
2212 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002213
Ben Widawsky77df6772013-11-02 21:07:30 -07002214 for_each_ring(ring, dev_priv, unused) {
2215 seq_printf(m, "%s\n", ring->name);
2216 for (i = 0; i < 4; i++) {
2217 u32 offset = 0x270 + i * 8;
2218 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2219 pdp <<= 32;
2220 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002221 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002222 }
2223 }
2224}
2225
2226static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2227{
2228 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002229 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002230 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002231 int i;
2232
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002233 if (INTEL_INFO(dev)->gen == 6)
2234 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2235
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002236 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002237 seq_printf(m, "%s\n", ring->name);
2238 if (INTEL_INFO(dev)->gen == 7)
2239 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2240 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2241 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2242 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2243 }
2244 if (dev_priv->mm.aliasing_ppgtt) {
2245 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2246
Damien Lespiau267f0c92013-06-24 22:59:48 +01002247 seq_puts(m, "aliasing PPGTT:\n");
Ben Widawsky7324cc02015-02-24 16:22:35 +00002248 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002249
Ben Widawsky87d60b62013-12-06 14:11:29 -08002250 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002251 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002252
2253 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2254 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002255
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002256 seq_printf(m, "proc: %s\n",
2257 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002258 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002259 }
2260 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002261}
2262
2263static int i915_ppgtt_info(struct seq_file *m, void *data)
2264{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002265 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002266 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002267 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002268
2269 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2270 if (ret)
2271 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002272 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002273
2274 if (INTEL_INFO(dev)->gen >= 8)
2275 gen8_ppgtt_info(m, dev);
2276 else if (INTEL_INFO(dev)->gen >= 6)
2277 gen6_ppgtt_info(m, dev);
2278
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002279 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002280 mutex_unlock(&dev->struct_mutex);
2281
2282 return 0;
2283}
2284
Chris Wilson1854d5c2015-04-07 16:20:32 +01002285static int i915_rps_boost_info(struct seq_file *m, void *data)
2286{
2287 struct drm_info_node *node = m->private;
2288 struct drm_device *dev = node->minor->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct drm_file *file;
2291 int ret;
2292
2293 ret = mutex_lock_interruptible(&dev->struct_mutex);
2294 if (ret)
2295 return ret;
2296
2297 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2298 if (ret)
2299 goto unlock;
2300
2301 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2302 struct drm_i915_file_private *file_priv = file->driver_priv;
2303 struct task_struct *task;
2304
2305 rcu_read_lock();
2306 task = pid_task(file->pid, PIDTYPE_PID);
2307 seq_printf(m, "%s [%d]: %d boosts%s\n",
2308 task ? task->comm : "<unknown>",
2309 task ? task->pid : -1,
2310 file_priv->rps_boosts,
2311 list_empty(&file_priv->rps_boost) ? "" : ", active");
2312 rcu_read_unlock();
2313 }
Chris Wilsona6f766f2015-04-27 13:41:20 +01002314 seq_printf(m, "Semaphore boosts: %d\n", dev_priv->rps.semaphores.rps_boosts);
Chris Wilsonbcafc4e2015-04-27 13:41:21 +01002315 seq_printf(m, "MMIO flip boosts: %d\n", dev_priv->rps.mmioflips.rps_boosts);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002316 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2317
2318 mutex_unlock(&dev_priv->rps.hw_lock);
2319unlock:
2320 mutex_unlock(&dev->struct_mutex);
2321
2322 return ret;
2323}
2324
Ben Widawsky63573eb2013-07-04 11:02:07 -07002325static int i915_llc(struct seq_file *m, void *data)
2326{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002327 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002328 struct drm_device *dev = node->minor->dev;
2329 struct drm_i915_private *dev_priv = dev->dev_private;
2330
2331 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2332 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2333 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2334
2335 return 0;
2336}
2337
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002338static int i915_edp_psr_status(struct seq_file *m, void *data)
2339{
2340 struct drm_info_node *node = m->private;
2341 struct drm_device *dev = node->minor->dev;
2342 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002343 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002344 u32 stat[3];
2345 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002346 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002347
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002348 if (!HAS_PSR(dev)) {
2349 seq_puts(m, "PSR not supported\n");
2350 return 0;
2351 }
2352
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002353 intel_runtime_pm_get(dev_priv);
2354
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002355 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002356 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2357 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002358 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002359 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002360 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2361 dev_priv->psr.busy_frontbuffer_bits);
2362 seq_printf(m, "Re-enable work scheduled: %s\n",
2363 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002364
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002365 if (HAS_DDI(dev))
2366 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2367 else {
2368 for_each_pipe(dev_priv, pipe) {
2369 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2370 VLV_EDP_PSR_CURR_STATE_MASK;
2371 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2372 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2373 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002374 }
2375 }
2376 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002377
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002378 if (!HAS_DDI(dev))
2379 for_each_pipe(dev_priv, pipe) {
2380 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2381 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2382 seq_printf(m, " pipe %c", pipe_name(pipe));
2383 }
2384 seq_puts(m, "\n");
2385
2386 /* CHV PSR has no kind of performance counter */
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002387 if (HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002388 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2389 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002390
2391 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2392 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002393 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002394
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002395 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002396 return 0;
2397}
2398
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002399static int i915_sink_crc(struct seq_file *m, void *data)
2400{
2401 struct drm_info_node *node = m->private;
2402 struct drm_device *dev = node->minor->dev;
2403 struct intel_encoder *encoder;
2404 struct intel_connector *connector;
2405 struct intel_dp *intel_dp = NULL;
2406 int ret;
2407 u8 crc[6];
2408
2409 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002410 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002411
2412 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2413 continue;
2414
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002415 if (!connector->base.encoder)
2416 continue;
2417
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002418 encoder = to_intel_encoder(connector->base.encoder);
2419 if (encoder->type != INTEL_OUTPUT_EDP)
2420 continue;
2421
2422 intel_dp = enc_to_intel_dp(&encoder->base);
2423
2424 ret = intel_dp_sink_crc(intel_dp, crc);
2425 if (ret)
2426 goto out;
2427
2428 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2429 crc[0], crc[1], crc[2],
2430 crc[3], crc[4], crc[5]);
2431 goto out;
2432 }
2433 ret = -ENODEV;
2434out:
2435 drm_modeset_unlock_all(dev);
2436 return ret;
2437}
2438
Jesse Barnesec013e72013-08-20 10:29:23 +01002439static int i915_energy_uJ(struct seq_file *m, void *data)
2440{
2441 struct drm_info_node *node = m->private;
2442 struct drm_device *dev = node->minor->dev;
2443 struct drm_i915_private *dev_priv = dev->dev_private;
2444 u64 power;
2445 u32 units;
2446
2447 if (INTEL_INFO(dev)->gen < 6)
2448 return -ENODEV;
2449
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002450 intel_runtime_pm_get(dev_priv);
2451
Jesse Barnesec013e72013-08-20 10:29:23 +01002452 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2453 power = (power & 0x1f00) >> 8;
2454 units = 1000000 / (1 << power); /* convert to uJ */
2455 power = I915_READ(MCH_SECP_NRG_STTS);
2456 power *= units;
2457
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002458 intel_runtime_pm_put(dev_priv);
2459
Jesse Barnesec013e72013-08-20 10:29:23 +01002460 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002461
2462 return 0;
2463}
2464
2465static int i915_pc8_status(struct seq_file *m, void *unused)
2466{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002467 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002468 struct drm_device *dev = node->minor->dev;
2469 struct drm_i915_private *dev_priv = dev->dev_private;
2470
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002471 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002472 seq_puts(m, "not supported\n");
2473 return 0;
2474 }
2475
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002476 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002477 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002478 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002479
Jesse Barnesec013e72013-08-20 10:29:23 +01002480 return 0;
2481}
2482
Imre Deak1da51582013-11-25 17:15:35 +02002483static const char *power_domain_str(enum intel_display_power_domain domain)
2484{
2485 switch (domain) {
2486 case POWER_DOMAIN_PIPE_A:
2487 return "PIPE_A";
2488 case POWER_DOMAIN_PIPE_B:
2489 return "PIPE_B";
2490 case POWER_DOMAIN_PIPE_C:
2491 return "PIPE_C";
2492 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2493 return "PIPE_A_PANEL_FITTER";
2494 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2495 return "PIPE_B_PANEL_FITTER";
2496 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2497 return "PIPE_C_PANEL_FITTER";
2498 case POWER_DOMAIN_TRANSCODER_A:
2499 return "TRANSCODER_A";
2500 case POWER_DOMAIN_TRANSCODER_B:
2501 return "TRANSCODER_B";
2502 case POWER_DOMAIN_TRANSCODER_C:
2503 return "TRANSCODER_C";
2504 case POWER_DOMAIN_TRANSCODER_EDP:
2505 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002506 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2507 return "PORT_DDI_A_2_LANES";
2508 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2509 return "PORT_DDI_A_4_LANES";
2510 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2511 return "PORT_DDI_B_2_LANES";
2512 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2513 return "PORT_DDI_B_4_LANES";
2514 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2515 return "PORT_DDI_C_2_LANES";
2516 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2517 return "PORT_DDI_C_4_LANES";
2518 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2519 return "PORT_DDI_D_2_LANES";
2520 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2521 return "PORT_DDI_D_4_LANES";
2522 case POWER_DOMAIN_PORT_DSI:
2523 return "PORT_DSI";
2524 case POWER_DOMAIN_PORT_CRT:
2525 return "PORT_CRT";
2526 case POWER_DOMAIN_PORT_OTHER:
2527 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002528 case POWER_DOMAIN_VGA:
2529 return "VGA";
2530 case POWER_DOMAIN_AUDIO:
2531 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002532 case POWER_DOMAIN_PLLS:
2533 return "PLLS";
Satheeshakrishna M14071212015-01-16 15:57:51 +00002534 case POWER_DOMAIN_AUX_A:
2535 return "AUX_A";
2536 case POWER_DOMAIN_AUX_B:
2537 return "AUX_B";
2538 case POWER_DOMAIN_AUX_C:
2539 return "AUX_C";
2540 case POWER_DOMAIN_AUX_D:
2541 return "AUX_D";
Imre Deak1da51582013-11-25 17:15:35 +02002542 case POWER_DOMAIN_INIT:
2543 return "INIT";
2544 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002545 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002546 return "?";
2547 }
2548}
2549
2550static int i915_power_domain_info(struct seq_file *m, void *unused)
2551{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002552 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002553 struct drm_device *dev = node->minor->dev;
2554 struct drm_i915_private *dev_priv = dev->dev_private;
2555 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2556 int i;
2557
2558 mutex_lock(&power_domains->lock);
2559
2560 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2561 for (i = 0; i < power_domains->power_well_count; i++) {
2562 struct i915_power_well *power_well;
2563 enum intel_display_power_domain power_domain;
2564
2565 power_well = &power_domains->power_wells[i];
2566 seq_printf(m, "%-25s %d\n", power_well->name,
2567 power_well->count);
2568
2569 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2570 power_domain++) {
2571 if (!(BIT(power_domain) & power_well->domains))
2572 continue;
2573
2574 seq_printf(m, " %-23s %d\n",
2575 power_domain_str(power_domain),
2576 power_domains->domain_use_count[power_domain]);
2577 }
2578 }
2579
2580 mutex_unlock(&power_domains->lock);
2581
2582 return 0;
2583}
2584
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002585static void intel_seq_print_mode(struct seq_file *m, int tabs,
2586 struct drm_display_mode *mode)
2587{
2588 int i;
2589
2590 for (i = 0; i < tabs; i++)
2591 seq_putc(m, '\t');
2592
2593 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2594 mode->base.id, mode->name,
2595 mode->vrefresh, mode->clock,
2596 mode->hdisplay, mode->hsync_start,
2597 mode->hsync_end, mode->htotal,
2598 mode->vdisplay, mode->vsync_start,
2599 mode->vsync_end, mode->vtotal,
2600 mode->type, mode->flags);
2601}
2602
2603static void intel_encoder_info(struct seq_file *m,
2604 struct intel_crtc *intel_crtc,
2605 struct intel_encoder *intel_encoder)
2606{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002607 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002608 struct drm_device *dev = node->minor->dev;
2609 struct drm_crtc *crtc = &intel_crtc->base;
2610 struct intel_connector *intel_connector;
2611 struct drm_encoder *encoder;
2612
2613 encoder = &intel_encoder->base;
2614 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002615 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002616 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2617 struct drm_connector *connector = &intel_connector->base;
2618 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2619 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002620 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002621 drm_get_connector_status_name(connector->status));
2622 if (connector->status == connector_status_connected) {
2623 struct drm_display_mode *mode = &crtc->mode;
2624 seq_printf(m, ", mode:\n");
2625 intel_seq_print_mode(m, 2, mode);
2626 } else {
2627 seq_putc(m, '\n');
2628 }
2629 }
2630}
2631
2632static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2633{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002634 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002635 struct drm_device *dev = node->minor->dev;
2636 struct drm_crtc *crtc = &intel_crtc->base;
2637 struct intel_encoder *intel_encoder;
2638
Matt Roper5aa8a932014-06-16 10:12:55 -07002639 if (crtc->primary->fb)
2640 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2641 crtc->primary->fb->base.id, crtc->x, crtc->y,
2642 crtc->primary->fb->width, crtc->primary->fb->height);
2643 else
2644 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002645 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2646 intel_encoder_info(m, intel_crtc, intel_encoder);
2647}
2648
2649static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2650{
2651 struct drm_display_mode *mode = panel->fixed_mode;
2652
2653 seq_printf(m, "\tfixed mode:\n");
2654 intel_seq_print_mode(m, 2, mode);
2655}
2656
2657static void intel_dp_info(struct seq_file *m,
2658 struct intel_connector *intel_connector)
2659{
2660 struct intel_encoder *intel_encoder = intel_connector->encoder;
2661 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2662
2663 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2664 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2665 "no");
2666 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2667 intel_panel_info(m, &intel_connector->panel);
2668}
2669
2670static void intel_hdmi_info(struct seq_file *m,
2671 struct intel_connector *intel_connector)
2672{
2673 struct intel_encoder *intel_encoder = intel_connector->encoder;
2674 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2675
2676 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2677 "no");
2678}
2679
2680static void intel_lvds_info(struct seq_file *m,
2681 struct intel_connector *intel_connector)
2682{
2683 intel_panel_info(m, &intel_connector->panel);
2684}
2685
2686static void intel_connector_info(struct seq_file *m,
2687 struct drm_connector *connector)
2688{
2689 struct intel_connector *intel_connector = to_intel_connector(connector);
2690 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002691 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002692
2693 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002694 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002695 drm_get_connector_status_name(connector->status));
2696 if (connector->status == connector_status_connected) {
2697 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2698 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2699 connector->display_info.width_mm,
2700 connector->display_info.height_mm);
2701 seq_printf(m, "\tsubpixel order: %s\n",
2702 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2703 seq_printf(m, "\tCEA rev: %d\n",
2704 connector->display_info.cea_rev);
2705 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002706 if (intel_encoder) {
2707 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2708 intel_encoder->type == INTEL_OUTPUT_EDP)
2709 intel_dp_info(m, intel_connector);
2710 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2711 intel_hdmi_info(m, intel_connector);
2712 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2713 intel_lvds_info(m, intel_connector);
2714 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002715
Jesse Barnesf103fc72014-02-20 12:39:57 -08002716 seq_printf(m, "\tmodes:\n");
2717 list_for_each_entry(mode, &connector->modes, head)
2718 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002719}
2720
Chris Wilson065f2ec2014-03-12 09:13:13 +00002721static bool cursor_active(struct drm_device *dev, int pipe)
2722{
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 u32 state;
2725
2726 if (IS_845G(dev) || IS_I865G(dev))
2727 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002728 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002729 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002730
2731 return state;
2732}
2733
2734static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2735{
2736 struct drm_i915_private *dev_priv = dev->dev_private;
2737 u32 pos;
2738
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002739 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002740
2741 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2742 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2743 *x = -*x;
2744
2745 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2746 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2747 *y = -*y;
2748
2749 return cursor_active(dev, pipe);
2750}
2751
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002752static int i915_display_info(struct seq_file *m, void *unused)
2753{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002754 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002755 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002756 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002757 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002758 struct drm_connector *connector;
2759
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002760 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002761 drm_modeset_lock_all(dev);
2762 seq_printf(m, "CRTC info\n");
2763 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002764 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002765 bool active;
2766 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002767
Chris Wilson57127ef2014-07-04 08:20:11 +01002768 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002769 crtc->base.base.id, pipe_name(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002770 yesno(crtc->active), crtc->config->pipe_src_w,
2771 crtc->config->pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002772 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002773 intel_crtc_info(m, crtc);
2774
Paulo Zanonia23dc652014-04-01 14:55:11 -03002775 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002776 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002777 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08002778 x, y, crtc->base.cursor->state->crtc_w,
2779 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01002780 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002781 }
Daniel Vettercace8412014-05-22 17:56:31 +02002782
2783 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2784 yesno(!crtc->cpu_fifo_underrun_disabled),
2785 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002786 }
2787
2788 seq_printf(m, "\n");
2789 seq_printf(m, "Connector info\n");
2790 seq_printf(m, "--------------\n");
2791 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2792 intel_connector_info(m, connector);
2793 }
2794 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002795 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002796
2797 return 0;
2798}
2799
Ben Widawskye04934c2014-06-30 09:53:42 -07002800static int i915_semaphore_status(struct seq_file *m, void *unused)
2801{
2802 struct drm_info_node *node = (struct drm_info_node *) m->private;
2803 struct drm_device *dev = node->minor->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
2805 struct intel_engine_cs *ring;
2806 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2807 int i, j, ret;
2808
2809 if (!i915_semaphore_is_enabled(dev)) {
2810 seq_puts(m, "Semaphores are disabled\n");
2811 return 0;
2812 }
2813
2814 ret = mutex_lock_interruptible(&dev->struct_mutex);
2815 if (ret)
2816 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002817 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002818
2819 if (IS_BROADWELL(dev)) {
2820 struct page *page;
2821 uint64_t *seqno;
2822
2823 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2824
2825 seqno = (uint64_t *)kmap_atomic(page);
2826 for_each_ring(ring, dev_priv, i) {
2827 uint64_t offset;
2828
2829 seq_printf(m, "%s\n", ring->name);
2830
2831 seq_puts(m, " Last signal:");
2832 for (j = 0; j < num_rings; j++) {
2833 offset = i * I915_NUM_RINGS + j;
2834 seq_printf(m, "0x%08llx (0x%02llx) ",
2835 seqno[offset], offset * 8);
2836 }
2837 seq_putc(m, '\n');
2838
2839 seq_puts(m, " Last wait: ");
2840 for (j = 0; j < num_rings; j++) {
2841 offset = i + (j * I915_NUM_RINGS);
2842 seq_printf(m, "0x%08llx (0x%02llx) ",
2843 seqno[offset], offset * 8);
2844 }
2845 seq_putc(m, '\n');
2846
2847 }
2848 kunmap_atomic(seqno);
2849 } else {
2850 seq_puts(m, " Last signal:");
2851 for_each_ring(ring, dev_priv, i)
2852 for (j = 0; j < num_rings; j++)
2853 seq_printf(m, "0x%08x\n",
2854 I915_READ(ring->semaphore.mbox.signal[j]));
2855 seq_putc(m, '\n');
2856 }
2857
2858 seq_puts(m, "\nSync seqno:\n");
2859 for_each_ring(ring, dev_priv, i) {
2860 for (j = 0; j < num_rings; j++) {
2861 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2862 }
2863 seq_putc(m, '\n');
2864 }
2865 seq_putc(m, '\n');
2866
Paulo Zanoni03872062014-07-09 14:31:57 -03002867 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002868 mutex_unlock(&dev->struct_mutex);
2869 return 0;
2870}
2871
Daniel Vetter728e29d2014-06-25 22:01:53 +03002872static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2873{
2874 struct drm_info_node *node = (struct drm_info_node *) m->private;
2875 struct drm_device *dev = node->minor->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
2877 int i;
2878
2879 drm_modeset_lock_all(dev);
2880 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2881 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2882
2883 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002884 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002885 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002886 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002887 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2888 seq_printf(m, " dpll_md: 0x%08x\n",
2889 pll->config.hw_state.dpll_md);
2890 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2891 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2892 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002893 }
2894 drm_modeset_unlock_all(dev);
2895
2896 return 0;
2897}
2898
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002899static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002900{
2901 int i;
2902 int ret;
2903 struct drm_info_node *node = (struct drm_info_node *) m->private;
2904 struct drm_device *dev = node->minor->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906
Arun Siluvery888b5992014-08-26 14:44:51 +01002907 ret = mutex_lock_interruptible(&dev->struct_mutex);
2908 if (ret)
2909 return ret;
2910
2911 intel_runtime_pm_get(dev_priv);
2912
Mika Kuoppala72253422014-10-07 17:21:26 +03002913 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2914 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002915 u32 addr, mask, value, read;
2916 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002917
Mika Kuoppala72253422014-10-07 17:21:26 +03002918 addr = dev_priv->workarounds.reg[i].addr;
2919 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002920 value = dev_priv->workarounds.reg[i].value;
2921 read = I915_READ(addr);
2922 ok = (value & mask) == (read & mask);
2923 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2924 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002925 }
2926
2927 intel_runtime_pm_put(dev_priv);
2928 mutex_unlock(&dev->struct_mutex);
2929
2930 return 0;
2931}
2932
Damien Lespiauc5511e42014-11-04 17:06:51 +00002933static int i915_ddb_info(struct seq_file *m, void *unused)
2934{
2935 struct drm_info_node *node = m->private;
2936 struct drm_device *dev = node->minor->dev;
2937 struct drm_i915_private *dev_priv = dev->dev_private;
2938 struct skl_ddb_allocation *ddb;
2939 struct skl_ddb_entry *entry;
2940 enum pipe pipe;
2941 int plane;
2942
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002943 if (INTEL_INFO(dev)->gen < 9)
2944 return 0;
2945
Damien Lespiauc5511e42014-11-04 17:06:51 +00002946 drm_modeset_lock_all(dev);
2947
2948 ddb = &dev_priv->wm.skl_hw.ddb;
2949
2950 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2951
2952 for_each_pipe(dev_priv, pipe) {
2953 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2954
Damien Lespiaudd740782015-02-28 14:54:08 +00002955 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00002956 entry = &ddb->plane[pipe][plane];
2957 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2958 entry->start, entry->end,
2959 skl_ddb_entry_size(entry));
2960 }
2961
2962 entry = &ddb->cursor[pipe];
2963 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2964 entry->end, skl_ddb_entry_size(entry));
2965 }
2966
2967 drm_modeset_unlock_all(dev);
2968
2969 return 0;
2970}
2971
Vandana Kannana54746e2015-03-03 20:53:10 +05302972static void drrs_status_per_crtc(struct seq_file *m,
2973 struct drm_device *dev, struct intel_crtc *intel_crtc)
2974{
2975 struct intel_encoder *intel_encoder;
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct i915_drrs *drrs = &dev_priv->drrs;
2978 int vrefresh = 0;
2979
2980 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
2981 /* Encoder connected on this CRTC */
2982 switch (intel_encoder->type) {
2983 case INTEL_OUTPUT_EDP:
2984 seq_puts(m, "eDP:\n");
2985 break;
2986 case INTEL_OUTPUT_DSI:
2987 seq_puts(m, "DSI:\n");
2988 break;
2989 case INTEL_OUTPUT_HDMI:
2990 seq_puts(m, "HDMI:\n");
2991 break;
2992 case INTEL_OUTPUT_DISPLAYPORT:
2993 seq_puts(m, "DP:\n");
2994 break;
2995 default:
2996 seq_printf(m, "Other encoder (id=%d).\n",
2997 intel_encoder->type);
2998 return;
2999 }
3000 }
3001
3002 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3003 seq_puts(m, "\tVBT: DRRS_type: Static");
3004 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3005 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3006 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3007 seq_puts(m, "\tVBT: DRRS_type: None");
3008 else
3009 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3010
3011 seq_puts(m, "\n\n");
3012
3013 if (intel_crtc->config->has_drrs) {
3014 struct intel_panel *panel;
3015
3016 mutex_lock(&drrs->mutex);
3017 /* DRRS Supported */
3018 seq_puts(m, "\tDRRS Supported: Yes\n");
3019
3020 /* disable_drrs() will make drrs->dp NULL */
3021 if (!drrs->dp) {
3022 seq_puts(m, "Idleness DRRS: Disabled");
3023 mutex_unlock(&drrs->mutex);
3024 return;
3025 }
3026
3027 panel = &drrs->dp->attached_connector->panel;
3028 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3029 drrs->busy_frontbuffer_bits);
3030
3031 seq_puts(m, "\n\t\t");
3032 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3033 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3034 vrefresh = panel->fixed_mode->vrefresh;
3035 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3036 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3037 vrefresh = panel->downclock_mode->vrefresh;
3038 } else {
3039 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3040 drrs->refresh_rate_type);
3041 mutex_unlock(&drrs->mutex);
3042 return;
3043 }
3044 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3045
3046 seq_puts(m, "\n\t\t");
3047 mutex_unlock(&drrs->mutex);
3048 } else {
3049 /* DRRS not supported. Print the VBT parameter*/
3050 seq_puts(m, "\tDRRS Supported : No");
3051 }
3052 seq_puts(m, "\n");
3053}
3054
3055static int i915_drrs_status(struct seq_file *m, void *unused)
3056{
3057 struct drm_info_node *node = m->private;
3058 struct drm_device *dev = node->minor->dev;
3059 struct intel_crtc *intel_crtc;
3060 int active_crtc_cnt = 0;
3061
3062 for_each_intel_crtc(dev, intel_crtc) {
3063 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3064
3065 if (intel_crtc->active) {
3066 active_crtc_cnt++;
3067 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3068
3069 drrs_status_per_crtc(m, dev, intel_crtc);
3070 }
3071
3072 drm_modeset_unlock(&intel_crtc->base.mutex);
3073 }
3074
3075 if (!active_crtc_cnt)
3076 seq_puts(m, "No active crtc found\n");
3077
3078 return 0;
3079}
3080
Damien Lespiau07144422013-10-15 18:55:40 +01003081struct pipe_crc_info {
3082 const char *name;
3083 struct drm_device *dev;
3084 enum pipe pipe;
3085};
3086
Dave Airlie11bed952014-05-12 15:22:27 +10003087static int i915_dp_mst_info(struct seq_file *m, void *unused)
3088{
3089 struct drm_info_node *node = (struct drm_info_node *) m->private;
3090 struct drm_device *dev = node->minor->dev;
3091 struct drm_encoder *encoder;
3092 struct intel_encoder *intel_encoder;
3093 struct intel_digital_port *intel_dig_port;
3094 drm_modeset_lock_all(dev);
3095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3096 intel_encoder = to_intel_encoder(encoder);
3097 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3098 continue;
3099 intel_dig_port = enc_to_dig_port(encoder);
3100 if (!intel_dig_port->dp.can_mst)
3101 continue;
3102
3103 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3104 }
3105 drm_modeset_unlock_all(dev);
3106 return 0;
3107}
3108
Damien Lespiau07144422013-10-15 18:55:40 +01003109static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003110{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003111 struct pipe_crc_info *info = inode->i_private;
3112 struct drm_i915_private *dev_priv = info->dev->dev_private;
3113 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3114
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003115 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3116 return -ENODEV;
3117
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003118 spin_lock_irq(&pipe_crc->lock);
3119
3120 if (pipe_crc->opened) {
3121 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003122 return -EBUSY; /* already open */
3123 }
3124
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003125 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003126 filep->private_data = inode->i_private;
3127
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003128 spin_unlock_irq(&pipe_crc->lock);
3129
Damien Lespiau07144422013-10-15 18:55:40 +01003130 return 0;
3131}
3132
3133static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3134{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003135 struct pipe_crc_info *info = inode->i_private;
3136 struct drm_i915_private *dev_priv = info->dev->dev_private;
3137 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3138
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003139 spin_lock_irq(&pipe_crc->lock);
3140 pipe_crc->opened = false;
3141 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003142
Damien Lespiau07144422013-10-15 18:55:40 +01003143 return 0;
3144}
3145
3146/* (6 fields, 8 chars each, space separated (5) + '\n') */
3147#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3148/* account for \'0' */
3149#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3150
3151static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3152{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003153 assert_spin_locked(&pipe_crc->lock);
3154 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3155 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003156}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003157
Damien Lespiau07144422013-10-15 18:55:40 +01003158static ssize_t
3159i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3160 loff_t *pos)
3161{
3162 struct pipe_crc_info *info = filep->private_data;
3163 struct drm_device *dev = info->dev;
3164 struct drm_i915_private *dev_priv = dev->dev_private;
3165 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3166 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003167 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003168 ssize_t bytes_read;
3169
3170 /*
3171 * Don't allow user space to provide buffers not big enough to hold
3172 * a line of data.
3173 */
3174 if (count < PIPE_CRC_LINE_LEN)
3175 return -EINVAL;
3176
3177 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3178 return 0;
3179
3180 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003181 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003182 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003183 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003184
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003185 if (filep->f_flags & O_NONBLOCK) {
3186 spin_unlock_irq(&pipe_crc->lock);
3187 return -EAGAIN;
3188 }
3189
3190 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3191 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3192 if (ret) {
3193 spin_unlock_irq(&pipe_crc->lock);
3194 return ret;
3195 }
Damien Lespiau07144422013-10-15 18:55:40 +01003196 }
3197
3198 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003199 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003200
Damien Lespiau07144422013-10-15 18:55:40 +01003201 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003202 while (n_entries > 0) {
3203 struct intel_pipe_crc_entry *entry =
3204 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003205 int ret;
3206
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003207 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3208 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3209 break;
3210
3211 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3212 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3213
Damien Lespiau07144422013-10-15 18:55:40 +01003214 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3215 "%8u %8x %8x %8x %8x %8x\n",
3216 entry->frame, entry->crc[0],
3217 entry->crc[1], entry->crc[2],
3218 entry->crc[3], entry->crc[4]);
3219
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003220 spin_unlock_irq(&pipe_crc->lock);
3221
3222 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003223 if (ret == PIPE_CRC_LINE_LEN)
3224 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003225
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003226 user_buf += PIPE_CRC_LINE_LEN;
3227 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003228
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003229 spin_lock_irq(&pipe_crc->lock);
3230 }
3231
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003232 spin_unlock_irq(&pipe_crc->lock);
3233
Damien Lespiau07144422013-10-15 18:55:40 +01003234 return bytes_read;
3235}
3236
3237static const struct file_operations i915_pipe_crc_fops = {
3238 .owner = THIS_MODULE,
3239 .open = i915_pipe_crc_open,
3240 .read = i915_pipe_crc_read,
3241 .release = i915_pipe_crc_release,
3242};
3243
3244static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3245 {
3246 .name = "i915_pipe_A_crc",
3247 .pipe = PIPE_A,
3248 },
3249 {
3250 .name = "i915_pipe_B_crc",
3251 .pipe = PIPE_B,
3252 },
3253 {
3254 .name = "i915_pipe_C_crc",
3255 .pipe = PIPE_C,
3256 },
3257};
3258
3259static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3260 enum pipe pipe)
3261{
3262 struct drm_device *dev = minor->dev;
3263 struct dentry *ent;
3264 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3265
3266 info->dev = dev;
3267 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3268 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003269 if (!ent)
3270 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003271
3272 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003273}
3274
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003275static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003276 "none",
3277 "plane1",
3278 "plane2",
3279 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003280 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003281 "TV",
3282 "DP-B",
3283 "DP-C",
3284 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003285 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003286};
3287
3288static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3289{
3290 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3291 return pipe_crc_sources[source];
3292}
3293
Damien Lespiaubd9db022013-10-15 18:55:36 +01003294static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003295{
3296 struct drm_device *dev = m->private;
3297 struct drm_i915_private *dev_priv = dev->dev_private;
3298 int i;
3299
3300 for (i = 0; i < I915_MAX_PIPES; i++)
3301 seq_printf(m, "%c %s\n", pipe_name(i),
3302 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3303
3304 return 0;
3305}
3306
Damien Lespiaubd9db022013-10-15 18:55:36 +01003307static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003308{
3309 struct drm_device *dev = inode->i_private;
3310
Damien Lespiaubd9db022013-10-15 18:55:36 +01003311 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003312}
3313
Daniel Vetter46a19182013-11-01 10:50:20 +01003314static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003315 uint32_t *val)
3316{
Daniel Vetter46a19182013-11-01 10:50:20 +01003317 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3318 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3319
3320 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003321 case INTEL_PIPE_CRC_SOURCE_PIPE:
3322 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3323 break;
3324 case INTEL_PIPE_CRC_SOURCE_NONE:
3325 *val = 0;
3326 break;
3327 default:
3328 return -EINVAL;
3329 }
3330
3331 return 0;
3332}
3333
Daniel Vetter46a19182013-11-01 10:50:20 +01003334static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3335 enum intel_pipe_crc_source *source)
3336{
3337 struct intel_encoder *encoder;
3338 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003339 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003340 int ret = 0;
3341
3342 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3343
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003344 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003345 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003346 if (!encoder->base.crtc)
3347 continue;
3348
3349 crtc = to_intel_crtc(encoder->base.crtc);
3350
3351 if (crtc->pipe != pipe)
3352 continue;
3353
3354 switch (encoder->type) {
3355 case INTEL_OUTPUT_TVOUT:
3356 *source = INTEL_PIPE_CRC_SOURCE_TV;
3357 break;
3358 case INTEL_OUTPUT_DISPLAYPORT:
3359 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003360 dig_port = enc_to_dig_port(&encoder->base);
3361 switch (dig_port->port) {
3362 case PORT_B:
3363 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3364 break;
3365 case PORT_C:
3366 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3367 break;
3368 case PORT_D:
3369 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3370 break;
3371 default:
3372 WARN(1, "nonexisting DP port %c\n",
3373 port_name(dig_port->port));
3374 break;
3375 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003376 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003377 default:
3378 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003379 }
3380 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003381 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003382
3383 return ret;
3384}
3385
3386static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3387 enum pipe pipe,
3388 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003389 uint32_t *val)
3390{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003391 struct drm_i915_private *dev_priv = dev->dev_private;
3392 bool need_stable_symbols = false;
3393
Daniel Vetter46a19182013-11-01 10:50:20 +01003394 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3395 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3396 if (ret)
3397 return ret;
3398 }
3399
3400 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003401 case INTEL_PIPE_CRC_SOURCE_PIPE:
3402 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3403 break;
3404 case INTEL_PIPE_CRC_SOURCE_DP_B:
3405 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003406 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003407 break;
3408 case INTEL_PIPE_CRC_SOURCE_DP_C:
3409 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003410 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003411 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003412 case INTEL_PIPE_CRC_SOURCE_DP_D:
3413 if (!IS_CHERRYVIEW(dev))
3414 return -EINVAL;
3415 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3416 need_stable_symbols = true;
3417 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003418 case INTEL_PIPE_CRC_SOURCE_NONE:
3419 *val = 0;
3420 break;
3421 default:
3422 return -EINVAL;
3423 }
3424
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003425 /*
3426 * When the pipe CRC tap point is after the transcoders we need
3427 * to tweak symbol-level features to produce a deterministic series of
3428 * symbols for a given frame. We need to reset those features only once
3429 * a frame (instead of every nth symbol):
3430 * - DC-balance: used to ensure a better clock recovery from the data
3431 * link (SDVO)
3432 * - DisplayPort scrambling: used for EMI reduction
3433 */
3434 if (need_stable_symbols) {
3435 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3436
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003437 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003438 switch (pipe) {
3439 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003440 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003441 break;
3442 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003443 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003444 break;
3445 case PIPE_C:
3446 tmp |= PIPE_C_SCRAMBLE_RESET;
3447 break;
3448 default:
3449 return -EINVAL;
3450 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003451 I915_WRITE(PORT_DFT2_G4X, tmp);
3452 }
3453
Daniel Vetter7ac01292013-10-18 16:37:06 +02003454 return 0;
3455}
3456
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003457static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003458 enum pipe pipe,
3459 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003460 uint32_t *val)
3461{
Daniel Vetter84093602013-11-01 10:50:21 +01003462 struct drm_i915_private *dev_priv = dev->dev_private;
3463 bool need_stable_symbols = false;
3464
Daniel Vetter46a19182013-11-01 10:50:20 +01003465 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3466 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3467 if (ret)
3468 return ret;
3469 }
3470
3471 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003472 case INTEL_PIPE_CRC_SOURCE_PIPE:
3473 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3474 break;
3475 case INTEL_PIPE_CRC_SOURCE_TV:
3476 if (!SUPPORTS_TV(dev))
3477 return -EINVAL;
3478 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3479 break;
3480 case INTEL_PIPE_CRC_SOURCE_DP_B:
3481 if (!IS_G4X(dev))
3482 return -EINVAL;
3483 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003484 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003485 break;
3486 case INTEL_PIPE_CRC_SOURCE_DP_C:
3487 if (!IS_G4X(dev))
3488 return -EINVAL;
3489 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003490 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003491 break;
3492 case INTEL_PIPE_CRC_SOURCE_DP_D:
3493 if (!IS_G4X(dev))
3494 return -EINVAL;
3495 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003496 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003497 break;
3498 case INTEL_PIPE_CRC_SOURCE_NONE:
3499 *val = 0;
3500 break;
3501 default:
3502 return -EINVAL;
3503 }
3504
Daniel Vetter84093602013-11-01 10:50:21 +01003505 /*
3506 * When the pipe CRC tap point is after the transcoders we need
3507 * to tweak symbol-level features to produce a deterministic series of
3508 * symbols for a given frame. We need to reset those features only once
3509 * a frame (instead of every nth symbol):
3510 * - DC-balance: used to ensure a better clock recovery from the data
3511 * link (SDVO)
3512 * - DisplayPort scrambling: used for EMI reduction
3513 */
3514 if (need_stable_symbols) {
3515 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3516
3517 WARN_ON(!IS_G4X(dev));
3518
3519 I915_WRITE(PORT_DFT_I9XX,
3520 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3521
3522 if (pipe == PIPE_A)
3523 tmp |= PIPE_A_SCRAMBLE_RESET;
3524 else
3525 tmp |= PIPE_B_SCRAMBLE_RESET;
3526
3527 I915_WRITE(PORT_DFT2_G4X, tmp);
3528 }
3529
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003530 return 0;
3531}
3532
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003533static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3534 enum pipe pipe)
3535{
3536 struct drm_i915_private *dev_priv = dev->dev_private;
3537 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3538
Ville Syrjäläeb736672014-12-09 21:28:28 +02003539 switch (pipe) {
3540 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003541 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003542 break;
3543 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003544 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003545 break;
3546 case PIPE_C:
3547 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3548 break;
3549 default:
3550 return;
3551 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003552 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3553 tmp &= ~DC_BALANCE_RESET_VLV;
3554 I915_WRITE(PORT_DFT2_G4X, tmp);
3555
3556}
3557
Daniel Vetter84093602013-11-01 10:50:21 +01003558static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3559 enum pipe pipe)
3560{
3561 struct drm_i915_private *dev_priv = dev->dev_private;
3562 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3563
3564 if (pipe == PIPE_A)
3565 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3566 else
3567 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3568 I915_WRITE(PORT_DFT2_G4X, tmp);
3569
3570 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3571 I915_WRITE(PORT_DFT_I9XX,
3572 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3573 }
3574}
3575
Daniel Vetter46a19182013-11-01 10:50:20 +01003576static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003577 uint32_t *val)
3578{
Daniel Vetter46a19182013-11-01 10:50:20 +01003579 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3580 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3581
3582 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003583 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3584 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3585 break;
3586 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3587 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3588 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003589 case INTEL_PIPE_CRC_SOURCE_PIPE:
3590 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3591 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003592 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003593 *val = 0;
3594 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003595 default:
3596 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003597 }
3598
3599 return 0;
3600}
3601
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003602static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3603{
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *crtc =
3606 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3607
3608 drm_modeset_lock_all(dev);
3609 /*
3610 * If we use the eDP transcoder we need to make sure that we don't
3611 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3612 * relevant on hsw with pipe A when using the always-on power well
3613 * routing.
3614 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003615 if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
3616 !crtc->config->pch_pfit.enabled) {
3617 crtc->config->pch_pfit.force_thru = true;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003618
3619 intel_display_power_get(dev_priv,
3620 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3621
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003622 intel_crtc_reset(crtc);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003623 }
3624 drm_modeset_unlock_all(dev);
3625}
3626
3627static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3628{
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *crtc =
3631 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3632
3633 drm_modeset_lock_all(dev);
3634 /*
3635 * If we use the eDP transcoder we need to make sure that we don't
3636 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3637 * relevant on hsw with pipe A when using the always-on power well
3638 * routing.
3639 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003640 if (crtc->config->pch_pfit.force_thru) {
3641 crtc->config->pch_pfit.force_thru = false;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003642
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003643 intel_crtc_reset(crtc);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003644
3645 intel_display_power_put(dev_priv,
3646 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3647 }
3648 drm_modeset_unlock_all(dev);
3649}
3650
3651static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3652 enum pipe pipe,
3653 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003654 uint32_t *val)
3655{
Daniel Vetter46a19182013-11-01 10:50:20 +01003656 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3657 *source = INTEL_PIPE_CRC_SOURCE_PF;
3658
3659 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003660 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3661 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3662 break;
3663 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3664 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3665 break;
3666 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003667 if (IS_HASWELL(dev) && pipe == PIPE_A)
3668 hsw_trans_edp_pipe_A_crc_wa(dev);
3669
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003670 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3671 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003672 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003673 *val = 0;
3674 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003675 default:
3676 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003677 }
3678
3679 return 0;
3680}
3681
Daniel Vetter926321d2013-10-16 13:30:34 +02003682static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3683 enum intel_pipe_crc_source source)
3684{
3685 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003686 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003687 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3688 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003689 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003690 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003691
Damien Lespiaucc3da172013-10-15 18:55:31 +01003692 if (pipe_crc->source == source)
3693 return 0;
3694
Damien Lespiauae676fc2013-10-15 18:55:32 +01003695 /* forbid changing the source without going back to 'none' */
3696 if (pipe_crc->source && source)
3697 return -EINVAL;
3698
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003699 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3700 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3701 return -EIO;
3702 }
3703
Daniel Vetter52f843f2013-10-21 17:26:38 +02003704 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003705 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003706 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003707 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003708 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003709 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003710 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003711 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003712 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003713 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003714
3715 if (ret != 0)
3716 return ret;
3717
Damien Lespiau4b584362013-10-15 18:55:33 +01003718 /* none -> real source transition */
3719 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003720 struct intel_pipe_crc_entry *entries;
3721
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003722 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3723 pipe_name(pipe), pipe_crc_source_name(source));
3724
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003725 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3726 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003727 GFP_KERNEL);
3728 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003729 return -ENOMEM;
3730
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003731 /*
3732 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3733 * enabled and disabled dynamically based on package C states,
3734 * user space can't make reliable use of the CRCs, so let's just
3735 * completely disable it.
3736 */
3737 hsw_disable_ips(crtc);
3738
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003739 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003740 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003741 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003742 pipe_crc->head = 0;
3743 pipe_crc->tail = 0;
3744 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003745 }
3746
Damien Lespiaucc3da172013-10-15 18:55:31 +01003747 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003748
Daniel Vetter926321d2013-10-16 13:30:34 +02003749 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3750 POSTING_READ(PIPE_CRC_CTL(pipe));
3751
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003752 /* real source -> none transition */
3753 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003754 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003755 struct intel_crtc *crtc =
3756 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003757
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003758 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3759 pipe_name(pipe));
3760
Daniel Vettera33d7102014-06-06 08:22:08 +02003761 drm_modeset_lock(&crtc->base.mutex, NULL);
3762 if (crtc->active)
3763 intel_wait_for_vblank(dev, pipe);
3764 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003765
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003766 spin_lock_irq(&pipe_crc->lock);
3767 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003768 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003769 pipe_crc->head = 0;
3770 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003771 spin_unlock_irq(&pipe_crc->lock);
3772
3773 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003774
3775 if (IS_G4X(dev))
3776 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003777 else if (IS_VALLEYVIEW(dev))
3778 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003779 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3780 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003781
3782 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003783 }
3784
Daniel Vetter926321d2013-10-16 13:30:34 +02003785 return 0;
3786}
3787
3788/*
3789 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003790 * command: wsp* object wsp+ name wsp+ source wsp*
3791 * object: 'pipe'
3792 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003793 * source: (none | plane1 | plane2 | pf)
3794 * wsp: (#0x20 | #0x9 | #0xA)+
3795 *
3796 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003797 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3798 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003799 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003800static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003801{
3802 int n_words = 0;
3803
3804 while (*buf) {
3805 char *end;
3806
3807 /* skip leading white space */
3808 buf = skip_spaces(buf);
3809 if (!*buf)
3810 break; /* end of buffer */
3811
3812 /* find end of word */
3813 for (end = buf; *end && !isspace(*end); end++)
3814 ;
3815
3816 if (n_words == max_words) {
3817 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3818 max_words);
3819 return -EINVAL; /* ran out of words[] before bytes */
3820 }
3821
3822 if (*end)
3823 *end++ = '\0';
3824 words[n_words++] = buf;
3825 buf = end;
3826 }
3827
3828 return n_words;
3829}
3830
Damien Lespiaub94dec82013-10-15 18:55:35 +01003831enum intel_pipe_crc_object {
3832 PIPE_CRC_OBJECT_PIPE,
3833};
3834
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003835static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003836 "pipe",
3837};
3838
3839static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003840display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003841{
3842 int i;
3843
3844 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3845 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003846 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003847 return 0;
3848 }
3849
3850 return -EINVAL;
3851}
3852
Damien Lespiaubd9db022013-10-15 18:55:36 +01003853static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003854{
3855 const char name = buf[0];
3856
3857 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3858 return -EINVAL;
3859
3860 *pipe = name - 'A';
3861
3862 return 0;
3863}
3864
3865static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003866display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003867{
3868 int i;
3869
3870 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3871 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003872 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003873 return 0;
3874 }
3875
3876 return -EINVAL;
3877}
3878
Damien Lespiaubd9db022013-10-15 18:55:36 +01003879static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003880{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003881#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003882 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003883 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003884 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003885 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003886 enum intel_pipe_crc_source source;
3887
Damien Lespiaubd9db022013-10-15 18:55:36 +01003888 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003889 if (n_words != N_WORDS) {
3890 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3891 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003892 return -EINVAL;
3893 }
3894
Damien Lespiaubd9db022013-10-15 18:55:36 +01003895 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003896 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003897 return -EINVAL;
3898 }
3899
Damien Lespiaubd9db022013-10-15 18:55:36 +01003900 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003901 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3902 return -EINVAL;
3903 }
3904
Damien Lespiaubd9db022013-10-15 18:55:36 +01003905 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003906 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003907 return -EINVAL;
3908 }
3909
3910 return pipe_crc_set_source(dev, pipe, source);
3911}
3912
Damien Lespiaubd9db022013-10-15 18:55:36 +01003913static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3914 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003915{
3916 struct seq_file *m = file->private_data;
3917 struct drm_device *dev = m->private;
3918 char *tmpbuf;
3919 int ret;
3920
3921 if (len == 0)
3922 return 0;
3923
3924 if (len > PAGE_SIZE - 1) {
3925 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3926 PAGE_SIZE);
3927 return -E2BIG;
3928 }
3929
3930 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3931 if (!tmpbuf)
3932 return -ENOMEM;
3933
3934 if (copy_from_user(tmpbuf, ubuf, len)) {
3935 ret = -EFAULT;
3936 goto out;
3937 }
3938 tmpbuf[len] = '\0';
3939
Damien Lespiaubd9db022013-10-15 18:55:36 +01003940 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003941
3942out:
3943 kfree(tmpbuf);
3944 if (ret < 0)
3945 return ret;
3946
3947 *offp += len;
3948 return len;
3949}
3950
Damien Lespiaubd9db022013-10-15 18:55:36 +01003951static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003952 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003953 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003954 .read = seq_read,
3955 .llseek = seq_lseek,
3956 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003957 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003958};
3959
Todd Previteeb3394fa2015-04-18 00:04:19 -07003960static ssize_t i915_displayport_test_active_write(struct file *file,
3961 const char __user *ubuf,
3962 size_t len, loff_t *offp)
3963{
3964 char *input_buffer;
3965 int status = 0;
3966 struct seq_file *m;
3967 struct drm_device *dev;
3968 struct drm_connector *connector;
3969 struct list_head *connector_list;
3970 struct intel_dp *intel_dp;
3971 int val = 0;
3972
3973 m = file->private_data;
3974 if (!m) {
3975 status = -ENODEV;
3976 return status;
3977 }
3978 dev = m->private;
3979
3980 if (!dev) {
3981 status = -ENODEV;
3982 return status;
3983 }
3984 connector_list = &dev->mode_config.connector_list;
3985
3986 if (len == 0)
3987 return 0;
3988
3989 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3990 if (!input_buffer)
3991 return -ENOMEM;
3992
3993 if (copy_from_user(input_buffer, ubuf, len)) {
3994 status = -EFAULT;
3995 goto out;
3996 }
3997
3998 input_buffer[len] = '\0';
3999 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4000
4001 list_for_each_entry(connector, connector_list, head) {
4002
4003 if (connector->connector_type !=
4004 DRM_MODE_CONNECTOR_DisplayPort)
4005 continue;
4006
4007 if (connector->connector_type ==
4008 DRM_MODE_CONNECTOR_DisplayPort &&
4009 connector->status == connector_status_connected &&
4010 connector->encoder != NULL) {
4011 intel_dp = enc_to_intel_dp(connector->encoder);
4012 status = kstrtoint(input_buffer, 10, &val);
4013 if (status < 0)
4014 goto out;
4015 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4016 /* To prevent erroneous activation of the compliance
4017 * testing code, only accept an actual value of 1 here
4018 */
4019 if (val == 1)
4020 intel_dp->compliance_test_active = 1;
4021 else
4022 intel_dp->compliance_test_active = 0;
4023 }
4024 }
4025out:
4026 kfree(input_buffer);
4027 if (status < 0)
4028 return status;
4029
4030 *offp += len;
4031 return len;
4032}
4033
4034static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4035{
4036 struct drm_device *dev = m->private;
4037 struct drm_connector *connector;
4038 struct list_head *connector_list = &dev->mode_config.connector_list;
4039 struct intel_dp *intel_dp;
4040
4041 if (!dev)
4042 return -ENODEV;
4043
4044 list_for_each_entry(connector, connector_list, head) {
4045
4046 if (connector->connector_type !=
4047 DRM_MODE_CONNECTOR_DisplayPort)
4048 continue;
4049
4050 if (connector->status == connector_status_connected &&
4051 connector->encoder != NULL) {
4052 intel_dp = enc_to_intel_dp(connector->encoder);
4053 if (intel_dp->compliance_test_active)
4054 seq_puts(m, "1");
4055 else
4056 seq_puts(m, "0");
4057 } else
4058 seq_puts(m, "0");
4059 }
4060
4061 return 0;
4062}
4063
4064static int i915_displayport_test_active_open(struct inode *inode,
4065 struct file *file)
4066{
4067 struct drm_device *dev = inode->i_private;
4068
4069 return single_open(file, i915_displayport_test_active_show, dev);
4070}
4071
4072static const struct file_operations i915_displayport_test_active_fops = {
4073 .owner = THIS_MODULE,
4074 .open = i915_displayport_test_active_open,
4075 .read = seq_read,
4076 .llseek = seq_lseek,
4077 .release = single_release,
4078 .write = i915_displayport_test_active_write
4079};
4080
4081static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4082{
4083 struct drm_device *dev = m->private;
4084 struct drm_connector *connector;
4085 struct list_head *connector_list = &dev->mode_config.connector_list;
4086 struct intel_dp *intel_dp;
4087
4088 if (!dev)
4089 return -ENODEV;
4090
4091 list_for_each_entry(connector, connector_list, head) {
4092
4093 if (connector->connector_type !=
4094 DRM_MODE_CONNECTOR_DisplayPort)
4095 continue;
4096
4097 if (connector->status == connector_status_connected &&
4098 connector->encoder != NULL) {
4099 intel_dp = enc_to_intel_dp(connector->encoder);
4100 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4101 } else
4102 seq_puts(m, "0");
4103 }
4104
4105 return 0;
4106}
4107static int i915_displayport_test_data_open(struct inode *inode,
4108 struct file *file)
4109{
4110 struct drm_device *dev = inode->i_private;
4111
4112 return single_open(file, i915_displayport_test_data_show, dev);
4113}
4114
4115static const struct file_operations i915_displayport_test_data_fops = {
4116 .owner = THIS_MODULE,
4117 .open = i915_displayport_test_data_open,
4118 .read = seq_read,
4119 .llseek = seq_lseek,
4120 .release = single_release
4121};
4122
4123static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4124{
4125 struct drm_device *dev = m->private;
4126 struct drm_connector *connector;
4127 struct list_head *connector_list = &dev->mode_config.connector_list;
4128 struct intel_dp *intel_dp;
4129
4130 if (!dev)
4131 return -ENODEV;
4132
4133 list_for_each_entry(connector, connector_list, head) {
4134
4135 if (connector->connector_type !=
4136 DRM_MODE_CONNECTOR_DisplayPort)
4137 continue;
4138
4139 if (connector->status == connector_status_connected &&
4140 connector->encoder != NULL) {
4141 intel_dp = enc_to_intel_dp(connector->encoder);
4142 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4143 } else
4144 seq_puts(m, "0");
4145 }
4146
4147 return 0;
4148}
4149
4150static int i915_displayport_test_type_open(struct inode *inode,
4151 struct file *file)
4152{
4153 struct drm_device *dev = inode->i_private;
4154
4155 return single_open(file, i915_displayport_test_type_show, dev);
4156}
4157
4158static const struct file_operations i915_displayport_test_type_fops = {
4159 .owner = THIS_MODULE,
4160 .open = i915_displayport_test_type_open,
4161 .read = seq_read,
4162 .llseek = seq_lseek,
4163 .release = single_release
4164};
4165
Damien Lespiau97e94b22014-11-04 17:06:50 +00004166static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004167{
4168 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01004169 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004170 int level;
4171
4172 drm_modeset_lock_all(dev);
4173
4174 for (level = 0; level < num_levels; level++) {
4175 unsigned int latency = wm[level];
4176
Damien Lespiau97e94b22014-11-04 17:06:50 +00004177 /*
4178 * - WM1+ latency values in 0.5us units
4179 * - latencies are in us on gen9
4180 */
4181 if (INTEL_INFO(dev)->gen >= 9)
4182 latency *= 10;
4183 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004184 latency *= 5;
4185
4186 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004187 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004188 }
4189
4190 drm_modeset_unlock_all(dev);
4191}
4192
4193static int pri_wm_latency_show(struct seq_file *m, void *data)
4194{
4195 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004196 struct drm_i915_private *dev_priv = dev->dev_private;
4197 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004198
Damien Lespiau97e94b22014-11-04 17:06:50 +00004199 if (INTEL_INFO(dev)->gen >= 9)
4200 latencies = dev_priv->wm.skl_latency;
4201 else
4202 latencies = to_i915(dev)->wm.pri_latency;
4203
4204 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004205
4206 return 0;
4207}
4208
4209static int spr_wm_latency_show(struct seq_file *m, void *data)
4210{
4211 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004212 struct drm_i915_private *dev_priv = dev->dev_private;
4213 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004214
Damien Lespiau97e94b22014-11-04 17:06:50 +00004215 if (INTEL_INFO(dev)->gen >= 9)
4216 latencies = dev_priv->wm.skl_latency;
4217 else
4218 latencies = to_i915(dev)->wm.spr_latency;
4219
4220 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004221
4222 return 0;
4223}
4224
4225static int cur_wm_latency_show(struct seq_file *m, void *data)
4226{
4227 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004228 struct drm_i915_private *dev_priv = dev->dev_private;
4229 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004230
Damien Lespiau97e94b22014-11-04 17:06:50 +00004231 if (INTEL_INFO(dev)->gen >= 9)
4232 latencies = dev_priv->wm.skl_latency;
4233 else
4234 latencies = to_i915(dev)->wm.cur_latency;
4235
4236 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004237
4238 return 0;
4239}
4240
4241static int pri_wm_latency_open(struct inode *inode, struct file *file)
4242{
4243 struct drm_device *dev = inode->i_private;
4244
Sonika Jindal9ad02572014-07-21 15:23:39 +05304245 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004246 return -ENODEV;
4247
4248 return single_open(file, pri_wm_latency_show, dev);
4249}
4250
4251static int spr_wm_latency_open(struct inode *inode, struct file *file)
4252{
4253 struct drm_device *dev = inode->i_private;
4254
Sonika Jindal9ad02572014-07-21 15:23:39 +05304255 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004256 return -ENODEV;
4257
4258 return single_open(file, spr_wm_latency_show, dev);
4259}
4260
4261static int cur_wm_latency_open(struct inode *inode, struct file *file)
4262{
4263 struct drm_device *dev = inode->i_private;
4264
Sonika Jindal9ad02572014-07-21 15:23:39 +05304265 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004266 return -ENODEV;
4267
4268 return single_open(file, cur_wm_latency_show, dev);
4269}
4270
4271static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004272 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004273{
4274 struct seq_file *m = file->private_data;
4275 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004276 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01004277 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004278 int level;
4279 int ret;
4280 char tmp[32];
4281
4282 if (len >= sizeof(tmp))
4283 return -EINVAL;
4284
4285 if (copy_from_user(tmp, ubuf, len))
4286 return -EFAULT;
4287
4288 tmp[len] = '\0';
4289
Damien Lespiau97e94b22014-11-04 17:06:50 +00004290 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4291 &new[0], &new[1], &new[2], &new[3],
4292 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004293 if (ret != num_levels)
4294 return -EINVAL;
4295
4296 drm_modeset_lock_all(dev);
4297
4298 for (level = 0; level < num_levels; level++)
4299 wm[level] = new[level];
4300
4301 drm_modeset_unlock_all(dev);
4302
4303 return len;
4304}
4305
4306
4307static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4308 size_t len, loff_t *offp)
4309{
4310 struct seq_file *m = file->private_data;
4311 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004314
Damien Lespiau97e94b22014-11-04 17:06:50 +00004315 if (INTEL_INFO(dev)->gen >= 9)
4316 latencies = dev_priv->wm.skl_latency;
4317 else
4318 latencies = to_i915(dev)->wm.pri_latency;
4319
4320 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004321}
4322
4323static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4324 size_t len, loff_t *offp)
4325{
4326 struct seq_file *m = file->private_data;
4327 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004328 struct drm_i915_private *dev_priv = dev->dev_private;
4329 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004330
Damien Lespiau97e94b22014-11-04 17:06:50 +00004331 if (INTEL_INFO(dev)->gen >= 9)
4332 latencies = dev_priv->wm.skl_latency;
4333 else
4334 latencies = to_i915(dev)->wm.spr_latency;
4335
4336 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004337}
4338
4339static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4340 size_t len, loff_t *offp)
4341{
4342 struct seq_file *m = file->private_data;
4343 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004344 struct drm_i915_private *dev_priv = dev->dev_private;
4345 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004346
Damien Lespiau97e94b22014-11-04 17:06:50 +00004347 if (INTEL_INFO(dev)->gen >= 9)
4348 latencies = dev_priv->wm.skl_latency;
4349 else
4350 latencies = to_i915(dev)->wm.cur_latency;
4351
4352 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004353}
4354
4355static const struct file_operations i915_pri_wm_latency_fops = {
4356 .owner = THIS_MODULE,
4357 .open = pri_wm_latency_open,
4358 .read = seq_read,
4359 .llseek = seq_lseek,
4360 .release = single_release,
4361 .write = pri_wm_latency_write
4362};
4363
4364static const struct file_operations i915_spr_wm_latency_fops = {
4365 .owner = THIS_MODULE,
4366 .open = spr_wm_latency_open,
4367 .read = seq_read,
4368 .llseek = seq_lseek,
4369 .release = single_release,
4370 .write = spr_wm_latency_write
4371};
4372
4373static const struct file_operations i915_cur_wm_latency_fops = {
4374 .owner = THIS_MODULE,
4375 .open = cur_wm_latency_open,
4376 .read = seq_read,
4377 .llseek = seq_lseek,
4378 .release = single_release,
4379 .write = cur_wm_latency_write
4380};
4381
Kees Cook647416f2013-03-10 14:10:06 -07004382static int
4383i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004384{
Kees Cook647416f2013-03-10 14:10:06 -07004385 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004386 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004387
Kees Cook647416f2013-03-10 14:10:06 -07004388 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004389
Kees Cook647416f2013-03-10 14:10:06 -07004390 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004391}
4392
Kees Cook647416f2013-03-10 14:10:06 -07004393static int
4394i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004395{
Kees Cook647416f2013-03-10 14:10:06 -07004396 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004397 struct drm_i915_private *dev_priv = dev->dev_private;
4398
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004399 /*
4400 * There is no safeguard against this debugfs entry colliding
4401 * with the hangcheck calling same i915_handle_error() in
4402 * parallel, causing an explosion. For now we assume that the
4403 * test harness is responsible enough not to inject gpu hangs
4404 * while it is writing to 'i915_wedged'
4405 */
4406
4407 if (i915_reset_in_progress(&dev_priv->gpu_error))
4408 return -EAGAIN;
4409
Imre Deakd46c0512014-04-14 20:24:27 +03004410 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004411
Mika Kuoppala58174462014-02-25 17:11:26 +02004412 i915_handle_error(dev, val,
4413 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004414
4415 intel_runtime_pm_put(dev_priv);
4416
Kees Cook647416f2013-03-10 14:10:06 -07004417 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004418}
4419
Kees Cook647416f2013-03-10 14:10:06 -07004420DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4421 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004422 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004423
Kees Cook647416f2013-03-10 14:10:06 -07004424static int
4425i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004426{
Kees Cook647416f2013-03-10 14:10:06 -07004427 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004429
Kees Cook647416f2013-03-10 14:10:06 -07004430 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004431
Kees Cook647416f2013-03-10 14:10:06 -07004432 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004433}
4434
Kees Cook647416f2013-03-10 14:10:06 -07004435static int
4436i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004437{
Kees Cook647416f2013-03-10 14:10:06 -07004438 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004439 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004440 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004441
Kees Cook647416f2013-03-10 14:10:06 -07004442 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004443
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004444 ret = mutex_lock_interruptible(&dev->struct_mutex);
4445 if (ret)
4446 return ret;
4447
Daniel Vetter99584db2012-11-14 17:14:04 +01004448 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004449 mutex_unlock(&dev->struct_mutex);
4450
Kees Cook647416f2013-03-10 14:10:06 -07004451 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004452}
4453
Kees Cook647416f2013-03-10 14:10:06 -07004454DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4455 i915_ring_stop_get, i915_ring_stop_set,
4456 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004457
Chris Wilson094f9a52013-09-25 17:34:55 +01004458static int
4459i915_ring_missed_irq_get(void *data, u64 *val)
4460{
4461 struct drm_device *dev = data;
4462 struct drm_i915_private *dev_priv = dev->dev_private;
4463
4464 *val = dev_priv->gpu_error.missed_irq_rings;
4465 return 0;
4466}
4467
4468static int
4469i915_ring_missed_irq_set(void *data, u64 val)
4470{
4471 struct drm_device *dev = data;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 int ret;
4474
4475 /* Lock against concurrent debugfs callers */
4476 ret = mutex_lock_interruptible(&dev->struct_mutex);
4477 if (ret)
4478 return ret;
4479 dev_priv->gpu_error.missed_irq_rings = val;
4480 mutex_unlock(&dev->struct_mutex);
4481
4482 return 0;
4483}
4484
4485DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4486 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4487 "0x%08llx\n");
4488
4489static int
4490i915_ring_test_irq_get(void *data, u64 *val)
4491{
4492 struct drm_device *dev = data;
4493 struct drm_i915_private *dev_priv = dev->dev_private;
4494
4495 *val = dev_priv->gpu_error.test_irq_rings;
4496
4497 return 0;
4498}
4499
4500static int
4501i915_ring_test_irq_set(void *data, u64 val)
4502{
4503 struct drm_device *dev = data;
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505 int ret;
4506
4507 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4508
4509 /* Lock against concurrent debugfs callers */
4510 ret = mutex_lock_interruptible(&dev->struct_mutex);
4511 if (ret)
4512 return ret;
4513
4514 dev_priv->gpu_error.test_irq_rings = val;
4515 mutex_unlock(&dev->struct_mutex);
4516
4517 return 0;
4518}
4519
4520DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4521 i915_ring_test_irq_get, i915_ring_test_irq_set,
4522 "0x%08llx\n");
4523
Chris Wilsondd624af2013-01-15 12:39:35 +00004524#define DROP_UNBOUND 0x1
4525#define DROP_BOUND 0x2
4526#define DROP_RETIRE 0x4
4527#define DROP_ACTIVE 0x8
4528#define DROP_ALL (DROP_UNBOUND | \
4529 DROP_BOUND | \
4530 DROP_RETIRE | \
4531 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004532static int
4533i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004534{
Kees Cook647416f2013-03-10 14:10:06 -07004535 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004536
Kees Cook647416f2013-03-10 14:10:06 -07004537 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004538}
4539
Kees Cook647416f2013-03-10 14:10:06 -07004540static int
4541i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004542{
Kees Cook647416f2013-03-10 14:10:06 -07004543 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004544 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004545 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004546
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004547 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004548
4549 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4550 * on ioctls on -EAGAIN. */
4551 ret = mutex_lock_interruptible(&dev->struct_mutex);
4552 if (ret)
4553 return ret;
4554
4555 if (val & DROP_ACTIVE) {
4556 ret = i915_gpu_idle(dev);
4557 if (ret)
4558 goto unlock;
4559 }
4560
4561 if (val & (DROP_RETIRE | DROP_ACTIVE))
4562 i915_gem_retire_requests(dev);
4563
Chris Wilson21ab4e72014-09-09 11:16:08 +01004564 if (val & DROP_BOUND)
4565 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004566
Chris Wilson21ab4e72014-09-09 11:16:08 +01004567 if (val & DROP_UNBOUND)
4568 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004569
4570unlock:
4571 mutex_unlock(&dev->struct_mutex);
4572
Kees Cook647416f2013-03-10 14:10:06 -07004573 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004574}
4575
Kees Cook647416f2013-03-10 14:10:06 -07004576DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4577 i915_drop_caches_get, i915_drop_caches_set,
4578 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004579
Kees Cook647416f2013-03-10 14:10:06 -07004580static int
4581i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004582{
Kees Cook647416f2013-03-10 14:10:06 -07004583 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004584 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004585 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004586
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004587 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004588 return -ENODEV;
4589
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004590 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4591
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004592 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004593 if (ret)
4594 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004595
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004596 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004597 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004598
Kees Cook647416f2013-03-10 14:10:06 -07004599 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004600}
4601
Kees Cook647416f2013-03-10 14:10:06 -07004602static int
4603i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004604{
Kees Cook647416f2013-03-10 14:10:06 -07004605 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004606 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304607 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004608 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004609
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004610 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004611 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004612
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004613 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4614
Kees Cook647416f2013-03-10 14:10:06 -07004615 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004616
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004617 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004618 if (ret)
4619 return ret;
4620
Jesse Barnes358733e2011-07-27 11:53:01 -07004621 /*
4622 * Turbo will still be enabled, but won't go above the set value.
4623 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304624 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004625
Akash Goelbc4d91f2015-02-26 16:09:47 +05304626 hw_max = dev_priv->rps.max_freq;
4627 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004628
Ben Widawskyb39fb292014-03-19 18:31:11 -07004629 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004630 mutex_unlock(&dev_priv->rps.hw_lock);
4631 return -EINVAL;
4632 }
4633
Ben Widawskyb39fb292014-03-19 18:31:11 -07004634 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004635
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004636 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004637
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004638 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004639
Kees Cook647416f2013-03-10 14:10:06 -07004640 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004641}
4642
Kees Cook647416f2013-03-10 14:10:06 -07004643DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4644 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004645 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004646
Kees Cook647416f2013-03-10 14:10:06 -07004647static int
4648i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004649{
Kees Cook647416f2013-03-10 14:10:06 -07004650 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004651 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004652 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004653
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004654 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004655 return -ENODEV;
4656
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004657 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4658
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004659 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004660 if (ret)
4661 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004662
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004663 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004664 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004665
Kees Cook647416f2013-03-10 14:10:06 -07004666 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004667}
4668
Kees Cook647416f2013-03-10 14:10:06 -07004669static int
4670i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004671{
Kees Cook647416f2013-03-10 14:10:06 -07004672 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004673 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304674 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004675 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004676
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004677 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004678 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004679
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004680 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4681
Kees Cook647416f2013-03-10 14:10:06 -07004682 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004683
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004684 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004685 if (ret)
4686 return ret;
4687
Jesse Barnes1523c312012-05-25 12:34:54 -07004688 /*
4689 * Turbo will still be enabled, but won't go below the set value.
4690 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304691 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004692
Akash Goelbc4d91f2015-02-26 16:09:47 +05304693 hw_max = dev_priv->rps.max_freq;
4694 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004695
Ben Widawskyb39fb292014-03-19 18:31:11 -07004696 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004697 mutex_unlock(&dev_priv->rps.hw_lock);
4698 return -EINVAL;
4699 }
4700
Ben Widawskyb39fb292014-03-19 18:31:11 -07004701 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004702
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004703 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004704
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004705 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004706
Kees Cook647416f2013-03-10 14:10:06 -07004707 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004708}
4709
Kees Cook647416f2013-03-10 14:10:06 -07004710DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4711 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004712 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004713
Kees Cook647416f2013-03-10 14:10:06 -07004714static int
4715i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004716{
Kees Cook647416f2013-03-10 14:10:06 -07004717 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004718 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004719 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004720 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004721
Daniel Vetter004777c2012-08-09 15:07:01 +02004722 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4723 return -ENODEV;
4724
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004725 ret = mutex_lock_interruptible(&dev->struct_mutex);
4726 if (ret)
4727 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004728 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004729
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004730 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004731
4732 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004733 mutex_unlock(&dev_priv->dev->struct_mutex);
4734
Kees Cook647416f2013-03-10 14:10:06 -07004735 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004736
Kees Cook647416f2013-03-10 14:10:06 -07004737 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004738}
4739
Kees Cook647416f2013-03-10 14:10:06 -07004740static int
4741i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004742{
Kees Cook647416f2013-03-10 14:10:06 -07004743 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004744 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004745 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004746
Daniel Vetter004777c2012-08-09 15:07:01 +02004747 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4748 return -ENODEV;
4749
Kees Cook647416f2013-03-10 14:10:06 -07004750 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004751 return -EINVAL;
4752
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004753 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004754 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004755
4756 /* Update the cache sharing policy here as well */
4757 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4758 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4759 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4760 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4761
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004762 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004763 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004764}
4765
Kees Cook647416f2013-03-10 14:10:06 -07004766DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4767 i915_cache_sharing_get, i915_cache_sharing_set,
4768 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004769
Jeff McGee5d395252015-04-03 18:13:17 -07004770struct sseu_dev_status {
4771 unsigned int slice_total;
4772 unsigned int subslice_total;
4773 unsigned int subslice_per_slice;
4774 unsigned int eu_total;
4775 unsigned int eu_per_subslice;
4776};
4777
4778static void cherryview_sseu_device_status(struct drm_device *dev,
4779 struct sseu_dev_status *stat)
4780{
4781 struct drm_i915_private *dev_priv = dev->dev_private;
4782 const int ss_max = 2;
4783 int ss;
4784 u32 sig1[ss_max], sig2[ss_max];
4785
4786 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4787 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4788 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4789 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4790
4791 for (ss = 0; ss < ss_max; ss++) {
4792 unsigned int eu_cnt;
4793
4794 if (sig1[ss] & CHV_SS_PG_ENABLE)
4795 /* skip disabled subslice */
4796 continue;
4797
4798 stat->slice_total = 1;
4799 stat->subslice_per_slice++;
4800 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4801 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4802 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4803 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4804 stat->eu_total += eu_cnt;
4805 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4806 }
4807 stat->subslice_total = stat->subslice_per_slice;
4808}
4809
4810static void gen9_sseu_device_status(struct drm_device *dev,
4811 struct sseu_dev_status *stat)
4812{
4813 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004814 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004815 int s, ss;
4816 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4817
Jeff McGee1c046bc2015-04-03 18:13:18 -07004818 /* BXT has a single slice and at most 3 subslices. */
4819 if (IS_BROXTON(dev)) {
4820 s_max = 1;
4821 ss_max = 3;
4822 }
4823
4824 for (s = 0; s < s_max; s++) {
4825 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4826 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4827 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4828 }
4829
Jeff McGee5d395252015-04-03 18:13:17 -07004830 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4831 GEN9_PGCTL_SSA_EU19_ACK |
4832 GEN9_PGCTL_SSA_EU210_ACK |
4833 GEN9_PGCTL_SSA_EU311_ACK;
4834 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4835 GEN9_PGCTL_SSB_EU19_ACK |
4836 GEN9_PGCTL_SSB_EU210_ACK |
4837 GEN9_PGCTL_SSB_EU311_ACK;
4838
4839 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004840 unsigned int ss_cnt = 0;
4841
Jeff McGee5d395252015-04-03 18:13:17 -07004842 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4843 /* skip disabled slice */
4844 continue;
4845
4846 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004847
4848 if (IS_SKYLAKE(dev))
4849 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4850
Jeff McGee5d395252015-04-03 18:13:17 -07004851 for (ss = 0; ss < ss_max; ss++) {
4852 unsigned int eu_cnt;
4853
Jeff McGee1c046bc2015-04-03 18:13:18 -07004854 if (IS_BROXTON(dev) &&
4855 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4856 /* skip disabled subslice */
4857 continue;
4858
4859 if (IS_BROXTON(dev))
4860 ss_cnt++;
4861
Jeff McGee5d395252015-04-03 18:13:17 -07004862 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4863 eu_mask[ss%2]);
4864 stat->eu_total += eu_cnt;
4865 stat->eu_per_subslice = max(stat->eu_per_subslice,
4866 eu_cnt);
4867 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004868
4869 stat->subslice_total += ss_cnt;
4870 stat->subslice_per_slice = max(stat->subslice_per_slice,
4871 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004872 }
4873}
4874
Jeff McGee38732182015-02-13 10:27:54 -06004875static int i915_sseu_status(struct seq_file *m, void *unused)
4876{
4877 struct drm_info_node *node = (struct drm_info_node *) m->private;
4878 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07004879 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06004880
Jeff McGee5575f032015-02-27 10:22:32 -08004881 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
Jeff McGee38732182015-02-13 10:27:54 -06004882 return -ENODEV;
4883
4884 seq_puts(m, "SSEU Device Info\n");
4885 seq_printf(m, " Available Slice Total: %u\n",
4886 INTEL_INFO(dev)->slice_total);
4887 seq_printf(m, " Available Subslice Total: %u\n",
4888 INTEL_INFO(dev)->subslice_total);
4889 seq_printf(m, " Available Subslice Per Slice: %u\n",
4890 INTEL_INFO(dev)->subslice_per_slice);
4891 seq_printf(m, " Available EU Total: %u\n",
4892 INTEL_INFO(dev)->eu_total);
4893 seq_printf(m, " Available EU Per Subslice: %u\n",
4894 INTEL_INFO(dev)->eu_per_subslice);
4895 seq_printf(m, " Has Slice Power Gating: %s\n",
4896 yesno(INTEL_INFO(dev)->has_slice_pg));
4897 seq_printf(m, " Has Subslice Power Gating: %s\n",
4898 yesno(INTEL_INFO(dev)->has_subslice_pg));
4899 seq_printf(m, " Has EU Power Gating: %s\n",
4900 yesno(INTEL_INFO(dev)->has_eu_pg));
4901
Jeff McGee7f992ab2015-02-13 10:27:55 -06004902 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07004903 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08004904 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07004905 cherryview_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004906 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07004907 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004908 }
Jeff McGee5d395252015-04-03 18:13:17 -07004909 seq_printf(m, " Enabled Slice Total: %u\n",
4910 stat.slice_total);
4911 seq_printf(m, " Enabled Subslice Total: %u\n",
4912 stat.subslice_total);
4913 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4914 stat.subslice_per_slice);
4915 seq_printf(m, " Enabled EU Total: %u\n",
4916 stat.eu_total);
4917 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4918 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004919
Jeff McGee38732182015-02-13 10:27:54 -06004920 return 0;
4921}
4922
Ben Widawsky6d794d42011-04-25 11:25:56 -07004923static int i915_forcewake_open(struct inode *inode, struct file *file)
4924{
4925 struct drm_device *dev = inode->i_private;
4926 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004927
Daniel Vetter075edca2012-01-24 09:44:28 +01004928 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004929 return 0;
4930
Chris Wilson6daccb02015-01-16 11:34:35 +02004931 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004932 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004933
4934 return 0;
4935}
4936
Ben Widawskyc43b5632012-04-16 14:07:40 -07004937static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004938{
4939 struct drm_device *dev = inode->i_private;
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941
Daniel Vetter075edca2012-01-24 09:44:28 +01004942 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004943 return 0;
4944
Mika Kuoppala59bad942015-01-16 11:34:40 +02004945 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004946 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004947
4948 return 0;
4949}
4950
4951static const struct file_operations i915_forcewake_fops = {
4952 .owner = THIS_MODULE,
4953 .open = i915_forcewake_open,
4954 .release = i915_forcewake_release,
4955};
4956
4957static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4958{
4959 struct drm_device *dev = minor->dev;
4960 struct dentry *ent;
4961
4962 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004963 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004964 root, dev,
4965 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004966 if (!ent)
4967 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004968
Ben Widawsky8eb57292011-05-11 15:10:58 -07004969 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004970}
4971
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004972static int i915_debugfs_create(struct dentry *root,
4973 struct drm_minor *minor,
4974 const char *name,
4975 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004976{
4977 struct drm_device *dev = minor->dev;
4978 struct dentry *ent;
4979
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004980 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004981 S_IRUGO | S_IWUSR,
4982 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004983 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004984 if (!ent)
4985 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004986
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004987 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004988}
4989
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004990static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004991 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004992 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004993 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004994 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004995 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004996 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004997 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004998 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004999 {"i915_gem_request", i915_gem_request_info, 0},
5000 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005001 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005002 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005003 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5004 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5005 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005006 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005007 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305008 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005009 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005010 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005011 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005012 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005013 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005014 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005015 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005016 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005017 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005018 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005019 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005020 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005021 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005022 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005023 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005024 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005025 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005026 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005027 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03005028 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005029 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005030 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005031 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005032 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005033 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005034 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005035 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005036 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305037 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005038 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005039};
Ben Gamari27c202a2009-07-01 22:26:52 -04005040#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005041
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005042static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005043 const char *name;
5044 const struct file_operations *fops;
5045} i915_debugfs_files[] = {
5046 {"i915_wedged", &i915_wedged_fops},
5047 {"i915_max_freq", &i915_max_freq_fops},
5048 {"i915_min_freq", &i915_min_freq_fops},
5049 {"i915_cache_sharing", &i915_cache_sharing_fops},
5050 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005051 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5052 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005053 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5054 {"i915_error_state", &i915_error_state_fops},
5055 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005056 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005057 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5058 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5059 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005060 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005061 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5062 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5063 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005064};
5065
Damien Lespiau07144422013-10-15 18:55:40 +01005066void intel_display_crc_init(struct drm_device *dev)
5067{
5068 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005069 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005070
Damien Lespiau055e3932014-08-18 13:49:10 +01005071 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005072 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005073
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005074 pipe_crc->opened = false;
5075 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005076 init_waitqueue_head(&pipe_crc->wq);
5077 }
5078}
5079
Ben Gamari27c202a2009-07-01 22:26:52 -04005080int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005081{
Daniel Vetter34b96742013-07-04 20:49:44 +02005082 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005083
Ben Widawsky6d794d42011-04-25 11:25:56 -07005084 ret = i915_forcewake_create(minor->debugfs_root, minor);
5085 if (ret)
5086 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005087
Damien Lespiau07144422013-10-15 18:55:40 +01005088 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5089 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5090 if (ret)
5091 return ret;
5092 }
5093
Daniel Vetter34b96742013-07-04 20:49:44 +02005094 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5095 ret = i915_debugfs_create(minor->debugfs_root, minor,
5096 i915_debugfs_files[i].name,
5097 i915_debugfs_files[i].fops);
5098 if (ret)
5099 return ret;
5100 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005101
Ben Gamari27c202a2009-07-01 22:26:52 -04005102 return drm_debugfs_create_files(i915_debugfs_list,
5103 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005104 minor->debugfs_root, minor);
5105}
5106
Ben Gamari27c202a2009-07-01 22:26:52 -04005107void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005108{
Daniel Vetter34b96742013-07-04 20:49:44 +02005109 int i;
5110
Ben Gamari27c202a2009-07-01 22:26:52 -04005111 drm_debugfs_remove_files(i915_debugfs_list,
5112 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005113
Ben Widawsky6d794d42011-04-25 11:25:56 -07005114 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5115 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005116
Daniel Vettere309a992013-10-16 22:55:51 +02005117 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005118 struct drm_info_list *info_list =
5119 (struct drm_info_list *)&i915_pipe_crc_data[i];
5120
5121 drm_debugfs_remove_files(info_list, 1, minor);
5122 }
5123
Daniel Vetter34b96742013-07-04 20:49:44 +02005124 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5125 struct drm_info_list *info_list =
5126 (struct drm_info_list *) i915_debugfs_files[i].fops;
5127
5128 drm_debugfs_remove_files(info_list, 1, minor);
5129 }
Ben Gamari20172632009-02-17 20:08:50 -05005130}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005131
5132struct dpcd_block {
5133 /* DPCD dump start address. */
5134 unsigned int offset;
5135 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5136 unsigned int end;
5137 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5138 size_t size;
5139 /* Only valid for eDP. */
5140 bool edp;
5141};
5142
5143static const struct dpcd_block i915_dpcd_debug[] = {
5144 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5145 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5146 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5147 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5148 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5149 { .offset = DP_SET_POWER },
5150 { .offset = DP_EDP_DPCD_REV },
5151 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5152 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5153 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5154};
5155
5156static int i915_dpcd_show(struct seq_file *m, void *data)
5157{
5158 struct drm_connector *connector = m->private;
5159 struct intel_dp *intel_dp =
5160 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5161 uint8_t buf[16];
5162 ssize_t err;
5163 int i;
5164
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005165 if (connector->status != connector_status_connected)
5166 return -ENODEV;
5167
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005168 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5169 const struct dpcd_block *b = &i915_dpcd_debug[i];
5170 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5171
5172 if (b->edp &&
5173 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5174 continue;
5175
5176 /* low tech for now */
5177 if (WARN_ON(size > sizeof(buf)))
5178 continue;
5179
5180 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5181 if (err <= 0) {
5182 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5183 size, b->offset, err);
5184 continue;
5185 }
5186
5187 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005188 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005189
5190 return 0;
5191}
5192
5193static int i915_dpcd_open(struct inode *inode, struct file *file)
5194{
5195 return single_open(file, i915_dpcd_show, inode->i_private);
5196}
5197
5198static const struct file_operations i915_dpcd_fops = {
5199 .owner = THIS_MODULE,
5200 .open = i915_dpcd_open,
5201 .read = seq_read,
5202 .llseek = seq_lseek,
5203 .release = single_release,
5204};
5205
5206/**
5207 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5208 * @connector: pointer to a registered drm_connector
5209 *
5210 * Cleanup will be done by drm_connector_unregister() through a call to
5211 * drm_debugfs_connector_remove().
5212 *
5213 * Returns 0 on success, negative error codes on error.
5214 */
5215int i915_debugfs_connector_add(struct drm_connector *connector)
5216{
5217 struct dentry *root = connector->debugfs_entry;
5218
5219 /* The connector must have been registered beforehands. */
5220 if (!root)
5221 return -ENODEV;
5222
5223 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5224 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5225 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5226 &i915_dpcd_fops);
5227
5228 return 0;
5229}