blob: 1afbce2c591e34ac1a00cfb36ba325c0691c60ce [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010099 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700123 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800124 int pin_count = 0;
125
Chris Wilson481a3d42015-04-07 16:20:39 +0100126 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x %x %x %x%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100127 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100128 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 get_pin_flag(obj),
130 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700131 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800132 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100133 obj->base.read_domains,
134 obj->base.write_domain,
John Harrison97b2a6a2014-11-24 18:49:26 +0000135 i915_gem_request_get_seqno(obj->last_read_req),
136 i915_gem_request_get_seqno(obj->last_write_req),
137 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100138 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100139 obj->dirty ? " dirty" : "",
140 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
141 if (obj->base.name)
142 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300143 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 if (vma->pin_count > 0)
145 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300146 }
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
Thierry Reding440fd522015-01-23 09:05:06 +0100157 seq_printf(m, "gtt offset: %08llx, size: %08llx, type: %u)",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000158 vma->node.start, vma->node.size,
159 vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700160 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000161 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100162 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100163 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000164 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100165 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000166 *t++ = 'p';
167 if (obj->fault_mappable)
168 *t++ = 'f';
169 *t = '\0';
170 seq_printf(m, " (%s mappable)", s);
171 }
John Harrison41c52412014-11-24 18:49:43 +0000172 if (obj->last_read_req != NULL)
173 seq_printf(m, " (%s)",
174 i915_gem_request_get_ring(obj->last_read_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200175 if (obj->frontbuffer_bits)
176 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100177}
178
Oscar Mateo273497e2014-05-22 14:13:37 +0100179static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700180{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100181 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700182 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
183 seq_putc(m, ' ');
184}
185
Ben Gamari433e12f2009-02-17 20:08:51 -0500186static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500187{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100188 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500189 uintptr_t list = (uintptr_t) node->info_ent->data;
190 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500191 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700192 struct drm_i915_private *dev_priv = dev->dev_private;
193 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700194 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100195 size_t total_obj_size, total_gtt_size;
196 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100197
198 ret = mutex_lock_interruptible(&dev->struct_mutex);
199 if (ret)
200 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500201
Ben Widawskyca191b12013-07-31 17:00:14 -0700202 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 switch (list) {
204 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100205 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 break;
208 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100209 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700210 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500212 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100213 mutex_unlock(&dev->struct_mutex);
214 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500215 }
216
Chris Wilson8f2480f2010-09-26 11:44:19 +0100217 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700218 list_for_each_entry(vma, head, mm_list) {
219 seq_printf(m, " ");
220 describe_obj(m, vma->obj);
221 seq_printf(m, "\n");
222 total_obj_size += vma->obj->base.size;
223 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100224 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500225 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100226 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700227
Chris Wilson8f2480f2010-09-26 11:44:19 +0100228 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
229 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500230 return 0;
231}
232
Chris Wilson6d2b88852013-08-07 18:30:54 +0100233static int obj_rank_by_stolen(void *priv,
234 struct list_head *A, struct list_head *B)
235{
236 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100238 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200239 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100240
241 return a->stolen->start - b->stolen->start;
242}
243
244static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
245{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100246 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100247 struct drm_device *dev = node->minor->dev;
248 struct drm_i915_private *dev_priv = dev->dev_private;
249 struct drm_i915_gem_object *obj;
250 size_t total_obj_size, total_gtt_size;
251 LIST_HEAD(stolen);
252 int count, ret;
253
254 ret = mutex_lock_interruptible(&dev->struct_mutex);
255 if (ret)
256 return ret;
257
258 total_obj_size = total_gtt_size = count = 0;
259 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
260 if (obj->stolen == NULL)
261 continue;
262
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200263 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100264
265 total_obj_size += obj->base.size;
266 total_gtt_size += i915_gem_obj_ggtt_size(obj);
267 count++;
268 }
269 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
270 if (obj->stolen == NULL)
271 continue;
272
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200273 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100274
275 total_obj_size += obj->base.size;
276 count++;
277 }
278 list_sort(NULL, &stolen, obj_rank_by_stolen);
279 seq_puts(m, "Stolen:\n");
280 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100282 seq_puts(m, " ");
283 describe_obj(m, obj);
284 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200285 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100286 }
287 mutex_unlock(&dev->struct_mutex);
288
289 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
290 count, total_obj_size, total_gtt_size);
291 return 0;
292}
293
Chris Wilson6299f992010-11-24 12:23:44 +0000294#define count_objects(list, member) do { \
295 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700296 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000297 ++count; \
298 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700299 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000300 ++mappable_count; \
301 } \
302 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400303} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000304
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000306 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100307 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000308 size_t total, unbound;
309 size_t global, shared;
310 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100311};
312
313static int per_file_stats(int id, void *ptr, void *data)
314{
315 struct drm_i915_gem_object *obj = ptr;
316 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000317 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100318
319 stats->count++;
320 stats->total += obj->base.size;
321
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000322 if (obj->base.name || obj->base.dma_buf)
323 stats->shared += obj->base.size;
324
Chris Wilson6313c202014-03-19 13:45:45 +0000325 if (USES_FULL_PPGTT(obj->base.dev)) {
326 list_for_each_entry(vma, &obj->vma_list, vma_link) {
327 struct i915_hw_ppgtt *ppgtt;
328
329 if (!drm_mm_node_allocated(&vma->node))
330 continue;
331
332 if (i915_is_ggtt(vma->vm)) {
333 stats->global += obj->base.size;
334 continue;
335 }
336
337 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200338 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000339 continue;
340
John Harrison41c52412014-11-24 18:49:43 +0000341 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000342 stats->active += obj->base.size;
343 else
344 stats->inactive += obj->base.size;
345
346 return 0;
347 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100348 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000349 if (i915_gem_obj_ggtt_bound(obj)) {
350 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000351 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000352 stats->active += obj->base.size;
353 else
354 stats->inactive += obj->base.size;
355 return 0;
356 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100357 }
358
Chris Wilson6313c202014-03-19 13:45:45 +0000359 if (!list_empty(&obj->global_list))
360 stats->unbound += obj->base.size;
361
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100362 return 0;
363}
364
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100365#define print_file_stats(m, name, stats) do { \
366 if (stats.count) \
367 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
368 name, \
369 stats.count, \
370 stats.total, \
371 stats.active, \
372 stats.inactive, \
373 stats.global, \
374 stats.shared, \
375 stats.unbound); \
376} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800377
378static void print_batch_pool_stats(struct seq_file *m,
379 struct drm_i915_private *dev_priv)
380{
381 struct drm_i915_gem_object *obj;
382 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100383 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100384 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800385
386 memset(&stats, 0, sizeof(stats));
387
Chris Wilson06fbca72015-04-07 16:20:36 +0100388 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100389 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
390 list_for_each_entry(obj,
391 &ring->batch_pool.cache_list[j],
392 batch_pool_link)
393 per_file_stats(0, obj, &stats);
394 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100395 }
Brad Volkin493018d2014-12-11 12:13:08 -0800396
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100397 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800398}
399
Ben Widawskyca191b12013-07-31 17:00:14 -0700400#define count_vmas(list, member) do { \
401 list_for_each_entry(vma, list, member) { \
402 size += i915_gem_obj_ggtt_size(vma->obj); \
403 ++count; \
404 if (vma->obj->map_and_fenceable) { \
405 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
406 ++mappable_count; \
407 } \
408 } \
409} while (0)
410
411static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100412{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100413 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100414 struct drm_device *dev = node->minor->dev;
415 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200416 u32 count, mappable_count, purgeable_count;
417 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000418 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700419 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100420 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700421 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100422 int ret;
423
424 ret = mutex_lock_interruptible(&dev->struct_mutex);
425 if (ret)
426 return ret;
427
Chris Wilson6299f992010-11-24 12:23:44 +0000428 seq_printf(m, "%u objects, %zu bytes\n",
429 dev_priv->mm.object_count,
430 dev_priv->mm.object_memory);
431
432 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700433 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000434 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
435 count, mappable_count, size, mappable_size);
436
437 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700438 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000439 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
440 count, mappable_count, size, mappable_size);
441
442 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700443 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000444 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
445 count, mappable_count, size, mappable_size);
446
Chris Wilsonb7abb712012-08-20 11:33:30 +0200447 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700448 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200449 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200450 if (obj->madv == I915_MADV_DONTNEED)
451 purgeable_size += obj->base.size, ++purgeable_count;
452 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200453 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
454
Chris Wilson6299f992010-11-24 12:23:44 +0000455 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700456 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000457 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700458 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000459 ++count;
460 }
Chris Wilson30154652015-04-07 17:28:24 +0100461 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700462 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000463 ++mappable_count;
464 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200465 if (obj->madv == I915_MADV_DONTNEED) {
466 purgeable_size += obj->base.size;
467 ++purgeable_count;
468 }
Chris Wilson6299f992010-11-24 12:23:44 +0000469 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200470 seq_printf(m, "%u purgeable objects, %zu bytes\n",
471 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000472 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
473 mappable_count, mappable_size);
474 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
475 count, size);
476
Ben Widawsky93d18792013-01-17 12:45:17 -0800477 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700478 dev_priv->gtt.base.total,
479 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100480
Damien Lespiau267f0c92013-06-24 22:59:48 +0100481 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800482 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100483 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
484 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900485 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100486
487 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000488 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100489 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100490 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100491 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900492 /*
493 * Although we have a valid reference on file->pid, that does
494 * not guarantee that the task_struct who called get_pid() is
495 * still alive (e.g. get_pid(current) => fork() => exit()).
496 * Therefore, we need to protect this ->comm access using RCU.
497 */
498 rcu_read_lock();
499 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800500 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900501 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100502 }
503
Chris Wilson73aa8082010-09-30 11:46:12 +0100504 mutex_unlock(&dev->struct_mutex);
505
506 return 0;
507}
508
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100509static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000510{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100511 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000512 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100513 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000514 struct drm_i915_private *dev_priv = dev->dev_private;
515 struct drm_i915_gem_object *obj;
516 size_t total_obj_size, total_gtt_size;
517 int count, ret;
518
519 ret = mutex_lock_interruptible(&dev->struct_mutex);
520 if (ret)
521 return ret;
522
523 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700524 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800525 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100526 continue;
527
Damien Lespiau267f0c92013-06-24 22:59:48 +0100528 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000529 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100530 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000531 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700532 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000533 count++;
534 }
535
536 mutex_unlock(&dev->struct_mutex);
537
538 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
539 count, total_obj_size, total_gtt_size);
540
541 return 0;
542}
543
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100544static int i915_gem_pageflip_info(struct seq_file *m, void *data)
545{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100546 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100547 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100548 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100549 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200550 int ret;
551
552 ret = mutex_lock_interruptible(&dev->struct_mutex);
553 if (ret)
554 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100556 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800557 const char pipe = pipe_name(crtc->pipe);
558 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100559 struct intel_unpin_work *work;
560
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200561 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100562 work = crtc->unpin_work;
563 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800564 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100565 pipe, plane);
566 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100567 u32 addr;
568
Chris Wilsone7d841c2012-12-03 11:36:30 +0000569 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800570 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571 pipe, plane);
572 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800573 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100574 pipe, plane);
575 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100576 if (work->flip_queued_req) {
577 struct intel_engine_cs *ring =
578 i915_gem_request_get_ring(work->flip_queued_req);
579
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200580 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100581 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000582 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100583 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100584 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000585 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100586 } else
587 seq_printf(m, "Flip not associated with any ring\n");
588 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
589 work->flip_queued_vblank,
590 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100591 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100592 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100593 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100595 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000596 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100597
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100598 if (INTEL_INFO(dev)->gen >= 4)
599 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
600 else
601 addr = I915_READ(DSPADDR(crtc->plane));
602 seq_printf(m, "Current scanout address 0x%08x\n", addr);
603
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100604 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100605 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
606 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100607 }
608 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200609 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 }
611
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200612 mutex_unlock(&dev->struct_mutex);
613
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100614 return 0;
615}
616
Brad Volkin493018d2014-12-11 12:13:08 -0800617static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
618{
619 struct drm_info_node *node = m->private;
620 struct drm_device *dev = node->minor->dev;
621 struct drm_i915_private *dev_priv = dev->dev_private;
622 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100623 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 int total = 0;
625 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800626
627 ret = mutex_lock_interruptible(&dev->struct_mutex);
628 if (ret)
629 return ret;
630
Chris Wilson06fbca72015-04-07 16:20:36 +0100631 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100632 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
633 int count;
634
635 count = 0;
636 list_for_each_entry(obj,
637 &ring->batch_pool.cache_list[j],
638 batch_pool_link)
639 count++;
640 seq_printf(m, "%s cache[%d]: %d objects\n",
641 ring->name, j, count);
642
643 list_for_each_entry(obj,
644 &ring->batch_pool.cache_list[j],
645 batch_pool_link) {
646 seq_puts(m, " ");
647 describe_obj(m, obj);
648 seq_putc(m, '\n');
649 }
650
651 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100652 }
Brad Volkin493018d2014-12-11 12:13:08 -0800653 }
654
Chris Wilson8d9d5742015-04-07 16:20:38 +0100655 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800656
657 mutex_unlock(&dev->struct_mutex);
658
659 return 0;
660}
661
Ben Gamari20172632009-02-17 20:08:50 -0500662static int i915_gem_request_info(struct seq_file *m, void *data)
663{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100664 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500665 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300666 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100667 struct intel_engine_cs *ring;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100668 struct drm_i915_gem_request *rq;
669 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100670
671 ret = mutex_lock_interruptible(&dev->struct_mutex);
672 if (ret)
673 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500674
Chris Wilson2d1070b2015-04-01 10:36:56 +0100675 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100676 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100677 int count;
678
679 count = 0;
680 list_for_each_entry(rq, &ring->request_list, list)
681 count++;
682 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100683 continue;
684
Chris Wilson2d1070b2015-04-01 10:36:56 +0100685 seq_printf(m, "%s requests: %d\n", ring->name, count);
686 list_for_each_entry(rq, &ring->request_list, list) {
687 struct task_struct *task;
688
689 rcu_read_lock();
690 task = NULL;
691 if (rq->pid)
692 task = pid_task(rq->pid, PIDTYPE_PID);
693 seq_printf(m, " %x @ %d: %s [%d]\n",
694 rq->seqno,
695 (int) (jiffies - rq->emitted_jiffies),
696 task ? task->comm : "<unknown>",
697 task ? task->pid : -1);
698 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100699 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100700
701 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500702 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100703 mutex_unlock(&dev->struct_mutex);
704
Chris Wilson2d1070b2015-04-01 10:36:56 +0100705 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100706 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100707
Ben Gamari20172632009-02-17 20:08:50 -0500708 return 0;
709}
710
Chris Wilsonb2223492010-10-27 15:27:33 +0100711static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100712 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100713{
714 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200715 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100716 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100717 }
718}
719
Ben Gamari20172632009-02-17 20:08:50 -0500720static int i915_gem_seqno_info(struct seq_file *m, void *data)
721{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100722 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500723 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100725 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000726 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100727
728 ret = mutex_lock_interruptible(&dev->struct_mutex);
729 if (ret)
730 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200731 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500732
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100733 for_each_ring(ring, dev_priv, i)
734 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100735
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200736 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100737 mutex_unlock(&dev->struct_mutex);
738
Ben Gamari20172632009-02-17 20:08:50 -0500739 return 0;
740}
741
742
743static int i915_interrupt_info(struct seq_file *m, void *data)
744{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100745 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500746 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300747 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100748 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800749 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100750
751 ret = mutex_lock_interruptible(&dev->struct_mutex);
752 if (ret)
753 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200754 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500755
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300756 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300757 seq_printf(m, "Master Interrupt Control:\t%08x\n",
758 I915_READ(GEN8_MASTER_IRQ));
759
760 seq_printf(m, "Display IER:\t%08x\n",
761 I915_READ(VLV_IER));
762 seq_printf(m, "Display IIR:\t%08x\n",
763 I915_READ(VLV_IIR));
764 seq_printf(m, "Display IIR_RW:\t%08x\n",
765 I915_READ(VLV_IIR_RW));
766 seq_printf(m, "Display IMR:\t%08x\n",
767 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100768 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300769 seq_printf(m, "Pipe %c stat:\t%08x\n",
770 pipe_name(pipe),
771 I915_READ(PIPESTAT(pipe)));
772
773 seq_printf(m, "Port hotplug:\t%08x\n",
774 I915_READ(PORT_HOTPLUG_EN));
775 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
776 I915_READ(VLV_DPFLIPSTAT));
777 seq_printf(m, "DPINVGTT:\t%08x\n",
778 I915_READ(DPINVGTT));
779
780 for (i = 0; i < 4; i++) {
781 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
782 i, I915_READ(GEN8_GT_IMR(i)));
783 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
784 i, I915_READ(GEN8_GT_IIR(i)));
785 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
786 i, I915_READ(GEN8_GT_IER(i)));
787 }
788
789 seq_printf(m, "PCU interrupt mask:\t%08x\n",
790 I915_READ(GEN8_PCU_IMR));
791 seq_printf(m, "PCU interrupt identity:\t%08x\n",
792 I915_READ(GEN8_PCU_IIR));
793 seq_printf(m, "PCU interrupt enable:\t%08x\n",
794 I915_READ(GEN8_PCU_IER));
795 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700796 seq_printf(m, "Master Interrupt Control:\t%08x\n",
797 I915_READ(GEN8_MASTER_IRQ));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
Damien Lespiau055e3932014-08-18 13:49:10 +0100808 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200809 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300810 POWER_DOMAIN_PIPE(pipe))) {
811 seq_printf(m, "Pipe %c power disabled\n",
812 pipe_name(pipe));
813 continue;
814 }
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000816 pipe_name(pipe),
817 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700818 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000819 pipe_name(pipe),
820 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700821 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000822 pipe_name(pipe),
823 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700824 }
825
826 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
827 I915_READ(GEN8_DE_PORT_IMR));
828 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
829 I915_READ(GEN8_DE_PORT_IIR));
830 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
831 I915_READ(GEN8_DE_PORT_IER));
832
833 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
834 I915_READ(GEN8_DE_MISC_IMR));
835 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
836 I915_READ(GEN8_DE_MISC_IIR));
837 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
838 I915_READ(GEN8_DE_MISC_IER));
839
840 seq_printf(m, "PCU interrupt mask:\t%08x\n",
841 I915_READ(GEN8_PCU_IMR));
842 seq_printf(m, "PCU interrupt identity:\t%08x\n",
843 I915_READ(GEN8_PCU_IIR));
844 seq_printf(m, "PCU interrupt enable:\t%08x\n",
845 I915_READ(GEN8_PCU_IER));
846 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700847 seq_printf(m, "Display IER:\t%08x\n",
848 I915_READ(VLV_IER));
849 seq_printf(m, "Display IIR:\t%08x\n",
850 I915_READ(VLV_IIR));
851 seq_printf(m, "Display IIR_RW:\t%08x\n",
852 I915_READ(VLV_IIR_RW));
853 seq_printf(m, "Display IMR:\t%08x\n",
854 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100855 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700856 seq_printf(m, "Pipe %c stat:\t%08x\n",
857 pipe_name(pipe),
858 I915_READ(PIPESTAT(pipe)));
859
860 seq_printf(m, "Master IER:\t%08x\n",
861 I915_READ(VLV_MASTER_IER));
862
863 seq_printf(m, "Render IER:\t%08x\n",
864 I915_READ(GTIER));
865 seq_printf(m, "Render IIR:\t%08x\n",
866 I915_READ(GTIIR));
867 seq_printf(m, "Render IMR:\t%08x\n",
868 I915_READ(GTIMR));
869
870 seq_printf(m, "PM IER:\t\t%08x\n",
871 I915_READ(GEN6_PMIER));
872 seq_printf(m, "PM IIR:\t\t%08x\n",
873 I915_READ(GEN6_PMIIR));
874 seq_printf(m, "PM IMR:\t\t%08x\n",
875 I915_READ(GEN6_PMIMR));
876
877 seq_printf(m, "Port hotplug:\t%08x\n",
878 I915_READ(PORT_HOTPLUG_EN));
879 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
880 I915_READ(VLV_DPFLIPSTAT));
881 seq_printf(m, "DPINVGTT:\t%08x\n",
882 I915_READ(DPINVGTT));
883
884 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800885 seq_printf(m, "Interrupt enable: %08x\n",
886 I915_READ(IER));
887 seq_printf(m, "Interrupt identity: %08x\n",
888 I915_READ(IIR));
889 seq_printf(m, "Interrupt mask: %08x\n",
890 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100891 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800892 seq_printf(m, "Pipe %c stat: %08x\n",
893 pipe_name(pipe),
894 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800895 } else {
896 seq_printf(m, "North Display Interrupt enable: %08x\n",
897 I915_READ(DEIER));
898 seq_printf(m, "North Display Interrupt identity: %08x\n",
899 I915_READ(DEIIR));
900 seq_printf(m, "North Display Interrupt mask: %08x\n",
901 I915_READ(DEIMR));
902 seq_printf(m, "South Display Interrupt enable: %08x\n",
903 I915_READ(SDEIER));
904 seq_printf(m, "South Display Interrupt identity: %08x\n",
905 I915_READ(SDEIIR));
906 seq_printf(m, "South Display Interrupt mask: %08x\n",
907 I915_READ(SDEIMR));
908 seq_printf(m, "Graphics Interrupt enable: %08x\n",
909 I915_READ(GTIER));
910 seq_printf(m, "Graphics Interrupt identity: %08x\n",
911 I915_READ(GTIIR));
912 seq_printf(m, "Graphics Interrupt mask: %08x\n",
913 I915_READ(GTIMR));
914 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100915 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700916 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100917 seq_printf(m,
918 "Graphics Interrupt mask (%s): %08x\n",
919 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000920 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100921 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000922 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200923 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100924 mutex_unlock(&dev->struct_mutex);
925
Ben Gamari20172632009-02-17 20:08:50 -0500926 return 0;
927}
928
Chris Wilsona6172a82009-02-11 14:26:38 +0000929static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
930{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100931 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000932 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100934 int i, ret;
935
936 ret = mutex_lock_interruptible(&dev->struct_mutex);
937 if (ret)
938 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000939
940 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
941 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
942 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000943 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000944
Chris Wilson6c085a72012-08-20 11:40:46 +0200945 seq_printf(m, "Fence %d, pin count = %d, object = ",
946 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100947 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100948 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100949 else
Chris Wilson05394f32010-11-08 19:18:58 +0000950 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100951 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000952 }
953
Chris Wilson05394f32010-11-08 19:18:58 +0000954 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000955 return 0;
956}
957
Ben Gamari20172632009-02-17 20:08:50 -0500958static int i915_hws_info(struct seq_file *m, void *data)
959{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100960 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500961 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300962 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100963 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100964 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100965 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500966
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000967 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100968 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500969 if (hws == NULL)
970 return 0;
971
972 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
973 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
974 i * 4,
975 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
976 }
977 return 0;
978}
979
Daniel Vetterd5442302012-04-27 15:17:40 +0200980static ssize_t
981i915_error_state_write(struct file *filp,
982 const char __user *ubuf,
983 size_t cnt,
984 loff_t *ppos)
985{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200987 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200988 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200989
990 DRM_DEBUG_DRIVER("Resetting error state\n");
991
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200992 ret = mutex_lock_interruptible(&dev->struct_mutex);
993 if (ret)
994 return ret;
995
Daniel Vetterd5442302012-04-27 15:17:40 +0200996 i915_destroy_error_state(dev);
997 mutex_unlock(&dev->struct_mutex);
998
999 return cnt;
1000}
1001
1002static int i915_error_state_open(struct inode *inode, struct file *file)
1003{
1004 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001005 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001006
1007 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1008 if (!error_priv)
1009 return -ENOMEM;
1010
1011 error_priv->dev = dev;
1012
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001013 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001014
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001015 file->private_data = error_priv;
1016
1017 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001018}
1019
1020static int i915_error_state_release(struct inode *inode, struct file *file)
1021{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001022 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001023
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001024 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001025 kfree(error_priv);
1026
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001027 return 0;
1028}
1029
1030static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1031 size_t count, loff_t *pos)
1032{
1033 struct i915_error_state_file_priv *error_priv = file->private_data;
1034 struct drm_i915_error_state_buf error_str;
1035 loff_t tmp_pos = 0;
1036 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001037 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001038
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001039 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001040 if (ret)
1041 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001042
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001043 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001044 if (ret)
1045 goto out;
1046
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001047 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1048 error_str.buf,
1049 error_str.bytes);
1050
1051 if (ret_count < 0)
1052 ret = ret_count;
1053 else
1054 *pos = error_str.start + ret_count;
1055out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001056 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001057 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001058}
1059
1060static const struct file_operations i915_error_state_fops = {
1061 .owner = THIS_MODULE,
1062 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001063 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001064 .write = i915_error_state_write,
1065 .llseek = default_llseek,
1066 .release = i915_error_state_release,
1067};
1068
Kees Cook647416f2013-03-10 14:10:06 -07001069static int
1070i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001071{
Kees Cook647416f2013-03-10 14:10:06 -07001072 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001073 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001074 int ret;
1075
1076 ret = mutex_lock_interruptible(&dev->struct_mutex);
1077 if (ret)
1078 return ret;
1079
Kees Cook647416f2013-03-10 14:10:06 -07001080 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001081 mutex_unlock(&dev->struct_mutex);
1082
Kees Cook647416f2013-03-10 14:10:06 -07001083 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001084}
1085
Kees Cook647416f2013-03-10 14:10:06 -07001086static int
1087i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001088{
Kees Cook647416f2013-03-10 14:10:06 -07001089 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001090 int ret;
1091
Mika Kuoppala40633212012-12-04 15:12:00 +02001092 ret = mutex_lock_interruptible(&dev->struct_mutex);
1093 if (ret)
1094 return ret;
1095
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001096 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001097 mutex_unlock(&dev->struct_mutex);
1098
Kees Cook647416f2013-03-10 14:10:06 -07001099 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001100}
1101
Kees Cook647416f2013-03-10 14:10:06 -07001102DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1103 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001104 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001105
Deepak Sadb4bd12014-03-31 11:30:02 +05301106static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001108 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001109 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001110 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001111 int ret = 0;
1112
1113 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001114
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001115 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1116
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001117 if (IS_GEN5(dev)) {
1118 u16 rgvswctl = I915_READ16(MEMSWCTL);
1119 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1120
1121 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1122 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1123 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1124 MEMSTAT_VID_SHIFT);
1125 seq_printf(m, "Current P-state: %d\n",
1126 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001127 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
Akash Goel60260a52015-03-06 11:07:21 +05301128 IS_BROADWELL(dev) || IS_GEN9(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001129 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1130 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1131 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001132 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001133 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001134 u32 rpupei, rpcurup, rpprevup;
1135 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001136 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001137 int max_freq;
1138
1139 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001140 ret = mutex_lock_interruptible(&dev->struct_mutex);
1141 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001142 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001143
Mika Kuoppala59bad942015-01-16 11:34:40 +02001144 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001145
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001146 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301147 if (IS_GEN9(dev))
1148 reqf >>= 23;
1149 else {
1150 reqf &= ~GEN6_TURBO_DISABLE;
1151 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1152 reqf >>= 24;
1153 else
1154 reqf >>= 25;
1155 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001156 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001157
Chris Wilson0d8f9492014-03-27 09:06:14 +00001158 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1159 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1160 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1161
Jesse Barnesccab5c82011-01-18 15:49:25 -08001162 rpstat = I915_READ(GEN6_RPSTAT1);
1163 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1164 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1165 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1166 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1167 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1168 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301169 if (IS_GEN9(dev))
1170 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1171 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001172 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1173 else
1174 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001175 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001176
Mika Kuoppala59bad942015-01-16 11:34:40 +02001177 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001178 mutex_unlock(&dev->struct_mutex);
1179
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001180 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1181 pm_ier = I915_READ(GEN6_PMIER);
1182 pm_imr = I915_READ(GEN6_PMIMR);
1183 pm_isr = I915_READ(GEN6_PMISR);
1184 pm_iir = I915_READ(GEN6_PMIIR);
1185 pm_mask = I915_READ(GEN6_PMINTRMSK);
1186 } else {
1187 pm_ier = I915_READ(GEN8_GT_IER(2));
1188 pm_imr = I915_READ(GEN8_GT_IMR(2));
1189 pm_isr = I915_READ(GEN8_GT_ISR(2));
1190 pm_iir = I915_READ(GEN8_GT_IIR(2));
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001193 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001194 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001195 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301197 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198 seq_printf(m, "Render p-state VID: %d\n",
1199 gt_perf_status & 0xff);
1200 seq_printf(m, "Render p-state limit: %d\n",
1201 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001202 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1203 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1204 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1205 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001206 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001207 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001208 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1209 GEN6_CURICONT_MASK);
1210 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1211 GEN6_CURBSYTAVG_MASK);
1212 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1213 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001214 seq_printf(m, "Up threshold: %d%%\n",
1215 dev_priv->rps.up_threshold);
1216
Jesse Barnesccab5c82011-01-18 15:49:25 -08001217 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1218 GEN6_CURIAVG_MASK);
1219 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1220 GEN6_CURBSYTAVG_MASK);
1221 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1222 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001223 seq_printf(m, "Down threshold: %d%%\n",
1224 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001225
1226 max_freq = (rp_state_cap & 0xff0000) >> 16;
Akash Goel60260a52015-03-06 11:07:21 +05301227 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001228 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001229 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
1231 max_freq = (rp_state_cap & 0xff00) >> 8;
Akash Goel60260a52015-03-06 11:07:21 +05301232 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001233 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001234 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001235
1236 max_freq = rp_state_cap & 0xff;
Akash Goel60260a52015-03-06 11:07:21 +05301237 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001238 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001239 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001240 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001241 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001242
Chris Wilsond86ed342015-04-27 13:41:19 +01001243 seq_printf(m, "Current freq: %d MHz\n",
1244 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1245 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001246 seq_printf(m, "Idle freq: %d MHz\n",
1247 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001248 seq_printf(m, "Min freq: %d MHz\n",
1249 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1250 seq_printf(m, "Max freq: %d MHz\n",
1251 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1252 seq_printf(m,
1253 "efficient (RPe) frequency: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001255 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001256 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001257
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001258 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001259 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001260 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1261 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1262
Chris Wilsond86ed342015-04-27 13:41:19 +01001263 seq_printf(m, "actual GPU freq: %d MHz\n",
1264 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1265
1266 seq_printf(m, "current GPU freq: %d MHz\n",
1267 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1268
Jesse Barnes0a073b82013-04-17 15:54:58 -07001269 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001270 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001271
Jesse Barnes0a073b82013-04-17 15:54:58 -07001272 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001273 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001274
Chris Wilsonaed242f2015-03-18 09:48:21 +00001275 seq_printf(m, "idle GPU freq: %d MHz\n",
1276 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1277
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001278 seq_printf(m,
1279 "efficient (RPe) frequency: %d MHz\n",
1280 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001281 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001282 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001283 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001284 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001285
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001286out:
1287 intel_runtime_pm_put(dev_priv);
1288 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001289}
1290
Chris Wilsonf6544492015-01-26 18:03:04 +02001291static int i915_hangcheck_info(struct seq_file *m, void *unused)
1292{
1293 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001294 struct drm_device *dev = node->minor->dev;
1295 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf6544492015-01-26 18:03:04 +02001296 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001297 u64 acthd[I915_NUM_RINGS];
1298 u32 seqno[I915_NUM_RINGS];
Chris Wilsonf6544492015-01-26 18:03:04 +02001299 int i;
1300
1301 if (!i915.enable_hangcheck) {
1302 seq_printf(m, "Hangcheck disabled\n");
1303 return 0;
1304 }
1305
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001306 intel_runtime_pm_get(dev_priv);
1307
1308 for_each_ring(ring, dev_priv, i) {
1309 seqno[i] = ring->get_seqno(ring, false);
1310 acthd[i] = intel_ring_get_active_head(ring);
1311 }
1312
1313 intel_runtime_pm_put(dev_priv);
1314
Chris Wilsonf6544492015-01-26 18:03:04 +02001315 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1316 seq_printf(m, "Hangcheck active, fires in %dms\n",
1317 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1318 jiffies));
1319 } else
1320 seq_printf(m, "Hangcheck inactive\n");
1321
1322 for_each_ring(ring, dev_priv, i) {
1323 seq_printf(m, "%s:\n", ring->name);
1324 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001325 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001326 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1327 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001328 (long long)acthd[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001329 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1330 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001331 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1332 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Chris Wilsonf6544492015-01-26 18:03:04 +02001333 }
1334
1335 return 0;
1336}
1337
Ben Widawsky4d855292011-12-12 19:34:16 -08001338static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001339{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001340 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001341 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001342 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001343 u32 rgvmodectl, rstdbyctl;
1344 u16 crstandvid;
1345 int ret;
1346
1347 ret = mutex_lock_interruptible(&dev->struct_mutex);
1348 if (ret)
1349 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001350 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001351
1352 rgvmodectl = I915_READ(MEMMODECTL);
1353 rstdbyctl = I915_READ(RSTDBYCTL);
1354 crstandvid = I915_READ16(CRSTANDVID);
1355
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001356 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001357 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001358
1359 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1360 "yes" : "no");
1361 seq_printf(m, "Boost freq: %d\n",
1362 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1363 MEMMODE_BOOST_FREQ_SHIFT);
1364 seq_printf(m, "HW control enabled: %s\n",
1365 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1366 seq_printf(m, "SW control enabled: %s\n",
1367 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1368 seq_printf(m, "Gated voltage change: %s\n",
1369 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1370 seq_printf(m, "Starting frequency: P%d\n",
1371 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001372 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001373 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001374 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1375 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1376 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1377 seq_printf(m, "Render standby enabled: %s\n",
1378 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001379 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001380 switch (rstdbyctl & RSX_STATUS_MASK) {
1381 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001382 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001383 break;
1384 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001385 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001386 break;
1387 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001389 break;
1390 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001391 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001392 break;
1393 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001395 break;
1396 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001397 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001398 break;
1399 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001401 break;
1402 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001403
1404 return 0;
1405}
1406
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001407static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001408{
1409 struct drm_info_node *node = m->private;
1410 struct drm_device *dev = node->minor->dev;
1411 struct drm_i915_private *dev_priv = dev->dev_private;
1412 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001413 int i;
1414
1415 spin_lock_irq(&dev_priv->uncore.lock);
1416 for_each_fw_domain(fw_domain, dev_priv, i) {
1417 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001418 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001419 fw_domain->wake_count);
1420 }
1421 spin_unlock_irq(&dev_priv->uncore.lock);
1422
1423 return 0;
1424}
1425
Deepak S669ab5a2014-01-10 15:18:26 +05301426static int vlv_drpc_info(struct seq_file *m)
1427{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001428 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301429 struct drm_device *dev = node->minor->dev;
1430 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001431 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301432
Imre Deakd46c0512014-04-14 20:24:27 +03001433 intel_runtime_pm_get(dev_priv);
1434
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001435 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301436 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1437 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1438
Imre Deakd46c0512014-04-14 20:24:27 +03001439 intel_runtime_pm_put(dev_priv);
1440
Deepak S669ab5a2014-01-10 15:18:26 +05301441 seq_printf(m, "Video Turbo Mode: %s\n",
1442 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1443 seq_printf(m, "Turbo enabled: %s\n",
1444 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1445 seq_printf(m, "HW control enabled: %s\n",
1446 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1447 seq_printf(m, "SW control enabled: %s\n",
1448 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1449 GEN6_RP_MEDIA_SW_MODE));
1450 seq_printf(m, "RC6 Enabled: %s\n",
1451 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1452 GEN6_RC_CTL_EI_MODE(1))));
1453 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001454 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301455 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001456 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301457
Imre Deak9cc19be2014-04-14 20:24:24 +03001458 seq_printf(m, "Render RC6 residency since boot: %u\n",
1459 I915_READ(VLV_GT_RENDER_RC6));
1460 seq_printf(m, "Media RC6 residency since boot: %u\n",
1461 I915_READ(VLV_GT_MEDIA_RC6));
1462
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001463 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301464}
1465
Ben Widawsky4d855292011-12-12 19:34:16 -08001466static int gen6_drpc_info(struct seq_file *m)
1467{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001468 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001469 struct drm_device *dev = node->minor->dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001471 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001472 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001473 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001474
1475 ret = mutex_lock_interruptible(&dev->struct_mutex);
1476 if (ret)
1477 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001478 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001479
Chris Wilson907b28c2013-07-19 20:36:52 +01001480 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001481 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001482 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001483
1484 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001485 seq_puts(m, "RC information inaccurate because somebody "
1486 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001487 } else {
1488 /* NB: we cannot use forcewake, else we read the wrong values */
1489 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1490 udelay(10);
1491 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1492 }
1493
1494 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001495 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001496
1497 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1498 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1499 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001500 mutex_lock(&dev_priv->rps.hw_lock);
1501 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1502 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001503
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001504 intel_runtime_pm_put(dev_priv);
1505
Ben Widawsky4d855292011-12-12 19:34:16 -08001506 seq_printf(m, "Video Turbo Mode: %s\n",
1507 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1508 seq_printf(m, "HW control enabled: %s\n",
1509 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1510 seq_printf(m, "SW control enabled: %s\n",
1511 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1512 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001513 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001514 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1515 seq_printf(m, "RC6 Enabled: %s\n",
1516 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1517 seq_printf(m, "Deep RC6 Enabled: %s\n",
1518 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1519 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1520 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001521 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001522 switch (gt_core_status & GEN6_RCn_MASK) {
1523 case GEN6_RC0:
1524 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001525 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001526 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001527 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001528 break;
1529 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001530 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001531 break;
1532 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001533 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001534 break;
1535 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001536 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001537 break;
1538 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001539 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 break;
1541 }
1542
1543 seq_printf(m, "Core Power Down: %s\n",
1544 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001545
1546 /* Not exactly sure what this is */
1547 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1548 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1549 seq_printf(m, "RC6 residency since boot: %u\n",
1550 I915_READ(GEN6_GT_GFX_RC6));
1551 seq_printf(m, "RC6+ residency since boot: %u\n",
1552 I915_READ(GEN6_GT_GFX_RC6p));
1553 seq_printf(m, "RC6++ residency since boot: %u\n",
1554 I915_READ(GEN6_GT_GFX_RC6pp));
1555
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001556 seq_printf(m, "RC6 voltage: %dmV\n",
1557 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1558 seq_printf(m, "RC6+ voltage: %dmV\n",
1559 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1560 seq_printf(m, "RC6++ voltage: %dmV\n",
1561 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001562 return 0;
1563}
1564
1565static int i915_drpc_info(struct seq_file *m, void *unused)
1566{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001567 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 struct drm_device *dev = node->minor->dev;
1569
Deepak S669ab5a2014-01-10 15:18:26 +05301570 if (IS_VALLEYVIEW(dev))
1571 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001572 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001573 return gen6_drpc_info(m);
1574 else
1575 return ironlake_drpc_info(m);
1576}
1577
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001578static int i915_fbc_status(struct seq_file *m, void *unused)
1579{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001580 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001581 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001582 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001583
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001584 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001585 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001586 return 0;
1587 }
1588
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001589 intel_runtime_pm_get(dev_priv);
1590
Adam Jacksonee5382a2010-04-23 11:17:39 -04001591 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001592 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001593 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001594 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001595 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001596 case FBC_OK:
1597 seq_puts(m, "FBC actived, but currently disabled in hardware");
1598 break;
1599 case FBC_UNSUPPORTED:
1600 seq_puts(m, "unsupported by this chipset");
1601 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001602 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001603 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001604 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001605 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001606 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001607 break;
1608 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001609 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001610 break;
1611 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001612 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001613 break;
1614 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001616 break;
1617 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001619 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001620 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001621 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001622 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001623 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001624 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001625 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001626 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001627 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001628 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001629 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001630 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001631 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001632 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001633 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001634
1635 intel_runtime_pm_put(dev_priv);
1636
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637 return 0;
1638}
1639
Rodrigo Vivida46f932014-08-01 02:04:45 -07001640static int i915_fbc_fc_get(void *data, u64 *val)
1641{
1642 struct drm_device *dev = data;
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644
1645 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1646 return -ENODEV;
1647
1648 drm_modeset_lock_all(dev);
1649 *val = dev_priv->fbc.false_color;
1650 drm_modeset_unlock_all(dev);
1651
1652 return 0;
1653}
1654
1655static int i915_fbc_fc_set(void *data, u64 val)
1656{
1657 struct drm_device *dev = data;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
1659 u32 reg;
1660
1661 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1662 return -ENODEV;
1663
1664 drm_modeset_lock_all(dev);
1665
1666 reg = I915_READ(ILK_DPFC_CONTROL);
1667 dev_priv->fbc.false_color = val;
1668
1669 I915_WRITE(ILK_DPFC_CONTROL, val ?
1670 (reg | FBC_CTL_FALSE_COLOR) :
1671 (reg & ~FBC_CTL_FALSE_COLOR));
1672
1673 drm_modeset_unlock_all(dev);
1674 return 0;
1675}
1676
1677DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1678 i915_fbc_fc_get, i915_fbc_fc_set,
1679 "%llu\n");
1680
Paulo Zanoni92d44622013-05-31 16:33:24 -03001681static int i915_ips_status(struct seq_file *m, void *unused)
1682{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001683 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001684 struct drm_device *dev = node->minor->dev;
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686
Damien Lespiauf5adf942013-06-24 18:29:34 +01001687 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001688 seq_puts(m, "not supported\n");
1689 return 0;
1690 }
1691
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001692 intel_runtime_pm_get(dev_priv);
1693
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001694 seq_printf(m, "Enabled by kernel parameter: %s\n",
1695 yesno(i915.enable_ips));
1696
1697 if (INTEL_INFO(dev)->gen >= 8) {
1698 seq_puts(m, "Currently: unknown\n");
1699 } else {
1700 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1701 seq_puts(m, "Currently: enabled\n");
1702 else
1703 seq_puts(m, "Currently: disabled\n");
1704 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001705
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001706 intel_runtime_pm_put(dev_priv);
1707
Paulo Zanoni92d44622013-05-31 16:33:24 -03001708 return 0;
1709}
1710
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001711static int i915_sr_status(struct seq_file *m, void *unused)
1712{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001713 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001714 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001716 bool sr_enabled = false;
1717
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001718 intel_runtime_pm_get(dev_priv);
1719
Yuanhan Liu13982612010-12-15 15:42:31 +08001720 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001721 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001722 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001723 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1724 else if (IS_I915GM(dev))
1725 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1726 else if (IS_PINEVIEW(dev))
1727 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1728
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001729 intel_runtime_pm_put(dev_priv);
1730
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001731 seq_printf(m, "self-refresh: %s\n",
1732 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001733
1734 return 0;
1735}
1736
Jesse Barnes7648fa92010-05-20 14:28:11 -07001737static int i915_emon_status(struct seq_file *m, void *unused)
1738{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001739 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001740 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001741 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001742 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001743 int ret;
1744
Chris Wilson582be6b2012-04-30 19:35:02 +01001745 if (!IS_GEN5(dev))
1746 return -ENODEV;
1747
Chris Wilsonde227ef2010-07-03 07:58:38 +01001748 ret = mutex_lock_interruptible(&dev->struct_mutex);
1749 if (ret)
1750 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001751
1752 temp = i915_mch_val(dev_priv);
1753 chipset = i915_chipset_val(dev_priv);
1754 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001755 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001756
1757 seq_printf(m, "GMCH temp: %ld\n", temp);
1758 seq_printf(m, "Chipset power: %ld\n", chipset);
1759 seq_printf(m, "GFX power: %ld\n", gfx);
1760 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1761
1762 return 0;
1763}
1764
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001765static int i915_ring_freq_table(struct seq_file *m, void *unused)
1766{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001767 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001768 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001769 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001770 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001771 int gpu_freq, ia_freq;
1772
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001773 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001774 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001775 return 0;
1776 }
1777
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001778 intel_runtime_pm_get(dev_priv);
1779
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001780 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1781
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001782 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001783 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001784 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001785
Damien Lespiau267f0c92013-06-24 22:59:48 +01001786 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001787
Ben Widawskyb39fb292014-03-19 18:31:11 -07001788 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1789 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001790 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001791 ia_freq = gpu_freq;
1792 sandybridge_pcode_read(dev_priv,
1793 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1794 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001795 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001796 intel_gpu_freq(dev_priv, gpu_freq),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001797 ((ia_freq >> 0) & 0xff) * 100,
1798 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001799 }
1800
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001801 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001802
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001803out:
1804 intel_runtime_pm_put(dev_priv);
1805 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001806}
1807
Chris Wilson44834a62010-08-19 16:09:23 +01001808static int i915_opregion(struct seq_file *m, void *unused)
1809{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001810 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001811 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001813 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001814 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001815 int ret;
1816
Daniel Vetter0d38f002012-04-21 22:49:10 +02001817 if (data == NULL)
1818 return -ENOMEM;
1819
Chris Wilson44834a62010-08-19 16:09:23 +01001820 ret = mutex_lock_interruptible(&dev->struct_mutex);
1821 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001822 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001823
Daniel Vetter0d38f002012-04-21 22:49:10 +02001824 if (opregion->header) {
1825 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1826 seq_write(m, data, OPREGION_SIZE);
1827 }
Chris Wilson44834a62010-08-19 16:09:23 +01001828
1829 mutex_unlock(&dev->struct_mutex);
1830
Daniel Vetter0d38f002012-04-21 22:49:10 +02001831out:
1832 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001833 return 0;
1834}
1835
Chris Wilson37811fc2010-08-25 22:45:57 +01001836static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1837{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001838 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001839 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001840 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001841 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001842
Daniel Vetter4520f532013-10-09 09:18:51 +02001843#ifdef CONFIG_DRM_I915_FBDEV
1844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001845
1846 ifbdev = dev_priv->fbdev;
1847 fb = to_intel_framebuffer(ifbdev->helper.fb);
1848
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001849 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001850 fb->base.width,
1851 fb->base.height,
1852 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001853 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001854 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001855 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001856 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001857 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001858#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001859
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001860 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001861 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001862 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001863 continue;
1864
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001865 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001866 fb->base.width,
1867 fb->base.height,
1868 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001869 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001870 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001871 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001872 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001873 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001874 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001875 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001876
1877 return 0;
1878}
1879
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001880static void describe_ctx_ringbuf(struct seq_file *m,
1881 struct intel_ringbuffer *ringbuf)
1882{
1883 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1884 ringbuf->space, ringbuf->head, ringbuf->tail,
1885 ringbuf->last_retired_head);
1886}
1887
Ben Widawskye76d3632011-03-19 18:14:29 -07001888static int i915_context_status(struct seq_file *m, void *unused)
1889{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001890 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001891 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001892 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001893 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001894 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001895 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001896
Daniel Vetterf3d28872014-05-29 23:23:08 +02001897 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001898 if (ret)
1899 return ret;
1900
Ben Widawskya33afea2013-09-17 21:12:45 -07001901 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001902 if (!i915.enable_execlists &&
1903 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001904 continue;
1905
Ben Widawskya33afea2013-09-17 21:12:45 -07001906 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001907 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001908 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001909 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001910 seq_printf(m, "(default context %s) ",
1911 ring->name);
1912 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001913
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001914 if (i915.enable_execlists) {
1915 seq_putc(m, '\n');
1916 for_each_ring(ring, dev_priv, i) {
1917 struct drm_i915_gem_object *ctx_obj =
1918 ctx->engine[i].state;
1919 struct intel_ringbuffer *ringbuf =
1920 ctx->engine[i].ringbuf;
1921
1922 seq_printf(m, "%s: ", ring->name);
1923 if (ctx_obj)
1924 describe_obj(m, ctx_obj);
1925 if (ringbuf)
1926 describe_ctx_ringbuf(m, ringbuf);
1927 seq_putc(m, '\n');
1928 }
1929 } else {
1930 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1931 }
1932
Ben Widawskya33afea2013-09-17 21:12:45 -07001933 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001934 }
1935
Daniel Vetterf3d28872014-05-29 23:23:08 +02001936 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001937
1938 return 0;
1939}
1940
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001941static void i915_dump_lrc_obj(struct seq_file *m,
1942 struct intel_engine_cs *ring,
1943 struct drm_i915_gem_object *ctx_obj)
1944{
1945 struct page *page;
1946 uint32_t *reg_state;
1947 int j;
1948 unsigned long ggtt_offset = 0;
1949
1950 if (ctx_obj == NULL) {
1951 seq_printf(m, "Context on %s with no gem object\n",
1952 ring->name);
1953 return;
1954 }
1955
1956 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1957 intel_execlists_ctx_id(ctx_obj));
1958
1959 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1960 seq_puts(m, "\tNot bound in GGTT\n");
1961 else
1962 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1963
1964 if (i915_gem_object_get_pages(ctx_obj)) {
1965 seq_puts(m, "\tFailed to get pages for context object\n");
1966 return;
1967 }
1968
1969 page = i915_gem_object_get_page(ctx_obj, 1);
1970 if (!WARN_ON(page == NULL)) {
1971 reg_state = kmap_atomic(page);
1972
1973 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1974 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1975 ggtt_offset + 4096 + (j * 4),
1976 reg_state[j], reg_state[j + 1],
1977 reg_state[j + 2], reg_state[j + 3]);
1978 }
1979 kunmap_atomic(reg_state);
1980 }
1981
1982 seq_putc(m, '\n');
1983}
1984
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001985static int i915_dump_lrc(struct seq_file *m, void *unused)
1986{
1987 struct drm_info_node *node = (struct drm_info_node *) m->private;
1988 struct drm_device *dev = node->minor->dev;
1989 struct drm_i915_private *dev_priv = dev->dev_private;
1990 struct intel_engine_cs *ring;
1991 struct intel_context *ctx;
1992 int ret, i;
1993
1994 if (!i915.enable_execlists) {
1995 seq_printf(m, "Logical Ring Contexts are disabled\n");
1996 return 0;
1997 }
1998
1999 ret = mutex_lock_interruptible(&dev->struct_mutex);
2000 if (ret)
2001 return ret;
2002
2003 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2004 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002005 if (ring->default_context != ctx)
2006 i915_dump_lrc_obj(m, ring,
2007 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002008 }
2009 }
2010
2011 mutex_unlock(&dev->struct_mutex);
2012
2013 return 0;
2014}
2015
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002016static int i915_execlists(struct seq_file *m, void *data)
2017{
2018 struct drm_info_node *node = (struct drm_info_node *)m->private;
2019 struct drm_device *dev = node->minor->dev;
2020 struct drm_i915_private *dev_priv = dev->dev_private;
2021 struct intel_engine_cs *ring;
2022 u32 status_pointer;
2023 u8 read_pointer;
2024 u8 write_pointer;
2025 u32 status;
2026 u32 ctx_id;
2027 struct list_head *cursor;
2028 int ring_id, i;
2029 int ret;
2030
2031 if (!i915.enable_execlists) {
2032 seq_puts(m, "Logical Ring Contexts are disabled\n");
2033 return 0;
2034 }
2035
2036 ret = mutex_lock_interruptible(&dev->struct_mutex);
2037 if (ret)
2038 return ret;
2039
Michel Thierryfc0412e2014-10-16 16:13:38 +01002040 intel_runtime_pm_get(dev_priv);
2041
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002042 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002043 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002044 int count = 0;
2045 unsigned long flags;
2046
2047 seq_printf(m, "%s\n", ring->name);
2048
2049 status = I915_READ(RING_EXECLIST_STATUS(ring));
2050 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2051 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2052 status, ctx_id);
2053
2054 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2055 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2056
2057 read_pointer = ring->next_context_status_buffer;
2058 write_pointer = status_pointer & 0x07;
2059 if (read_pointer > write_pointer)
2060 write_pointer += 6;
2061 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2062 read_pointer, write_pointer);
2063
2064 for (i = 0; i < 6; i++) {
2065 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2066 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2067
2068 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2069 i, status, ctx_id);
2070 }
2071
2072 spin_lock_irqsave(&ring->execlist_lock, flags);
2073 list_for_each(cursor, &ring->execlist_queue)
2074 count++;
2075 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002076 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002077 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2078
2079 seq_printf(m, "\t%d requests in queue\n", count);
2080 if (head_req) {
2081 struct drm_i915_gem_object *ctx_obj;
2082
Nick Hoath6d3d8272015-01-15 13:10:39 +00002083 ctx_obj = head_req->ctx->engine[ring_id].state;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002084 seq_printf(m, "\tHead request id: %u\n",
2085 intel_execlists_ctx_id(ctx_obj));
2086 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002087 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002088 }
2089
2090 seq_putc(m, '\n');
2091 }
2092
Michel Thierryfc0412e2014-10-16 16:13:38 +01002093 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002094 mutex_unlock(&dev->struct_mutex);
2095
2096 return 0;
2097}
2098
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002099static const char *swizzle_string(unsigned swizzle)
2100{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002101 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002102 case I915_BIT_6_SWIZZLE_NONE:
2103 return "none";
2104 case I915_BIT_6_SWIZZLE_9:
2105 return "bit9";
2106 case I915_BIT_6_SWIZZLE_9_10:
2107 return "bit9/bit10";
2108 case I915_BIT_6_SWIZZLE_9_11:
2109 return "bit9/bit11";
2110 case I915_BIT_6_SWIZZLE_9_10_11:
2111 return "bit9/bit10/bit11";
2112 case I915_BIT_6_SWIZZLE_9_17:
2113 return "bit9/bit17";
2114 case I915_BIT_6_SWIZZLE_9_10_17:
2115 return "bit9/bit10/bit17";
2116 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002117 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002118 }
2119
2120 return "bug";
2121}
2122
2123static int i915_swizzle_info(struct seq_file *m, void *data)
2124{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002125 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002126 struct drm_device *dev = node->minor->dev;
2127 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002128 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002129
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002130 ret = mutex_lock_interruptible(&dev->struct_mutex);
2131 if (ret)
2132 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002133 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002134
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002135 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2136 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2137 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2138 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2139
2140 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2141 seq_printf(m, "DDC = 0x%08x\n",
2142 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002143 seq_printf(m, "DDC2 = 0x%08x\n",
2144 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002145 seq_printf(m, "C0DRB3 = 0x%04x\n",
2146 I915_READ16(C0DRB3));
2147 seq_printf(m, "C1DRB3 = 0x%04x\n",
2148 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002149 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002150 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2151 I915_READ(MAD_DIMM_C0));
2152 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2153 I915_READ(MAD_DIMM_C1));
2154 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2155 I915_READ(MAD_DIMM_C2));
2156 seq_printf(m, "TILECTL = 0x%08x\n",
2157 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002158 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002159 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2160 I915_READ(GAMTARBMODE));
2161 else
2162 seq_printf(m, "ARB_MODE = 0x%08x\n",
2163 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002164 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2165 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002166 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002167
2168 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2169 seq_puts(m, "L-shaped memory detected\n");
2170
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002171 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002172 mutex_unlock(&dev->struct_mutex);
2173
2174 return 0;
2175}
2176
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002177static int per_file_ctx(int id, void *ptr, void *data)
2178{
Oscar Mateo273497e2014-05-22 14:13:37 +01002179 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002180 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002181 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2182
2183 if (!ppgtt) {
2184 seq_printf(m, " no ppgtt for context %d\n",
2185 ctx->user_handle);
2186 return 0;
2187 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002188
Oscar Mateof83d6512014-05-22 14:13:38 +01002189 if (i915_gem_context_is_default(ctx))
2190 seq_puts(m, " default context:\n");
2191 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002192 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002193 ppgtt->debug_dump(ppgtt, m);
2194
2195 return 0;
2196}
2197
Ben Widawsky77df6772013-11-02 21:07:30 -07002198static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002199{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002200 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002201 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002202 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2203 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002204
Ben Widawsky77df6772013-11-02 21:07:30 -07002205 if (!ppgtt)
2206 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002207
Ben Widawsky77df6772013-11-02 21:07:30 -07002208 for_each_ring(ring, dev_priv, unused) {
2209 seq_printf(m, "%s\n", ring->name);
2210 for (i = 0; i < 4; i++) {
2211 u32 offset = 0x270 + i * 8;
2212 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2213 pdp <<= 32;
2214 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002215 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002216 }
2217 }
2218}
2219
2220static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2221{
2222 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002223 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002224 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002225 int i;
2226
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002227 if (INTEL_INFO(dev)->gen == 6)
2228 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2229
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002230 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002231 seq_printf(m, "%s\n", ring->name);
2232 if (INTEL_INFO(dev)->gen == 7)
2233 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2234 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2235 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2236 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2237 }
2238 if (dev_priv->mm.aliasing_ppgtt) {
2239 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2240
Damien Lespiau267f0c92013-06-24 22:59:48 +01002241 seq_puts(m, "aliasing PPGTT:\n");
Ben Widawsky7324cc02015-02-24 16:22:35 +00002242 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002243
Ben Widawsky87d60b62013-12-06 14:11:29 -08002244 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002245 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002246
2247 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2248 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002249
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002250 seq_printf(m, "proc: %s\n",
2251 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002252 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002253 }
2254 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002255}
2256
2257static int i915_ppgtt_info(struct seq_file *m, void *data)
2258{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002259 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002260 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002261 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002262
2263 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2264 if (ret)
2265 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002266 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002267
2268 if (INTEL_INFO(dev)->gen >= 8)
2269 gen8_ppgtt_info(m, dev);
2270 else if (INTEL_INFO(dev)->gen >= 6)
2271 gen6_ppgtt_info(m, dev);
2272
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002273 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002274 mutex_unlock(&dev->struct_mutex);
2275
2276 return 0;
2277}
2278
Chris Wilson1854d5c2015-04-07 16:20:32 +01002279static int i915_rps_boost_info(struct seq_file *m, void *data)
2280{
2281 struct drm_info_node *node = m->private;
2282 struct drm_device *dev = node->minor->dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 struct drm_file *file;
2285 int ret;
2286
2287 ret = mutex_lock_interruptible(&dev->struct_mutex);
2288 if (ret)
2289 return ret;
2290
2291 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2292 if (ret)
2293 goto unlock;
2294
2295 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2296 struct drm_i915_file_private *file_priv = file->driver_priv;
2297 struct task_struct *task;
2298
2299 rcu_read_lock();
2300 task = pid_task(file->pid, PIDTYPE_PID);
2301 seq_printf(m, "%s [%d]: %d boosts%s\n",
2302 task ? task->comm : "<unknown>",
2303 task ? task->pid : -1,
2304 file_priv->rps_boosts,
2305 list_empty(&file_priv->rps_boost) ? "" : ", active");
2306 rcu_read_unlock();
2307 }
2308 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
2309
2310 mutex_unlock(&dev_priv->rps.hw_lock);
2311unlock:
2312 mutex_unlock(&dev->struct_mutex);
2313
2314 return ret;
2315}
2316
Ben Widawsky63573eb2013-07-04 11:02:07 -07002317static int i915_llc(struct seq_file *m, void *data)
2318{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002319 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002320 struct drm_device *dev = node->minor->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322
2323 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2324 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2325 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2326
2327 return 0;
2328}
2329
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002330static int i915_edp_psr_status(struct seq_file *m, void *data)
2331{
2332 struct drm_info_node *node = m->private;
2333 struct drm_device *dev = node->minor->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002335 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002336 u32 stat[3];
2337 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002338 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002339
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002340 if (!HAS_PSR(dev)) {
2341 seq_puts(m, "PSR not supported\n");
2342 return 0;
2343 }
2344
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002345 intel_runtime_pm_get(dev_priv);
2346
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002347 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002348 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2349 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002350 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002351 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002352 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2353 dev_priv->psr.busy_frontbuffer_bits);
2354 seq_printf(m, "Re-enable work scheduled: %s\n",
2355 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002356
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002357 if (HAS_DDI(dev))
2358 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2359 else {
2360 for_each_pipe(dev_priv, pipe) {
2361 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2362 VLV_EDP_PSR_CURR_STATE_MASK;
2363 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2364 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2365 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002366 }
2367 }
2368 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002369
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002370 if (!HAS_DDI(dev))
2371 for_each_pipe(dev_priv, pipe) {
2372 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2373 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2374 seq_printf(m, " pipe %c", pipe_name(pipe));
2375 }
2376 seq_puts(m, "\n");
2377
2378 /* CHV PSR has no kind of performance counter */
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002379 if (HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002380 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2381 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002382
2383 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2384 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002385 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002386
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002387 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002388 return 0;
2389}
2390
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002391static int i915_sink_crc(struct seq_file *m, void *data)
2392{
2393 struct drm_info_node *node = m->private;
2394 struct drm_device *dev = node->minor->dev;
2395 struct intel_encoder *encoder;
2396 struct intel_connector *connector;
2397 struct intel_dp *intel_dp = NULL;
2398 int ret;
2399 u8 crc[6];
2400
2401 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002402 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002403
2404 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2405 continue;
2406
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002407 if (!connector->base.encoder)
2408 continue;
2409
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002410 encoder = to_intel_encoder(connector->base.encoder);
2411 if (encoder->type != INTEL_OUTPUT_EDP)
2412 continue;
2413
2414 intel_dp = enc_to_intel_dp(&encoder->base);
2415
2416 ret = intel_dp_sink_crc(intel_dp, crc);
2417 if (ret)
2418 goto out;
2419
2420 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2421 crc[0], crc[1], crc[2],
2422 crc[3], crc[4], crc[5]);
2423 goto out;
2424 }
2425 ret = -ENODEV;
2426out:
2427 drm_modeset_unlock_all(dev);
2428 return ret;
2429}
2430
Jesse Barnesec013e72013-08-20 10:29:23 +01002431static int i915_energy_uJ(struct seq_file *m, void *data)
2432{
2433 struct drm_info_node *node = m->private;
2434 struct drm_device *dev = node->minor->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 u64 power;
2437 u32 units;
2438
2439 if (INTEL_INFO(dev)->gen < 6)
2440 return -ENODEV;
2441
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002442 intel_runtime_pm_get(dev_priv);
2443
Jesse Barnesec013e72013-08-20 10:29:23 +01002444 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2445 power = (power & 0x1f00) >> 8;
2446 units = 1000000 / (1 << power); /* convert to uJ */
2447 power = I915_READ(MCH_SECP_NRG_STTS);
2448 power *= units;
2449
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002450 intel_runtime_pm_put(dev_priv);
2451
Jesse Barnesec013e72013-08-20 10:29:23 +01002452 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002453
2454 return 0;
2455}
2456
2457static int i915_pc8_status(struct seq_file *m, void *unused)
2458{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002459 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002460 struct drm_device *dev = node->minor->dev;
2461 struct drm_i915_private *dev_priv = dev->dev_private;
2462
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002463 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002464 seq_puts(m, "not supported\n");
2465 return 0;
2466 }
2467
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002468 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002469 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002470 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002471
Jesse Barnesec013e72013-08-20 10:29:23 +01002472 return 0;
2473}
2474
Imre Deak1da51582013-11-25 17:15:35 +02002475static const char *power_domain_str(enum intel_display_power_domain domain)
2476{
2477 switch (domain) {
2478 case POWER_DOMAIN_PIPE_A:
2479 return "PIPE_A";
2480 case POWER_DOMAIN_PIPE_B:
2481 return "PIPE_B";
2482 case POWER_DOMAIN_PIPE_C:
2483 return "PIPE_C";
2484 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2485 return "PIPE_A_PANEL_FITTER";
2486 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2487 return "PIPE_B_PANEL_FITTER";
2488 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2489 return "PIPE_C_PANEL_FITTER";
2490 case POWER_DOMAIN_TRANSCODER_A:
2491 return "TRANSCODER_A";
2492 case POWER_DOMAIN_TRANSCODER_B:
2493 return "TRANSCODER_B";
2494 case POWER_DOMAIN_TRANSCODER_C:
2495 return "TRANSCODER_C";
2496 case POWER_DOMAIN_TRANSCODER_EDP:
2497 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002498 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2499 return "PORT_DDI_A_2_LANES";
2500 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2501 return "PORT_DDI_A_4_LANES";
2502 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2503 return "PORT_DDI_B_2_LANES";
2504 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2505 return "PORT_DDI_B_4_LANES";
2506 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2507 return "PORT_DDI_C_2_LANES";
2508 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2509 return "PORT_DDI_C_4_LANES";
2510 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2511 return "PORT_DDI_D_2_LANES";
2512 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2513 return "PORT_DDI_D_4_LANES";
2514 case POWER_DOMAIN_PORT_DSI:
2515 return "PORT_DSI";
2516 case POWER_DOMAIN_PORT_CRT:
2517 return "PORT_CRT";
2518 case POWER_DOMAIN_PORT_OTHER:
2519 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002520 case POWER_DOMAIN_VGA:
2521 return "VGA";
2522 case POWER_DOMAIN_AUDIO:
2523 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002524 case POWER_DOMAIN_PLLS:
2525 return "PLLS";
Satheeshakrishna M14071212015-01-16 15:57:51 +00002526 case POWER_DOMAIN_AUX_A:
2527 return "AUX_A";
2528 case POWER_DOMAIN_AUX_B:
2529 return "AUX_B";
2530 case POWER_DOMAIN_AUX_C:
2531 return "AUX_C";
2532 case POWER_DOMAIN_AUX_D:
2533 return "AUX_D";
Imre Deak1da51582013-11-25 17:15:35 +02002534 case POWER_DOMAIN_INIT:
2535 return "INIT";
2536 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002537 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002538 return "?";
2539 }
2540}
2541
2542static int i915_power_domain_info(struct seq_file *m, void *unused)
2543{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002544 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002545 struct drm_device *dev = node->minor->dev;
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2548 int i;
2549
2550 mutex_lock(&power_domains->lock);
2551
2552 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2553 for (i = 0; i < power_domains->power_well_count; i++) {
2554 struct i915_power_well *power_well;
2555 enum intel_display_power_domain power_domain;
2556
2557 power_well = &power_domains->power_wells[i];
2558 seq_printf(m, "%-25s %d\n", power_well->name,
2559 power_well->count);
2560
2561 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2562 power_domain++) {
2563 if (!(BIT(power_domain) & power_well->domains))
2564 continue;
2565
2566 seq_printf(m, " %-23s %d\n",
2567 power_domain_str(power_domain),
2568 power_domains->domain_use_count[power_domain]);
2569 }
2570 }
2571
2572 mutex_unlock(&power_domains->lock);
2573
2574 return 0;
2575}
2576
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002577static void intel_seq_print_mode(struct seq_file *m, int tabs,
2578 struct drm_display_mode *mode)
2579{
2580 int i;
2581
2582 for (i = 0; i < tabs; i++)
2583 seq_putc(m, '\t');
2584
2585 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2586 mode->base.id, mode->name,
2587 mode->vrefresh, mode->clock,
2588 mode->hdisplay, mode->hsync_start,
2589 mode->hsync_end, mode->htotal,
2590 mode->vdisplay, mode->vsync_start,
2591 mode->vsync_end, mode->vtotal,
2592 mode->type, mode->flags);
2593}
2594
2595static void intel_encoder_info(struct seq_file *m,
2596 struct intel_crtc *intel_crtc,
2597 struct intel_encoder *intel_encoder)
2598{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002599 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002600 struct drm_device *dev = node->minor->dev;
2601 struct drm_crtc *crtc = &intel_crtc->base;
2602 struct intel_connector *intel_connector;
2603 struct drm_encoder *encoder;
2604
2605 encoder = &intel_encoder->base;
2606 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002607 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002608 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2609 struct drm_connector *connector = &intel_connector->base;
2610 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2611 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002612 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002613 drm_get_connector_status_name(connector->status));
2614 if (connector->status == connector_status_connected) {
2615 struct drm_display_mode *mode = &crtc->mode;
2616 seq_printf(m, ", mode:\n");
2617 intel_seq_print_mode(m, 2, mode);
2618 } else {
2619 seq_putc(m, '\n');
2620 }
2621 }
2622}
2623
2624static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2625{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002626 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002627 struct drm_device *dev = node->minor->dev;
2628 struct drm_crtc *crtc = &intel_crtc->base;
2629 struct intel_encoder *intel_encoder;
2630
Matt Roper5aa8a932014-06-16 10:12:55 -07002631 if (crtc->primary->fb)
2632 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2633 crtc->primary->fb->base.id, crtc->x, crtc->y,
2634 crtc->primary->fb->width, crtc->primary->fb->height);
2635 else
2636 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002637 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2638 intel_encoder_info(m, intel_crtc, intel_encoder);
2639}
2640
2641static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2642{
2643 struct drm_display_mode *mode = panel->fixed_mode;
2644
2645 seq_printf(m, "\tfixed mode:\n");
2646 intel_seq_print_mode(m, 2, mode);
2647}
2648
2649static void intel_dp_info(struct seq_file *m,
2650 struct intel_connector *intel_connector)
2651{
2652 struct intel_encoder *intel_encoder = intel_connector->encoder;
2653 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2654
2655 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2656 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2657 "no");
2658 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2659 intel_panel_info(m, &intel_connector->panel);
2660}
2661
2662static void intel_hdmi_info(struct seq_file *m,
2663 struct intel_connector *intel_connector)
2664{
2665 struct intel_encoder *intel_encoder = intel_connector->encoder;
2666 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2667
2668 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2669 "no");
2670}
2671
2672static void intel_lvds_info(struct seq_file *m,
2673 struct intel_connector *intel_connector)
2674{
2675 intel_panel_info(m, &intel_connector->panel);
2676}
2677
2678static void intel_connector_info(struct seq_file *m,
2679 struct drm_connector *connector)
2680{
2681 struct intel_connector *intel_connector = to_intel_connector(connector);
2682 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002683 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002684
2685 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002686 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002687 drm_get_connector_status_name(connector->status));
2688 if (connector->status == connector_status_connected) {
2689 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2690 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2691 connector->display_info.width_mm,
2692 connector->display_info.height_mm);
2693 seq_printf(m, "\tsubpixel order: %s\n",
2694 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2695 seq_printf(m, "\tCEA rev: %d\n",
2696 connector->display_info.cea_rev);
2697 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002698 if (intel_encoder) {
2699 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2700 intel_encoder->type == INTEL_OUTPUT_EDP)
2701 intel_dp_info(m, intel_connector);
2702 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2703 intel_hdmi_info(m, intel_connector);
2704 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2705 intel_lvds_info(m, intel_connector);
2706 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002707
Jesse Barnesf103fc72014-02-20 12:39:57 -08002708 seq_printf(m, "\tmodes:\n");
2709 list_for_each_entry(mode, &connector->modes, head)
2710 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002711}
2712
Chris Wilson065f2ec2014-03-12 09:13:13 +00002713static bool cursor_active(struct drm_device *dev, int pipe)
2714{
2715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 u32 state;
2717
2718 if (IS_845G(dev) || IS_I865G(dev))
2719 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002720 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002721 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002722
2723 return state;
2724}
2725
2726static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2727{
2728 struct drm_i915_private *dev_priv = dev->dev_private;
2729 u32 pos;
2730
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002731 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002732
2733 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2734 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2735 *x = -*x;
2736
2737 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2738 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2739 *y = -*y;
2740
2741 return cursor_active(dev, pipe);
2742}
2743
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002744static int i915_display_info(struct seq_file *m, void *unused)
2745{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002746 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002747 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002748 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002749 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002750 struct drm_connector *connector;
2751
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002752 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002753 drm_modeset_lock_all(dev);
2754 seq_printf(m, "CRTC info\n");
2755 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002756 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002757 bool active;
2758 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002759
Chris Wilson57127ef2014-07-04 08:20:11 +01002760 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002761 crtc->base.base.id, pipe_name(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 yesno(crtc->active), crtc->config->pipe_src_w,
2763 crtc->config->pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002764 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002765 intel_crtc_info(m, crtc);
2766
Paulo Zanonia23dc652014-04-01 14:55:11 -03002767 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002768 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002769 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08002770 x, y, crtc->base.cursor->state->crtc_w,
2771 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01002772 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002773 }
Daniel Vettercace8412014-05-22 17:56:31 +02002774
2775 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2776 yesno(!crtc->cpu_fifo_underrun_disabled),
2777 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002778 }
2779
2780 seq_printf(m, "\n");
2781 seq_printf(m, "Connector info\n");
2782 seq_printf(m, "--------------\n");
2783 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2784 intel_connector_info(m, connector);
2785 }
2786 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002787 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002788
2789 return 0;
2790}
2791
Ben Widawskye04934c2014-06-30 09:53:42 -07002792static int i915_semaphore_status(struct seq_file *m, void *unused)
2793{
2794 struct drm_info_node *node = (struct drm_info_node *) m->private;
2795 struct drm_device *dev = node->minor->dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 struct intel_engine_cs *ring;
2798 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2799 int i, j, ret;
2800
2801 if (!i915_semaphore_is_enabled(dev)) {
2802 seq_puts(m, "Semaphores are disabled\n");
2803 return 0;
2804 }
2805
2806 ret = mutex_lock_interruptible(&dev->struct_mutex);
2807 if (ret)
2808 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002809 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002810
2811 if (IS_BROADWELL(dev)) {
2812 struct page *page;
2813 uint64_t *seqno;
2814
2815 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2816
2817 seqno = (uint64_t *)kmap_atomic(page);
2818 for_each_ring(ring, dev_priv, i) {
2819 uint64_t offset;
2820
2821 seq_printf(m, "%s\n", ring->name);
2822
2823 seq_puts(m, " Last signal:");
2824 for (j = 0; j < num_rings; j++) {
2825 offset = i * I915_NUM_RINGS + j;
2826 seq_printf(m, "0x%08llx (0x%02llx) ",
2827 seqno[offset], offset * 8);
2828 }
2829 seq_putc(m, '\n');
2830
2831 seq_puts(m, " Last wait: ");
2832 for (j = 0; j < num_rings; j++) {
2833 offset = i + (j * I915_NUM_RINGS);
2834 seq_printf(m, "0x%08llx (0x%02llx) ",
2835 seqno[offset], offset * 8);
2836 }
2837 seq_putc(m, '\n');
2838
2839 }
2840 kunmap_atomic(seqno);
2841 } else {
2842 seq_puts(m, " Last signal:");
2843 for_each_ring(ring, dev_priv, i)
2844 for (j = 0; j < num_rings; j++)
2845 seq_printf(m, "0x%08x\n",
2846 I915_READ(ring->semaphore.mbox.signal[j]));
2847 seq_putc(m, '\n');
2848 }
2849
2850 seq_puts(m, "\nSync seqno:\n");
2851 for_each_ring(ring, dev_priv, i) {
2852 for (j = 0; j < num_rings; j++) {
2853 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2854 }
2855 seq_putc(m, '\n');
2856 }
2857 seq_putc(m, '\n');
2858
Paulo Zanoni03872062014-07-09 14:31:57 -03002859 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002860 mutex_unlock(&dev->struct_mutex);
2861 return 0;
2862}
2863
Daniel Vetter728e29d2014-06-25 22:01:53 +03002864static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2865{
2866 struct drm_info_node *node = (struct drm_info_node *) m->private;
2867 struct drm_device *dev = node->minor->dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
2869 int i;
2870
2871 drm_modeset_lock_all(dev);
2872 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2873 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2874
2875 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002876 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002877 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002878 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002879 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2880 seq_printf(m, " dpll_md: 0x%08x\n",
2881 pll->config.hw_state.dpll_md);
2882 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2883 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2884 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002885 }
2886 drm_modeset_unlock_all(dev);
2887
2888 return 0;
2889}
2890
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002891static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002892{
2893 int i;
2894 int ret;
2895 struct drm_info_node *node = (struct drm_info_node *) m->private;
2896 struct drm_device *dev = node->minor->dev;
2897 struct drm_i915_private *dev_priv = dev->dev_private;
2898
Arun Siluvery888b5992014-08-26 14:44:51 +01002899 ret = mutex_lock_interruptible(&dev->struct_mutex);
2900 if (ret)
2901 return ret;
2902
2903 intel_runtime_pm_get(dev_priv);
2904
Mika Kuoppala72253422014-10-07 17:21:26 +03002905 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2906 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002907 u32 addr, mask, value, read;
2908 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002909
Mika Kuoppala72253422014-10-07 17:21:26 +03002910 addr = dev_priv->workarounds.reg[i].addr;
2911 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002912 value = dev_priv->workarounds.reg[i].value;
2913 read = I915_READ(addr);
2914 ok = (value & mask) == (read & mask);
2915 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2916 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002917 }
2918
2919 intel_runtime_pm_put(dev_priv);
2920 mutex_unlock(&dev->struct_mutex);
2921
2922 return 0;
2923}
2924
Damien Lespiauc5511e42014-11-04 17:06:51 +00002925static int i915_ddb_info(struct seq_file *m, void *unused)
2926{
2927 struct drm_info_node *node = m->private;
2928 struct drm_device *dev = node->minor->dev;
2929 struct drm_i915_private *dev_priv = dev->dev_private;
2930 struct skl_ddb_allocation *ddb;
2931 struct skl_ddb_entry *entry;
2932 enum pipe pipe;
2933 int plane;
2934
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002935 if (INTEL_INFO(dev)->gen < 9)
2936 return 0;
2937
Damien Lespiauc5511e42014-11-04 17:06:51 +00002938 drm_modeset_lock_all(dev);
2939
2940 ddb = &dev_priv->wm.skl_hw.ddb;
2941
2942 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2943
2944 for_each_pipe(dev_priv, pipe) {
2945 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2946
Damien Lespiaudd740782015-02-28 14:54:08 +00002947 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00002948 entry = &ddb->plane[pipe][plane];
2949 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2950 entry->start, entry->end,
2951 skl_ddb_entry_size(entry));
2952 }
2953
2954 entry = &ddb->cursor[pipe];
2955 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2956 entry->end, skl_ddb_entry_size(entry));
2957 }
2958
2959 drm_modeset_unlock_all(dev);
2960
2961 return 0;
2962}
2963
Vandana Kannana54746e2015-03-03 20:53:10 +05302964static void drrs_status_per_crtc(struct seq_file *m,
2965 struct drm_device *dev, struct intel_crtc *intel_crtc)
2966{
2967 struct intel_encoder *intel_encoder;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct i915_drrs *drrs = &dev_priv->drrs;
2970 int vrefresh = 0;
2971
2972 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
2973 /* Encoder connected on this CRTC */
2974 switch (intel_encoder->type) {
2975 case INTEL_OUTPUT_EDP:
2976 seq_puts(m, "eDP:\n");
2977 break;
2978 case INTEL_OUTPUT_DSI:
2979 seq_puts(m, "DSI:\n");
2980 break;
2981 case INTEL_OUTPUT_HDMI:
2982 seq_puts(m, "HDMI:\n");
2983 break;
2984 case INTEL_OUTPUT_DISPLAYPORT:
2985 seq_puts(m, "DP:\n");
2986 break;
2987 default:
2988 seq_printf(m, "Other encoder (id=%d).\n",
2989 intel_encoder->type);
2990 return;
2991 }
2992 }
2993
2994 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
2995 seq_puts(m, "\tVBT: DRRS_type: Static");
2996 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
2997 seq_puts(m, "\tVBT: DRRS_type: Seamless");
2998 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
2999 seq_puts(m, "\tVBT: DRRS_type: None");
3000 else
3001 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3002
3003 seq_puts(m, "\n\n");
3004
3005 if (intel_crtc->config->has_drrs) {
3006 struct intel_panel *panel;
3007
3008 mutex_lock(&drrs->mutex);
3009 /* DRRS Supported */
3010 seq_puts(m, "\tDRRS Supported: Yes\n");
3011
3012 /* disable_drrs() will make drrs->dp NULL */
3013 if (!drrs->dp) {
3014 seq_puts(m, "Idleness DRRS: Disabled");
3015 mutex_unlock(&drrs->mutex);
3016 return;
3017 }
3018
3019 panel = &drrs->dp->attached_connector->panel;
3020 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3021 drrs->busy_frontbuffer_bits);
3022
3023 seq_puts(m, "\n\t\t");
3024 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3025 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3026 vrefresh = panel->fixed_mode->vrefresh;
3027 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3028 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3029 vrefresh = panel->downclock_mode->vrefresh;
3030 } else {
3031 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3032 drrs->refresh_rate_type);
3033 mutex_unlock(&drrs->mutex);
3034 return;
3035 }
3036 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3037
3038 seq_puts(m, "\n\t\t");
3039 mutex_unlock(&drrs->mutex);
3040 } else {
3041 /* DRRS not supported. Print the VBT parameter*/
3042 seq_puts(m, "\tDRRS Supported : No");
3043 }
3044 seq_puts(m, "\n");
3045}
3046
3047static int i915_drrs_status(struct seq_file *m, void *unused)
3048{
3049 struct drm_info_node *node = m->private;
3050 struct drm_device *dev = node->minor->dev;
3051 struct intel_crtc *intel_crtc;
3052 int active_crtc_cnt = 0;
3053
3054 for_each_intel_crtc(dev, intel_crtc) {
3055 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3056
3057 if (intel_crtc->active) {
3058 active_crtc_cnt++;
3059 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3060
3061 drrs_status_per_crtc(m, dev, intel_crtc);
3062 }
3063
3064 drm_modeset_unlock(&intel_crtc->base.mutex);
3065 }
3066
3067 if (!active_crtc_cnt)
3068 seq_puts(m, "No active crtc found\n");
3069
3070 return 0;
3071}
3072
Damien Lespiau07144422013-10-15 18:55:40 +01003073struct pipe_crc_info {
3074 const char *name;
3075 struct drm_device *dev;
3076 enum pipe pipe;
3077};
3078
Dave Airlie11bed952014-05-12 15:22:27 +10003079static int i915_dp_mst_info(struct seq_file *m, void *unused)
3080{
3081 struct drm_info_node *node = (struct drm_info_node *) m->private;
3082 struct drm_device *dev = node->minor->dev;
3083 struct drm_encoder *encoder;
3084 struct intel_encoder *intel_encoder;
3085 struct intel_digital_port *intel_dig_port;
3086 drm_modeset_lock_all(dev);
3087 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3088 intel_encoder = to_intel_encoder(encoder);
3089 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3090 continue;
3091 intel_dig_port = enc_to_dig_port(encoder);
3092 if (!intel_dig_port->dp.can_mst)
3093 continue;
3094
3095 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3096 }
3097 drm_modeset_unlock_all(dev);
3098 return 0;
3099}
3100
Damien Lespiau07144422013-10-15 18:55:40 +01003101static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003102{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003103 struct pipe_crc_info *info = inode->i_private;
3104 struct drm_i915_private *dev_priv = info->dev->dev_private;
3105 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3106
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003107 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3108 return -ENODEV;
3109
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003110 spin_lock_irq(&pipe_crc->lock);
3111
3112 if (pipe_crc->opened) {
3113 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003114 return -EBUSY; /* already open */
3115 }
3116
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003117 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003118 filep->private_data = inode->i_private;
3119
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003120 spin_unlock_irq(&pipe_crc->lock);
3121
Damien Lespiau07144422013-10-15 18:55:40 +01003122 return 0;
3123}
3124
3125static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3126{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003127 struct pipe_crc_info *info = inode->i_private;
3128 struct drm_i915_private *dev_priv = info->dev->dev_private;
3129 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3130
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003131 spin_lock_irq(&pipe_crc->lock);
3132 pipe_crc->opened = false;
3133 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003134
Damien Lespiau07144422013-10-15 18:55:40 +01003135 return 0;
3136}
3137
3138/* (6 fields, 8 chars each, space separated (5) + '\n') */
3139#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3140/* account for \'0' */
3141#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3142
3143static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3144{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003145 assert_spin_locked(&pipe_crc->lock);
3146 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3147 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003148}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003149
Damien Lespiau07144422013-10-15 18:55:40 +01003150static ssize_t
3151i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3152 loff_t *pos)
3153{
3154 struct pipe_crc_info *info = filep->private_data;
3155 struct drm_device *dev = info->dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3158 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003159 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003160 ssize_t bytes_read;
3161
3162 /*
3163 * Don't allow user space to provide buffers not big enough to hold
3164 * a line of data.
3165 */
3166 if (count < PIPE_CRC_LINE_LEN)
3167 return -EINVAL;
3168
3169 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3170 return 0;
3171
3172 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003173 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003174 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003175 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003176
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003177 if (filep->f_flags & O_NONBLOCK) {
3178 spin_unlock_irq(&pipe_crc->lock);
3179 return -EAGAIN;
3180 }
3181
3182 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3183 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3184 if (ret) {
3185 spin_unlock_irq(&pipe_crc->lock);
3186 return ret;
3187 }
Damien Lespiau07144422013-10-15 18:55:40 +01003188 }
3189
3190 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003191 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003192
Damien Lespiau07144422013-10-15 18:55:40 +01003193 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003194 while (n_entries > 0) {
3195 struct intel_pipe_crc_entry *entry =
3196 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003197 int ret;
3198
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003199 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3200 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3201 break;
3202
3203 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3204 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3205
Damien Lespiau07144422013-10-15 18:55:40 +01003206 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3207 "%8u %8x %8x %8x %8x %8x\n",
3208 entry->frame, entry->crc[0],
3209 entry->crc[1], entry->crc[2],
3210 entry->crc[3], entry->crc[4]);
3211
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003212 spin_unlock_irq(&pipe_crc->lock);
3213
3214 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003215 if (ret == PIPE_CRC_LINE_LEN)
3216 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003217
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003218 user_buf += PIPE_CRC_LINE_LEN;
3219 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003220
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003221 spin_lock_irq(&pipe_crc->lock);
3222 }
3223
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003224 spin_unlock_irq(&pipe_crc->lock);
3225
Damien Lespiau07144422013-10-15 18:55:40 +01003226 return bytes_read;
3227}
3228
3229static const struct file_operations i915_pipe_crc_fops = {
3230 .owner = THIS_MODULE,
3231 .open = i915_pipe_crc_open,
3232 .read = i915_pipe_crc_read,
3233 .release = i915_pipe_crc_release,
3234};
3235
3236static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3237 {
3238 .name = "i915_pipe_A_crc",
3239 .pipe = PIPE_A,
3240 },
3241 {
3242 .name = "i915_pipe_B_crc",
3243 .pipe = PIPE_B,
3244 },
3245 {
3246 .name = "i915_pipe_C_crc",
3247 .pipe = PIPE_C,
3248 },
3249};
3250
3251static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3252 enum pipe pipe)
3253{
3254 struct drm_device *dev = minor->dev;
3255 struct dentry *ent;
3256 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3257
3258 info->dev = dev;
3259 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3260 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003261 if (!ent)
3262 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003263
3264 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003265}
3266
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003267static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003268 "none",
3269 "plane1",
3270 "plane2",
3271 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003272 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003273 "TV",
3274 "DP-B",
3275 "DP-C",
3276 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003277 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003278};
3279
3280static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3281{
3282 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3283 return pipe_crc_sources[source];
3284}
3285
Damien Lespiaubd9db022013-10-15 18:55:36 +01003286static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003287{
3288 struct drm_device *dev = m->private;
3289 struct drm_i915_private *dev_priv = dev->dev_private;
3290 int i;
3291
3292 for (i = 0; i < I915_MAX_PIPES; i++)
3293 seq_printf(m, "%c %s\n", pipe_name(i),
3294 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3295
3296 return 0;
3297}
3298
Damien Lespiaubd9db022013-10-15 18:55:36 +01003299static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003300{
3301 struct drm_device *dev = inode->i_private;
3302
Damien Lespiaubd9db022013-10-15 18:55:36 +01003303 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003304}
3305
Daniel Vetter46a19182013-11-01 10:50:20 +01003306static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003307 uint32_t *val)
3308{
Daniel Vetter46a19182013-11-01 10:50:20 +01003309 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3310 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3311
3312 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003313 case INTEL_PIPE_CRC_SOURCE_PIPE:
3314 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3315 break;
3316 case INTEL_PIPE_CRC_SOURCE_NONE:
3317 *val = 0;
3318 break;
3319 default:
3320 return -EINVAL;
3321 }
3322
3323 return 0;
3324}
3325
Daniel Vetter46a19182013-11-01 10:50:20 +01003326static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3327 enum intel_pipe_crc_source *source)
3328{
3329 struct intel_encoder *encoder;
3330 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003331 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003332 int ret = 0;
3333
3334 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3335
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003336 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003337 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003338 if (!encoder->base.crtc)
3339 continue;
3340
3341 crtc = to_intel_crtc(encoder->base.crtc);
3342
3343 if (crtc->pipe != pipe)
3344 continue;
3345
3346 switch (encoder->type) {
3347 case INTEL_OUTPUT_TVOUT:
3348 *source = INTEL_PIPE_CRC_SOURCE_TV;
3349 break;
3350 case INTEL_OUTPUT_DISPLAYPORT:
3351 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003352 dig_port = enc_to_dig_port(&encoder->base);
3353 switch (dig_port->port) {
3354 case PORT_B:
3355 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3356 break;
3357 case PORT_C:
3358 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3359 break;
3360 case PORT_D:
3361 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3362 break;
3363 default:
3364 WARN(1, "nonexisting DP port %c\n",
3365 port_name(dig_port->port));
3366 break;
3367 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003368 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003369 default:
3370 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003371 }
3372 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003373 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003374
3375 return ret;
3376}
3377
3378static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3379 enum pipe pipe,
3380 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003381 uint32_t *val)
3382{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 bool need_stable_symbols = false;
3385
Daniel Vetter46a19182013-11-01 10:50:20 +01003386 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3387 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3388 if (ret)
3389 return ret;
3390 }
3391
3392 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003393 case INTEL_PIPE_CRC_SOURCE_PIPE:
3394 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3395 break;
3396 case INTEL_PIPE_CRC_SOURCE_DP_B:
3397 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003398 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003399 break;
3400 case INTEL_PIPE_CRC_SOURCE_DP_C:
3401 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003402 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003403 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003404 case INTEL_PIPE_CRC_SOURCE_DP_D:
3405 if (!IS_CHERRYVIEW(dev))
3406 return -EINVAL;
3407 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3408 need_stable_symbols = true;
3409 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003410 case INTEL_PIPE_CRC_SOURCE_NONE:
3411 *val = 0;
3412 break;
3413 default:
3414 return -EINVAL;
3415 }
3416
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003417 /*
3418 * When the pipe CRC tap point is after the transcoders we need
3419 * to tweak symbol-level features to produce a deterministic series of
3420 * symbols for a given frame. We need to reset those features only once
3421 * a frame (instead of every nth symbol):
3422 * - DC-balance: used to ensure a better clock recovery from the data
3423 * link (SDVO)
3424 * - DisplayPort scrambling: used for EMI reduction
3425 */
3426 if (need_stable_symbols) {
3427 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3428
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003429 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003430 switch (pipe) {
3431 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003432 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003433 break;
3434 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003435 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003436 break;
3437 case PIPE_C:
3438 tmp |= PIPE_C_SCRAMBLE_RESET;
3439 break;
3440 default:
3441 return -EINVAL;
3442 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003443 I915_WRITE(PORT_DFT2_G4X, tmp);
3444 }
3445
Daniel Vetter7ac01292013-10-18 16:37:06 +02003446 return 0;
3447}
3448
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003449static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003450 enum pipe pipe,
3451 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003452 uint32_t *val)
3453{
Daniel Vetter84093602013-11-01 10:50:21 +01003454 struct drm_i915_private *dev_priv = dev->dev_private;
3455 bool need_stable_symbols = false;
3456
Daniel Vetter46a19182013-11-01 10:50:20 +01003457 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3458 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3459 if (ret)
3460 return ret;
3461 }
3462
3463 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003464 case INTEL_PIPE_CRC_SOURCE_PIPE:
3465 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3466 break;
3467 case INTEL_PIPE_CRC_SOURCE_TV:
3468 if (!SUPPORTS_TV(dev))
3469 return -EINVAL;
3470 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3471 break;
3472 case INTEL_PIPE_CRC_SOURCE_DP_B:
3473 if (!IS_G4X(dev))
3474 return -EINVAL;
3475 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003476 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003477 break;
3478 case INTEL_PIPE_CRC_SOURCE_DP_C:
3479 if (!IS_G4X(dev))
3480 return -EINVAL;
3481 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003482 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003483 break;
3484 case INTEL_PIPE_CRC_SOURCE_DP_D:
3485 if (!IS_G4X(dev))
3486 return -EINVAL;
3487 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003488 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003489 break;
3490 case INTEL_PIPE_CRC_SOURCE_NONE:
3491 *val = 0;
3492 break;
3493 default:
3494 return -EINVAL;
3495 }
3496
Daniel Vetter84093602013-11-01 10:50:21 +01003497 /*
3498 * When the pipe CRC tap point is after the transcoders we need
3499 * to tweak symbol-level features to produce a deterministic series of
3500 * symbols for a given frame. We need to reset those features only once
3501 * a frame (instead of every nth symbol):
3502 * - DC-balance: used to ensure a better clock recovery from the data
3503 * link (SDVO)
3504 * - DisplayPort scrambling: used for EMI reduction
3505 */
3506 if (need_stable_symbols) {
3507 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3508
3509 WARN_ON(!IS_G4X(dev));
3510
3511 I915_WRITE(PORT_DFT_I9XX,
3512 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3513
3514 if (pipe == PIPE_A)
3515 tmp |= PIPE_A_SCRAMBLE_RESET;
3516 else
3517 tmp |= PIPE_B_SCRAMBLE_RESET;
3518
3519 I915_WRITE(PORT_DFT2_G4X, tmp);
3520 }
3521
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003522 return 0;
3523}
3524
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003525static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3526 enum pipe pipe)
3527{
3528 struct drm_i915_private *dev_priv = dev->dev_private;
3529 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3530
Ville Syrjäläeb736672014-12-09 21:28:28 +02003531 switch (pipe) {
3532 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003533 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003534 break;
3535 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003536 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003537 break;
3538 case PIPE_C:
3539 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3540 break;
3541 default:
3542 return;
3543 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003544 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3545 tmp &= ~DC_BALANCE_RESET_VLV;
3546 I915_WRITE(PORT_DFT2_G4X, tmp);
3547
3548}
3549
Daniel Vetter84093602013-11-01 10:50:21 +01003550static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3551 enum pipe pipe)
3552{
3553 struct drm_i915_private *dev_priv = dev->dev_private;
3554 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3555
3556 if (pipe == PIPE_A)
3557 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3558 else
3559 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3560 I915_WRITE(PORT_DFT2_G4X, tmp);
3561
3562 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3563 I915_WRITE(PORT_DFT_I9XX,
3564 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3565 }
3566}
3567
Daniel Vetter46a19182013-11-01 10:50:20 +01003568static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003569 uint32_t *val)
3570{
Daniel Vetter46a19182013-11-01 10:50:20 +01003571 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3572 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3573
3574 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003575 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3576 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3577 break;
3578 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3579 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3580 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003581 case INTEL_PIPE_CRC_SOURCE_PIPE:
3582 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3583 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003584 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003585 *val = 0;
3586 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003587 default:
3588 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003589 }
3590
3591 return 0;
3592}
3593
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003594static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3595{
3596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 struct intel_crtc *crtc =
3598 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3599
3600 drm_modeset_lock_all(dev);
3601 /*
3602 * If we use the eDP transcoder we need to make sure that we don't
3603 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3604 * relevant on hsw with pipe A when using the always-on power well
3605 * routing.
3606 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003607 if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
3608 !crtc->config->pch_pfit.enabled) {
3609 crtc->config->pch_pfit.force_thru = true;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003610
3611 intel_display_power_get(dev_priv,
3612 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3613
3614 dev_priv->display.crtc_disable(&crtc->base);
3615 dev_priv->display.crtc_enable(&crtc->base);
3616 }
3617 drm_modeset_unlock_all(dev);
3618}
3619
3620static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3621{
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 struct intel_crtc *crtc =
3624 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3625
3626 drm_modeset_lock_all(dev);
3627 /*
3628 * If we use the eDP transcoder we need to make sure that we don't
3629 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3630 * relevant on hsw with pipe A when using the always-on power well
3631 * routing.
3632 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003633 if (crtc->config->pch_pfit.force_thru) {
3634 crtc->config->pch_pfit.force_thru = false;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003635
3636 dev_priv->display.crtc_disable(&crtc->base);
3637 dev_priv->display.crtc_enable(&crtc->base);
3638
3639 intel_display_power_put(dev_priv,
3640 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3641 }
3642 drm_modeset_unlock_all(dev);
3643}
3644
3645static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3646 enum pipe pipe,
3647 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003648 uint32_t *val)
3649{
Daniel Vetter46a19182013-11-01 10:50:20 +01003650 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3651 *source = INTEL_PIPE_CRC_SOURCE_PF;
3652
3653 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003654 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3655 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3656 break;
3657 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3658 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3659 break;
3660 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003661 if (IS_HASWELL(dev) && pipe == PIPE_A)
3662 hsw_trans_edp_pipe_A_crc_wa(dev);
3663
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003664 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3665 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003666 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003667 *val = 0;
3668 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003669 default:
3670 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003671 }
3672
3673 return 0;
3674}
3675
Daniel Vetter926321d2013-10-16 13:30:34 +02003676static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3677 enum intel_pipe_crc_source source)
3678{
3679 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003680 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003681 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3682 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003683 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003684 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003685
Damien Lespiaucc3da172013-10-15 18:55:31 +01003686 if (pipe_crc->source == source)
3687 return 0;
3688
Damien Lespiauae676fc2013-10-15 18:55:32 +01003689 /* forbid changing the source without going back to 'none' */
3690 if (pipe_crc->source && source)
3691 return -EINVAL;
3692
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003693 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3694 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3695 return -EIO;
3696 }
3697
Daniel Vetter52f843f2013-10-21 17:26:38 +02003698 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003699 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003700 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003701 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003702 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003703 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003704 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003705 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003706 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003707 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003708
3709 if (ret != 0)
3710 return ret;
3711
Damien Lespiau4b584362013-10-15 18:55:33 +01003712 /* none -> real source transition */
3713 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003714 struct intel_pipe_crc_entry *entries;
3715
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003716 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3717 pipe_name(pipe), pipe_crc_source_name(source));
3718
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003719 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3720 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003721 GFP_KERNEL);
3722 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003723 return -ENOMEM;
3724
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003725 /*
3726 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3727 * enabled and disabled dynamically based on package C states,
3728 * user space can't make reliable use of the CRCs, so let's just
3729 * completely disable it.
3730 */
3731 hsw_disable_ips(crtc);
3732
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003733 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003734 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003735 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003736 pipe_crc->head = 0;
3737 pipe_crc->tail = 0;
3738 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003739 }
3740
Damien Lespiaucc3da172013-10-15 18:55:31 +01003741 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003742
Daniel Vetter926321d2013-10-16 13:30:34 +02003743 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3744 POSTING_READ(PIPE_CRC_CTL(pipe));
3745
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003746 /* real source -> none transition */
3747 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003748 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003749 struct intel_crtc *crtc =
3750 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003751
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003752 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3753 pipe_name(pipe));
3754
Daniel Vettera33d7102014-06-06 08:22:08 +02003755 drm_modeset_lock(&crtc->base.mutex, NULL);
3756 if (crtc->active)
3757 intel_wait_for_vblank(dev, pipe);
3758 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003759
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003760 spin_lock_irq(&pipe_crc->lock);
3761 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003762 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003763 pipe_crc->head = 0;
3764 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003765 spin_unlock_irq(&pipe_crc->lock);
3766
3767 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003768
3769 if (IS_G4X(dev))
3770 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003771 else if (IS_VALLEYVIEW(dev))
3772 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003773 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3774 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003775
3776 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003777 }
3778
Daniel Vetter926321d2013-10-16 13:30:34 +02003779 return 0;
3780}
3781
3782/*
3783 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003784 * command: wsp* object wsp+ name wsp+ source wsp*
3785 * object: 'pipe'
3786 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003787 * source: (none | plane1 | plane2 | pf)
3788 * wsp: (#0x20 | #0x9 | #0xA)+
3789 *
3790 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003791 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3792 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003793 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003794static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003795{
3796 int n_words = 0;
3797
3798 while (*buf) {
3799 char *end;
3800
3801 /* skip leading white space */
3802 buf = skip_spaces(buf);
3803 if (!*buf)
3804 break; /* end of buffer */
3805
3806 /* find end of word */
3807 for (end = buf; *end && !isspace(*end); end++)
3808 ;
3809
3810 if (n_words == max_words) {
3811 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3812 max_words);
3813 return -EINVAL; /* ran out of words[] before bytes */
3814 }
3815
3816 if (*end)
3817 *end++ = '\0';
3818 words[n_words++] = buf;
3819 buf = end;
3820 }
3821
3822 return n_words;
3823}
3824
Damien Lespiaub94dec82013-10-15 18:55:35 +01003825enum intel_pipe_crc_object {
3826 PIPE_CRC_OBJECT_PIPE,
3827};
3828
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003829static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003830 "pipe",
3831};
3832
3833static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003834display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003835{
3836 int i;
3837
3838 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3839 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003840 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003841 return 0;
3842 }
3843
3844 return -EINVAL;
3845}
3846
Damien Lespiaubd9db022013-10-15 18:55:36 +01003847static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003848{
3849 const char name = buf[0];
3850
3851 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3852 return -EINVAL;
3853
3854 *pipe = name - 'A';
3855
3856 return 0;
3857}
3858
3859static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003860display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003861{
3862 int i;
3863
3864 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3865 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003866 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003867 return 0;
3868 }
3869
3870 return -EINVAL;
3871}
3872
Damien Lespiaubd9db022013-10-15 18:55:36 +01003873static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003874{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003875#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003876 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003877 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003878 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003879 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003880 enum intel_pipe_crc_source source;
3881
Damien Lespiaubd9db022013-10-15 18:55:36 +01003882 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003883 if (n_words != N_WORDS) {
3884 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3885 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003886 return -EINVAL;
3887 }
3888
Damien Lespiaubd9db022013-10-15 18:55:36 +01003889 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003890 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003891 return -EINVAL;
3892 }
3893
Damien Lespiaubd9db022013-10-15 18:55:36 +01003894 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003895 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3896 return -EINVAL;
3897 }
3898
Damien Lespiaubd9db022013-10-15 18:55:36 +01003899 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003900 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003901 return -EINVAL;
3902 }
3903
3904 return pipe_crc_set_source(dev, pipe, source);
3905}
3906
Damien Lespiaubd9db022013-10-15 18:55:36 +01003907static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3908 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003909{
3910 struct seq_file *m = file->private_data;
3911 struct drm_device *dev = m->private;
3912 char *tmpbuf;
3913 int ret;
3914
3915 if (len == 0)
3916 return 0;
3917
3918 if (len > PAGE_SIZE - 1) {
3919 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3920 PAGE_SIZE);
3921 return -E2BIG;
3922 }
3923
3924 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3925 if (!tmpbuf)
3926 return -ENOMEM;
3927
3928 if (copy_from_user(tmpbuf, ubuf, len)) {
3929 ret = -EFAULT;
3930 goto out;
3931 }
3932 tmpbuf[len] = '\0';
3933
Damien Lespiaubd9db022013-10-15 18:55:36 +01003934 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003935
3936out:
3937 kfree(tmpbuf);
3938 if (ret < 0)
3939 return ret;
3940
3941 *offp += len;
3942 return len;
3943}
3944
Damien Lespiaubd9db022013-10-15 18:55:36 +01003945static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003946 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003947 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003948 .read = seq_read,
3949 .llseek = seq_lseek,
3950 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003951 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003952};
3953
Todd Previteeb3394fa2015-04-18 00:04:19 -07003954static ssize_t i915_displayport_test_active_write(struct file *file,
3955 const char __user *ubuf,
3956 size_t len, loff_t *offp)
3957{
3958 char *input_buffer;
3959 int status = 0;
3960 struct seq_file *m;
3961 struct drm_device *dev;
3962 struct drm_connector *connector;
3963 struct list_head *connector_list;
3964 struct intel_dp *intel_dp;
3965 int val = 0;
3966
3967 m = file->private_data;
3968 if (!m) {
3969 status = -ENODEV;
3970 return status;
3971 }
3972 dev = m->private;
3973
3974 if (!dev) {
3975 status = -ENODEV;
3976 return status;
3977 }
3978 connector_list = &dev->mode_config.connector_list;
3979
3980 if (len == 0)
3981 return 0;
3982
3983 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3984 if (!input_buffer)
3985 return -ENOMEM;
3986
3987 if (copy_from_user(input_buffer, ubuf, len)) {
3988 status = -EFAULT;
3989 goto out;
3990 }
3991
3992 input_buffer[len] = '\0';
3993 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3994
3995 list_for_each_entry(connector, connector_list, head) {
3996
3997 if (connector->connector_type !=
3998 DRM_MODE_CONNECTOR_DisplayPort)
3999 continue;
4000
4001 if (connector->connector_type ==
4002 DRM_MODE_CONNECTOR_DisplayPort &&
4003 connector->status == connector_status_connected &&
4004 connector->encoder != NULL) {
4005 intel_dp = enc_to_intel_dp(connector->encoder);
4006 status = kstrtoint(input_buffer, 10, &val);
4007 if (status < 0)
4008 goto out;
4009 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4010 /* To prevent erroneous activation of the compliance
4011 * testing code, only accept an actual value of 1 here
4012 */
4013 if (val == 1)
4014 intel_dp->compliance_test_active = 1;
4015 else
4016 intel_dp->compliance_test_active = 0;
4017 }
4018 }
4019out:
4020 kfree(input_buffer);
4021 if (status < 0)
4022 return status;
4023
4024 *offp += len;
4025 return len;
4026}
4027
4028static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4029{
4030 struct drm_device *dev = m->private;
4031 struct drm_connector *connector;
4032 struct list_head *connector_list = &dev->mode_config.connector_list;
4033 struct intel_dp *intel_dp;
4034
4035 if (!dev)
4036 return -ENODEV;
4037
4038 list_for_each_entry(connector, connector_list, head) {
4039
4040 if (connector->connector_type !=
4041 DRM_MODE_CONNECTOR_DisplayPort)
4042 continue;
4043
4044 if (connector->status == connector_status_connected &&
4045 connector->encoder != NULL) {
4046 intel_dp = enc_to_intel_dp(connector->encoder);
4047 if (intel_dp->compliance_test_active)
4048 seq_puts(m, "1");
4049 else
4050 seq_puts(m, "0");
4051 } else
4052 seq_puts(m, "0");
4053 }
4054
4055 return 0;
4056}
4057
4058static int i915_displayport_test_active_open(struct inode *inode,
4059 struct file *file)
4060{
4061 struct drm_device *dev = inode->i_private;
4062
4063 return single_open(file, i915_displayport_test_active_show, dev);
4064}
4065
4066static const struct file_operations i915_displayport_test_active_fops = {
4067 .owner = THIS_MODULE,
4068 .open = i915_displayport_test_active_open,
4069 .read = seq_read,
4070 .llseek = seq_lseek,
4071 .release = single_release,
4072 .write = i915_displayport_test_active_write
4073};
4074
4075static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4076{
4077 struct drm_device *dev = m->private;
4078 struct drm_connector *connector;
4079 struct list_head *connector_list = &dev->mode_config.connector_list;
4080 struct intel_dp *intel_dp;
4081
4082 if (!dev)
4083 return -ENODEV;
4084
4085 list_for_each_entry(connector, connector_list, head) {
4086
4087 if (connector->connector_type !=
4088 DRM_MODE_CONNECTOR_DisplayPort)
4089 continue;
4090
4091 if (connector->status == connector_status_connected &&
4092 connector->encoder != NULL) {
4093 intel_dp = enc_to_intel_dp(connector->encoder);
4094 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4095 } else
4096 seq_puts(m, "0");
4097 }
4098
4099 return 0;
4100}
4101static int i915_displayport_test_data_open(struct inode *inode,
4102 struct file *file)
4103{
4104 struct drm_device *dev = inode->i_private;
4105
4106 return single_open(file, i915_displayport_test_data_show, dev);
4107}
4108
4109static const struct file_operations i915_displayport_test_data_fops = {
4110 .owner = THIS_MODULE,
4111 .open = i915_displayport_test_data_open,
4112 .read = seq_read,
4113 .llseek = seq_lseek,
4114 .release = single_release
4115};
4116
4117static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4118{
4119 struct drm_device *dev = m->private;
4120 struct drm_connector *connector;
4121 struct list_head *connector_list = &dev->mode_config.connector_list;
4122 struct intel_dp *intel_dp;
4123
4124 if (!dev)
4125 return -ENODEV;
4126
4127 list_for_each_entry(connector, connector_list, head) {
4128
4129 if (connector->connector_type !=
4130 DRM_MODE_CONNECTOR_DisplayPort)
4131 continue;
4132
4133 if (connector->status == connector_status_connected &&
4134 connector->encoder != NULL) {
4135 intel_dp = enc_to_intel_dp(connector->encoder);
4136 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4137 } else
4138 seq_puts(m, "0");
4139 }
4140
4141 return 0;
4142}
4143
4144static int i915_displayport_test_type_open(struct inode *inode,
4145 struct file *file)
4146{
4147 struct drm_device *dev = inode->i_private;
4148
4149 return single_open(file, i915_displayport_test_type_show, dev);
4150}
4151
4152static const struct file_operations i915_displayport_test_type_fops = {
4153 .owner = THIS_MODULE,
4154 .open = i915_displayport_test_type_open,
4155 .read = seq_read,
4156 .llseek = seq_lseek,
4157 .release = single_release
4158};
4159
Damien Lespiau97e94b22014-11-04 17:06:50 +00004160static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004161{
4162 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01004163 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004164 int level;
4165
4166 drm_modeset_lock_all(dev);
4167
4168 for (level = 0; level < num_levels; level++) {
4169 unsigned int latency = wm[level];
4170
Damien Lespiau97e94b22014-11-04 17:06:50 +00004171 /*
4172 * - WM1+ latency values in 0.5us units
4173 * - latencies are in us on gen9
4174 */
4175 if (INTEL_INFO(dev)->gen >= 9)
4176 latency *= 10;
4177 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004178 latency *= 5;
4179
4180 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004181 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004182 }
4183
4184 drm_modeset_unlock_all(dev);
4185}
4186
4187static int pri_wm_latency_show(struct seq_file *m, void *data)
4188{
4189 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004192
Damien Lespiau97e94b22014-11-04 17:06:50 +00004193 if (INTEL_INFO(dev)->gen >= 9)
4194 latencies = dev_priv->wm.skl_latency;
4195 else
4196 latencies = to_i915(dev)->wm.pri_latency;
4197
4198 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004199
4200 return 0;
4201}
4202
4203static int spr_wm_latency_show(struct seq_file *m, void *data)
4204{
4205 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004208
Damien Lespiau97e94b22014-11-04 17:06:50 +00004209 if (INTEL_INFO(dev)->gen >= 9)
4210 latencies = dev_priv->wm.skl_latency;
4211 else
4212 latencies = to_i915(dev)->wm.spr_latency;
4213
4214 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004215
4216 return 0;
4217}
4218
4219static int cur_wm_latency_show(struct seq_file *m, void *data)
4220{
4221 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004224
Damien Lespiau97e94b22014-11-04 17:06:50 +00004225 if (INTEL_INFO(dev)->gen >= 9)
4226 latencies = dev_priv->wm.skl_latency;
4227 else
4228 latencies = to_i915(dev)->wm.cur_latency;
4229
4230 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004231
4232 return 0;
4233}
4234
4235static int pri_wm_latency_open(struct inode *inode, struct file *file)
4236{
4237 struct drm_device *dev = inode->i_private;
4238
Sonika Jindal9ad02572014-07-21 15:23:39 +05304239 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004240 return -ENODEV;
4241
4242 return single_open(file, pri_wm_latency_show, dev);
4243}
4244
4245static int spr_wm_latency_open(struct inode *inode, struct file *file)
4246{
4247 struct drm_device *dev = inode->i_private;
4248
Sonika Jindal9ad02572014-07-21 15:23:39 +05304249 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004250 return -ENODEV;
4251
4252 return single_open(file, spr_wm_latency_show, dev);
4253}
4254
4255static int cur_wm_latency_open(struct inode *inode, struct file *file)
4256{
4257 struct drm_device *dev = inode->i_private;
4258
Sonika Jindal9ad02572014-07-21 15:23:39 +05304259 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004260 return -ENODEV;
4261
4262 return single_open(file, cur_wm_latency_show, dev);
4263}
4264
4265static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004266 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004267{
4268 struct seq_file *m = file->private_data;
4269 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004270 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01004271 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004272 int level;
4273 int ret;
4274 char tmp[32];
4275
4276 if (len >= sizeof(tmp))
4277 return -EINVAL;
4278
4279 if (copy_from_user(tmp, ubuf, len))
4280 return -EFAULT;
4281
4282 tmp[len] = '\0';
4283
Damien Lespiau97e94b22014-11-04 17:06:50 +00004284 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4285 &new[0], &new[1], &new[2], &new[3],
4286 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004287 if (ret != num_levels)
4288 return -EINVAL;
4289
4290 drm_modeset_lock_all(dev);
4291
4292 for (level = 0; level < num_levels; level++)
4293 wm[level] = new[level];
4294
4295 drm_modeset_unlock_all(dev);
4296
4297 return len;
4298}
4299
4300
4301static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4302 size_t len, loff_t *offp)
4303{
4304 struct seq_file *m = file->private_data;
4305 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004306 struct drm_i915_private *dev_priv = dev->dev_private;
4307 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004308
Damien Lespiau97e94b22014-11-04 17:06:50 +00004309 if (INTEL_INFO(dev)->gen >= 9)
4310 latencies = dev_priv->wm.skl_latency;
4311 else
4312 latencies = to_i915(dev)->wm.pri_latency;
4313
4314 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004315}
4316
4317static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4318 size_t len, loff_t *offp)
4319{
4320 struct seq_file *m = file->private_data;
4321 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004322 struct drm_i915_private *dev_priv = dev->dev_private;
4323 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004324
Damien Lespiau97e94b22014-11-04 17:06:50 +00004325 if (INTEL_INFO(dev)->gen >= 9)
4326 latencies = dev_priv->wm.skl_latency;
4327 else
4328 latencies = to_i915(dev)->wm.spr_latency;
4329
4330 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004331}
4332
4333static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4334 size_t len, loff_t *offp)
4335{
4336 struct seq_file *m = file->private_data;
4337 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004338 struct drm_i915_private *dev_priv = dev->dev_private;
4339 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004340
Damien Lespiau97e94b22014-11-04 17:06:50 +00004341 if (INTEL_INFO(dev)->gen >= 9)
4342 latencies = dev_priv->wm.skl_latency;
4343 else
4344 latencies = to_i915(dev)->wm.cur_latency;
4345
4346 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004347}
4348
4349static const struct file_operations i915_pri_wm_latency_fops = {
4350 .owner = THIS_MODULE,
4351 .open = pri_wm_latency_open,
4352 .read = seq_read,
4353 .llseek = seq_lseek,
4354 .release = single_release,
4355 .write = pri_wm_latency_write
4356};
4357
4358static const struct file_operations i915_spr_wm_latency_fops = {
4359 .owner = THIS_MODULE,
4360 .open = spr_wm_latency_open,
4361 .read = seq_read,
4362 .llseek = seq_lseek,
4363 .release = single_release,
4364 .write = spr_wm_latency_write
4365};
4366
4367static const struct file_operations i915_cur_wm_latency_fops = {
4368 .owner = THIS_MODULE,
4369 .open = cur_wm_latency_open,
4370 .read = seq_read,
4371 .llseek = seq_lseek,
4372 .release = single_release,
4373 .write = cur_wm_latency_write
4374};
4375
Kees Cook647416f2013-03-10 14:10:06 -07004376static int
4377i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004378{
Kees Cook647416f2013-03-10 14:10:06 -07004379 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004381
Kees Cook647416f2013-03-10 14:10:06 -07004382 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004383
Kees Cook647416f2013-03-10 14:10:06 -07004384 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004385}
4386
Kees Cook647416f2013-03-10 14:10:06 -07004387static int
4388i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004389{
Kees Cook647416f2013-03-10 14:10:06 -07004390 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004391 struct drm_i915_private *dev_priv = dev->dev_private;
4392
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004393 /*
4394 * There is no safeguard against this debugfs entry colliding
4395 * with the hangcheck calling same i915_handle_error() in
4396 * parallel, causing an explosion. For now we assume that the
4397 * test harness is responsible enough not to inject gpu hangs
4398 * while it is writing to 'i915_wedged'
4399 */
4400
4401 if (i915_reset_in_progress(&dev_priv->gpu_error))
4402 return -EAGAIN;
4403
Imre Deakd46c0512014-04-14 20:24:27 +03004404 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004405
Mika Kuoppala58174462014-02-25 17:11:26 +02004406 i915_handle_error(dev, val,
4407 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004408
4409 intel_runtime_pm_put(dev_priv);
4410
Kees Cook647416f2013-03-10 14:10:06 -07004411 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004412}
4413
Kees Cook647416f2013-03-10 14:10:06 -07004414DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4415 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004416 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004417
Kees Cook647416f2013-03-10 14:10:06 -07004418static int
4419i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004420{
Kees Cook647416f2013-03-10 14:10:06 -07004421 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004422 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004423
Kees Cook647416f2013-03-10 14:10:06 -07004424 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004425
Kees Cook647416f2013-03-10 14:10:06 -07004426 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004427}
4428
Kees Cook647416f2013-03-10 14:10:06 -07004429static int
4430i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004431{
Kees Cook647416f2013-03-10 14:10:06 -07004432 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004433 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004434 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004435
Kees Cook647416f2013-03-10 14:10:06 -07004436 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004437
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004438 ret = mutex_lock_interruptible(&dev->struct_mutex);
4439 if (ret)
4440 return ret;
4441
Daniel Vetter99584db2012-11-14 17:14:04 +01004442 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004443 mutex_unlock(&dev->struct_mutex);
4444
Kees Cook647416f2013-03-10 14:10:06 -07004445 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004446}
4447
Kees Cook647416f2013-03-10 14:10:06 -07004448DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4449 i915_ring_stop_get, i915_ring_stop_set,
4450 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004451
Chris Wilson094f9a52013-09-25 17:34:55 +01004452static int
4453i915_ring_missed_irq_get(void *data, u64 *val)
4454{
4455 struct drm_device *dev = data;
4456 struct drm_i915_private *dev_priv = dev->dev_private;
4457
4458 *val = dev_priv->gpu_error.missed_irq_rings;
4459 return 0;
4460}
4461
4462static int
4463i915_ring_missed_irq_set(void *data, u64 val)
4464{
4465 struct drm_device *dev = data;
4466 struct drm_i915_private *dev_priv = dev->dev_private;
4467 int ret;
4468
4469 /* Lock against concurrent debugfs callers */
4470 ret = mutex_lock_interruptible(&dev->struct_mutex);
4471 if (ret)
4472 return ret;
4473 dev_priv->gpu_error.missed_irq_rings = val;
4474 mutex_unlock(&dev->struct_mutex);
4475
4476 return 0;
4477}
4478
4479DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4480 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4481 "0x%08llx\n");
4482
4483static int
4484i915_ring_test_irq_get(void *data, u64 *val)
4485{
4486 struct drm_device *dev = data;
4487 struct drm_i915_private *dev_priv = dev->dev_private;
4488
4489 *val = dev_priv->gpu_error.test_irq_rings;
4490
4491 return 0;
4492}
4493
4494static int
4495i915_ring_test_irq_set(void *data, u64 val)
4496{
4497 struct drm_device *dev = data;
4498 struct drm_i915_private *dev_priv = dev->dev_private;
4499 int ret;
4500
4501 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4502
4503 /* Lock against concurrent debugfs callers */
4504 ret = mutex_lock_interruptible(&dev->struct_mutex);
4505 if (ret)
4506 return ret;
4507
4508 dev_priv->gpu_error.test_irq_rings = val;
4509 mutex_unlock(&dev->struct_mutex);
4510
4511 return 0;
4512}
4513
4514DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4515 i915_ring_test_irq_get, i915_ring_test_irq_set,
4516 "0x%08llx\n");
4517
Chris Wilsondd624af2013-01-15 12:39:35 +00004518#define DROP_UNBOUND 0x1
4519#define DROP_BOUND 0x2
4520#define DROP_RETIRE 0x4
4521#define DROP_ACTIVE 0x8
4522#define DROP_ALL (DROP_UNBOUND | \
4523 DROP_BOUND | \
4524 DROP_RETIRE | \
4525 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004526static int
4527i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004528{
Kees Cook647416f2013-03-10 14:10:06 -07004529 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004530
Kees Cook647416f2013-03-10 14:10:06 -07004531 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004532}
4533
Kees Cook647416f2013-03-10 14:10:06 -07004534static int
4535i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004536{
Kees Cook647416f2013-03-10 14:10:06 -07004537 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004538 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004539 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004540
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004541 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004542
4543 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4544 * on ioctls on -EAGAIN. */
4545 ret = mutex_lock_interruptible(&dev->struct_mutex);
4546 if (ret)
4547 return ret;
4548
4549 if (val & DROP_ACTIVE) {
4550 ret = i915_gpu_idle(dev);
4551 if (ret)
4552 goto unlock;
4553 }
4554
4555 if (val & (DROP_RETIRE | DROP_ACTIVE))
4556 i915_gem_retire_requests(dev);
4557
Chris Wilson21ab4e72014-09-09 11:16:08 +01004558 if (val & DROP_BOUND)
4559 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004560
Chris Wilson21ab4e72014-09-09 11:16:08 +01004561 if (val & DROP_UNBOUND)
4562 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004563
4564unlock:
4565 mutex_unlock(&dev->struct_mutex);
4566
Kees Cook647416f2013-03-10 14:10:06 -07004567 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004568}
4569
Kees Cook647416f2013-03-10 14:10:06 -07004570DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4571 i915_drop_caches_get, i915_drop_caches_set,
4572 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004573
Kees Cook647416f2013-03-10 14:10:06 -07004574static int
4575i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004576{
Kees Cook647416f2013-03-10 14:10:06 -07004577 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004578 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004579 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004580
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004581 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004582 return -ENODEV;
4583
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004584 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4585
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004586 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004587 if (ret)
4588 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004589
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004590 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004591 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004592
Kees Cook647416f2013-03-10 14:10:06 -07004593 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004594}
4595
Kees Cook647416f2013-03-10 14:10:06 -07004596static int
4597i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004598{
Kees Cook647416f2013-03-10 14:10:06 -07004599 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004600 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304601 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004602 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004603
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004604 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004605 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004606
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004607 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4608
Kees Cook647416f2013-03-10 14:10:06 -07004609 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004610
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004611 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004612 if (ret)
4613 return ret;
4614
Jesse Barnes358733e2011-07-27 11:53:01 -07004615 /*
4616 * Turbo will still be enabled, but won't go above the set value.
4617 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304618 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004619
Akash Goelbc4d91f2015-02-26 16:09:47 +05304620 hw_max = dev_priv->rps.max_freq;
4621 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004622
Ben Widawskyb39fb292014-03-19 18:31:11 -07004623 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004624 mutex_unlock(&dev_priv->rps.hw_lock);
4625 return -EINVAL;
4626 }
4627
Ben Widawskyb39fb292014-03-19 18:31:11 -07004628 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004629
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004630 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004631
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004632 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004633
Kees Cook647416f2013-03-10 14:10:06 -07004634 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004635}
4636
Kees Cook647416f2013-03-10 14:10:06 -07004637DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4638 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004639 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004640
Kees Cook647416f2013-03-10 14:10:06 -07004641static int
4642i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004643{
Kees Cook647416f2013-03-10 14:10:06 -07004644 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004645 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004646 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004647
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004648 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004649 return -ENODEV;
4650
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004651 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4652
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004653 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004654 if (ret)
4655 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004656
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004657 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004658 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004659
Kees Cook647416f2013-03-10 14:10:06 -07004660 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004661}
4662
Kees Cook647416f2013-03-10 14:10:06 -07004663static int
4664i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004665{
Kees Cook647416f2013-03-10 14:10:06 -07004666 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004667 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304668 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004669 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004670
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004671 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004672 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004673
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004674 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4675
Kees Cook647416f2013-03-10 14:10:06 -07004676 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004677
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004678 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004679 if (ret)
4680 return ret;
4681
Jesse Barnes1523c312012-05-25 12:34:54 -07004682 /*
4683 * Turbo will still be enabled, but won't go below the set value.
4684 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304685 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004686
Akash Goelbc4d91f2015-02-26 16:09:47 +05304687 hw_max = dev_priv->rps.max_freq;
4688 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004689
Ben Widawskyb39fb292014-03-19 18:31:11 -07004690 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004691 mutex_unlock(&dev_priv->rps.hw_lock);
4692 return -EINVAL;
4693 }
4694
Ben Widawskyb39fb292014-03-19 18:31:11 -07004695 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004696
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004697 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004698
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004699 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004700
Kees Cook647416f2013-03-10 14:10:06 -07004701 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004702}
4703
Kees Cook647416f2013-03-10 14:10:06 -07004704DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4705 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004706 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004707
Kees Cook647416f2013-03-10 14:10:06 -07004708static int
4709i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004710{
Kees Cook647416f2013-03-10 14:10:06 -07004711 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004712 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004713 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004714 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004715
Daniel Vetter004777c2012-08-09 15:07:01 +02004716 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4717 return -ENODEV;
4718
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004719 ret = mutex_lock_interruptible(&dev->struct_mutex);
4720 if (ret)
4721 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004722 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004723
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004724 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004725
4726 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004727 mutex_unlock(&dev_priv->dev->struct_mutex);
4728
Kees Cook647416f2013-03-10 14:10:06 -07004729 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004730
Kees Cook647416f2013-03-10 14:10:06 -07004731 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004732}
4733
Kees Cook647416f2013-03-10 14:10:06 -07004734static int
4735i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004736{
Kees Cook647416f2013-03-10 14:10:06 -07004737 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004739 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004740
Daniel Vetter004777c2012-08-09 15:07:01 +02004741 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4742 return -ENODEV;
4743
Kees Cook647416f2013-03-10 14:10:06 -07004744 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004745 return -EINVAL;
4746
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004747 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004748 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004749
4750 /* Update the cache sharing policy here as well */
4751 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4752 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4753 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4754 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4755
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004756 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004757 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004758}
4759
Kees Cook647416f2013-03-10 14:10:06 -07004760DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4761 i915_cache_sharing_get, i915_cache_sharing_set,
4762 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004763
Jeff McGee5d395252015-04-03 18:13:17 -07004764struct sseu_dev_status {
4765 unsigned int slice_total;
4766 unsigned int subslice_total;
4767 unsigned int subslice_per_slice;
4768 unsigned int eu_total;
4769 unsigned int eu_per_subslice;
4770};
4771
4772static void cherryview_sseu_device_status(struct drm_device *dev,
4773 struct sseu_dev_status *stat)
4774{
4775 struct drm_i915_private *dev_priv = dev->dev_private;
4776 const int ss_max = 2;
4777 int ss;
4778 u32 sig1[ss_max], sig2[ss_max];
4779
4780 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4781 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4782 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4783 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4784
4785 for (ss = 0; ss < ss_max; ss++) {
4786 unsigned int eu_cnt;
4787
4788 if (sig1[ss] & CHV_SS_PG_ENABLE)
4789 /* skip disabled subslice */
4790 continue;
4791
4792 stat->slice_total = 1;
4793 stat->subslice_per_slice++;
4794 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4795 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4796 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4797 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4798 stat->eu_total += eu_cnt;
4799 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4800 }
4801 stat->subslice_total = stat->subslice_per_slice;
4802}
4803
4804static void gen9_sseu_device_status(struct drm_device *dev,
4805 struct sseu_dev_status *stat)
4806{
4807 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004808 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004809 int s, ss;
4810 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4811
Jeff McGee1c046bc2015-04-03 18:13:18 -07004812 /* BXT has a single slice and at most 3 subslices. */
4813 if (IS_BROXTON(dev)) {
4814 s_max = 1;
4815 ss_max = 3;
4816 }
4817
4818 for (s = 0; s < s_max; s++) {
4819 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4820 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4821 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4822 }
4823
Jeff McGee5d395252015-04-03 18:13:17 -07004824 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4825 GEN9_PGCTL_SSA_EU19_ACK |
4826 GEN9_PGCTL_SSA_EU210_ACK |
4827 GEN9_PGCTL_SSA_EU311_ACK;
4828 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4829 GEN9_PGCTL_SSB_EU19_ACK |
4830 GEN9_PGCTL_SSB_EU210_ACK |
4831 GEN9_PGCTL_SSB_EU311_ACK;
4832
4833 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004834 unsigned int ss_cnt = 0;
4835
Jeff McGee5d395252015-04-03 18:13:17 -07004836 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4837 /* skip disabled slice */
4838 continue;
4839
4840 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004841
4842 if (IS_SKYLAKE(dev))
4843 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4844
Jeff McGee5d395252015-04-03 18:13:17 -07004845 for (ss = 0; ss < ss_max; ss++) {
4846 unsigned int eu_cnt;
4847
Jeff McGee1c046bc2015-04-03 18:13:18 -07004848 if (IS_BROXTON(dev) &&
4849 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4850 /* skip disabled subslice */
4851 continue;
4852
4853 if (IS_BROXTON(dev))
4854 ss_cnt++;
4855
Jeff McGee5d395252015-04-03 18:13:17 -07004856 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4857 eu_mask[ss%2]);
4858 stat->eu_total += eu_cnt;
4859 stat->eu_per_subslice = max(stat->eu_per_subslice,
4860 eu_cnt);
4861 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004862
4863 stat->subslice_total += ss_cnt;
4864 stat->subslice_per_slice = max(stat->subslice_per_slice,
4865 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004866 }
4867}
4868
Jeff McGee38732182015-02-13 10:27:54 -06004869static int i915_sseu_status(struct seq_file *m, void *unused)
4870{
4871 struct drm_info_node *node = (struct drm_info_node *) m->private;
4872 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07004873 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06004874
Jeff McGee5575f032015-02-27 10:22:32 -08004875 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
Jeff McGee38732182015-02-13 10:27:54 -06004876 return -ENODEV;
4877
4878 seq_puts(m, "SSEU Device Info\n");
4879 seq_printf(m, " Available Slice Total: %u\n",
4880 INTEL_INFO(dev)->slice_total);
4881 seq_printf(m, " Available Subslice Total: %u\n",
4882 INTEL_INFO(dev)->subslice_total);
4883 seq_printf(m, " Available Subslice Per Slice: %u\n",
4884 INTEL_INFO(dev)->subslice_per_slice);
4885 seq_printf(m, " Available EU Total: %u\n",
4886 INTEL_INFO(dev)->eu_total);
4887 seq_printf(m, " Available EU Per Subslice: %u\n",
4888 INTEL_INFO(dev)->eu_per_subslice);
4889 seq_printf(m, " Has Slice Power Gating: %s\n",
4890 yesno(INTEL_INFO(dev)->has_slice_pg));
4891 seq_printf(m, " Has Subslice Power Gating: %s\n",
4892 yesno(INTEL_INFO(dev)->has_subslice_pg));
4893 seq_printf(m, " Has EU Power Gating: %s\n",
4894 yesno(INTEL_INFO(dev)->has_eu_pg));
4895
Jeff McGee7f992ab2015-02-13 10:27:55 -06004896 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07004897 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08004898 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07004899 cherryview_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004900 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07004901 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004902 }
Jeff McGee5d395252015-04-03 18:13:17 -07004903 seq_printf(m, " Enabled Slice Total: %u\n",
4904 stat.slice_total);
4905 seq_printf(m, " Enabled Subslice Total: %u\n",
4906 stat.subslice_total);
4907 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4908 stat.subslice_per_slice);
4909 seq_printf(m, " Enabled EU Total: %u\n",
4910 stat.eu_total);
4911 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4912 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004913
Jeff McGee38732182015-02-13 10:27:54 -06004914 return 0;
4915}
4916
Ben Widawsky6d794d42011-04-25 11:25:56 -07004917static int i915_forcewake_open(struct inode *inode, struct file *file)
4918{
4919 struct drm_device *dev = inode->i_private;
4920 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004921
Daniel Vetter075edca2012-01-24 09:44:28 +01004922 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004923 return 0;
4924
Chris Wilson6daccb02015-01-16 11:34:35 +02004925 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004926 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004927
4928 return 0;
4929}
4930
Ben Widawskyc43b5632012-04-16 14:07:40 -07004931static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004932{
4933 struct drm_device *dev = inode->i_private;
4934 struct drm_i915_private *dev_priv = dev->dev_private;
4935
Daniel Vetter075edca2012-01-24 09:44:28 +01004936 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004937 return 0;
4938
Mika Kuoppala59bad942015-01-16 11:34:40 +02004939 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004940 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004941
4942 return 0;
4943}
4944
4945static const struct file_operations i915_forcewake_fops = {
4946 .owner = THIS_MODULE,
4947 .open = i915_forcewake_open,
4948 .release = i915_forcewake_release,
4949};
4950
4951static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4952{
4953 struct drm_device *dev = minor->dev;
4954 struct dentry *ent;
4955
4956 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004957 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004958 root, dev,
4959 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004960 if (!ent)
4961 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004962
Ben Widawsky8eb57292011-05-11 15:10:58 -07004963 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004964}
4965
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004966static int i915_debugfs_create(struct dentry *root,
4967 struct drm_minor *minor,
4968 const char *name,
4969 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004970{
4971 struct drm_device *dev = minor->dev;
4972 struct dentry *ent;
4973
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004974 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004975 S_IRUGO | S_IWUSR,
4976 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004977 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004978 if (!ent)
4979 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004980
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004981 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004982}
4983
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004984static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004985 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004986 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004987 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004988 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004989 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004990 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004991 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004992 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004993 {"i915_gem_request", i915_gem_request_info, 0},
4994 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004995 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004996 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004997 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4998 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4999 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005000 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005001 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305002 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005003 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005004 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005005 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005006 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005007 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005008 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005009 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005010 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005011 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005012 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005013 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005014 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005015 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005016 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005017 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005018 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005019 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005020 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005021 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03005022 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005023 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005024 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005025 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005026 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005027 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005028 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005029 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005030 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305031 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005032 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005033};
Ben Gamari27c202a2009-07-01 22:26:52 -04005034#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005035
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005036static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005037 const char *name;
5038 const struct file_operations *fops;
5039} i915_debugfs_files[] = {
5040 {"i915_wedged", &i915_wedged_fops},
5041 {"i915_max_freq", &i915_max_freq_fops},
5042 {"i915_min_freq", &i915_min_freq_fops},
5043 {"i915_cache_sharing", &i915_cache_sharing_fops},
5044 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005045 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5046 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005047 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5048 {"i915_error_state", &i915_error_state_fops},
5049 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005050 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005051 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5052 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5053 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005054 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005055 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5056 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5057 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005058};
5059
Damien Lespiau07144422013-10-15 18:55:40 +01005060void intel_display_crc_init(struct drm_device *dev)
5061{
5062 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005063 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005064
Damien Lespiau055e3932014-08-18 13:49:10 +01005065 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005066 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005067
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005068 pipe_crc->opened = false;
5069 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005070 init_waitqueue_head(&pipe_crc->wq);
5071 }
5072}
5073
Ben Gamari27c202a2009-07-01 22:26:52 -04005074int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005075{
Daniel Vetter34b96742013-07-04 20:49:44 +02005076 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005077
Ben Widawsky6d794d42011-04-25 11:25:56 -07005078 ret = i915_forcewake_create(minor->debugfs_root, minor);
5079 if (ret)
5080 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005081
Damien Lespiau07144422013-10-15 18:55:40 +01005082 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5083 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5084 if (ret)
5085 return ret;
5086 }
5087
Daniel Vetter34b96742013-07-04 20:49:44 +02005088 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5089 ret = i915_debugfs_create(minor->debugfs_root, minor,
5090 i915_debugfs_files[i].name,
5091 i915_debugfs_files[i].fops);
5092 if (ret)
5093 return ret;
5094 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005095
Ben Gamari27c202a2009-07-01 22:26:52 -04005096 return drm_debugfs_create_files(i915_debugfs_list,
5097 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005098 minor->debugfs_root, minor);
5099}
5100
Ben Gamari27c202a2009-07-01 22:26:52 -04005101void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005102{
Daniel Vetter34b96742013-07-04 20:49:44 +02005103 int i;
5104
Ben Gamari27c202a2009-07-01 22:26:52 -04005105 drm_debugfs_remove_files(i915_debugfs_list,
5106 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005107
Ben Widawsky6d794d42011-04-25 11:25:56 -07005108 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5109 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005110
Daniel Vettere309a992013-10-16 22:55:51 +02005111 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005112 struct drm_info_list *info_list =
5113 (struct drm_info_list *)&i915_pipe_crc_data[i];
5114
5115 drm_debugfs_remove_files(info_list, 1, minor);
5116 }
5117
Daniel Vetter34b96742013-07-04 20:49:44 +02005118 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5119 struct drm_info_list *info_list =
5120 (struct drm_info_list *) i915_debugfs_files[i].fops;
5121
5122 drm_debugfs_remove_files(info_list, 1, minor);
5123 }
Ben Gamari20172632009-02-17 20:08:50 -05005124}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005125
5126struct dpcd_block {
5127 /* DPCD dump start address. */
5128 unsigned int offset;
5129 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5130 unsigned int end;
5131 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5132 size_t size;
5133 /* Only valid for eDP. */
5134 bool edp;
5135};
5136
5137static const struct dpcd_block i915_dpcd_debug[] = {
5138 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5139 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5140 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5141 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5142 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5143 { .offset = DP_SET_POWER },
5144 { .offset = DP_EDP_DPCD_REV },
5145 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5146 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5147 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5148};
5149
5150static int i915_dpcd_show(struct seq_file *m, void *data)
5151{
5152 struct drm_connector *connector = m->private;
5153 struct intel_dp *intel_dp =
5154 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5155 uint8_t buf[16];
5156 ssize_t err;
5157 int i;
5158
5159 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5160 const struct dpcd_block *b = &i915_dpcd_debug[i];
5161 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5162
5163 if (b->edp &&
5164 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5165 continue;
5166
5167 /* low tech for now */
5168 if (WARN_ON(size > sizeof(buf)))
5169 continue;
5170
5171 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5172 if (err <= 0) {
5173 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5174 size, b->offset, err);
5175 continue;
5176 }
5177
5178 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005179 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005180
5181 return 0;
5182}
5183
5184static int i915_dpcd_open(struct inode *inode, struct file *file)
5185{
5186 return single_open(file, i915_dpcd_show, inode->i_private);
5187}
5188
5189static const struct file_operations i915_dpcd_fops = {
5190 .owner = THIS_MODULE,
5191 .open = i915_dpcd_open,
5192 .read = seq_read,
5193 .llseek = seq_lseek,
5194 .release = single_release,
5195};
5196
5197/**
5198 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5199 * @connector: pointer to a registered drm_connector
5200 *
5201 * Cleanup will be done by drm_connector_unregister() through a call to
5202 * drm_debugfs_connector_remove().
5203 *
5204 * Returns 0 on success, negative error codes on error.
5205 */
5206int i915_debugfs_connector_add(struct drm_connector *connector)
5207{
5208 struct dentry *root = connector->debugfs_entry;
5209
5210 /* The connector must have been registered beforehands. */
5211 if (!root)
5212 return -ENODEV;
5213
5214 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5215 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5216 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5217 &i915_dpcd_fops);
5218
5219 return 0;
5220}