blob: e42acfb205887046a2073ad88033f76ccd997460 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Moni Shoua1049f132016-01-14 17:47:38 +020035#include <linux/etherdevice.h>
Moni Shoua3ef967a2016-01-14 17:50:41 +020036#include <net/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070038#include <linux/netdevice.h>
Wengang Wang0ef2f052015-10-08 13:27:04 +080039#include <linux/vmalloc.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020040
Roland Dreier225c7b12007-05-08 18:00:38 -070041#include <rdma/ib_cache.h>
42#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030043#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000044#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
Moni Shoua2f484852015-02-03 16:48:36 +020046#include <linux/mlx4/driver.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070047#include <linux/mlx4/qp.h>
48
49#include "mlx4_ib.h"
Leon Romanovsky9ce28a22016-09-22 17:31:14 +030050#include <rdma/mlx4-abi.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070051
Yishai Hadas35f05da2015-02-08 11:49:34 +020052static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
53 struct mlx4_ib_cq *recv_cq);
54static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
55 struct mlx4_ib_cq *recv_cq);
Guy Levi3078f5f2017-07-04 16:24:26 +030056static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state);
Yishai Hadas35f05da2015-02-08 11:49:34 +020057
Roland Dreier225c7b12007-05-08 18:00:38 -070058enum {
59 MLX4_IB_ACK_REQ_FREQ = 8,
60};
61
62enum {
63 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070064 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
65 MLX4_IB_LINK_TYPE_IB = 0,
66 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070067};
68
69enum {
70 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070071 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030072 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
73 * tag. (LRH would only use 8 bytes, so Ethernet is the
74 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070075 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030076 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080077 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070078};
79
80struct mlx4_ib_sqp {
81 struct mlx4_ib_qp qp;
82 int pkey_index;
83 u32 qkey;
84 u32 send_psn;
85 struct ib_ud_header ud_header;
86 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
Moni Shouae1b866c2016-01-14 17:50:42 +020087 struct ib_qp *roce_v2_gsi;
Roland Dreier225c7b12007-05-08 18:00:38 -070088};
89
Jack Morgenstein83904132007-10-18 17:36:43 +020090enum {
Eli Cohen417608c2009-11-12 11:19:44 -080091 MLX4_IB_MIN_SQ_STRIDE = 6,
92 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020093};
94
Or Gerlitz3987a2d2012-01-17 13:39:07 +020095enum {
96 MLX4_RAW_QP_MTU = 7,
97 MLX4_RAW_QP_MSGMAX = 31,
98};
99
Moni Shoua297e0da2013-12-12 18:03:14 +0200100#ifndef ETH_ALEN
101#define ETH_ALEN 6
102#endif
Moni Shoua297e0da2013-12-12 18:03:14 +0200103
Roland Dreier225c7b12007-05-08 18:00:38 -0700104static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300105 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
106 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
107 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
108 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
109 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
110 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
111 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
112 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
113 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
114 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +0300115 [IB_WR_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300116 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
117 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Roland Dreier225c7b12007-05-08 18:00:38 -0700118};
119
Guy Levi400b1eb2017-07-04 16:24:24 +0300120enum mlx4_ib_source_type {
121 MLX4_IB_QP_SRC = 0,
122 MLX4_IB_RWQ_SRC = 1,
123};
124
Roland Dreier225c7b12007-05-08 18:00:38 -0700125static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
126{
127 return container_of(mqp, struct mlx4_ib_sqp, qp);
128}
129
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000130static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700131{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000132 if (!mlx4_is_master(dev->dev))
133 return 0;
134
Jack Morgenstein47605df2012-08-03 08:40:57 +0000135 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
136 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
137 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700138}
139
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000140static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
141{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000142 int proxy_sqp = 0;
143 int real_sqp = 0;
144 int i;
145 /* PPF or Native -- real SQP */
146 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
147 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
148 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
149 if (real_sqp)
150 return 1;
151 /* VF or PF -- proxy SQP */
152 if (mlx4_is_mfunc(dev->dev)) {
153 for (i = 0; i < dev->dev->caps.num_ports; i++) {
154 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i] ||
155 qp->mqp.qpn == dev->dev->caps.qp1_proxy[i]) {
156 proxy_sqp = 1;
157 break;
158 }
159 }
160 }
Moni Shouae1b866c2016-01-14 17:50:42 +0200161 if (proxy_sqp)
162 return 1;
163
164 return !!(qp->flags & MLX4_IB_ROCE_V2_GSI_QP);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000165}
166
167/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700168static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
169{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000170 int proxy_qp0 = 0;
171 int real_qp0 = 0;
172 int i;
173 /* PPF or Native -- real QP0 */
174 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
175 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
176 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
177 if (real_qp0)
178 return 1;
179 /* VF or PF -- proxy QP0 */
180 if (mlx4_is_mfunc(dev->dev)) {
181 for (i = 0; i < dev->dev->caps.num_ports; i++) {
182 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i]) {
183 proxy_qp0 = 1;
184 break;
185 }
186 }
187 }
188 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700189}
190
191static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
192{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800193 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700194}
195
196static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
197{
198 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
199}
200
201static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
202{
203 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
204}
205
Roland Dreier0e6e7412007-06-18 08:13:48 -0700206/*
207 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200208 * first four bytes of every 64 byte chunk with
209 * 0x7FFFFFF | (invalid_ownership_value << 31).
210 *
211 * When the max work request size is less than or equal to the WQE
212 * basic block size, as an optimization, we can stamp all WQEs with
213 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700214 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200215static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700216{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700217 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700218 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200219 int s;
220 int ind;
221 void *buf;
222 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700223 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700224
Jack Morgensteinea54b102008-01-28 10:40:59 +0200225 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700226 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200227 for (i = 0; i < s; i += 64) {
228 ind = (i >> qp->sq.wqe_shift) + n;
229 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
230 cpu_to_be32(0xffffffff);
231 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
232 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
233 *wqe = stamp;
234 }
235 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700236 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
Brenden Blanco224e92e2016-07-19 12:16:54 -0700237 s = (ctrl->qpn_vlan.fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200238 for (i = 64; i < s; i += 64) {
239 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700240 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200241 }
242 }
243}
244
245static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
246{
247 struct mlx4_wqe_ctrl_seg *ctrl;
248 struct mlx4_wqe_inline_seg *inl;
249 void *wqe;
250 int s;
251
252 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
253 s = sizeof(struct mlx4_wqe_ctrl_seg);
254
255 if (qp->ibqp.qp_type == IB_QPT_UD) {
256 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
257 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
258 memset(dgram, 0, sizeof *dgram);
259 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
260 s += sizeof(struct mlx4_wqe_datagram_seg);
261 }
262
263 /* Pad the remainder of the WQE with an inline data segment. */
264 if (size > s) {
265 inl = wqe + s;
266 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
267 }
268 ctrl->srcrb_flags = 0;
Brenden Blanco224e92e2016-07-19 12:16:54 -0700269 ctrl->qpn_vlan.fence_size = size / 16;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200270 /*
271 * Make sure descriptor is fully written before setting ownership bit
272 * (because HW can start executing as soon as we do).
273 */
274 wmb();
275
276 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
277 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
278
279 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
280}
281
282/* Post NOP WQE to prevent wrap-around in the middle of WR */
283static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
284{
285 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
286 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
287 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
288 ind += s;
289 }
290 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700291}
292
Roland Dreier225c7b12007-05-08 18:00:38 -0700293static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
294{
295 struct ib_event event;
296 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
297
298 if (type == MLX4_EVENT_TYPE_PATH_MIG)
299 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
300
301 if (ibqp->event_handler) {
302 event.device = ibqp->device;
303 event.element.qp = ibqp;
304 switch (type) {
305 case MLX4_EVENT_TYPE_PATH_MIG:
306 event.event = IB_EVENT_PATH_MIG;
307 break;
308 case MLX4_EVENT_TYPE_COMM_EST:
309 event.event = IB_EVENT_COMM_EST;
310 break;
311 case MLX4_EVENT_TYPE_SQ_DRAINED:
312 event.event = IB_EVENT_SQ_DRAINED;
313 break;
314 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
315 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
316 break;
317 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
318 event.event = IB_EVENT_QP_FATAL;
319 break;
320 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
321 event.event = IB_EVENT_PATH_MIG_ERR;
322 break;
323 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
324 event.event = IB_EVENT_QP_REQ_ERR;
325 break;
326 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
327 event.event = IB_EVENT_QP_ACCESS_ERR;
328 break;
329 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300330 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700331 "on QP %06x\n", type, qp->qpn);
332 return;
333 }
334
335 ibqp->event_handler(&event, ibqp->qp_context);
336 }
337}
338
Guy Levi400b1eb2017-07-04 16:24:24 +0300339static void mlx4_ib_wq_event(struct mlx4_qp *qp, enum mlx4_event type)
340{
341 pr_warn_ratelimited("Unexpected event type %d on WQ 0x%06x. Events are not supported for WQs\n",
342 type, qp->qpn);
343}
344
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000345static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700346{
347 /*
348 * UD WQEs must have a datagram segment.
349 * RC and UC WQEs might have a remote address segment.
350 * MLX WQEs need two extra inline data segments (for the UD
351 * header and space for the ICRC).
352 */
353 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000354 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700355 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700356 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800357 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000358 case MLX4_IB_QPT_PROXY_SMI_OWNER:
359 case MLX4_IB_QPT_PROXY_SMI:
360 case MLX4_IB_QPT_PROXY_GSI:
361 return sizeof (struct mlx4_wqe_ctrl_seg) +
362 sizeof (struct mlx4_wqe_datagram_seg) + 64;
363 case MLX4_IB_QPT_TUN_SMI_OWNER:
364 case MLX4_IB_QPT_TUN_GSI:
365 return sizeof (struct mlx4_wqe_ctrl_seg) +
366 sizeof (struct mlx4_wqe_datagram_seg);
367
368 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 return sizeof (struct mlx4_wqe_ctrl_seg) +
370 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000371 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700372 return sizeof (struct mlx4_wqe_ctrl_seg) +
Yishai Hadasf2940e22016-06-22 17:27:28 +0300373 sizeof (struct mlx4_wqe_masked_atomic_seg) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700374 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000375 case MLX4_IB_QPT_SMI:
376 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700377 return sizeof (struct mlx4_wqe_ctrl_seg) +
378 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700379 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
380 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700381 sizeof (struct mlx4_wqe_inline_seg),
382 sizeof (struct mlx4_wqe_data_seg)) +
383 ALIGN(4 +
384 sizeof (struct mlx4_wqe_inline_seg),
385 sizeof (struct mlx4_wqe_data_seg));
386 default:
387 return sizeof (struct mlx4_wqe_ctrl_seg);
388 }
389}
390
Eli Cohen24463042007-05-17 10:32:41 +0300391static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Maor Gottliebea30b962017-06-21 09:26:28 +0300392 int is_user, int has_rq, struct mlx4_ib_qp *qp,
393 u32 inl_recv_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700394{
Eli Cohen24463042007-05-17 10:32:41 +0300395 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300396 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
397 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300398 return -EINVAL;
399
Sean Hefty0a1405d2011-06-02 11:32:15 -0700400 if (!has_rq) {
Maor Gottliebea30b962017-06-21 09:26:28 +0300401 if (cap->max_recv_wr || inl_recv_sz)
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700402 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300403
Roland Dreier0e6e7412007-06-18 08:13:48 -0700404 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700405 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +0300406 u32 max_inl_recv_sz = dev->dev->caps.max_rq_sg *
407 sizeof(struct mlx4_wqe_data_seg);
408 u32 wqe_size;
409
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700410 /* HW requires >= 1 RQ entry with >= 1 gather entry */
Maor Gottliebea30b962017-06-21 09:26:28 +0300411 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge ||
412 inl_recv_sz > max_inl_recv_sz))
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700413 return -EINVAL;
414
Roland Dreier0e6e7412007-06-18 08:13:48 -0700415 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700416 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Maor Gottliebea30b962017-06-21 09:26:28 +0300417 wqe_size = qp->rq.max_gs * sizeof(struct mlx4_wqe_data_seg);
418 qp->rq.wqe_shift = ilog2(max_t(u32, wqe_size, inl_recv_sz));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700419 }
Eli Cohen24463042007-05-17 10:32:41 +0300420
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300421 /* leave userspace return values as they were, so as not to break ABI */
422 if (is_user) {
423 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
424 cap->max_recv_sge = qp->rq.max_gs;
425 } else {
426 cap->max_recv_wr = qp->rq.max_post =
427 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
428 cap->max_recv_sge = min(qp->rq.max_gs,
429 min(dev->dev->caps.max_sq_sg,
430 dev->dev->caps.max_rq_sg));
431 }
Eli Cohen24463042007-05-17 10:32:41 +0300432
433 return 0;
434}
435
436static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300437 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp,
438 bool shrink_wqe)
Eli Cohen24463042007-05-17 10:32:41 +0300439{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200440 int s;
441
Eli Cohen24463042007-05-17 10:32:41 +0300442 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300443 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
444 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700445 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700446 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
447 return -EINVAL;
448
449 /*
450 * For MLX transport we need 2 extra S/G entries:
451 * one for the header and one for the checksum at the end
452 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000453 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
454 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700455 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
456 return -EINVAL;
457
Jack Morgensteinea54b102008-01-28 10:40:59 +0200458 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
459 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700460 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700461
Roland Dreiercd155c12008-05-20 14:00:02 -0700462 if (s > dev->dev->caps.max_sq_desc_sz)
463 return -EINVAL;
464
Roland Dreier0e6e7412007-06-18 08:13:48 -0700465 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200466 * Hermon supports shrinking WQEs, such that a single work
467 * request can include multiple units of 1 << wqe_shift. This
468 * way, work requests can differ in size, and do not have to
469 * be a power of 2 in size, saving memory and speeding up send
470 * WR posting. Unfortunately, if we do this then the
471 * wqe_index field in CQEs can't be used to look up the WR ID
472 * anymore, so we do this only if selective signaling is off.
473 *
474 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200475 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200476 * constant-sized WRs to make sure a WR is always fully within
477 * a single page-sized chunk.
478 *
479 * Finally, we use NOP work requests to pad the end of the
480 * work queue, to avoid wrap-around in the middle of WR. We
481 * set NEC bit to avoid getting completions with error for
482 * these NOP WRs, but since NEC is only supported starting
483 * with firmware 2.2.232, we use constant-sized WRs for older
484 * firmware.
485 *
486 * And, since MLX QPs only support SEND, we use constant-sized
487 * WRs in this case.
488 *
489 * We look for the smallest value of wqe_shift such that the
490 * resulting number of wqes does not exceed device
491 * capabilities.
492 *
493 * We set WQE size to at least 64 bytes, this way stamping
494 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700495 */
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300496 if (shrink_wqe && dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
Jack Morgensteinea54b102008-01-28 10:40:59 +0200497 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000498 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
499 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
500 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200501 qp->sq.wqe_shift = ilog2(64);
502 else
503 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
504
505 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200506 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
507
508 /*
509 * We need to leave 2 KB + 1 WR of headroom in the SQ to
510 * allow HW to prefetch.
511 */
512 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
513 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
514 qp->sq_max_wqes_per_wr +
515 qp->sq_spare_wqes);
516
517 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
518 break;
519
520 if (qp->sq_max_wqes_per_wr <= 1)
521 return -EINVAL;
522
523 ++qp->sq.wqe_shift;
524 }
525
Roland Dreiercd155c12008-05-20 14:00:02 -0700526 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
527 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700528 send_wqe_overhead(type, qp->flags)) /
529 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700530
531 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
532 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700533 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
534 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700535 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700536 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700537 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700538 qp->sq.offset = 0;
539 }
540
Jack Morgensteinea54b102008-01-28 10:40:59 +0200541 cap->max_send_wr = qp->sq.max_post =
542 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700543 cap->max_send_sge = min(qp->sq.max_gs,
544 min(dev->dev->caps.max_sq_sg,
545 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700546 /* We don't support inline sends for kernel QPs (yet) */
547 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700548
549 return 0;
550}
551
Jack Morgenstein83904132007-10-18 17:36:43 +0200552static int set_user_sq_size(struct mlx4_ib_dev *dev,
553 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300554 struct mlx4_ib_create_qp *ucmd)
555{
Jack Morgenstein83904132007-10-18 17:36:43 +0200556 /* Sanity check SQ size before proceeding */
557 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
558 ucmd->log_sq_stride >
559 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
560 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
561 return -EINVAL;
562
Roland Dreier0e6e7412007-06-18 08:13:48 -0700563 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300564 qp->sq.wqe_shift = ucmd->log_sq_stride;
565
Roland Dreier0e6e7412007-06-18 08:13:48 -0700566 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
567 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300568
569 return 0;
570}
571
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000572static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
573{
574 int i;
575
576 qp->sqp_proxy_rcv =
577 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
578 GFP_KERNEL);
579 if (!qp->sqp_proxy_rcv)
580 return -ENOMEM;
581 for (i = 0; i < qp->rq.wqe_cnt; i++) {
582 qp->sqp_proxy_rcv[i].addr =
583 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
584 GFP_KERNEL);
585 if (!qp->sqp_proxy_rcv[i].addr)
586 goto err;
587 qp->sqp_proxy_rcv[i].map =
588 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
589 sizeof (struct mlx4_ib_proxy_sqp_hdr),
590 DMA_FROM_DEVICE);
Sebastian Ottcc47d3692015-03-16 18:49:59 +0100591 if (ib_dma_mapping_error(dev, qp->sqp_proxy_rcv[i].map)) {
592 kfree(qp->sqp_proxy_rcv[i].addr);
593 goto err;
594 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000595 }
596 return 0;
597
598err:
599 while (i > 0) {
600 --i;
601 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
602 sizeof (struct mlx4_ib_proxy_sqp_hdr),
603 DMA_FROM_DEVICE);
604 kfree(qp->sqp_proxy_rcv[i].addr);
605 }
606 kfree(qp->sqp_proxy_rcv);
607 qp->sqp_proxy_rcv = NULL;
608 return -ENOMEM;
609}
610
611static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
612{
613 int i;
614
615 for (i = 0; i < qp->rq.wqe_cnt; i++) {
616 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
617 sizeof (struct mlx4_ib_proxy_sqp_hdr),
618 DMA_FROM_DEVICE);
619 kfree(qp->sqp_proxy_rcv[i].addr);
620 }
621 kfree(qp->sqp_proxy_rcv);
622}
623
Sean Hefty0a1405d2011-06-02 11:32:15 -0700624static int qp_has_rq(struct ib_qp_init_attr *attr)
625{
626 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
627 return 0;
628
629 return !attr->srq;
630}
631
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300632static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
633{
634 int i;
635 for (i = 0; i < dev->caps.num_ports; i++) {
636 if (qpn == dev->caps.qp0_proxy[i])
637 return !!dev->caps.qp0_qkey[i];
638 }
639 return 0;
640}
641
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +0300642static void mlx4_ib_free_qp_counter(struct mlx4_ib_dev *dev,
643 struct mlx4_ib_qp *qp)
644{
645 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
646 mlx4_counter_free(dev->dev, qp->counter_index->index);
647 list_del(&qp->counter_index->list);
648 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
649
650 kfree(qp->counter_index);
651 qp->counter_index = NULL;
652}
653
Guy Levi3078f5f2017-07-04 16:24:26 +0300654static int set_qp_rss(struct mlx4_ib_dev *dev, struct mlx4_ib_rss *rss_ctx,
655 struct ib_qp_init_attr *init_attr,
656 struct mlx4_ib_create_qp_rss *ucmd)
657{
658 rss_ctx->base_qpn_tbl_sz = init_attr->rwq_ind_tbl->ind_tbl[0]->wq_num |
659 (init_attr->rwq_ind_tbl->log_ind_tbl_size << 24);
660
661 if ((ucmd->rx_hash_function == MLX4_IB_RX_HASH_FUNC_TOEPLITZ) &&
662 (dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_TOP)) {
663 memcpy(rss_ctx->rss_key, ucmd->rx_hash_key,
664 MLX4_EN_RSS_KEY_SIZE);
665 } else {
666 pr_debug("RX Hash function is not supported\n");
667 return (-EOPNOTSUPP);
668 }
669
670 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV4) &&
671 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV4)) {
672 rss_ctx->flags = MLX4_RSS_IPV4;
673 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV4) ||
674 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV4)) {
675 pr_debug("RX Hash fields_mask is not supported - both IPv4 SRC and DST must be set\n");
676 return (-EOPNOTSUPP);
677 }
678
679 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV6) &&
680 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV6)) {
681 rss_ctx->flags |= MLX4_RSS_IPV6;
682 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV6) ||
683 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV6)) {
684 pr_debug("RX Hash fields_mask is not supported - both IPv6 SRC and DST must be set\n");
685 return (-EOPNOTSUPP);
686 }
687
688 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_UDP) &&
689 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_UDP)) {
690 if (!(dev->dev->caps.flags & MLX4_DEV_CAP_FLAG_UDP_RSS)) {
691 pr_debug("RX Hash fields_mask for UDP is not supported\n");
692 return (-EOPNOTSUPP);
693 }
694
695 if (rss_ctx->flags & MLX4_RSS_IPV4) {
696 rss_ctx->flags |= MLX4_RSS_UDP_IPV4;
697 } else if (rss_ctx->flags & MLX4_RSS_IPV6) {
698 rss_ctx->flags |= MLX4_RSS_UDP_IPV6;
699 } else {
700 pr_debug("RX Hash fields_mask is not supported - UDP must be set with IPv4 or IPv6\n");
701 return (-EOPNOTSUPP);
702 }
703 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_UDP) ||
704 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_UDP)) {
705 pr_debug("RX Hash fields_mask is not supported - both UDP SRC and DST must be set\n");
706 return (-EOPNOTSUPP);
707 }
708
709 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_TCP) &&
710 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_TCP)) {
711 if (rss_ctx->flags & MLX4_RSS_IPV4) {
712 rss_ctx->flags |= MLX4_RSS_TCP_IPV4;
713 } else if (rss_ctx->flags & MLX4_RSS_IPV6) {
714 rss_ctx->flags |= MLX4_RSS_TCP_IPV6;
715 } else {
716 pr_debug("RX Hash fields_mask is not supported - TCP must be set with IPv4 or IPv6\n");
717 return (-EOPNOTSUPP);
718 }
719
720 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_TCP) ||
721 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_TCP)) {
722 pr_debug("RX Hash fields_mask is not supported - both TCP SRC and DST must be set\n");
723 return (-EOPNOTSUPP);
724 }
725
726 return 0;
727}
728
729static int create_qp_rss(struct mlx4_ib_dev *dev, struct ib_pd *ibpd,
730 struct ib_qp_init_attr *init_attr,
731 struct mlx4_ib_create_qp_rss *ucmd,
732 struct mlx4_ib_qp *qp)
733{
734 int qpn;
735 int err;
736
737 qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
738
739 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn, 0, qp->mqp.usage);
740 if (err)
741 return err;
742
743 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
744 if (err)
745 goto err_qpn;
746
747 mutex_init(&qp->mutex);
748
749 INIT_LIST_HEAD(&qp->gid_list);
750 INIT_LIST_HEAD(&qp->steering_rules);
751
752 qp->mlx4_ib_qp_type = MLX4_IB_QPT_RAW_ETHERTYPE;
753 qp->state = IB_QPS_RESET;
754
755 /* Set dummy send resources to be compatible with HV and PRM */
756 qp->sq_no_prefetch = 1;
757 qp->sq.wqe_cnt = 1;
758 qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
759 qp->buf_size = qp->sq.wqe_cnt << MLX4_IB_MIN_SQ_STRIDE;
760 qp->mtt = (to_mqp(
761 (struct ib_qp *)init_attr->rwq_ind_tbl->ind_tbl[0]))->mtt;
762
763 qp->rss_ctx = kzalloc(sizeof(*qp->rss_ctx), GFP_KERNEL);
764 if (!qp->rss_ctx) {
765 err = -ENOMEM;
766 goto err_qp_alloc;
767 }
768
769 err = set_qp_rss(dev, qp->rss_ctx, init_attr, ucmd);
770 if (err)
771 goto err;
772
773 return 0;
774
775err:
776 kfree(qp->rss_ctx);
777
778err_qp_alloc:
779 mlx4_qp_remove(dev->dev, &qp->mqp);
780 mlx4_qp_free(dev->dev, &qp->mqp);
781
782err_qpn:
783 mlx4_qp_release_range(dev->dev, qpn, 1);
784 return err;
785}
786
787static struct ib_qp *_mlx4_ib_create_qp_rss(struct ib_pd *pd,
788 struct ib_qp_init_attr *init_attr,
789 struct ib_udata *udata)
790{
791 struct mlx4_ib_qp *qp;
792 struct mlx4_ib_create_qp_rss ucmd = {};
793 size_t required_cmd_sz;
794 int err;
795
796 if (!udata) {
797 pr_debug("RSS QP with NULL udata\n");
798 return ERR_PTR(-EINVAL);
799 }
800
801 if (udata->outlen)
802 return ERR_PTR(-EOPNOTSUPP);
803
804 required_cmd_sz = offsetof(typeof(ucmd), reserved1) +
805 sizeof(ucmd.reserved1);
806 if (udata->inlen < required_cmd_sz) {
807 pr_debug("invalid inlen\n");
808 return ERR_PTR(-EINVAL);
809 }
810
811 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
812 pr_debug("copy failed\n");
813 return ERR_PTR(-EFAULT);
814 }
815
816 if (ucmd.comp_mask || ucmd.reserved1)
817 return ERR_PTR(-EOPNOTSUPP);
818
819 if (udata->inlen > sizeof(ucmd) &&
820 !ib_is_udata_cleared(udata, sizeof(ucmd),
821 udata->inlen - sizeof(ucmd))) {
822 pr_debug("inlen is not supported\n");
823 return ERR_PTR(-EOPNOTSUPP);
824 }
825
826 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
827 pr_debug("RSS QP with unsupported QP type %d\n",
828 init_attr->qp_type);
829 return ERR_PTR(-EOPNOTSUPP);
830 }
831
832 if (init_attr->create_flags) {
833 pr_debug("RSS QP doesn't support create flags\n");
834 return ERR_PTR(-EOPNOTSUPP);
835 }
836
837 if (init_attr->send_cq || init_attr->cap.max_send_wr) {
838 pr_debug("RSS QP with unsupported send attributes\n");
839 return ERR_PTR(-EOPNOTSUPP);
840 }
841
842 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
843 if (!qp)
844 return ERR_PTR(-ENOMEM);
845
846 qp->pri.vid = 0xFFFF;
847 qp->alt.vid = 0xFFFF;
848
849 err = create_qp_rss(to_mdev(pd->device), pd, init_attr, &ucmd, qp);
850 if (err) {
851 kfree(qp);
852 return ERR_PTR(err);
853 }
854
855 qp->ibqp.qp_num = qp->mqp.qpn;
856
857 return &qp->ibqp;
858}
859
Guy Levi400b1eb2017-07-04 16:24:24 +0300860/*
861 * This function allocates a WQN from a range which is consecutive and aligned
862 * to its size. In case the range is full, then it creates a new range and
863 * allocates WQN from it. The new range will be used for following allocations.
864 */
865static int mlx4_ib_alloc_wqn(struct mlx4_ib_ucontext *context,
866 struct mlx4_ib_qp *qp, int range_size, int *wqn)
867{
868 struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
869 struct mlx4_wqn_range *range;
870 int err = 0;
871
872 mutex_lock(&context->wqn_ranges_mutex);
873
874 range = list_first_entry_or_null(&context->wqn_ranges_list,
875 struct mlx4_wqn_range, list);
876
877 if (!range || (range->refcount == range->size) || range->dirty) {
878 range = kzalloc(sizeof(*range), GFP_KERNEL);
879 if (!range) {
880 err = -ENOMEM;
881 goto out;
882 }
883
884 err = mlx4_qp_reserve_range(dev->dev, range_size,
885 range_size, &range->base_wqn, 0,
886 qp->mqp.usage);
887 if (err) {
888 kfree(range);
889 goto out;
890 }
891
892 range->size = range_size;
893 list_add(&range->list, &context->wqn_ranges_list);
894 } else if (range_size != 1) {
895 /*
896 * Requesting a new range (>1) when last range is still open, is
897 * not valid.
898 */
899 err = -EINVAL;
900 goto out;
901 }
902
903 qp->wqn_range = range;
904
905 *wqn = range->base_wqn + range->refcount;
906
907 range->refcount++;
908
909out:
910 mutex_unlock(&context->wqn_ranges_mutex);
911
912 return err;
913}
914
915static void mlx4_ib_release_wqn(struct mlx4_ib_ucontext *context,
916 struct mlx4_ib_qp *qp, bool dirty_release)
917{
918 struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
919 struct mlx4_wqn_range *range;
920
921 mutex_lock(&context->wqn_ranges_mutex);
922
923 range = qp->wqn_range;
924
925 range->refcount--;
926 if (!range->refcount) {
927 mlx4_qp_release_range(dev->dev, range->base_wqn,
928 range->size);
929 list_del(&range->list);
930 kfree(range);
931 } else if (dirty_release) {
932 /*
933 * A range which one of its WQNs is destroyed, won't be able to be
934 * reused for further WQN allocations.
935 * The next created WQ will allocate a new range.
936 */
937 range->dirty = 1;
938 }
939
940 mutex_unlock(&context->wqn_ranges_mutex);
941}
942
Roland Dreier225c7b12007-05-08 18:00:38 -0700943static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
Guy Levi400b1eb2017-07-04 16:24:24 +0300944 enum mlx4_ib_source_type src,
Roland Dreier225c7b12007-05-08 18:00:38 -0700945 struct ib_qp_init_attr *init_attr,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300946 struct ib_udata *udata, int sqpn,
947 struct mlx4_ib_qp **caller_qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700948{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700949 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700950 int err;
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300951 struct ib_qp_cap backup_cap;
Bart Van Asscheb42dde42016-11-14 08:44:11 -0800952 struct mlx4_ib_sqp *sqp = NULL;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000953 struct mlx4_ib_qp *qp;
954 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200955 struct mlx4_ib_cq *mcq;
956 unsigned long flags;
Guy Levi400b1eb2017-07-04 16:24:24 +0300957 int range_size = 0;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000958
959 /* When tunneling special qps, we use a plain UD qp */
960 if (sqpn) {
961 if (mlx4_is_mfunc(dev->dev) &&
962 (!mlx4_is_master(dev->dev) ||
963 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
964 if (init_attr->qp_type == IB_QPT_GSI)
965 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300966 else {
967 if (mlx4_is_master(dev->dev) ||
968 qp0_enabled_vf(dev->dev, sqpn))
969 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
970 else
971 qp_type = MLX4_IB_QPT_PROXY_SMI;
972 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000973 }
974 qpn = sqpn;
975 /* add extra sg entry for tunneling */
976 init_attr->cap.max_recv_sge++;
977 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
978 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
979 container_of(init_attr,
980 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
981 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
982 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
983 !mlx4_is_master(dev->dev))
984 return -EINVAL;
985 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
986 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300987 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
988 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
989 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000990 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
991 else
992 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000993 /* we are definitely in the PPF here, since we are creating
994 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
995 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
996 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000997 sqpn = qpn;
998 }
999
1000 if (!*caller_qp) {
1001 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
1002 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
1003 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Leon Romanovsky8900b892017-05-23 14:38:15 +03001004 sqp = kzalloc(sizeof(struct mlx4_ib_sqp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001005 if (!sqp)
1006 return -ENOMEM;
1007 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001008 qp->pri.vid = 0xFFFF;
1009 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001010 } else {
Leon Romanovsky8900b892017-05-23 14:38:15 +03001011 qp = kzalloc(sizeof(struct mlx4_ib_qp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001012 if (!qp)
1013 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001014 qp->pri.vid = 0xFFFF;
1015 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001016 }
1017 } else
1018 qp = *caller_qp;
1019
1020 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -07001021
1022 mutex_init(&qp->mutex);
1023 spin_lock_init(&qp->sq.lock);
1024 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -07001025 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001026 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -07001027
1028 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +02001029 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1030 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001031
Roland Dreier225c7b12007-05-08 18:00:38 -07001032
1033 if (pd->uobject) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001034 union {
1035 struct mlx4_ib_create_qp qp;
1036 struct mlx4_ib_create_wq wq;
1037 } ucmd;
1038 size_t copy_len;
Roland Dreier225c7b12007-05-08 18:00:38 -07001039
Guy Levi400b1eb2017-07-04 16:24:24 +03001040 copy_len = (src == MLX4_IB_QP_SRC) ?
1041 sizeof(struct mlx4_ib_create_qp) :
1042 min(sizeof(struct mlx4_ib_create_wq), udata->inlen);
1043
1044 if (ib_copy_from_udata(&ucmd, udata, copy_len)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001045 err = -EFAULT;
1046 goto err;
1047 }
1048
Guy Levi400b1eb2017-07-04 16:24:24 +03001049 if (src == MLX4_IB_RWQ_SRC) {
1050 if (ucmd.wq.comp_mask || ucmd.wq.reserved1 ||
1051 ucmd.wq.reserved[0] || ucmd.wq.reserved[1] ||
1052 ucmd.wq.reserved[2]) {
1053 pr_debug("user command isn't supported\n");
1054 err = -EOPNOTSUPP;
1055 goto err;
1056 }
1057
1058 if (ucmd.wq.log_range_size >
1059 ilog2(dev->dev->caps.max_rss_tbl_sz)) {
1060 pr_debug("WQN range size must be equal or smaller than %d\n",
1061 dev->dev->caps.max_rss_tbl_sz);
1062 err = -EOPNOTSUPP;
1063 goto err;
1064 }
1065 range_size = 1 << ucmd.wq.log_range_size;
1066 } else {
1067 qp->inl_recv_sz = ucmd.qp.inl_recv_sz;
1068 }
1069
Maor Gottliebea30b962017-06-21 09:26:28 +03001070 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
Guy Levi400b1eb2017-07-04 16:24:24 +03001071 qp_has_rq(init_attr), qp, qp->inl_recv_sz);
Maor Gottliebea30b962017-06-21 09:26:28 +03001072 if (err)
1073 goto err;
1074
Guy Levi400b1eb2017-07-04 16:24:24 +03001075 if (src == MLX4_IB_QP_SRC) {
1076 qp->sq_no_prefetch = ucmd.qp.sq_no_prefetch;
Roland Dreier0e6e7412007-06-18 08:13:48 -07001077
Guy Levi400b1eb2017-07-04 16:24:24 +03001078 err = set_user_sq_size(dev, qp,
1079 (struct mlx4_ib_create_qp *)
1080 &ucmd);
1081 if (err)
1082 goto err;
1083 } else {
1084 qp->sq_no_prefetch = 1;
1085 qp->sq.wqe_cnt = 1;
1086 qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
1087 /* Allocated buffer expects to have at least that SQ
1088 * size.
1089 */
1090 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
1091 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
1092 }
Eli Cohen24463042007-05-17 10:32:41 +03001093
Guy Levi400b1eb2017-07-04 16:24:24 +03001094 qp->umem = ib_umem_get(pd->uobject->context,
1095 (src == MLX4_IB_QP_SRC) ? ucmd.qp.buf_addr :
1096 ucmd.wq.buf_addr, qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001097 if (IS_ERR(qp->umem)) {
1098 err = PTR_ERR(qp->umem);
1099 goto err;
1100 }
1101
1102 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +03001103 qp->umem->page_shift, &qp->mtt);
Roland Dreier225c7b12007-05-08 18:00:38 -07001104 if (err)
1105 goto err_buf;
1106
1107 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
1108 if (err)
1109 goto err_mtt;
1110
Sean Hefty0a1405d2011-06-02 11:32:15 -07001111 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -07001112 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
Guy Levi400b1eb2017-07-04 16:24:24 +03001113 (src == MLX4_IB_QP_SRC) ? ucmd.qp.db_addr :
1114 ucmd.wq.db_addr, &qp->db);
Roland Dreier02d89b82007-05-23 15:16:08 -07001115 if (err)
1116 goto err_mtt;
1117 }
Moshe Shemeshf3301872017-06-21 09:29:36 +03001118 qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
Roland Dreier225c7b12007-05-08 18:00:38 -07001119 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +03001120 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
1121 qp_has_rq(init_attr), qp, 0);
1122 if (err)
1123 goto err;
1124
Roland Dreier0e6e7412007-06-18 08:13:48 -07001125 qp->sq_no_prefetch = 0;
1126
Eli Cohenb832be12008-04-16 21:09:27 -07001127 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
1128 qp->flags |= MLX4_IB_QP_LSO;
1129
Matan Barakc1c98502013-11-07 15:25:17 +02001130 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1131 if (dev->steering_support ==
1132 MLX4_STEERING_MODE_DEVICE_MANAGED)
1133 qp->flags |= MLX4_IB_QP_NETIF;
1134 else
1135 goto err;
1136 }
1137
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001138 memcpy(&backup_cap, &init_attr->cap, sizeof(backup_cap));
1139 err = set_kernel_sq_size(dev, &init_attr->cap,
1140 qp_type, qp, true);
Eli Cohen24463042007-05-17 10:32:41 +03001141 if (err)
1142 goto err;
1143
Sean Hefty0a1405d2011-06-02 11:32:15 -07001144 if (qp_has_rq(init_attr)) {
Leon Romanovsky8900b892017-05-23 14:38:15 +03001145 err = mlx4_db_alloc(dev->dev, &qp->db, 0);
Roland Dreier02d89b82007-05-23 15:16:08 -07001146 if (err)
1147 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -07001148
Roland Dreier02d89b82007-05-23 15:16:08 -07001149 *qp->db.db = 0;
1150 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001151
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001152 if (mlx4_buf_alloc(dev->dev, qp->buf_size, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +03001153 &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001154 memcpy(&init_attr->cap, &backup_cap,
1155 sizeof(backup_cap));
1156 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type,
1157 qp, false);
1158 if (err)
1159 goto err_db;
1160
1161 if (mlx4_buf_alloc(dev->dev, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +03001162 PAGE_SIZE * 2, &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001163 err = -ENOMEM;
1164 goto err_db;
1165 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001166 }
1167
1168 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
1169 &qp->mtt);
1170 if (err)
1171 goto err_buf;
1172
Leon Romanovsky8900b892017-05-23 14:38:15 +03001173 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
Roland Dreier225c7b12007-05-08 18:00:38 -07001174 if (err)
1175 goto err_mtt;
1176
Leon Romanovskyee370952015-12-17 09:31:53 +02001177 qp->sq.wrid = kmalloc_array(qp->sq.wqe_cnt, sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +03001178 GFP_KERNEL | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +08001179 if (!qp->sq.wrid)
1180 qp->sq.wrid = __vmalloc(qp->sq.wqe_cnt * sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +03001181 GFP_KERNEL, PAGE_KERNEL);
Leon Romanovskyee370952015-12-17 09:31:53 +02001182 qp->rq.wrid = kmalloc_array(qp->rq.wqe_cnt, sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +03001183 GFP_KERNEL | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +08001184 if (!qp->rq.wrid)
1185 qp->rq.wrid = __vmalloc(qp->rq.wqe_cnt * sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +03001186 GFP_KERNEL, PAGE_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001187 if (!qp->sq.wrid || !qp->rq.wrid) {
1188 err = -ENOMEM;
1189 goto err_wrid;
1190 }
Moshe Shemeshf3301872017-06-21 09:29:36 +03001191 qp->mqp.usage = MLX4_RES_USAGE_DRIVER;
Roland Dreier225c7b12007-05-08 18:00:38 -07001192 }
1193
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001194 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001195 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1196 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
1197 if (alloc_proxy_bufs(pd->device, qp)) {
1198 err = -ENOMEM;
1199 goto err_wrid;
1200 }
1201 }
Guy Levi400b1eb2017-07-04 16:24:24 +03001202 } else if (src == MLX4_IB_RWQ_SRC) {
1203 err = mlx4_ib_alloc_wqn(to_mucontext(pd->uobject->context), qp,
1204 range_size, &qpn);
1205 if (err)
1206 goto err_wrid;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001207 } else {
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001208 /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
1209 * otherwise, the WQE BlueFlame setup flow wrongly causes
1210 * VLAN insertion. */
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001211 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001212 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
Matan Barakd57febe2014-12-11 10:57:57 +02001213 (init_attr->cap.max_send_wr ?
1214 MLX4_RESERVE_ETH_BF_QP : 0) |
1215 (init_attr->cap.max_recv_wr ?
Moshe Shemeshf3301872017-06-21 09:29:36 +03001216 MLX4_RESERVE_A0_QP : 0),
1217 qp->mqp.usage);
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001218 else
Matan Barakc1c98502013-11-07 15:25:17 +02001219 if (qp->flags & MLX4_IB_QP_NETIF)
1220 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
1221 else
1222 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
Moshe Shemeshf3301872017-06-21 09:29:36 +03001223 &qpn, 0, qp->mqp.usage);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001224 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001225 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001226 }
1227
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001228 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
1229 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1230
Leon Romanovsky8900b892017-05-23 14:38:15 +03001231 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001232 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001233 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001234
Sean Hefty0a1405d2011-06-02 11:32:15 -07001235 if (init_attr->qp_type == IB_QPT_XRC_TGT)
1236 qp->mqp.qpn |= (1 << 23);
1237
Roland Dreier225c7b12007-05-08 18:00:38 -07001238 /*
1239 * Hardware wants QPN written in big-endian order (after
1240 * shifting) for send doorbell. Precompute this value to save
1241 * a little bit when posting sends.
1242 */
1243 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
1244
Guy Levi400b1eb2017-07-04 16:24:24 +03001245 qp->mqp.event = (src == MLX4_IB_QP_SRC) ? mlx4_ib_qp_event :
1246 mlx4_ib_wq_event;
1247
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001248 if (!*caller_qp)
1249 *caller_qp = qp;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001250
1251 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1252 mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
1253 to_mcq(init_attr->recv_cq));
1254 /* Maintain device to QPs access, needed for further handling
1255 * via reset flow
1256 */
1257 list_add_tail(&qp->qps_list, &dev->qp_list);
1258 /* Maintain CQ to QPs access, needed for further handling
1259 * via reset flow
1260 */
1261 mcq = to_mcq(init_attr->send_cq);
1262 list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
1263 mcq = to_mcq(init_attr->recv_cq);
1264 list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
1265 mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
1266 to_mcq(init_attr->recv_cq));
1267 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001268 return 0;
1269
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001270err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +02001271 if (!sqpn) {
1272 if (qp->flags & MLX4_IB_QP_NETIF)
1273 mlx4_ib_steer_qp_free(dev, qpn, 1);
Guy Levi400b1eb2017-07-04 16:24:24 +03001274 else if (src == MLX4_IB_RWQ_SRC)
1275 mlx4_ib_release_wqn(to_mucontext(pd->uobject->context),
1276 qp, 0);
Matan Barakc1c98502013-11-07 15:25:17 +02001277 else
1278 mlx4_qp_release_range(dev->dev, qpn, 1);
1279 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001280err_proxy:
1281 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1282 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001283err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -07001284 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001285 if (qp_has_rq(init_attr))
1286 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -07001287 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001288 kvfree(qp->sq.wrid);
1289 kvfree(qp->rq.wrid);
Roland Dreier225c7b12007-05-08 18:00:38 -07001290 }
1291
1292err_mtt:
1293 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1294
1295err_buf:
1296 if (pd->uobject)
1297 ib_umem_release(qp->umem);
1298 else
1299 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
1300
1301err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -07001302 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001303 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001304
1305err:
Bart Van Asscheb42dde42016-11-14 08:44:11 -08001306 if (sqp)
1307 kfree(sqp);
1308 else if (!*caller_qp)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001309 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001310 return err;
1311}
1312
1313static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
1314{
1315 switch (state) {
1316 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
1317 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
1318 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
1319 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
1320 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
1321 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
1322 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
1323 default: return -1;
1324 }
1325}
1326
1327static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -07001328 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -07001329{
Roland Dreier338a8fa2009-09-05 20:24:49 -07001330 if (send_cq == recv_cq) {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001331 spin_lock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -07001332 __acquire(&recv_cq->lock);
1333 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001334 spin_lock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001335 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
1336 } else {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001337 spin_lock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001338 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
1339 }
1340}
1341
1342static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -07001343 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -07001344{
Roland Dreier338a8fa2009-09-05 20:24:49 -07001345 if (send_cq == recv_cq) {
1346 __release(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001347 spin_unlock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -07001348 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001349 spin_unlock(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001350 spin_unlock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001351 } else {
1352 spin_unlock(&send_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001353 spin_unlock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001354 }
1355}
1356
Eli Cohenfa417f72010-10-24 21:08:52 -07001357static void del_gid_entries(struct mlx4_ib_qp *qp)
1358{
1359 struct mlx4_ib_gid_entry *ge, *tmp;
1360
1361 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1362 list_del(&ge->list);
1363 kfree(ge);
1364 }
1365}
1366
Sean Hefty0a1405d2011-06-02 11:32:15 -07001367static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
1368{
1369 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
1370 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
1371 else
1372 return to_mpd(qp->ibqp.pd);
1373}
1374
Guy Levi400b1eb2017-07-04 16:24:24 +03001375static void get_cqs(struct mlx4_ib_qp *qp, enum mlx4_ib_source_type src,
Sean Hefty0a1405d2011-06-02 11:32:15 -07001376 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
1377{
1378 switch (qp->ibqp.qp_type) {
1379 case IB_QPT_XRC_TGT:
1380 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
1381 *recv_cq = *send_cq;
1382 break;
1383 case IB_QPT_XRC_INI:
1384 *send_cq = to_mcq(qp->ibqp.send_cq);
1385 *recv_cq = *send_cq;
1386 break;
1387 default:
Guy Levi400b1eb2017-07-04 16:24:24 +03001388 *recv_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.recv_cq) :
1389 to_mcq(qp->ibwq.cq);
1390 *send_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.send_cq) :
1391 *recv_cq;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001392 break;
1393 }
1394}
1395
Guy Levi3078f5f2017-07-04 16:24:26 +03001396static void destroy_qp_rss(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1397{
1398 if (qp->state != IB_QPS_RESET) {
1399 int i;
1400
1401 for (i = 0; i < (1 << qp->ibqp.rwq_ind_tbl->log_ind_tbl_size);
1402 i++) {
1403 struct ib_wq *ibwq = qp->ibqp.rwq_ind_tbl->ind_tbl[i];
1404 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
1405
1406 mutex_lock(&wq->mutex);
1407
1408 wq->rss_usecnt--;
1409
1410 mutex_unlock(&wq->mutex);
1411 }
1412
1413 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1414 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
1415 pr_warn("modify QP %06x to RESET failed.\n",
1416 qp->mqp.qpn);
1417 }
1418
1419 mlx4_qp_remove(dev->dev, &qp->mqp);
1420 mlx4_qp_free(dev->dev, &qp->mqp);
1421 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1422 del_gid_entries(qp);
1423 kfree(qp->rss_ctx);
1424}
1425
Roland Dreier225c7b12007-05-08 18:00:38 -07001426static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
Guy Levi400b1eb2017-07-04 16:24:24 +03001427 enum mlx4_ib_source_type src, int is_user)
Roland Dreier225c7b12007-05-08 18:00:38 -07001428{
1429 struct mlx4_ib_cq *send_cq, *recv_cq;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001430 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -07001431
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001432 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001433 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1434 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001435 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001436 qp->mqp.qpn);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001437 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001438 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1439 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03001440 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001441 }
1442 if (qp->alt.smac) {
1443 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1444 qp->alt.smac = 0;
1445 }
1446 if (qp->pri.vid < 0x1000) {
1447 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1448 qp->pri.vid = 0xFFFF;
1449 qp->pri.candidate_vid = 0xFFFF;
1450 qp->pri.update_vid = 0;
1451 }
1452 if (qp->alt.vid < 0x1000) {
1453 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1454 qp->alt.vid = 0xFFFF;
1455 qp->alt.candidate_vid = 0xFFFF;
1456 qp->alt.update_vid = 0;
1457 }
1458 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001459
Guy Levi400b1eb2017-07-04 16:24:24 +03001460 get_cqs(qp, src, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001461
Yishai Hadas35f05da2015-02-08 11:49:34 +02001462 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001463 mlx4_ib_lock_cqs(send_cq, recv_cq);
1464
Yishai Hadas35f05da2015-02-08 11:49:34 +02001465 /* del from lists under both locks above to protect reset flow paths */
1466 list_del(&qp->qps_list);
1467 list_del(&qp->cq_send_list);
1468 list_del(&qp->cq_recv_list);
Roland Dreier225c7b12007-05-08 18:00:38 -07001469 if (!is_user) {
1470 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1471 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1472 if (send_cq != recv_cq)
1473 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1474 }
1475
1476 mlx4_qp_remove(dev->dev, &qp->mqp);
1477
1478 mlx4_ib_unlock_cqs(send_cq, recv_cq);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001479 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001480
1481 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001482
Matan Barakc1c98502013-11-07 15:25:17 +02001483 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1484 if (qp->flags & MLX4_IB_QP_NETIF)
1485 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
Guy Levi400b1eb2017-07-04 16:24:24 +03001486 else if (src == MLX4_IB_RWQ_SRC)
1487 mlx4_ib_release_wqn(to_mucontext(
1488 qp->ibwq.uobject->context), qp, 1);
Matan Barakc1c98502013-11-07 15:25:17 +02001489 else
1490 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1491 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001492
Roland Dreier225c7b12007-05-08 18:00:38 -07001493 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1494
1495 if (is_user) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001496 if (qp->rq.wqe_cnt) {
1497 struct mlx4_ib_ucontext *mcontext = !src ?
1498 to_mucontext(qp->ibqp.uobject->context) :
1499 to_mucontext(qp->ibwq.uobject->context);
1500 mlx4_ib_db_unmap_user(mcontext, &qp->db);
1501 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001502 ib_umem_release(qp->umem);
1503 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001504 kvfree(qp->sq.wrid);
1505 kvfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001506 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1507 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1508 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001509 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001510 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001511 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001512 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001513
1514 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001515}
1516
Jack Morgenstein47605df2012-08-03 08:40:57 +00001517static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1518{
1519 /* Native or PPF */
1520 if (!mlx4_is_mfunc(dev->dev) ||
1521 (mlx4_is_master(dev->dev) &&
1522 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1523 return dev->dev->phys_caps.base_sqpn +
1524 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1525 attr->port_num - 1;
1526 }
1527 /* PF or VF -- creating proxies */
1528 if (attr->qp_type == IB_QPT_SMI)
1529 return dev->dev->caps.qp0_proxy[attr->port_num - 1];
1530 else
1531 return dev->dev->caps.qp1_proxy[attr->port_num - 1];
1532}
1533
Moni Shouae1b866c2016-01-14 17:50:42 +02001534static struct ib_qp *_mlx4_ib_create_qp(struct ib_pd *pd,
1535 struct ib_qp_init_attr *init_attr,
1536 struct ib_udata *udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001537{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001538 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001539 int err;
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001540 int sup_u_create_flags = MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001541 u16 xrcdn = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001542
Guy Levi3078f5f2017-07-04 16:24:26 +03001543 if (init_attr->rwq_ind_tbl)
1544 return _mlx4_ib_create_qp_rss(pd, init_attr, udata);
1545
Ron Livne521e5752008-07-14 23:48:48 -07001546 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001547 * We only support LSO, vendor flag1, and multicast loopback blocking,
1548 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001549 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001550 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1551 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001552 MLX4_IB_SRIOV_TUNNEL_QP |
1553 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001554 MLX4_IB_QP_NETIF |
Leon Romanovsky8900b892017-05-23 14:38:15 +03001555 MLX4_IB_QP_CREATE_ROCE_V2_GSI))
Eli Cohenb832be12008-04-16 21:09:27 -07001556 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001557
Matan Barakc1c98502013-11-07 15:25:17 +02001558 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1559 if (init_attr->qp_type != IB_QPT_UD)
1560 return ERR_PTR(-EINVAL);
1561 }
1562
Moni Shouae1b866c2016-01-14 17:50:42 +02001563 if (init_attr->create_flags) {
1564 if (udata && init_attr->create_flags & ~(sup_u_create_flags))
1565 return ERR_PTR(-EINVAL);
1566
1567 if ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP |
Moni Shouae1b866c2016-01-14 17:50:42 +02001568 MLX4_IB_QP_CREATE_ROCE_V2_GSI |
1569 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) &&
1570 init_attr->qp_type != IB_QPT_UD) ||
1571 (init_attr->create_flags & MLX4_IB_SRIOV_SQP &&
1572 init_attr->qp_type > IB_QPT_GSI) ||
1573 (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI &&
1574 init_attr->qp_type != IB_QPT_GSI))
1575 return ERR_PTR(-EINVAL);
1576 }
Eli Cohenb846f252008-04-16 21:09:27 -07001577
Roland Dreier225c7b12007-05-08 18:00:38 -07001578 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001579 case IB_QPT_XRC_TGT:
1580 pd = to_mxrcd(init_attr->xrcd)->pd;
1581 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1582 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1583 /* fall through */
1584 case IB_QPT_XRC_INI:
1585 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1586 return ERR_PTR(-ENOSYS);
1587 init_attr->recv_cq = init_attr->send_cq;
1588 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001589 case IB_QPT_RC:
1590 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001591 case IB_QPT_RAW_PACKET:
Leon Romanovsky8900b892017-05-23 14:38:15 +03001592 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001593 if (!qp)
1594 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001595 qp->pri.vid = 0xFFFF;
1596 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001597 /* fall through */
1598 case IB_QPT_UD:
1599 {
Guy Levi400b1eb2017-07-04 16:24:24 +03001600 err = create_qp_common(to_mdev(pd->device), pd, MLX4_IB_QP_SRC,
1601 init_attr, udata, 0, &qp);
Dotan Barak5b420d92016-06-22 17:27:31 +03001602 if (err) {
1603 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001604 return ERR_PTR(err);
Dotan Barak5b420d92016-06-22 17:27:31 +03001605 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001606
1607 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001608 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001609
1610 break;
1611 }
1612 case IB_QPT_SMI:
1613 case IB_QPT_GSI:
1614 {
Moni Shouae1b866c2016-01-14 17:50:42 +02001615 int sqpn;
1616
Roland Dreier225c7b12007-05-08 18:00:38 -07001617 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001618 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001619 return ERR_PTR(-EINVAL);
Moni Shouae1b866c2016-01-14 17:50:42 +02001620 if (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI) {
Moshe Shemeshf3301872017-06-21 09:29:36 +03001621 int res = mlx4_qp_reserve_range(to_mdev(pd->device)->dev,
1622 1, 1, &sqpn, 0,
1623 MLX4_RES_USAGE_DRIVER);
Moni Shouae1b866c2016-01-14 17:50:42 +02001624
1625 if (res)
1626 return ERR_PTR(res);
1627 } else {
1628 sqpn = get_sqp_num(to_mdev(pd->device), init_attr);
1629 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001630
Guy Levi400b1eb2017-07-04 16:24:24 +03001631 err = create_qp_common(to_mdev(pd->device), pd, MLX4_IB_QP_SRC,
1632 init_attr, udata, sqpn, &qp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001633 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001634 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001635
1636 qp->port = init_attr->port_num;
Moni Shouae1b866c2016-01-14 17:50:42 +02001637 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 :
1638 init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI ? sqpn : 1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001639 break;
1640 }
1641 default:
1642 /* Don't support raw QPs */
1643 return ERR_PTR(-EINVAL);
1644 }
1645
1646 return &qp->ibqp;
1647}
1648
Moni Shouae1b866c2016-01-14 17:50:42 +02001649struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1650 struct ib_qp_init_attr *init_attr,
1651 struct ib_udata *udata) {
1652 struct ib_device *device = pd ? pd->device : init_attr->xrcd->device;
1653 struct ib_qp *ibqp;
1654 struct mlx4_ib_dev *dev = to_mdev(device);
1655
1656 ibqp = _mlx4_ib_create_qp(pd, init_attr, udata);
1657
1658 if (!IS_ERR(ibqp) &&
1659 (init_attr->qp_type == IB_QPT_GSI) &&
1660 !(init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI)) {
1661 struct mlx4_ib_sqp *sqp = to_msqp((to_mqp(ibqp)));
1662 int is_eth = rdma_cap_eth_ah(&dev->ib_dev, init_attr->port_num);
1663
1664 if (is_eth &&
1665 dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2) {
1666 init_attr->create_flags |= MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1667 sqp->roce_v2_gsi = ib_create_qp(pd, init_attr);
1668
1669 if (IS_ERR(sqp->roce_v2_gsi)) {
1670 pr_err("Failed to create GSI QP for RoCEv2 (%ld)\n", PTR_ERR(sqp->roce_v2_gsi));
1671 sqp->roce_v2_gsi = NULL;
1672 } else {
1673 sqp = to_msqp(to_mqp(sqp->roce_v2_gsi));
1674 sqp->qp.flags |= MLX4_IB_ROCE_V2_GSI_QP;
1675 }
1676
1677 init_attr->create_flags &= ~MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1678 }
1679 }
1680 return ibqp;
1681}
1682
1683static int _mlx4_ib_destroy_qp(struct ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -07001684{
1685 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1686 struct mlx4_ib_qp *mqp = to_mqp(qp);
1687
1688 if (is_qp0(dev, mqp))
1689 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1690
Jack Morgensteinc482af62016-11-27 15:18:19 +02001691 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI &&
1692 dev->qp1_proxy[mqp->port - 1] == mqp) {
Matan Barak9433c182014-05-15 15:29:28 +03001693 mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1694 dev->qp1_proxy[mqp->port - 1] = NULL;
1695 mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1696 }
1697
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001698 if (mqp->counter_index)
1699 mlx4_ib_free_qp_counter(dev, mqp);
1700
Guy Levi3078f5f2017-07-04 16:24:26 +03001701 if (qp->rwq_ind_tbl) {
1702 destroy_qp_rss(dev, mqp);
1703 } else {
1704 struct mlx4_ib_pd *pd;
1705
1706 pd = get_pd(mqp);
1707 destroy_qp_common(dev, mqp, MLX4_IB_QP_SRC, !!pd->ibpd.uobject);
1708 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001709
1710 if (is_sqp(dev, mqp))
1711 kfree(to_msqp(mqp));
1712 else
1713 kfree(mqp);
1714
1715 return 0;
1716}
1717
Moni Shouae1b866c2016-01-14 17:50:42 +02001718int mlx4_ib_destroy_qp(struct ib_qp *qp)
1719{
1720 struct mlx4_ib_qp *mqp = to_mqp(qp);
1721
1722 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
1723 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
1724
1725 if (sqp->roce_v2_gsi)
1726 ib_destroy_qp(sqp->roce_v2_gsi);
1727 }
1728
1729 return _mlx4_ib_destroy_qp(qp);
1730}
1731
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001732static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001733{
1734 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001735 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1736 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1737 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1738 case MLX4_IB_QPT_XRC_INI:
1739 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1740 case MLX4_IB_QPT_SMI:
1741 case MLX4_IB_QPT_GSI:
1742 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1743
1744 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1745 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1746 MLX4_QP_ST_MLX : -1);
1747 case MLX4_IB_QPT_PROXY_SMI:
1748 case MLX4_IB_QPT_TUN_SMI:
1749 case MLX4_IB_QPT_PROXY_GSI:
1750 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1751 MLX4_QP_ST_UD : -1);
1752 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001753 }
1754}
1755
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001756static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001757 int attr_mask)
1758{
1759 u8 dest_rd_atomic;
1760 u32 access_flags;
1761 u32 hw_access_flags = 0;
1762
1763 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1764 dest_rd_atomic = attr->max_dest_rd_atomic;
1765 else
1766 dest_rd_atomic = qp->resp_depth;
1767
1768 if (attr_mask & IB_QP_ACCESS_FLAGS)
1769 access_flags = attr->qp_access_flags;
1770 else
1771 access_flags = qp->atomic_rd_en;
1772
1773 if (!dest_rd_atomic)
1774 access_flags &= IB_ACCESS_REMOTE_WRITE;
1775
1776 if (access_flags & IB_ACCESS_REMOTE_READ)
1777 hw_access_flags |= MLX4_QP_BIT_RRE;
1778 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1779 hw_access_flags |= MLX4_QP_BIT_RAE;
1780 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1781 hw_access_flags |= MLX4_QP_BIT_RWE;
1782
1783 return cpu_to_be32(hw_access_flags);
1784}
1785
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001786static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001787 int attr_mask)
1788{
1789 if (attr_mask & IB_QP_PKEY_INDEX)
1790 sqp->pkey_index = attr->pkey_index;
1791 if (attr_mask & IB_QP_QKEY)
1792 sqp->qkey = attr->qkey;
1793 if (attr_mask & IB_QP_SQ_PSN)
1794 sqp->send_psn = attr->sq_psn;
1795}
1796
1797static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1798{
1799 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1800}
1801
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001802static int _mlx4_set_path(struct mlx4_ib_dev *dev,
1803 const struct rdma_ah_attr *ah,
Moni Shoua297e0da2013-12-12 18:03:14 +02001804 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001805 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001806{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001807 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001808 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001809 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001810
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001811 path->grh_mylmc = rdma_ah_get_path_bits(ah) & 0x7f;
1812 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
1813 if (rdma_ah_get_static_rate(ah)) {
1814 path->static_rate = rdma_ah_get_static_rate(ah) +
1815 MLX4_STAT_RATE_OFFSET;
Roland Dreier225c7b12007-05-08 18:00:38 -07001816 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1817 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1818 --path->static_rate;
1819 } else
1820 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001821
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001822 if (rdma_ah_get_ah_flags(ah) & IB_AH_GRH) {
1823 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
1824 int real_sgid_index =
1825 mlx4_ib_gid_index_to_real_index(dev, port,
1826 grh->sgid_index);
Moni Shoua5070cd22015-07-30 18:33:30 +03001827
1828 if (real_sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001829 pr_err("sgid_index (%u) too large. max is %d\n",
Moni Shoua5070cd22015-07-30 18:33:30 +03001830 real_sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001831 return -1;
1832 }
1833
1834 path->grh_mylmc |= 1 << 7;
Moni Shoua5070cd22015-07-30 18:33:30 +03001835 path->mgid_index = real_sgid_index;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001836 path->hop_limit = grh->hop_limit;
Roland Dreier225c7b12007-05-08 18:00:38 -07001837 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001838 cpu_to_be32((grh->traffic_class << 20) |
1839 (grh->flow_label));
1840 memcpy(path->rgid, grh->dgid.raw, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07001841 }
1842
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001843 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001844 if (!(rdma_ah_get_ah_flags(ah) & IB_AH_GRH))
Eli Cohenfa417f72010-10-24 21:08:52 -07001845 return -1;
1846
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001847 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001848 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001849
1850 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001851 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001852 if (smac_info->vid < 0x1000) {
1853 /* both valid vlan ids */
1854 if (smac_info->vid != vlan_tag) {
1855 /* different VIDs. unreg old and reg new */
1856 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1857 if (err)
1858 return err;
1859 smac_info->candidate_vid = vlan_tag;
1860 smac_info->candidate_vlan_index = vidx;
1861 smac_info->candidate_vlan_port = port;
1862 smac_info->update_vid = 1;
1863 path->vlan_index = vidx;
1864 } else {
1865 path->vlan_index = smac_info->vlan_index;
1866 }
1867 } else {
1868 /* no current vlan tag in qp */
1869 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1870 if (err)
1871 return err;
1872 smac_info->candidate_vid = vlan_tag;
1873 smac_info->candidate_vlan_index = vidx;
1874 smac_info->candidate_vlan_port = port;
1875 smac_info->update_vid = 1;
1876 path->vlan_index = vidx;
1877 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001878 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001879 path->fl = 1 << 6;
1880 } else {
1881 /* have current vlan tag. unregister it at modify-qp success */
1882 if (smac_info->vid < 0x1000) {
1883 smac_info->candidate_vid = 0xFFFF;
1884 smac_info->update_vid = 1;
1885 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001886 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001887
1888 /* get smac_index for RoCE use.
1889 * If no smac was yet assigned, register one.
1890 * If one was already assigned, but the new mac differs,
1891 * unregister the old one and register the new one.
1892 */
Jack Morgenstein25476b02014-09-11 14:11:20 +03001893 if ((!smac_info->smac && !smac_info->smac_port) ||
1894 smac_info->smac != smac) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001895 /* register candidate now, unreg if needed, after success */
1896 smac_index = mlx4_register_mac(dev->dev, port, smac);
1897 if (smac_index >= 0) {
1898 smac_info->candidate_smac_index = smac_index;
1899 smac_info->candidate_smac = smac;
1900 smac_info->candidate_smac_port = port;
1901 } else {
1902 return -EINVAL;
1903 }
1904 } else {
1905 smac_index = smac_info->smac_index;
1906 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001907 memcpy(path->dmac, ah->roce.dmac, 6);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001908 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1909 /* put MAC table smac index for IBoE */
1910 path->grh_mylmc = (u8) (smac_index) | 0x80;
1911 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001912 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001913 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001914 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001915
Roland Dreier225c7b12007-05-08 18:00:38 -07001916 return 0;
1917}
1918
Moni Shoua297e0da2013-12-12 18:03:14 +02001919static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1920 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001921 struct mlx4_ib_qp *mqp,
Matan Barakdbf727d2015-10-15 18:38:51 +03001922 struct mlx4_qp_path *path, u8 port,
1923 u16 vlan_id, u8 *smac)
Moni Shoua297e0da2013-12-12 18:03:14 +02001924{
1925 return _mlx4_set_path(dev, &qp->ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001926 mlx4_mac_to_u64(smac),
1927 vlan_id,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001928 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001929}
1930
1931static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1932 const struct ib_qp_attr *qp,
1933 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001934 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001935 struct mlx4_qp_path *path, u8 port)
1936{
1937 return _mlx4_set_path(dev, &qp->alt_ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001938 0,
1939 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001940 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001941}
1942
Eli Cohenfa417f72010-10-24 21:08:52 -07001943static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1944{
1945 struct mlx4_ib_gid_entry *ge, *tmp;
1946
1947 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1948 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1949 ge->added = 1;
1950 ge->port = qp->port;
1951 }
1952 }
1953}
1954
Matan Barakdbf727d2015-10-15 18:38:51 +03001955static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev,
1956 struct mlx4_ib_qp *qp,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001957 struct mlx4_qp_context *context)
1958{
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001959 u64 u64_mac;
1960 int smac_index;
1961
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03001962 u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001963
1964 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001965 if (!qp->pri.smac && !qp->pri.smac_port) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001966 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1967 if (smac_index >= 0) {
1968 qp->pri.candidate_smac_index = smac_index;
1969 qp->pri.candidate_smac = u64_mac;
1970 qp->pri.candidate_smac_port = qp->port;
1971 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1972 } else {
1973 return -ENOENT;
1974 }
1975 }
1976 return 0;
1977}
1978
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001979static int create_qp_lb_counter(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1980{
1981 struct counter_index *new_counter_index;
1982 int err;
1983 u32 tmp_idx;
1984
1985 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) !=
1986 IB_LINK_LAYER_ETHERNET ||
1987 !(qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) ||
1988 !(dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_LB_SRC_CHK))
1989 return 0;
1990
Moshe Shemeshf3301872017-06-21 09:29:36 +03001991 err = mlx4_counter_alloc(dev->dev, &tmp_idx, MLX4_RES_USAGE_DRIVER);
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001992 if (err)
1993 return err;
1994
1995 new_counter_index = kmalloc(sizeof(*new_counter_index), GFP_KERNEL);
1996 if (!new_counter_index) {
1997 mlx4_counter_free(dev->dev, tmp_idx);
1998 return -ENOMEM;
1999 }
2000
2001 new_counter_index->index = tmp_idx;
2002 new_counter_index->allocated = 1;
2003 qp->counter_index = new_counter_index;
2004
2005 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
2006 list_add_tail(&new_counter_index->list,
2007 &dev->counters_table[qp->port - 1].counters_list);
2008 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
2009
2010 return 0;
2011}
2012
Moni Shoua3b5daf22016-01-14 17:50:39 +02002013enum {
2014 MLX4_QPC_ROCE_MODE_1 = 0,
2015 MLX4_QPC_ROCE_MODE_2 = 2,
2016 MLX4_QPC_ROCE_MODE_UNDEFINED = 0xff
2017};
2018
2019static u8 gid_type_to_qpc(enum ib_gid_type gid_type)
2020{
2021 switch (gid_type) {
2022 case IB_GID_TYPE_ROCE:
2023 return MLX4_QPC_ROCE_MODE_1;
2024 case IB_GID_TYPE_ROCE_UDP_ENCAP:
2025 return MLX4_QPC_ROCE_MODE_2;
2026 default:
2027 return MLX4_QPC_ROCE_MODE_UNDEFINED;
2028 }
2029}
2030
Guy Levi3078f5f2017-07-04 16:24:26 +03002031/*
2032 * Go over all RSS QP's childes (WQs) and apply their HW state according to
2033 * their logic state if the RSS QP is the first RSS QP associated for the WQ.
2034 */
2035static int bringup_rss_rwqs(struct ib_rwq_ind_table *ind_tbl, u8 port_num)
2036{
2037 int i;
2038 int err;
2039
2040 for (i = 0; i < (1 << ind_tbl->log_ind_tbl_size); i++) {
2041 struct ib_wq *ibwq = ind_tbl->ind_tbl[i];
2042 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2043
2044 mutex_lock(&wq->mutex);
2045
2046 /* Mlx4_ib restrictions:
2047 * WQ's is associated to a port according to the RSS QP it is
2048 * associates to.
2049 * In case the WQ is associated to a different port by another
2050 * RSS QP, return a failure.
2051 */
2052 if ((wq->rss_usecnt > 0) && (wq->port != port_num)) {
2053 err = -EINVAL;
2054 mutex_unlock(&wq->mutex);
2055 break;
2056 }
2057 wq->port = port_num;
2058 if ((wq->rss_usecnt == 0) && (ibwq->state == IB_WQS_RDY)) {
2059 err = _mlx4_ib_modify_wq(ibwq, IB_WQS_RDY);
2060 if (err) {
2061 mutex_unlock(&wq->mutex);
2062 break;
2063 }
2064 }
2065 wq->rss_usecnt++;
2066
2067 mutex_unlock(&wq->mutex);
2068 }
2069
2070 if (i && err) {
2071 int j;
2072
2073 for (j = (i - 1); j >= 0; j--) {
2074 struct ib_wq *ibwq = ind_tbl->ind_tbl[j];
2075 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2076
2077 mutex_lock(&wq->mutex);
2078
2079 if ((wq->rss_usecnt == 1) &&
2080 (ibwq->state == IB_WQS_RDY))
2081 if (_mlx4_ib_modify_wq(ibwq, IB_WQS_RESET))
2082 pr_warn("failed to reverse WQN=0x%06x\n",
2083 ibwq->wq_num);
2084 wq->rss_usecnt--;
2085
2086 mutex_unlock(&wq->mutex);
2087 }
2088 }
2089
2090 return err;
2091}
2092
2093static void bring_down_rss_rwqs(struct ib_rwq_ind_table *ind_tbl)
2094{
2095 int i;
2096
2097 for (i = 0; i < (1 << ind_tbl->log_ind_tbl_size); i++) {
2098 struct ib_wq *ibwq = ind_tbl->ind_tbl[i];
2099 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2100
2101 mutex_lock(&wq->mutex);
2102
2103 if ((wq->rss_usecnt == 1) && (ibwq->state == IB_WQS_RDY))
2104 if (_mlx4_ib_modify_wq(ibwq, IB_WQS_RESET))
2105 pr_warn("failed to reverse WQN=%x\n",
2106 ibwq->wq_num);
2107 wq->rss_usecnt--;
2108
2109 mutex_unlock(&wq->mutex);
2110 }
2111}
2112
2113static void fill_qp_rss_context(struct mlx4_qp_context *context,
2114 struct mlx4_ib_qp *qp)
2115{
2116 struct mlx4_rss_context *rss_context;
2117
2118 rss_context = (void *)context + offsetof(struct mlx4_qp_context,
2119 pri_path) + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
2120
2121 rss_context->base_qpn = cpu_to_be32(qp->rss_ctx->base_qpn_tbl_sz);
2122 rss_context->default_qpn =
2123 cpu_to_be32(qp->rss_ctx->base_qpn_tbl_sz & 0xffffff);
2124 if (qp->rss_ctx->flags & (MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6))
2125 rss_context->base_qpn_udp = rss_context->default_qpn;
2126 rss_context->flags = qp->rss_ctx->flags;
2127 /* Currently support just toeplitz */
2128 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
2129
2130 memcpy(rss_context->rss_key, qp->rss_ctx->rss_key,
2131 MLX4_EN_RSS_KEY_SIZE);
2132}
2133
Guy Levi400b1eb2017-07-04 16:24:24 +03002134static int __mlx4_ib_modify_qp(void *src, enum mlx4_ib_source_type src_type,
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002135 const struct ib_qp_attr *attr, int attr_mask,
2136 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07002137{
Guy Levi400b1eb2017-07-04 16:24:24 +03002138 struct ib_uobject *ibuobject;
2139 struct ib_srq *ibsrq;
Guy Levi3078f5f2017-07-04 16:24:26 +03002140 struct ib_rwq_ind_table *rwq_ind_tbl;
Guy Levi400b1eb2017-07-04 16:24:24 +03002141 enum ib_qp_type qp_type;
2142 struct mlx4_ib_dev *dev;
2143 struct mlx4_ib_qp *qp;
Sean Hefty0a1405d2011-06-02 11:32:15 -07002144 struct mlx4_ib_pd *pd;
2145 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07002146 struct mlx4_qp_context *context;
2147 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002148 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02002149 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002150 int err = -EINVAL;
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03002151 int counter_index;
Roland Dreier225c7b12007-05-08 18:00:38 -07002152
Guy Levi400b1eb2017-07-04 16:24:24 +03002153 if (src_type == MLX4_IB_RWQ_SRC) {
2154 struct ib_wq *ibwq;
2155
Guy Levi3078f5f2017-07-04 16:24:26 +03002156 ibwq = (struct ib_wq *)src;
2157 ibuobject = ibwq->uobject;
2158 ibsrq = NULL;
2159 rwq_ind_tbl = NULL;
2160 qp_type = IB_QPT_RAW_PACKET;
2161 qp = to_mqp((struct ib_qp *)ibwq);
2162 dev = to_mdev(ibwq->device);
2163 pd = to_mpd(ibwq->pd);
Guy Levi400b1eb2017-07-04 16:24:24 +03002164 } else {
2165 struct ib_qp *ibqp;
2166
Guy Levi3078f5f2017-07-04 16:24:26 +03002167 ibqp = (struct ib_qp *)src;
2168 ibuobject = ibqp->uobject;
2169 ibsrq = ibqp->srq;
2170 rwq_ind_tbl = ibqp->rwq_ind_tbl;
2171 qp_type = ibqp->qp_type;
2172 qp = to_mqp(ibqp);
2173 dev = to_mdev(ibqp->device);
2174 pd = get_pd(qp);
Guy Levi400b1eb2017-07-04 16:24:24 +03002175 }
2176
Jack Morgenstein3dec4872014-09-11 14:11:19 +03002177 /* APM is not supported under RoCE */
2178 if (attr_mask & IB_QP_ALT_PATH &&
2179 rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2180 IB_LINK_LAYER_ETHERNET)
2181 return -ENOTSUPP;
2182
Roland Dreier225c7b12007-05-08 18:00:38 -07002183 context = kzalloc(sizeof *context, GFP_KERNEL);
2184 if (!context)
2185 return -ENOMEM;
2186
Roland Dreier225c7b12007-05-08 18:00:38 -07002187 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002188 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07002189
Guy Levi3078f5f2017-07-04 16:24:26 +03002190 if (rwq_ind_tbl) {
2191 fill_qp_rss_context(context, qp);
2192 context->flags |= cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET);
2193 }
2194
Roland Dreier225c7b12007-05-08 18:00:38 -07002195 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
2196 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
2197 else {
2198 optpar |= MLX4_QP_OPTPAR_PM_STATE;
2199 switch (attr->path_mig_state) {
2200 case IB_MIG_MIGRATED:
2201 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
2202 break;
2203 case IB_MIG_REARM:
2204 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
2205 break;
2206 case IB_MIG_ARMED:
2207 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
2208 break;
2209 }
2210 }
2211
Maor Gottliebea30b962017-06-21 09:26:28 +03002212 if (qp->inl_recv_sz)
2213 context->param3 |= cpu_to_be32(1 << 25);
2214
Guy Levi400b1eb2017-07-04 16:24:24 +03002215 if (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07002216 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Guy Levi400b1eb2017-07-04 16:24:24 +03002217 else if (qp_type == IB_QPT_RAW_PACKET)
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002218 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Guy Levi400b1eb2017-07-04 16:24:24 +03002219 else if (qp_type == IB_QPT_UD) {
Eli Cohenb832be12008-04-16 21:09:27 -07002220 if (qp->flags & MLX4_IB_QP_LSO)
2221 context->mtu_msgmax = (IB_MTU_4096 << 5) |
2222 ilog2(dev->dev->caps.max_gso_sz);
2223 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07002224 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07002225 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002226 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002227 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07002228 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04002229 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002230 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07002231 context->mtu_msgmax = (attr->path_mtu << 5) |
2232 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07002233 }
2234
Guy Levi3078f5f2017-07-04 16:24:26 +03002235 if (!rwq_ind_tbl) { /* PRM RSS receive side should be left zeros */
2236 if (qp->rq.wqe_cnt)
2237 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
2238 context->rq_size_stride |= qp->rq.wqe_shift - 4;
2239 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002240
Roland Dreier0e6e7412007-06-18 08:13:48 -07002241 if (qp->sq.wqe_cnt)
2242 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07002243 context->sq_size_stride |= qp->sq.wqe_shift - 4;
2244
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002245 if (new_state == IB_QPS_RESET && qp->counter_index)
2246 mlx4_ib_free_qp_counter(dev, qp);
2247
Sean Hefty0a1405d2011-06-02 11:32:15 -07002248 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07002249 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07002250 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Guy Levi400b1eb2017-07-04 16:24:24 +03002251 if (qp_type == IB_QPT_RAW_PACKET)
Dotan Barak02d7ef62013-04-21 15:10:00 +00002252 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07002253 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07002254
Guy Levi400b1eb2017-07-04 16:24:24 +03002255 if (ibuobject)
Huy Nguyen85743f12016-02-17 17:24:26 +02002256 context->usr_page = cpu_to_be32(
2257 mlx4_to_hw_uar_index(dev->dev,
Guy Levi400b1eb2017-07-04 16:24:24 +03002258 to_mucontext(ibuobject->context)
2259 ->uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07002260 else
Huy Nguyen85743f12016-02-17 17:24:26 +02002261 context->usr_page = cpu_to_be32(
2262 mlx4_to_hw_uar_index(dev->dev, dev->priv_uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07002263
2264 if (attr_mask & IB_QP_DEST_QPN)
2265 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
2266
2267 if (attr_mask & IB_QP_PORT) {
2268 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
2269 !(attr_mask & IB_QP_AV)) {
2270 mlx4_set_sched(&context->pri_path, attr->port_num);
2271 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
2272 }
2273 }
2274
Or Gerlitzcfcde112011-06-15 14:49:57 +00002275 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002276 err = create_qp_lb_counter(dev, qp);
2277 if (err)
2278 goto out;
2279
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03002280 counter_index =
2281 dev->counters_table[qp->port - 1].default_counter;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002282 if (qp->counter_index)
2283 counter_index = qp->counter_index->index;
2284
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03002285 if (counter_index != -1) {
2286 context->pri_path.counter_index = counter_index;
Or Gerlitzcfcde112011-06-15 14:49:57 +00002287 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002288 if (qp->counter_index) {
2289 context->pri_path.fl |=
2290 MLX4_FL_ETH_SRC_CHECK_MC_LB;
2291 context->pri_path.vlan_control |=
2292 MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
2293 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00002294 } else
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002295 context->pri_path.counter_index =
2296 MLX4_SINK_COUNTER_INDEX(dev->dev);
Matan Barakc1c98502013-11-07 15:25:17 +02002297
2298 if (qp->flags & MLX4_IB_QP_NETIF) {
2299 mlx4_ib_steer_qp_reg(dev, qp, 1);
2300 steer_qp = 1;
2301 }
Moni Shouae1b866c2016-01-14 17:50:42 +02002302
Guy Levi400b1eb2017-07-04 16:24:24 +03002303 if (qp_type == IB_QPT_GSI) {
Moni Shouae1b866c2016-01-14 17:50:42 +02002304 enum ib_gid_type gid_type = qp->flags & MLX4_IB_ROCE_V2_GSI_QP ?
2305 IB_GID_TYPE_ROCE_UDP_ENCAP : IB_GID_TYPE_ROCE;
2306 u8 qpc_roce_mode = gid_type_to_qpc(gid_type);
2307
2308 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2309 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00002310 }
2311
Roland Dreier225c7b12007-05-08 18:00:38 -07002312 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002313 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2314 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07002315 context->pri_path.pkey_index = attr->pkey_index;
2316 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
2317 }
2318
Roland Dreier225c7b12007-05-08 18:00:38 -07002319 if (attr_mask & IB_QP_AV) {
Guy Levi400b1eb2017-07-04 16:24:24 +03002320 u8 port_num = mlx4_is_bonded(dev->dev) ? 1 :
Matan Barakdbf727d2015-10-15 18:38:51 +03002321 attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2322 union ib_gid gid;
Eran Ben Elishabf08e882016-11-10 11:31:01 +02002323 struct ib_gid_attr gid_attr = {.gid_type = IB_GID_TYPE_IB};
Matan Barakdbf727d2015-10-15 18:38:51 +03002324 u16 vlan = 0xffff;
2325 u8 smac[ETH_ALEN];
2326 int status = 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002327 int is_eth =
2328 rdma_cap_eth_ah(&dev->ib_dev, port_num) &&
2329 rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
Matan Barakdbf727d2015-10-15 18:38:51 +03002330
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002331 if (is_eth) {
2332 int index =
2333 rdma_ah_read_grh(&attr->ah_attr)->sgid_index;
Matan Barakdbf727d2015-10-15 18:38:51 +03002334
Guy Levi400b1eb2017-07-04 16:24:24 +03002335 status = ib_get_cached_gid(&dev->ib_dev, port_num,
Matan Barakdbf727d2015-10-15 18:38:51 +03002336 index, &gid, &gid_attr);
2337 if (!status && !memcmp(&gid, &zgid, sizeof(gid)))
2338 status = -ENOENT;
2339 if (!status && gid_attr.ndev) {
2340 vlan = rdma_vlan_dev_vlan_id(gid_attr.ndev);
2341 memcpy(smac, gid_attr.ndev->dev_addr, ETH_ALEN);
2342 dev_put(gid_attr.ndev);
2343 }
2344 }
2345 if (status)
2346 goto out;
2347
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002348 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Matan Barakdbf727d2015-10-15 18:38:51 +03002349 port_num, vlan, smac))
Roland Dreier225c7b12007-05-08 18:00:38 -07002350 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002351
2352 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
2353 MLX4_QP_OPTPAR_SCHED_QUEUE);
Moni Shoua3b5daf22016-01-14 17:50:39 +02002354
2355 if (is_eth &&
2356 (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR)) {
2357 u8 qpc_roce_mode = gid_type_to_qpc(gid_attr.gid_type);
2358
2359 if (qpc_roce_mode == MLX4_QPC_ROCE_MODE_UNDEFINED) {
2360 err = -EINVAL;
2361 goto out;
2362 }
2363 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2364 }
2365
Roland Dreier225c7b12007-05-08 18:00:38 -07002366 }
2367
2368 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07002369 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07002370 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
2371 }
2372
2373 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002374 if (attr->alt_port_num == 0 ||
2375 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04002376 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002377
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002378 if (attr->alt_pkey_index >=
2379 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04002380 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002381
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002382 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
2383 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02002384 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04002385 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002386
2387 context->alt_path.pkey_index = attr->alt_pkey_index;
2388 context->alt_path.ackto = attr->alt_timeout << 3;
2389 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
2390 }
2391
Guy Levi3078f5f2017-07-04 16:24:26 +03002392 context->pd = cpu_to_be32(pd->pdn);
2393
2394 if (!rwq_ind_tbl) {
2395 get_cqs(qp, src_type, &send_cq, &recv_cq);
2396 } else { /* Set dummy CQs to be compatible with HV and PRM */
2397 send_cq = to_mcq(rwq_ind_tbl->ind_tbl[0]->cq);
2398 recv_cq = send_cq;
2399 }
Sean Hefty0a1405d2011-06-02 11:32:15 -07002400 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
2401 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
2402 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03002403
Roland Dreier95d04f02008-07-23 08:12:26 -07002404 /* Set "fast registration enabled" for all kernel QPs */
Guy Levi400b1eb2017-07-04 16:24:24 +03002405 if (!ibuobject)
Roland Dreier95d04f02008-07-23 08:12:26 -07002406 context->params1 |= cpu_to_be32(1 << 11);
2407
Jack Morgenstein57f01b52007-06-06 19:35:04 +03002408 if (attr_mask & IB_QP_RNR_RETRY) {
2409 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2410 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
2411 }
2412
Roland Dreier225c7b12007-05-08 18:00:38 -07002413 if (attr_mask & IB_QP_RETRY_CNT) {
2414 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2415 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
2416 }
2417
2418 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2419 if (attr->max_rd_atomic)
2420 context->params1 |=
2421 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2422 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
2423 }
2424
2425 if (attr_mask & IB_QP_SQ_PSN)
2426 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2427
Roland Dreier225c7b12007-05-08 18:00:38 -07002428 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2429 if (attr->max_dest_rd_atomic)
2430 context->params2 |=
2431 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2432 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
2433 }
2434
2435 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
2436 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
2437 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
2438 }
2439
Guy Levi400b1eb2017-07-04 16:24:24 +03002440 if (ibsrq)
Roland Dreier225c7b12007-05-08 18:00:38 -07002441 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
2442
2443 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2444 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2445 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
2446 }
2447 if (attr_mask & IB_QP_RQ_PSN)
2448 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2449
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002450 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07002451 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002452 if (qp->mlx4_ib_qp_type &
2453 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
2454 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
2455 else {
2456 if (mlx4_is_mfunc(dev->dev) &&
2457 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
2458 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
2459 MLX4_RESERVED_QKEY_BASE) {
2460 pr_err("Cannot use reserved QKEY"
2461 " 0x%x (range 0xffff0000..0xffffffff"
2462 " is reserved)\n", attr->qkey);
2463 err = -EINVAL;
2464 goto out;
2465 }
2466 context->qkey = cpu_to_be32(attr->qkey);
2467 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002468 optpar |= MLX4_QP_OPTPAR_Q_KEY;
2469 }
2470
Guy Levi400b1eb2017-07-04 16:24:24 +03002471 if (ibsrq)
2472 context->srqn = cpu_to_be32(1 << 24 |
2473 to_msrq(ibsrq)->msrq.srqn);
Roland Dreier225c7b12007-05-08 18:00:38 -07002474
Guy Levi400b1eb2017-07-04 16:24:24 +03002475 if (qp->rq.wqe_cnt &&
2476 cur_state == IB_QPS_RESET &&
2477 new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07002478 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2479
2480 if (cur_state == IB_QPS_INIT &&
2481 new_state == IB_QPS_RTR &&
Guy Levi400b1eb2017-07-04 16:24:24 +03002482 (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI ||
2483 qp_type == IB_QPT_UD || qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002484 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002485 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
2486 qp->mlx4_ib_qp_type &
2487 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002488 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002489 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
2490 context->pri_path.fl = 0x80;
2491 } else {
2492 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2493 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07002494 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002495 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002496 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2497 IB_LINK_LAYER_ETHERNET) {
2498 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
2499 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
2500 context->pri_path.feup = 1 << 7; /* don't fsm */
2501 /* handle smac_index */
2502 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
2503 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
2504 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
Matan Barakdbf727d2015-10-15 18:38:51 +03002505 err = handle_eth_ud_smac_index(dev, qp, context);
Majd Dibbinybede98e2015-01-29 10:41:41 +02002506 if (err) {
2507 err = -EINVAL;
2508 goto out;
2509 }
Matan Barak9433c182014-05-15 15:29:28 +03002510 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
2511 dev->qp1_proxy[qp->port - 1] = qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002512 }
2513 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002514 }
2515
Guy Levi400b1eb2017-07-04 16:24:24 +03002516 if (qp_type == IB_QPT_RAW_PACKET) {
Eli Cohen3528f692013-04-21 15:10:01 +00002517 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
2518 MLX4_IB_LINK_TYPE_ETH;
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03002519 if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
2520 /* set QP to receive both tunneled & non-tunneled packets */
Or Gerlitz8e1a03b2014-09-10 17:15:11 +03002521 if (!(context->flags & cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET)))
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03002522 context->srqn = cpu_to_be32(7 << 28);
2523 }
2524 }
Eli Cohen3528f692013-04-21 15:10:01 +00002525
Guy Levi400b1eb2017-07-04 16:24:24 +03002526 if (qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002527 int is_eth = rdma_port_get_link_layer(
2528 &dev->ib_dev, qp->port) ==
2529 IB_LINK_LAYER_ETHERNET;
2530 if (is_eth) {
2531 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
2532 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
2533 }
2534 }
2535
Roland Dreier225c7b12007-05-08 18:00:38 -07002536 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
2537 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
2538 sqd_event = 1;
2539 else
2540 sqd_event = 0;
2541
Guy Levi400b1eb2017-07-04 16:24:24 +03002542 if (!ibuobject &&
2543 cur_state == IB_QPS_RESET &&
2544 new_state == IB_QPS_INIT)
Moni Shoua3b5daf22016-01-14 17:50:39 +02002545 context->rlkey_roce_mode |= (1 << 4);
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07002546
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002547 /*
2548 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07002549 * ownership bits of the send queue are set and the SQ
2550 * headroom is stamped so that the hardware doesn't start
2551 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002552 */
Guy Levi400b1eb2017-07-04 16:24:24 +03002553 if (!ibuobject &&
2554 cur_state == IB_QPS_RESET &&
2555 new_state == IB_QPS_INIT) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002556 struct mlx4_wqe_ctrl_seg *ctrl;
2557 int i;
2558
Roland Dreier0e6e7412007-06-18 08:13:48 -07002559 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002560 ctrl = get_send_wqe(qp, i);
2561 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07002562 if (qp->sq_max_wqes_per_wr == 1)
Brenden Blanco224e92e2016-07-19 12:16:54 -07002563 ctrl->qpn_vlan.fence_size =
2564 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07002565
Jack Morgensteinea54b102008-01-28 10:40:59 +02002566 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002567 }
2568 }
2569
Roland Dreier225c7b12007-05-08 18:00:38 -07002570 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
2571 to_mlx4_state(new_state), context, optpar,
2572 sqd_event, &qp->mqp);
2573 if (err)
2574 goto out;
2575
2576 qp->state = new_state;
2577
2578 if (attr_mask & IB_QP_ACCESS_FLAGS)
2579 qp->atomic_rd_en = attr->qp_access_flags;
2580 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2581 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07002582 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002583 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07002584 update_mcg_macs(dev, qp);
2585 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002586 if (attr_mask & IB_QP_ALT_PATH)
2587 qp->alt_port = attr->alt_port_num;
2588
2589 if (is_sqp(dev, qp))
2590 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
2591
2592 /*
2593 * If we moved QP0 to RTR, bring the IB link up; if we moved
2594 * QP0 to RESET or ERROR, bring the link back down.
2595 */
2596 if (is_qp0(dev, qp)) {
2597 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002598 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002599 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002600 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07002601
2602 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
2603 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
2604 mlx4_CLOSE_PORT(dev->dev, qp->port);
2605 }
2606
2607 /*
2608 * If we moved a kernel QP to RESET, clean up all old CQ
2609 * entries and reinitialize the QP.
2610 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002611 if (new_state == IB_QPS_RESET) {
Guy Levi400b1eb2017-07-04 16:24:24 +03002612 if (!ibuobject) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002613 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
Guy Levi400b1eb2017-07-04 16:24:24 +03002614 ibsrq ? to_msrq(ibsrq) : NULL);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002615 if (send_cq != recv_cq)
2616 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002617
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002618 qp->rq.head = 0;
2619 qp->rq.tail = 0;
2620 qp->sq.head = 0;
2621 qp->sq.tail = 0;
2622 qp->sq_next_wqe = 0;
2623 if (qp->rq.wqe_cnt)
2624 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02002625
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002626 if (qp->flags & MLX4_IB_QP_NETIF)
2627 mlx4_ib_steer_qp_reg(dev, qp, 0);
2628 }
Jack Morgenstein25476b02014-09-11 14:11:20 +03002629 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002630 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2631 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03002632 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002633 }
2634 if (qp->alt.smac) {
2635 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2636 qp->alt.smac = 0;
2637 }
2638 if (qp->pri.vid < 0x1000) {
2639 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
2640 qp->pri.vid = 0xFFFF;
2641 qp->pri.candidate_vid = 0xFFFF;
2642 qp->pri.update_vid = 0;
2643 }
2644
2645 if (qp->alt.vid < 0x1000) {
2646 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
2647 qp->alt.vid = 0xFFFF;
2648 qp->alt.candidate_vid = 0xFFFF;
2649 qp->alt.update_vid = 0;
2650 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002651 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002652out:
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002653 if (err && qp->counter_index)
2654 mlx4_ib_free_qp_counter(dev, qp);
Matan Barakc1c98502013-11-07 15:25:17 +02002655 if (err && steer_qp)
2656 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002657 kfree(context);
Jack Morgenstein25476b02014-09-11 14:11:20 +03002658 if (qp->pri.candidate_smac ||
2659 (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002660 if (err) {
2661 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
2662 } else {
Jack Morgenstein25476b02014-09-11 14:11:20 +03002663 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002664 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2665 qp->pri.smac = qp->pri.candidate_smac;
2666 qp->pri.smac_index = qp->pri.candidate_smac_index;
2667 qp->pri.smac_port = qp->pri.candidate_smac_port;
2668 }
2669 qp->pri.candidate_smac = 0;
2670 qp->pri.candidate_smac_index = 0;
2671 qp->pri.candidate_smac_port = 0;
2672 }
2673 if (qp->alt.candidate_smac) {
2674 if (err) {
2675 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
2676 } else {
2677 if (qp->alt.smac)
2678 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2679 qp->alt.smac = qp->alt.candidate_smac;
2680 qp->alt.smac_index = qp->alt.candidate_smac_index;
2681 qp->alt.smac_port = qp->alt.candidate_smac_port;
2682 }
2683 qp->alt.candidate_smac = 0;
2684 qp->alt.candidate_smac_index = 0;
2685 qp->alt.candidate_smac_port = 0;
2686 }
2687
2688 if (qp->pri.update_vid) {
2689 if (err) {
2690 if (qp->pri.candidate_vid < 0x1000)
2691 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
2692 qp->pri.candidate_vid);
2693 } else {
2694 if (qp->pri.vid < 0x1000)
2695 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
2696 qp->pri.vid);
2697 qp->pri.vid = qp->pri.candidate_vid;
2698 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
2699 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
2700 }
2701 qp->pri.candidate_vid = 0xFFFF;
2702 qp->pri.update_vid = 0;
2703 }
2704
2705 if (qp->alt.update_vid) {
2706 if (err) {
2707 if (qp->alt.candidate_vid < 0x1000)
2708 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
2709 qp->alt.candidate_vid);
2710 } else {
2711 if (qp->alt.vid < 0x1000)
2712 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
2713 qp->alt.vid);
2714 qp->alt.vid = qp->alt.candidate_vid;
2715 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
2716 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
2717 }
2718 qp->alt.candidate_vid = 0xFFFF;
2719 qp->alt.update_vid = 0;
2720 }
2721
Roland Dreier225c7b12007-05-08 18:00:38 -07002722 return err;
2723}
2724
Guy Levi3078f5f2017-07-04 16:24:26 +03002725enum {
2726 MLX4_IB_MODIFY_QP_RSS_SUP_ATTR_MSK = (IB_QP_STATE |
2727 IB_QP_PORT),
2728};
2729
Moni Shouae1b866c2016-01-14 17:50:42 +02002730static int _mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2731 int attr_mask, struct ib_udata *udata)
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002732{
2733 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2734 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2735 enum ib_qp_state cur_state, new_state;
2736 int err = -EINVAL;
Moni Shoua297e0da2013-12-12 18:03:14 +02002737 int ll;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002738 mutex_lock(&qp->mutex);
2739
2740 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2741 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2742
Moni Shoua297e0da2013-12-12 18:03:14 +02002743 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2744 ll = IB_LINK_LAYER_UNSPECIFIED;
2745 } else {
2746 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2747 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
2748 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02002749
2750 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02002751 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002752 pr_debug("qpn 0x%x: invalid attribute mask specified "
2753 "for transition %d to %d. qp_type %d,"
2754 " attr_mask 0x%x\n",
2755 ibqp->qp_num, cur_state, new_state,
2756 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002757 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002758 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002759
Guy Levi3078f5f2017-07-04 16:24:26 +03002760 if (ibqp->rwq_ind_tbl) {
2761 if (!(((cur_state == IB_QPS_RESET) &&
2762 (new_state == IB_QPS_INIT)) ||
2763 ((cur_state == IB_QPS_INIT) &&
2764 (new_state == IB_QPS_RTR)))) {
2765 pr_debug("qpn 0x%x: RSS QP unsupported transition %d to %d\n",
2766 ibqp->qp_num, cur_state, new_state);
2767
2768 err = -EOPNOTSUPP;
2769 goto out;
2770 }
2771
2772 if (attr_mask & ~MLX4_IB_MODIFY_QP_RSS_SUP_ATTR_MSK) {
2773 pr_debug("qpn 0x%x: RSS QP unsupported attribute mask 0x%x for transition %d to %d\n",
2774 ibqp->qp_num, attr_mask, cur_state, new_state);
2775
2776 err = -EOPNOTSUPP;
2777 goto out;
2778 }
2779 }
2780
Moni Shouac6215742015-02-03 16:48:39 +02002781 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
2782 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2783 if ((ibqp->qp_type == IB_QPT_RC) ||
2784 (ibqp->qp_type == IB_QPT_UD) ||
2785 (ibqp->qp_type == IB_QPT_UC) ||
2786 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2787 (ibqp->qp_type == IB_QPT_XRC_INI)) {
2788 attr->port_num = mlx4_ib_bond_next_port(dev);
2789 }
2790 } else {
2791 /* no sense in changing port_num
2792 * when ports are bonded */
2793 attr_mask &= ~IB_QP_PORT;
2794 }
2795 }
2796
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002797 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002798 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002799 pr_debug("qpn 0x%x: invalid port number (%d) specified "
2800 "for transition %d to %d. qp_type %d\n",
2801 ibqp->qp_num, attr->port_num, cur_state,
2802 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002803 goto out;
2804 }
2805
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002806 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
2807 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
2808 IB_LINK_LAYER_ETHERNET))
2809 goto out;
2810
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002811 if (attr_mask & IB_QP_PKEY_INDEX) {
2812 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002813 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
2814 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
2815 "for transition %d to %d. qp_type %d\n",
2816 ibqp->qp_num, attr->pkey_index, cur_state,
2817 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002818 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002819 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002820 }
2821
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002822 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
2823 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002824 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
2825 "Transition %d to %d. qp_type %d\n",
2826 ibqp->qp_num, attr->max_rd_atomic, cur_state,
2827 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002828 goto out;
2829 }
2830
2831 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
2832 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002833 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
2834 "Transition %d to %d. qp_type %d\n",
2835 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
2836 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002837 goto out;
2838 }
2839
2840 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2841 err = 0;
2842 goto out;
2843 }
2844
Guy Levi3078f5f2017-07-04 16:24:26 +03002845 if (ibqp->rwq_ind_tbl && (new_state == IB_QPS_INIT)) {
2846 err = bringup_rss_rwqs(ibqp->rwq_ind_tbl, attr->port_num);
2847 if (err)
2848 goto out;
2849 }
2850
Guy Levi400b1eb2017-07-04 16:24:24 +03002851 err = __mlx4_ib_modify_qp(ibqp, MLX4_IB_QP_SRC, attr, attr_mask,
2852 cur_state, new_state);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002853
Guy Levi3078f5f2017-07-04 16:24:26 +03002854 if (ibqp->rwq_ind_tbl && err)
2855 bring_down_rss_rwqs(ibqp->rwq_ind_tbl);
2856
Moni Shouac6215742015-02-03 16:48:39 +02002857 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2858 attr->port_num = 1;
2859
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002860out:
2861 mutex_unlock(&qp->mutex);
2862 return err;
2863}
2864
Moni Shouae1b866c2016-01-14 17:50:42 +02002865int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2866 int attr_mask, struct ib_udata *udata)
2867{
2868 struct mlx4_ib_qp *mqp = to_mqp(ibqp);
2869 int ret;
2870
2871 ret = _mlx4_ib_modify_qp(ibqp, attr, attr_mask, udata);
2872
2873 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2874 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
2875 int err = 0;
2876
2877 if (sqp->roce_v2_gsi)
2878 err = ib_modify_qp(sqp->roce_v2_gsi, attr, attr_mask);
2879 if (err)
2880 pr_err("Failed to modify GSI QP for RoCEv2 (%d)\n",
2881 err);
2882 }
2883 return ret;
2884}
2885
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002886static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2887{
2888 int i;
2889 for (i = 0; i < dev->caps.num_ports; i++) {
2890 if (qpn == dev->caps.qp0_proxy[i] ||
2891 qpn == dev->caps.qp0_tunnel[i]) {
2892 *qkey = dev->caps.qp0_qkey[i];
2893 return 0;
2894 }
2895 }
2896 return -EINVAL;
2897}
2898
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002899static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002900 struct ib_ud_wr *wr,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002901 void *wqe, unsigned *mlx_seg_len)
2902{
2903 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
2904 struct ib_device *ib_dev = &mdev->ib_dev;
2905 struct mlx4_wqe_mlx_seg *mlx = wqe;
2906 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002907 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002908 u16 pkey;
2909 u32 qkey;
2910 int send_size;
2911 int header_size;
2912 int spc;
2913 int i;
2914
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002915 if (wr->wr.opcode != IB_WR_SEND)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002916 return -EINVAL;
2917
2918 send_size = 0;
2919
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002920 for (i = 0; i < wr->wr.num_sge; ++i)
2921 send_size += wr->wr.sg_list[i].length;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002922
2923 /* for proxy-qp0 sends, need to add in size of tunnel header */
2924 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2925 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2926 send_size += sizeof (struct mlx4_ib_tunnel_header);
2927
Moni Shoua25f40222015-12-23 14:56:56 +02002928 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, 0, 0, &sqp->ud_header);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002929
2930 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2931 sqp->ud_header.lrh.service_level =
2932 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2933 sqp->ud_header.lrh.destination_lid =
2934 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2935 sqp->ud_header.lrh.source_lid =
2936 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2937 }
2938
2939 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2940
2941 /* force loopback */
2942 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2943 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2944
2945 sqp->ud_header.lrh.virtual_lane = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002946 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002947 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2948 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2949 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002950 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002951 else
2952 sqp->ud_header.bth.destination_qpn =
Jack Morgenstein47605df2012-08-03 08:40:57 +00002953 cpu_to_be32(mdev->dev->caps.qp0_tunnel[sqp->qp.port - 1]);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002954
2955 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002956 if (mlx4_is_master(mdev->dev)) {
2957 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2958 return -EINVAL;
2959 } else {
2960 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2961 return -EINVAL;
2962 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002963 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2964 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2965
2966 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2967 sqp->ud_header.immediate_present = 0;
2968
2969 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2970
2971 /*
2972 * Inline data segments may not cross a 64 byte boundary. If
2973 * our UD header is bigger than the space available up to the
2974 * next 64 byte boundary in the WQE, use two inline data
2975 * segments to hold the UD header.
2976 */
2977 spc = MLX4_INLINE_ALIGN -
2978 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2979 if (header_size <= spc) {
2980 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2981 memcpy(inl + 1, sqp->header_buf, header_size);
2982 i = 1;
2983 } else {
2984 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2985 memcpy(inl + 1, sqp->header_buf, spc);
2986
2987 inl = (void *) (inl + 1) + spc;
2988 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2989 /*
2990 * Need a barrier here to make sure all the data is
2991 * visible before the byte_count field is set.
2992 * Otherwise the HCA prefetcher could grab the 64-byte
2993 * chunk with this inline segment and get a valid (!=
2994 * 0xffffffff) byte count but stale data, and end up
2995 * generating a packet with bad headers.
2996 *
2997 * The first inline segment's byte_count field doesn't
2998 * need a barrier, because it comes after a
2999 * control/MLX segment and therefore is at an offset
3000 * of 16 mod 64.
3001 */
3002 wmb();
3003 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
3004 i = 2;
3005 }
3006
3007 *mlx_seg_len =
3008 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
3009 return 0;
3010}
3011
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03003012static u8 sl_to_vl(struct mlx4_ib_dev *dev, u8 sl, int port_num)
3013{
3014 union sl2vl_tbl_to_u64 tmp_vltab;
3015 u8 vl;
3016
3017 if (sl > 15)
3018 return 0xf;
3019 tmp_vltab.sl64 = atomic64_read(&dev->sl2vl[port_num - 1]);
3020 vl = tmp_vltab.sl8[sl >> 1];
3021 if (sl & 1)
3022 vl &= 0x0f;
3023 else
3024 vl >>= 4;
3025 return vl;
3026}
3027
Talat Batheesha748d602017-02-14 07:24:53 +02003028static int fill_gid_by_hw_index(struct mlx4_ib_dev *ibdev, u8 port_num,
3029 int index, union ib_gid *gid,
3030 enum ib_gid_type *gid_type)
3031{
3032 struct mlx4_ib_iboe *iboe = &ibdev->iboe;
3033 struct mlx4_port_gid_table *port_gid_table;
3034 unsigned long flags;
3035
3036 port_gid_table = &iboe->gids[port_num - 1];
3037 spin_lock_irqsave(&iboe->lock, flags);
3038 memcpy(gid, &port_gid_table->gids[index].gid, sizeof(*gid));
3039 *gid_type = port_gid_table->gids[index].gid_type;
3040 spin_unlock_irqrestore(&iboe->lock, flags);
3041 if (!memcmp(gid, &zgid, sizeof(*gid)))
3042 return -ENOENT;
3043
3044 return 0;
3045}
3046
Moni Shoua3ef967a2016-01-14 17:50:41 +02003047#define MLX4_ROCEV2_QP1_SPORT 0xC000
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003048static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_ud_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07003049 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07003050{
Eli Cohena4788682010-01-27 13:57:03 +00003051 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Talat Batheesha748d602017-02-14 07:24:53 +02003052 struct mlx4_ib_dev *ibdev = to_mdev(ib_dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003053 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003054 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07003055 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003056 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003057 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07003058 u16 pkey;
3059 int send_size;
3060 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07003061 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07003062 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003063 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08003064 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08003065 bool is_eth;
3066 bool is_vlan = false;
3067 bool is_grh;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003068 bool is_udp = false;
3069 int ip_version = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003070
3071 send_size = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003072 for (i = 0; i < wr->wr.num_sge; ++i)
3073 send_size += wr->wr.sg_list[i].length;
Roland Dreier225c7b12007-05-08 18:00:38 -07003074
Eli Cohenfa417f72010-10-24 21:08:52 -07003075 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
3076 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003077 if (is_eth) {
Talat Batheesha748d602017-02-14 07:24:53 +02003078 enum ib_gid_type gid_type;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003079 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
3080 /* When multi-function is enabled, the ib_core gid
3081 * indexes don't necessarily match the hw ones, so
3082 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003083 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
3084 be32_to_cpu(ah->av.ib.port_pd) >> 24,
3085 ah->av.ib.gid_index, &sgid.raw[0]);
3086 if (err)
3087 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003088 } else {
Talat Batheesha748d602017-02-14 07:24:53 +02003089 err = fill_gid_by_hw_index(ibdev, sqp->qp.port,
3090 ah->av.ib.gid_index,
3091 &sgid, &gid_type);
Moni Shoua3ef967a2016-01-14 17:50:41 +02003092 if (!err) {
Talat Batheesha748d602017-02-14 07:24:53 +02003093 is_udp = gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003094 if (is_udp) {
3095 if (ipv6_addr_v4mapped((struct in6_addr *)&sgid))
3096 ip_version = 4;
3097 else
3098 ip_version = 6;
3099 is_grh = false;
3100 }
3101 } else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003102 return err;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003103 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003104 }
Bart Van Assche0e9855d2014-03-10 10:33:05 +01003105 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02003106 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
3107 is_vlan = 1;
3108 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003109 }
Moni Shoua25f40222015-12-23 14:56:56 +02003110 err = ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh,
Moni Shoua3ef967a2016-01-14 17:50:41 +02003111 ip_version, is_udp, 0, &sqp->ud_header);
Moni Shoua25f40222015-12-23 14:56:56 +02003112 if (err)
3113 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07003114
Eli Cohenfa417f72010-10-24 21:08:52 -07003115 if (!is_eth) {
3116 sqp->ud_header.lrh.service_level =
3117 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
3118 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
3119 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
3120 }
3121
Moni Shoua3ef967a2016-01-14 17:50:41 +02003122 if (is_grh || (ip_version == 6)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003123 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07003124 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07003125 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07003126 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
3127 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03003128 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003129 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03003130 } else {
3131 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
3132 /* When multi-function is enabled, the ib_core gid
3133 * indexes don't necessarily match the hw ones, so
3134 * we must use our own cache
3135 */
3136 sqp->ud_header.grh.source_gid.global.subnet_prefix =
Jack Morgenstein8ec07bf2016-09-12 19:16:20 +03003137 cpu_to_be64(atomic64_read(&(to_mdev(ib_dev)->sriov.
3138 demux[sqp->qp.port - 1].
3139 subnet_prefix)));
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03003140 sqp->ud_header.grh.source_gid.global.interface_id =
3141 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
3142 guid_cache[ah->av.ib.gid_index];
3143 } else {
3144 ib_get_cached_gid(ib_dev,
3145 be32_to_cpu(ah->av.ib.port_pd) >> 24,
3146 ah->av.ib.gid_index,
3147 &sqp->ud_header.grh.source_gid, NULL);
3148 }
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003149 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003150 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07003151 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003152 }
3153
Moni Shoua3ef967a2016-01-14 17:50:41 +02003154 if (ip_version == 4) {
3155 sqp->ud_header.ip4.tos =
3156 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
3157 sqp->ud_header.ip4.id = 0;
3158 sqp->ud_header.ip4.frag_off = htons(IP_DF);
3159 sqp->ud_header.ip4.ttl = ah->av.eth.hop_limit;
3160
3161 memcpy(&sqp->ud_header.ip4.saddr,
3162 sgid.raw + 12, 4);
3163 memcpy(&sqp->ud_header.ip4.daddr, ah->av.ib.dgid + 12, 4);
3164 sqp->ud_header.ip4.check = ib_ud_ip4_csum(&sqp->ud_header);
3165 }
3166
3167 if (is_udp) {
3168 sqp->ud_header.udp.dport = htons(ROCE_V2_UDP_DPORT);
3169 sqp->ud_header.udp.sport = htons(MLX4_ROCEV2_QP1_SPORT);
3170 sqp->ud_header.udp.csum = 0;
3171 }
3172
Roland Dreier225c7b12007-05-08 18:00:38 -07003173 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07003174
3175 if (!is_eth) {
3176 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
3177 (sqp->ud_header.lrh.destination_lid ==
3178 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
3179 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003180 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
3181 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07003182 mlx->rlid = sqp->ud_header.lrh.destination_lid;
3183 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003184
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003185 switch (wr->wr.opcode) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003186 case IB_WR_SEND:
3187 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
3188 sqp->ud_header.immediate_present = 0;
3189 break;
3190 case IB_WR_SEND_WITH_IMM:
3191 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
3192 sqp->ud_header.immediate_present = 1;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003193 sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07003194 break;
3195 default:
3196 return -EINVAL;
3197 }
3198
Eli Cohenfa417f72010-10-24 21:08:52 -07003199 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003200 struct in6_addr in6;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003201 u16 ether_type;
Oren Duerc0c1d3d72012-04-29 17:04:24 +03003202 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
3203
Selvin Xavier69ae5432016-12-19 11:28:46 -08003204 ether_type = (!is_udp) ? ETH_P_IBOE:
Moni Shoua3ef967a2016-01-14 17:50:41 +02003205 (ip_version == 4 ? ETH_P_IP : ETH_P_IPV6);
3206
Oren Duerc0c1d3d72012-04-29 17:04:24 +03003207 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07003208
Moni Shoua1049f132016-01-14 17:47:38 +02003209 ether_addr_copy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac);
Eli Cohenfa417f72010-10-24 21:08:52 -07003210 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003211 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
3212 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
3213 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003214
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03003215
Eli Cohenfa417f72010-10-24 21:08:52 -07003216 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
3217 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003218 if (!is_vlan) {
Moni Shoua3ef967a2016-01-14 17:50:41 +02003219 sqp->ud_header.eth.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003220 } else {
Moni Shoua3ef967a2016-01-14 17:50:41 +02003221 sqp->ud_header.vlan.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003222 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
3223 }
Eli Cohenfa417f72010-10-24 21:08:52 -07003224 } else {
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03003225 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 :
3226 sl_to_vl(to_mdev(ib_dev),
3227 sqp->ud_header.lrh.service_level,
3228 sqp->qp.port);
3229 if (sqp->qp.ibqp.qp_num && sqp->ud_header.lrh.virtual_lane == 15)
3230 return -EINVAL;
Eli Cohenfa417f72010-10-24 21:08:52 -07003231 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
3232 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
3233 }
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003234 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Roland Dreier225c7b12007-05-08 18:00:38 -07003235 if (!sqp->qp.ibqp.qp_num)
3236 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
3237 else
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003238 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->pkey_index, &pkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003239 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003240 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Roland Dreier225c7b12007-05-08 18:00:38 -07003241 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003242 sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
3243 sqp->qkey : wr->remote_qkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003244 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
3245
3246 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
3247
3248 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003249 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07003250 for (i = 0; i < header_size / 4; ++i) {
3251 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003252 pr_err(" [%02x] ", i * 4);
3253 pr_cont(" %08x",
3254 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07003255 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003256 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07003257 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003258 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07003259 }
3260
Roland Dreiere61ef242007-06-18 09:23:47 -07003261 /*
3262 * Inline data segments may not cross a 64 byte boundary. If
3263 * our UD header is bigger than the space available up to the
3264 * next 64 byte boundary in the WQE, use two inline data
3265 * segments to hold the UD header.
3266 */
3267 spc = MLX4_INLINE_ALIGN -
3268 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3269 if (header_size <= spc) {
3270 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
3271 memcpy(inl + 1, sqp->header_buf, header_size);
3272 i = 1;
3273 } else {
3274 inl->byte_count = cpu_to_be32(1 << 31 | spc);
3275 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07003276
Roland Dreiere61ef242007-06-18 09:23:47 -07003277 inl = (void *) (inl + 1) + spc;
3278 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
3279 /*
3280 * Need a barrier here to make sure all the data is
3281 * visible before the byte_count field is set.
3282 * Otherwise the HCA prefetcher could grab the 64-byte
3283 * chunk with this inline segment and get a valid (!=
3284 * 0xffffffff) byte count but stale data, and end up
3285 * generating a packet with bad headers.
3286 *
3287 * The first inline segment's byte_count field doesn't
3288 * need a barrier, because it comes after a
3289 * control/MLX segment and therefore is at an offset
3290 * of 16 mod 64.
3291 */
3292 wmb();
3293 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
3294 i = 2;
3295 }
3296
Roland Dreierf4380002008-04-16 21:09:28 -07003297 *mlx_seg_len =
3298 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
3299 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003300}
3301
3302static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3303{
3304 unsigned cur;
3305 struct mlx4_ib_cq *cq;
3306
3307 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003308 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07003309 return 0;
3310
3311 cq = to_mcq(ib_cq);
3312 spin_lock(&cq->lock);
3313 cur = wq->head - wq->tail;
3314 spin_unlock(&cq->lock);
3315
Roland Dreier0e6e7412007-06-18 08:13:48 -07003316 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07003317}
3318
Roland Dreier95d04f02008-07-23 08:12:26 -07003319static __be32 convert_access(int acc)
3320{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00003321 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
3322 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
3323 (acc & IB_ACCESS_REMOTE_WRITE ?
3324 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
3325 (acc & IB_ACCESS_REMOTE_READ ?
3326 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07003327 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
3328 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
3329}
3330
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003331static void set_reg_seg(struct mlx4_wqe_fmr_seg *fseg,
3332 struct ib_reg_wr *wr)
3333{
3334 struct mlx4_ib_mr *mr = to_mmr(wr->mr);
3335
3336 fseg->flags = convert_access(wr->access);
3337 fseg->mem_key = cpu_to_be32(wr->key);
3338 fseg->buf_list = cpu_to_be64(mr->page_map);
3339 fseg->start_addr = cpu_to_be64(mr->ibmr.iova);
3340 fseg->reg_len = cpu_to_be64(mr->ibmr.length);
3341 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
3342 fseg->page_size = cpu_to_be32(ilog2(mr->ibmr.page_size));
3343 fseg->reserved[0] = 0;
3344 fseg->reserved[1] = 0;
3345}
3346
Roland Dreier95d04f02008-07-23 08:12:26 -07003347static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
3348{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00003349 memset(iseg, 0, sizeof(*iseg));
3350 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07003351}
3352
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003353static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
3354 u64 remote_addr, u32 rkey)
3355{
3356 rseg->raddr = cpu_to_be64(remote_addr);
3357 rseg->rkey = cpu_to_be32(rkey);
3358 rseg->reserved = 0;
3359}
3360
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003361static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg,
3362 struct ib_atomic_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003363{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003364 if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
3365 aseg->swap_add = cpu_to_be64(wr->swap);
3366 aseg->compare = cpu_to_be64(wr->compare_add);
3367 } else if (wr->wr.opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
3368 aseg->swap_add = cpu_to_be64(wr->compare_add);
3369 aseg->compare = cpu_to_be64(wr->compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003370 } else {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003371 aseg->swap_add = cpu_to_be64(wr->compare_add);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003372 aseg->compare = 0;
3373 }
3374
3375}
3376
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003377static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003378 struct ib_atomic_wr *wr)
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003379{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003380 aseg->swap_add = cpu_to_be64(wr->swap);
3381 aseg->swap_add_mask = cpu_to_be64(wr->swap_mask);
3382 aseg->compare = cpu_to_be64(wr->compare_add);
3383 aseg->compare_mask = cpu_to_be64(wr->compare_add_mask);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003384}
3385
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003386static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003387 struct ib_ud_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003388{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003389 memcpy(dseg->av, &to_mah(wr->ah)->av, sizeof (struct mlx4_av));
3390 dseg->dqpn = cpu_to_be32(wr->remote_qpn);
3391 dseg->qkey = cpu_to_be32(wr->remote_qkey);
3392 dseg->vlan = to_mah(wr->ah)->av.eth.vlan;
3393 memcpy(dseg->mac, to_mah(wr->ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003394}
3395
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003396static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
3397 struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003398 struct ib_ud_wr *wr,
Jack Morgenstein97982f52014-05-29 16:31:02 +03003399 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003400{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003401 union mlx4_ext_av *av = &to_mah(wr->ah)->av;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003402 struct mlx4_av sqp_av = {0};
3403 int port = *((u8 *) &av->ib.port_pd) & 0x3;
3404
3405 /* force loopback */
3406 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
3407 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
3408 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
3409 cpu_to_be32(0xf0000000);
3410
3411 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03003412 if (qpt == MLX4_IB_QPT_PROXY_GSI)
3413 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp1_tunnel[port - 1]);
3414 else
3415 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp0_tunnel[port - 1]);
Jack Morgenstein47605df2012-08-03 08:40:57 +00003416 /* Use QKEY from the QP context, which is set by master */
3417 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003418}
3419
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003420static void build_tunnel_header(struct ib_ud_wr *wr, void *wqe, unsigned *mlx_seg_len)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003421{
3422 struct mlx4_wqe_inline_seg *inl = wqe;
3423 struct mlx4_ib_tunnel_header hdr;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003424 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003425 int spc;
3426 int i;
3427
3428 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003429 hdr.remote_qpn = cpu_to_be32(wr->remote_qpn);
3430 hdr.pkey_index = cpu_to_be16(wr->pkey_index);
3431 hdr.qkey = cpu_to_be32(wr->remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003432 memcpy(hdr.mac, ah->av.eth.mac, 6);
3433 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003434
3435 spc = MLX4_INLINE_ALIGN -
3436 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3437 if (sizeof (hdr) <= spc) {
3438 memcpy(inl + 1, &hdr, sizeof (hdr));
3439 wmb();
3440 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
3441 i = 1;
3442 } else {
3443 memcpy(inl + 1, &hdr, spc);
3444 wmb();
3445 inl->byte_count = cpu_to_be32(1 << 31 | spc);
3446
3447 inl = (void *) (inl + 1) + spc;
3448 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
3449 wmb();
3450 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
3451 i = 2;
3452 }
3453
3454 *mlx_seg_len =
3455 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
3456}
3457
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003458static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07003459{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003460 u32 *t = dseg;
3461 struct mlx4_wqe_inline_seg *iseg = dseg;
3462
3463 t[1] = 0;
3464
3465 /*
3466 * Need a barrier here before writing the byte_count field to
3467 * make sure that all the data is visible before the
3468 * byte_count field is set. Otherwise, if the segment begins
3469 * a new cacheline, the HCA prefetcher could grab the 64-byte
3470 * chunk and get a valid (!= * 0xffffffff) byte count but
3471 * stale data, and end up sending the wrong data.
3472 */
3473 wmb();
3474
3475 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
3476}
3477
3478static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3479{
Roland Dreierd420d9e2007-07-18 11:46:27 -07003480 dseg->lkey = cpu_to_be32(sg->lkey);
3481 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003482
3483 /*
3484 * Need a barrier here before writing the byte_count field to
3485 * make sure that all the data is visible before the
3486 * byte_count field is set. Otherwise, if the segment begins
3487 * a new cacheline, the HCA prefetcher could grab the 64-byte
3488 * chunk and get a valid (!= * 0xffffffff) byte count but
3489 * stale data, and end up sending the wrong data.
3490 */
3491 wmb();
3492
3493 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07003494}
3495
Roland Dreier2242fa42007-10-09 19:59:05 -07003496static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3497{
3498 dseg->byte_count = cpu_to_be32(sg->length);
3499 dseg->lkey = cpu_to_be32(sg->lkey);
3500 dseg->addr = cpu_to_be64(sg->addr);
3501}
3502
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003503static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_ud_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003504 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08003505 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07003506{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003507 unsigned halign = ALIGN(sizeof *wqe + wr->hlen, 16);
Eli Cohenb832be12008-04-16 21:09:27 -07003508
Eli Cohen417608c2009-11-12 11:19:44 -08003509 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
3510 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07003511
3512 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003513 wr->wr.num_sge > qp->sq.max_gs - (halign >> 4)))
Eli Cohenb832be12008-04-16 21:09:27 -07003514 return -EINVAL;
3515
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003516 memcpy(wqe->header, wr->header, wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07003517
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003518 *lso_hdr_sz = cpu_to_be32(wr->mss << 16 | wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07003519 *lso_seg_len = halign;
3520 return 0;
3521}
3522
Roland Dreier95d04f02008-07-23 08:12:26 -07003523static __be32 send_ieth(struct ib_send_wr *wr)
3524{
3525 switch (wr->opcode) {
3526 case IB_WR_SEND_WITH_IMM:
3527 case IB_WR_RDMA_WRITE_WITH_IMM:
3528 return wr->ex.imm_data;
3529
3530 case IB_WR_SEND_WITH_INV:
3531 return cpu_to_be32(wr->ex.invalidate_rkey);
3532
3533 default:
3534 return 0;
3535 }
3536}
3537
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003538static void add_zero_len_inline(void *wqe)
3539{
3540 struct mlx4_wqe_inline_seg *inl = wqe;
3541 memset(wqe, 0, 16);
3542 inl->byte_count = cpu_to_be32(1 << 31);
3543}
3544
Roland Dreier225c7b12007-05-08 18:00:38 -07003545int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3546 struct ib_send_wr **bad_wr)
3547{
3548 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3549 void *wqe;
3550 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003551 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07003552 unsigned long flags;
3553 int nreq;
3554 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02003555 unsigned ind;
3556 int uninitialized_var(stamp);
3557 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07003558 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003559 __be32 dummy;
3560 __be32 *lso_wqe;
3561 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08003562 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07003563 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003564 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003565
Moni Shouae1b866c2016-01-14 17:50:42 +02003566 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
3567 struct mlx4_ib_sqp *sqp = to_msqp(qp);
3568
3569 if (sqp->roce_v2_gsi) {
3570 struct mlx4_ib_ah *ah = to_mah(ud_wr(wr)->ah);
Talat Batheesha748d602017-02-14 07:24:53 +02003571 enum ib_gid_type gid_type;
Moni Shouae1b866c2016-01-14 17:50:42 +02003572 union ib_gid gid;
3573
Talat Batheesha748d602017-02-14 07:24:53 +02003574 if (!fill_gid_by_hw_index(mdev, sqp->qp.port,
3575 ah->av.ib.gid_index,
3576 &gid, &gid_type))
3577 qp = (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) ?
3578 to_mqp(sqp->roce_v2_gsi) : qp;
3579 else
Moni Shouae1b866c2016-01-14 17:50:42 +02003580 pr_err("Failed to get gid at index %d. RoCEv2 will not work properly\n",
3581 ah->av.ib.gid_index);
Moni Shouae1b866c2016-01-14 17:50:42 +02003582 }
3583 }
3584
Roland Dreier96db0e02007-10-30 10:53:54 -07003585 spin_lock_irqsave(&qp->sq.lock, flags);
Yishai Hadas35f05da2015-02-08 11:49:34 +02003586 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3587 err = -EIO;
3588 *bad_wr = wr;
3589 nreq = 0;
3590 goto out;
3591 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003592
Jack Morgensteinea54b102008-01-28 10:40:59 +02003593 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07003594
3595 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003596 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08003597 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003598
Roland Dreier225c7b12007-05-08 18:00:38 -07003599 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
3600 err = -ENOMEM;
3601 *bad_wr = wr;
3602 goto out;
3603 }
3604
3605 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
3606 err = -EINVAL;
3607 *bad_wr = wr;
3608 goto out;
3609 }
3610
Roland Dreier0e6e7412007-06-18 08:13:48 -07003611 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02003612 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07003613
3614 ctrl->srcrb_flags =
3615 (wr->send_flags & IB_SEND_SIGNALED ?
3616 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
3617 (wr->send_flags & IB_SEND_SOLICITED ?
3618 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07003619 ((wr->send_flags & IB_SEND_IP_CSUM) ?
3620 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
3621 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07003622 qp->sq_signal_bits;
3623
Roland Dreier95d04f02008-07-23 08:12:26 -07003624 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07003625
3626 wqe += sizeof *ctrl;
3627 size = sizeof *ctrl / 16;
3628
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003629 switch (qp->mlx4_ib_qp_type) {
3630 case MLX4_IB_QPT_RC:
3631 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07003632 switch (wr->opcode) {
3633 case IB_WR_ATOMIC_CMP_AND_SWP:
3634 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003635 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003636 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3637 atomic_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003638 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3639
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003640 set_atomic_seg(wqe, atomic_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003641 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003642
Roland Dreier225c7b12007-05-08 18:00:38 -07003643 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3644 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
3645
3646 break;
3647
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003648 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003649 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3650 atomic_wr(wr)->rkey);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003651 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3652
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003653 set_masked_atomic_seg(wqe, atomic_wr(wr));
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003654 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
3655
3656 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3657 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
3658
3659 break;
3660
Roland Dreier225c7b12007-05-08 18:00:38 -07003661 case IB_WR_RDMA_READ:
3662 case IB_WR_RDMA_WRITE:
3663 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003664 set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
3665 rdma_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003666 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3667 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003668 break;
3669
Roland Dreier95d04f02008-07-23 08:12:26 -07003670 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07003671 ctrl->srcrb_flags |=
3672 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07003673 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
3674 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
3675 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
3676 break;
3677
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003678 case IB_WR_REG_MR:
3679 ctrl->srcrb_flags |=
3680 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3681 set_reg_seg(wqe, reg_wr(wr));
3682 wqe += sizeof(struct mlx4_wqe_fmr_seg);
3683 size += sizeof(struct mlx4_wqe_fmr_seg) / 16;
3684 break;
3685
Roland Dreier225c7b12007-05-08 18:00:38 -07003686 default:
3687 /* No extra segments required for sends */
3688 break;
3689 }
3690 break;
3691
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003692 case MLX4_IB_QPT_TUN_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003693 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3694 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003695 if (unlikely(err)) {
3696 *bad_wr = wr;
3697 goto out;
3698 }
3699 wqe += seglen;
3700 size += seglen / 16;
3701 break;
3702 case MLX4_IB_QPT_TUN_SMI:
3703 case MLX4_IB_QPT_TUN_GSI:
3704 /* this is a UD qp used in MAD responses to slaves. */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003705 set_datagram_seg(wqe, ud_wr(wr));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003706 /* set the forced-loopback bit in the data seg av */
3707 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
3708 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3709 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3710 break;
3711 case MLX4_IB_QPT_UD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003712 set_datagram_seg(wqe, ud_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003713 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3714 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07003715
3716 if (wr->opcode == IB_WR_LSO) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003717 err = build_lso_seg(wqe, ud_wr(wr), qp, &seglen,
3718 &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07003719 if (unlikely(err)) {
3720 *bad_wr = wr;
3721 goto out;
3722 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003723 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07003724 wqe += seglen;
3725 size += seglen / 16;
3726 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003727 break;
3728
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003729 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003730 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3731 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003732 if (unlikely(err)) {
3733 *bad_wr = wr;
3734 goto out;
3735 }
3736 wqe += seglen;
3737 size += seglen / 16;
3738 /* to start tunnel header on a cache-line boundary */
3739 add_zero_len_inline(wqe);
3740 wqe += 16;
3741 size++;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003742 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003743 wqe += seglen;
3744 size += seglen / 16;
3745 break;
3746 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003747 case MLX4_IB_QPT_PROXY_GSI:
3748 /* If we are tunneling special qps, this is a UD qp.
3749 * In this case we first add a UD segment targeting
3750 * the tunnel qp, and then add a header with address
3751 * information */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003752 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe,
3753 ud_wr(wr),
Jack Morgenstein97982f52014-05-29 16:31:02 +03003754 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003755 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3756 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003757 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003758 wqe += seglen;
3759 size += seglen / 16;
3760 break;
3761
3762 case MLX4_IB_QPT_SMI:
3763 case MLX4_IB_QPT_GSI:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003764 err = build_mlx_header(to_msqp(qp), ud_wr(wr), ctrl,
3765 &seglen);
Roland Dreierf4380002008-04-16 21:09:28 -07003766 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003767 *bad_wr = wr;
3768 goto out;
3769 }
Roland Dreierf4380002008-04-16 21:09:28 -07003770 wqe += seglen;
3771 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003772 break;
3773
3774 default:
3775 break;
3776 }
3777
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003778 /*
3779 * Write data segments in reverse order, so as to
3780 * overwrite cacheline stamp last within each
3781 * cacheline. This avoids issues with WQE
3782 * prefetching.
3783 */
Roland Dreier225c7b12007-05-08 18:00:38 -07003784
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003785 dseg = wqe;
3786 dseg += wr->num_sge - 1;
3787 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003788
3789 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003790 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
3791 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
3792 qp->mlx4_ib_qp_type &
3793 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003794 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003795 size += sizeof (struct mlx4_wqe_data_seg) / 16;
3796 }
3797
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003798 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
3799 set_data_seg(dseg, wr->sg_list + i);
3800
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003801 /*
3802 * Possibly overwrite stamping in cacheline with LSO
3803 * segment only after making sure all data segments
3804 * are written.
3805 */
3806 wmb();
3807 *lso_wqe = lso_hdr_sz;
3808
Brenden Blanco224e92e2016-07-19 12:16:54 -07003809 ctrl->qpn_vlan.fence_size = (wr->send_flags & IB_SEND_FENCE ?
3810 MLX4_WQE_CTRL_FENCE : 0) | size;
Roland Dreier225c7b12007-05-08 18:00:38 -07003811
3812 /*
3813 * Make sure descriptor is fully written before
3814 * setting ownership bit (because HW can start
3815 * executing as soon as we do).
3816 */
3817 wmb();
3818
Roland Dreier59b0ed122007-05-19 08:51:58 -07003819 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02003820 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07003821 err = -EINVAL;
3822 goto out;
3823 }
3824
3825 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08003826 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003827
Jack Morgensteinea54b102008-01-28 10:40:59 +02003828 stamp = ind + qp->sq_spare_wqes;
3829 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
3830
Roland Dreier0e6e7412007-06-18 08:13:48 -07003831 /*
3832 * We can improve latency by not stamping the last
3833 * send queue WQE until after ringing the doorbell, so
3834 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02003835 *
3836 * Same optimization applies to padding with NOP wqe
3837 * in case of WQE shrinking (used to prevent wrap-around
3838 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07003839 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02003840 if (wr->next) {
3841 stamp_send_wqe(qp, stamp, size * 16);
3842 ind = pad_wraparound(qp, ind);
3843 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003844 }
3845
3846out:
3847 if (likely(nreq)) {
3848 qp->sq.head += nreq;
3849
3850 /*
3851 * Make sure that descriptors are written before
3852 * doorbell record.
3853 */
3854 wmb();
3855
3856 writel(qp->doorbell_qpn,
3857 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
3858
3859 /*
3860 * Make sure doorbells don't leak out of SQ spinlock
3861 * and reach the HCA out of order.
3862 */
3863 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07003864
Jack Morgensteinea54b102008-01-28 10:40:59 +02003865 stamp_send_wqe(qp, stamp, size * 16);
3866
3867 ind = pad_wraparound(qp, ind);
3868 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07003869 }
3870
Roland Dreier96db0e02007-10-30 10:53:54 -07003871 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07003872
3873 return err;
3874}
3875
3876int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
3877 struct ib_recv_wr **bad_wr)
3878{
3879 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3880 struct mlx4_wqe_data_seg *scat;
3881 unsigned long flags;
3882 int err = 0;
3883 int nreq;
3884 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003885 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003886 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003887 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003888
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003889 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003890 spin_lock_irqsave(&qp->rq.lock, flags);
3891
Yishai Hadas35f05da2015-02-08 11:49:34 +02003892 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3893 err = -EIO;
3894 *bad_wr = wr;
3895 nreq = 0;
3896 goto out;
3897 }
3898
Roland Dreier0e6e7412007-06-18 08:13:48 -07003899 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003900
3901 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08003902 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003903 err = -ENOMEM;
3904 *bad_wr = wr;
3905 goto out;
3906 }
3907
3908 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3909 err = -EINVAL;
3910 *bad_wr = wr;
3911 goto out;
3912 }
3913
3914 scat = get_recv_wqe(qp, ind);
3915
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003916 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
3917 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
3918 ib_dma_sync_single_for_device(ibqp->device,
3919 qp->sqp_proxy_rcv[ind].map,
3920 sizeof (struct mlx4_ib_proxy_sqp_hdr),
3921 DMA_FROM_DEVICE);
3922 scat->byte_count =
3923 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
3924 /* use dma lkey from upper layer entry */
3925 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
3926 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
3927 scat++;
3928 max_gs--;
3929 }
3930
Roland Dreier2242fa42007-10-09 19:59:05 -07003931 for (i = 0; i < wr->num_sge; ++i)
3932 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07003933
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003934 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003935 scat[i].byte_count = 0;
3936 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3937 scat[i].addr = 0;
3938 }
3939
3940 qp->rq.wrid[ind] = wr->wr_id;
3941
Roland Dreier0e6e7412007-06-18 08:13:48 -07003942 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003943 }
3944
3945out:
3946 if (likely(nreq)) {
3947 qp->rq.head += nreq;
3948
3949 /*
3950 * Make sure that descriptors are written before
3951 * doorbell record.
3952 */
3953 wmb();
3954
3955 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3956 }
3957
3958 spin_unlock_irqrestore(&qp->rq.lock, flags);
3959
3960 return err;
3961}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003962
3963static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3964{
3965 switch (mlx4_state) {
3966 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3967 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3968 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3969 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3970 case MLX4_QP_STATE_SQ_DRAINING:
3971 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3972 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3973 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3974 default: return -1;
3975 }
3976}
3977
3978static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3979{
3980 switch (mlx4_mig_state) {
3981 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3982 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3983 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3984 default: return -1;
3985 }
3986}
3987
3988static int to_ib_qp_access_flags(int mlx4_flags)
3989{
3990 int ib_flags = 0;
3991
3992 if (mlx4_flags & MLX4_QP_BIT_RRE)
3993 ib_flags |= IB_ACCESS_REMOTE_READ;
3994 if (mlx4_flags & MLX4_QP_BIT_RWE)
3995 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3996 if (mlx4_flags & MLX4_QP_BIT_RAE)
3997 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3998
3999 return ib_flags;
4000}
4001
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04004002static void to_rdma_ah_attr(struct mlx4_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004003 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04004004 struct mlx4_qp_path *path)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004005{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004006 struct mlx4_dev *dev = ibdev->dev;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004007 u8 port_num = path->sched_queue & 0x40 ? 2 : 1;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004008
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004009 memset(ah_attr, 0, sizeof(*ah_attr));
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004010 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port_num);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004011 if (port_num == 0 || port_num > dev->caps.num_ports)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004012 return;
4013
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004014 if (ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004015 rdma_ah_set_sl(ah_attr, ((path->sched_queue >> 3) & 0x7) |
4016 ((path->sched_queue & 4) << 1));
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004017 else
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004018 rdma_ah_set_sl(ah_attr, (path->sched_queue >> 2) & 0xf);
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004019 rdma_ah_set_port_num(ah_attr, port_num);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004020
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004021 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4022 rdma_ah_set_path_bits(ah_attr, path->grh_mylmc & 0x7f);
4023 rdma_ah_set_static_rate(ah_attr,
4024 path->static_rate ? path->static_rate - 5 : 0);
4025 if (path->grh_mylmc & (1 << 7)) {
4026 rdma_ah_set_grh(ah_attr, NULL,
4027 be32_to_cpu(path->tclass_flowlabel) & 0xfffff,
4028 path->mgid_index,
4029 path->hop_limit,
4030 (be32_to_cpu(path->tclass_flowlabel)
4031 >> 20) & 0xff);
4032 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004033 }
4034}
4035
4036int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
4037 struct ib_qp_init_attr *qp_init_attr)
4038{
4039 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
4040 struct mlx4_ib_qp *qp = to_mqp(ibqp);
4041 struct mlx4_qp_context context;
4042 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07004043 int err = 0;
4044
Guy Levi3078f5f2017-07-04 16:24:26 +03004045 if (ibqp->rwq_ind_tbl)
4046 return -EOPNOTSUPP;
4047
Dotan Barak0df670302008-04-16 21:09:34 -07004048 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004049
4050 if (qp->state == IB_QPS_RESET) {
4051 qp_attr->qp_state = IB_QPS_RESET;
4052 goto done;
4053 }
4054
4055 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07004056 if (err) {
4057 err = -EINVAL;
4058 goto out;
4059 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004060
4061 mlx4_state = be32_to_cpu(context.flags) >> 28;
4062
Dotan Barak0df670302008-04-16 21:09:34 -07004063 qp->state = to_ib_qp_state(mlx4_state);
4064 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004065 qp_attr->path_mtu = context.mtu_msgmax >> 5;
4066 qp_attr->path_mig_state =
4067 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
4068 qp_attr->qkey = be32_to_cpu(context.qkey);
4069 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
4070 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
4071 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
4072 qp_attr->qp_access_flags =
4073 to_ib_qp_access_flags(be32_to_cpu(context.params2));
4074
4075 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04004076 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
4077 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004078 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004079 qp_attr->alt_port_num =
4080 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004081 }
4082
4083 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07004084 if (qp_attr->qp_state == IB_QPS_INIT)
4085 qp_attr->port_num = qp->port;
4086 else
4087 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004088
4089 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4090 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
4091
4092 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
4093
4094 qp_attr->max_dest_rd_atomic =
4095 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
4096 qp_attr->min_rnr_timer =
4097 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
4098 qp_attr->timeout = context.pri_path.ackto >> 3;
4099 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
4100 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
4101 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
4102
4103done:
4104 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07004105 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4106 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4107
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004108 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07004109 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
4110 qp_attr->cap.max_send_sge = qp->sq.max_gs;
4111 } else {
4112 qp_attr->cap.max_send_wr = 0;
4113 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004114 }
4115
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07004116 /*
4117 * We don't support inline sends for kernel QPs (yet), and we
4118 * don't know what userspace's value should be.
4119 */
4120 qp_attr->cap.max_inline_data = 0;
4121
4122 qp_init_attr->cap = qp_attr->cap;
4123
Ron Livne521e5752008-07-14 23:48:48 -07004124 qp_init_attr->create_flags = 0;
4125 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4126 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4127
4128 if (qp->flags & MLX4_IB_QP_LSO)
4129 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
4130
Matan Barakc1c98502013-11-07 15:25:17 +02004131 if (qp->flags & MLX4_IB_QP_NETIF)
4132 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
4133
Dotan Barak46db5672012-08-23 14:09:03 +00004134 qp_init_attr->sq_sig_type =
4135 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
4136 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4137
Dotan Barak0df670302008-04-16 21:09:34 -07004138out:
4139 mutex_unlock(&qp->mutex);
4140 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004141}
4142
Guy Levi400b1eb2017-07-04 16:24:24 +03004143struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
4144 struct ib_wq_init_attr *init_attr,
4145 struct ib_udata *udata)
4146{
4147 struct mlx4_ib_dev *dev;
4148 struct ib_qp_init_attr ib_qp_init_attr;
4149 struct mlx4_ib_qp *qp;
4150 struct mlx4_ib_create_wq ucmd;
4151 int err, required_cmd_sz;
4152
4153 if (!(udata && pd->uobject))
4154 return ERR_PTR(-EINVAL);
4155
4156 required_cmd_sz = offsetof(typeof(ucmd), reserved) +
4157 sizeof(ucmd.reserved);
4158 if (udata->inlen < required_cmd_sz) {
4159 pr_debug("invalid inlen\n");
4160 return ERR_PTR(-EINVAL);
4161 }
4162
4163 if (udata->inlen > sizeof(ucmd) &&
4164 !ib_is_udata_cleared(udata, sizeof(ucmd),
4165 udata->inlen - sizeof(ucmd))) {
4166 pr_debug("inlen is not supported\n");
4167 return ERR_PTR(-EOPNOTSUPP);
4168 }
4169
4170 if (udata->outlen)
4171 return ERR_PTR(-EOPNOTSUPP);
4172
4173 dev = to_mdev(pd->device);
4174
4175 if (init_attr->wq_type != IB_WQT_RQ) {
4176 pr_debug("unsupported wq type %d\n", init_attr->wq_type);
4177 return ERR_PTR(-EOPNOTSUPP);
4178 }
4179
4180 if (init_attr->create_flags) {
4181 pr_debug("unsupported create_flags %u\n",
4182 init_attr->create_flags);
4183 return ERR_PTR(-EOPNOTSUPP);
4184 }
4185
4186 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
4187 if (!qp)
4188 return ERR_PTR(-ENOMEM);
4189
4190 qp->pri.vid = 0xFFFF;
4191 qp->alt.vid = 0xFFFF;
4192
4193 memset(&ib_qp_init_attr, 0, sizeof(ib_qp_init_attr));
4194 ib_qp_init_attr.qp_context = init_attr->wq_context;
4195 ib_qp_init_attr.qp_type = IB_QPT_RAW_PACKET;
4196 ib_qp_init_attr.cap.max_recv_wr = init_attr->max_wr;
4197 ib_qp_init_attr.cap.max_recv_sge = init_attr->max_sge;
4198 ib_qp_init_attr.recv_cq = init_attr->cq;
4199 ib_qp_init_attr.send_cq = ib_qp_init_attr.recv_cq; /* Dummy CQ */
4200
4201 err = create_qp_common(dev, pd, MLX4_IB_RWQ_SRC, &ib_qp_init_attr,
4202 udata, 0, &qp);
4203 if (err) {
4204 kfree(qp);
4205 return ERR_PTR(err);
4206 }
4207
4208 qp->ibwq.event_handler = init_attr->event_handler;
4209 qp->ibwq.wq_num = qp->mqp.qpn;
4210 qp->ibwq.state = IB_WQS_RESET;
4211
4212 return &qp->ibwq;
4213}
4214
4215static int ib_wq2qp_state(enum ib_wq_state state)
4216{
4217 switch (state) {
4218 case IB_WQS_RESET:
4219 return IB_QPS_RESET;
4220 case IB_WQS_RDY:
4221 return IB_QPS_RTR;
4222 default:
4223 return IB_QPS_ERR;
4224 }
4225}
4226
4227static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state)
4228{
4229 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4230 enum ib_qp_state qp_cur_state;
4231 enum ib_qp_state qp_new_state;
4232 int attr_mask;
4233 int err;
4234
4235 /* ib_qp.state represents the WQ HW state while ib_wq.state represents
4236 * the WQ logic state.
4237 */
4238 qp_cur_state = qp->state;
4239 qp_new_state = ib_wq2qp_state(new_state);
4240
4241 if (ib_wq2qp_state(new_state) == qp_cur_state)
4242 return 0;
4243
4244 if (new_state == IB_WQS_RDY) {
4245 struct ib_qp_attr attr = {};
4246
4247 attr.port_num = qp->port;
4248 attr_mask = IB_QP_PORT;
4249
4250 err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, &attr,
4251 attr_mask, IB_QPS_RESET, IB_QPS_INIT);
4252 if (err) {
4253 pr_debug("WQN=0x%06x failed to apply RST->INIT on the HW QP\n",
4254 ibwq->wq_num);
4255 return err;
4256 }
4257
4258 qp_cur_state = IB_QPS_INIT;
4259 }
4260
4261 attr_mask = 0;
4262 err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL, attr_mask,
4263 qp_cur_state, qp_new_state);
4264
4265 if (err && (qp_cur_state == IB_QPS_INIT)) {
4266 qp_new_state = IB_QPS_RESET;
4267 if (__mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL,
4268 attr_mask, IB_QPS_INIT, IB_QPS_RESET)) {
4269 pr_warn("WQN=0x%06x failed with reverting HW's resources failure\n",
4270 ibwq->wq_num);
4271 qp_new_state = IB_QPS_INIT;
4272 }
4273 }
4274
4275 qp->state = qp_new_state;
4276
4277 return err;
4278}
4279
4280int mlx4_ib_modify_wq(struct ib_wq *ibwq, struct ib_wq_attr *wq_attr,
4281 u32 wq_attr_mask, struct ib_udata *udata)
4282{
4283 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4284 struct mlx4_ib_modify_wq ucmd = {};
4285 size_t required_cmd_sz;
4286 enum ib_wq_state cur_state, new_state;
4287 int err = 0;
4288
4289 required_cmd_sz = offsetof(typeof(ucmd), reserved) +
4290 sizeof(ucmd.reserved);
4291 if (udata->inlen < required_cmd_sz)
4292 return -EINVAL;
4293
4294 if (udata->inlen > sizeof(ucmd) &&
4295 !ib_is_udata_cleared(udata, sizeof(ucmd),
4296 udata->inlen - sizeof(ucmd)))
4297 return -EOPNOTSUPP;
4298
4299 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
4300 return -EFAULT;
4301
4302 if (ucmd.comp_mask || ucmd.reserved)
4303 return -EOPNOTSUPP;
4304
4305 if (wq_attr_mask & IB_WQ_FLAGS)
4306 return -EOPNOTSUPP;
4307
4308 cur_state = wq_attr_mask & IB_WQ_CUR_STATE ? wq_attr->curr_wq_state :
4309 ibwq->state;
4310 new_state = wq_attr_mask & IB_WQ_STATE ? wq_attr->wq_state : cur_state;
4311
4312 if (cur_state < IB_WQS_RESET || cur_state > IB_WQS_ERR ||
4313 new_state < IB_WQS_RESET || new_state > IB_WQS_ERR)
4314 return -EINVAL;
4315
4316 if ((new_state == IB_WQS_RDY) && (cur_state == IB_WQS_ERR))
4317 return -EINVAL;
4318
4319 if ((new_state == IB_WQS_ERR) && (cur_state == IB_WQS_RESET))
4320 return -EINVAL;
4321
Guy Levi3078f5f2017-07-04 16:24:26 +03004322 /* Need to protect against the parent RSS which also may modify WQ
4323 * state.
4324 */
4325 mutex_lock(&qp->mutex);
4326
Guy Levi400b1eb2017-07-04 16:24:24 +03004327 /* Can update HW state only if a RSS QP has already associated to this
4328 * WQ, so we can apply its port on the WQ.
4329 */
4330 if (qp->rss_usecnt)
4331 err = _mlx4_ib_modify_wq(ibwq, new_state);
4332
4333 if (!err)
4334 ibwq->state = new_state;
4335
Guy Levi3078f5f2017-07-04 16:24:26 +03004336 mutex_unlock(&qp->mutex);
4337
Guy Levi400b1eb2017-07-04 16:24:24 +03004338 return err;
4339}
4340
4341int mlx4_ib_destroy_wq(struct ib_wq *ibwq)
4342{
4343 struct mlx4_ib_dev *dev = to_mdev(ibwq->device);
4344 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4345
4346 if (qp->counter_index)
4347 mlx4_ib_free_qp_counter(dev, qp);
4348
4349 destroy_qp_common(dev, qp, MLX4_IB_RWQ_SRC, 1);
4350
4351 kfree(qp);
4352
4353 return 0;
4354}
Guy Levib8d46ca2017-07-04 16:24:25 +03004355
4356struct ib_rwq_ind_table
4357*mlx4_ib_create_rwq_ind_table(struct ib_device *device,
4358 struct ib_rwq_ind_table_init_attr *init_attr,
4359 struct ib_udata *udata)
4360{
4361 struct ib_rwq_ind_table *rwq_ind_table;
4362 struct mlx4_ib_create_rwq_ind_tbl_resp resp = {};
4363 unsigned int ind_tbl_size = 1 << init_attr->log_ind_tbl_size;
4364 unsigned int base_wqn;
4365 size_t min_resp_len;
4366 int i;
4367 int err;
4368
4369 if (udata->inlen > 0 &&
4370 !ib_is_udata_cleared(udata, 0,
4371 udata->inlen))
4372 return ERR_PTR(-EOPNOTSUPP);
4373
4374 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4375 if (udata->outlen && udata->outlen < min_resp_len)
4376 return ERR_PTR(-EINVAL);
4377
4378 if (ind_tbl_size >
4379 device->attrs.rss_caps.max_rwq_indirection_table_size) {
4380 pr_debug("log_ind_tbl_size = %d is bigger than supported = %d\n",
4381 ind_tbl_size,
4382 device->attrs.rss_caps.max_rwq_indirection_table_size);
4383 return ERR_PTR(-EINVAL);
4384 }
4385
4386 base_wqn = init_attr->ind_tbl[0]->wq_num;
4387
4388 if (base_wqn % ind_tbl_size) {
4389 pr_debug("WQN=0x%x isn't aligned with indirection table size\n",
4390 base_wqn);
4391 return ERR_PTR(-EINVAL);
4392 }
4393
4394 for (i = 1; i < ind_tbl_size; i++) {
4395 if (++base_wqn != init_attr->ind_tbl[i]->wq_num) {
4396 pr_debug("indirection table's WQNs aren't consecutive\n");
4397 return ERR_PTR(-EINVAL);
4398 }
4399 }
4400
4401 rwq_ind_table = kzalloc(sizeof(*rwq_ind_table), GFP_KERNEL);
4402 if (!rwq_ind_table)
4403 return ERR_PTR(-ENOMEM);
4404
4405 if (udata->outlen) {
4406 resp.response_length = offsetof(typeof(resp), response_length) +
4407 sizeof(resp.response_length);
4408 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4409 if (err)
4410 goto err;
4411 }
4412
4413 return rwq_ind_table;
4414
4415err:
4416 kfree(rwq_ind_table);
4417 return ERR_PTR(err);
4418}
4419
4420int mlx4_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
4421{
4422 kfree(ib_rwq_ind_tbl);
4423 return 0;
4424}