blob: 8711c1f04079ec302b328d7aa903cba8cfaf47a7 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Rodrigo Vivi82525c12017-06-08 08:50:00 -070061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030062 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Rodrigo Vivi82525c12017-06-08 08:50:00 -070068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
73 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
Rodrigo Vivi82525c12017-06-08 08:50:00 -070078 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300389/**
390 * intel_set_memory_cxsr - Configure CxSR state
391 * @dev_priv: i915 device
392 * @enable: Allow vs. disallow CxSR
393 *
394 * Allow or disallow the system to enter a special CxSR
395 * (C-state self refresh) state. What typically happens in CxSR mode
396 * is that several display FIFOs may get combined into a single larger
397 * FIFO for a particular plane (so called max FIFO mode) to allow the
398 * system to defer memory fetches longer, and the memory will enter
399 * self refresh.
400 *
401 * Note that enabling CxSR does not guarantee that the system enter
402 * this special mode, nor does it guarantee that the system stays
403 * in that mode once entered. So this just allows/disallows the system
404 * to autonomously utilize the CxSR mode. Other factors such as core
405 * C-states will affect when/if the system actually enters/exits the
406 * CxSR mode.
407 *
408 * Note that on VLV/CHV this actually only controls the max FIFO mode,
409 * and the system is free to enter/exit memory self refresh at any time
410 * even when the use of CxSR has been disallowed.
411 *
412 * While the system is actually in the CxSR/max FIFO mode, some plane
413 * control registers will not get latched on vblank. Thus in order to
414 * guarantee the system will respond to changes in the plane registers
415 * we must always disallow CxSR prior to making changes to those registers.
416 * Unfortunately the system will re-evaluate the CxSR conditions at
417 * frame start which happens after vblank start (which is when the plane
418 * registers would get latched), so we can't proceed with the plane update
419 * during the same frame where we disallowed CxSR.
420 *
421 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
422 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
423 * the hardware w.r.t. HPLL SR when writing to plane registers.
424 * Disallowing just CxSR is sufficient.
425 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200426bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200427{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200428 bool ret;
429
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200430 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200431 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300432 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
433 dev_priv->wm.vlv.cxsr = enable;
434 else if (IS_G4X(dev_priv))
435 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200436 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200437
438 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200439}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200440
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441/*
442 * Latency for FIFO fetches is dependent on several factors:
443 * - memory configuration (speed, channels)
444 * - chipset
445 * - current MCH state
446 * It can be fairly high in some situations, so here we assume a fairly
447 * pessimal value. It's a tradeoff between extra memory fetches (if we
448 * set this value too high, the FIFO will fetch frequently to stay full)
449 * and power consumption (set it too low to save power and we might see
450 * FIFO underruns and display "flicker").
451 *
452 * A value of 5us seems to be a good balance; safe for very low end
453 * platforms but not overly aggressive on lower latency configs.
454 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100455static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300456
Ville Syrjäläb5004722015-03-05 21:19:47 +0200457#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
458 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
459
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200460static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200461{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200462 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200463 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200464 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200465 enum pipe pipe = crtc->pipe;
466 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200467
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200468 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200469 uint32_t dsparb, dsparb2, dsparb3;
470 case PIPE_A:
471 dsparb = I915_READ(DSPARB);
472 dsparb2 = I915_READ(DSPARB2);
473 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
474 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
475 break;
476 case PIPE_B:
477 dsparb = I915_READ(DSPARB);
478 dsparb2 = I915_READ(DSPARB2);
479 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
480 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
481 break;
482 case PIPE_C:
483 dsparb2 = I915_READ(DSPARB2);
484 dsparb3 = I915_READ(DSPARB3);
485 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
486 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
487 break;
488 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200489 MISSING_CASE(pipe);
490 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200491 }
492
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
494 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
495 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
496 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200497}
498
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200499static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501 uint32_t dsparb = I915_READ(DSPARB);
502 int size;
503
504 size = dsparb & 0x7f;
505 if (plane)
506 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
507
508 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
509 plane ? "B" : "A", size);
510
511 return size;
512}
513
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200514static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x1ff;
520 if (plane)
521 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
522 size >>= 1; /* Convert to cachelines */
523
524 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
525 plane ? "B" : "A", size);
526
527 return size;
528}
529
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200530static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x7f;
536 size >>= 2; /* Convert to cachelines */
537
538 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
539 plane ? "B" : "A",
540 size);
541
542 return size;
543}
544
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545/* Pineview has different values for various configs */
546static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300547 .fifo_size = PINEVIEW_DISPLAY_FIFO,
548 .max_wm = PINEVIEW_MAX_WM,
549 .default_wm = PINEVIEW_DFT_WM,
550 .guard_size = PINEVIEW_GUARD_WM,
551 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552};
553static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300554 .fifo_size = PINEVIEW_DISPLAY_FIFO,
555 .max_wm = PINEVIEW_MAX_WM,
556 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
557 .guard_size = PINEVIEW_GUARD_WM,
558 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559};
560static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300561 .fifo_size = PINEVIEW_CURSOR_FIFO,
562 .max_wm = PINEVIEW_CURSOR_MAX_WM,
563 .default_wm = PINEVIEW_CURSOR_DFT_WM,
564 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
565 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566};
567static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300568 .fifo_size = PINEVIEW_CURSOR_FIFO,
569 .max_wm = PINEVIEW_CURSOR_MAX_WM,
570 .default_wm = PINEVIEW_CURSOR_DFT_WM,
571 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
572 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300573};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300575 .fifo_size = I965_CURSOR_FIFO,
576 .max_wm = I965_CURSOR_MAX_WM,
577 .default_wm = I965_CURSOR_DFT_WM,
578 .guard_size = 2,
579 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300580};
581static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300582 .fifo_size = I945_FIFO_SIZE,
583 .max_wm = I915_MAX_WM,
584 .default_wm = 1,
585 .guard_size = 2,
586 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300587};
588static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300589 .fifo_size = I915_FIFO_SIZE,
590 .max_wm = I915_MAX_WM,
591 .default_wm = 1,
592 .guard_size = 2,
593 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300594};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300595static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300596 .fifo_size = I855GM_FIFO_SIZE,
597 .max_wm = I915_MAX_WM,
598 .default_wm = 1,
599 .guard_size = 2,
600 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300601};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300602static const struct intel_watermark_params i830_bc_wm_info = {
603 .fifo_size = I855GM_FIFO_SIZE,
604 .max_wm = I915_MAX_WM/2,
605 .default_wm = 1,
606 .guard_size = 2,
607 .cacheline_size = I830_FIFO_LINE_SIZE,
608};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200609static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300610 .fifo_size = I830_FIFO_SIZE,
611 .max_wm = I915_MAX_WM,
612 .default_wm = 1,
613 .guard_size = 2,
614 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300615};
616
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300618 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
619 * @pixel_rate: Pipe pixel rate in kHz
620 * @cpp: Plane bytes per pixel
621 * @latency: Memory wakeup latency in 0.1us units
622 *
623 * Compute the watermark using the method 1 or "small buffer"
624 * formula. The caller may additonally add extra cachelines
625 * to account for TLB misses and clock crossings.
626 *
627 * This method is concerned with the short term drain rate
628 * of the FIFO, ie. it does not account for blanking periods
629 * which would effectively reduce the average drain rate across
630 * a longer period. The name "small" refers to the fact the
631 * FIFO is relatively small compared to the amount of data
632 * fetched.
633 *
634 * The FIFO level vs. time graph might look something like:
635 *
636 * |\ |\
637 * | \ | \
638 * __---__---__ (- plane active, _ blanking)
639 * -> time
640 *
641 * or perhaps like this:
642 *
643 * |\|\ |\|\
644 * __----__----__ (- plane active, _ blanking)
645 * -> time
646 *
647 * Returns:
648 * The watermark in bytes
649 */
650static unsigned int intel_wm_method1(unsigned int pixel_rate,
651 unsigned int cpp,
652 unsigned int latency)
653{
654 uint64_t ret;
655
656 ret = (uint64_t) pixel_rate * cpp * latency;
657 ret = DIV_ROUND_UP_ULL(ret, 10000);
658
659 return ret;
660}
661
662/**
663 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
664 * @pixel_rate: Pipe pixel rate in kHz
665 * @htotal: Pipe horizontal total
666 * @width: Plane width in pixels
667 * @cpp: Plane bytes per pixel
668 * @latency: Memory wakeup latency in 0.1us units
669 *
670 * Compute the watermark using the method 2 or "large buffer"
671 * formula. The caller may additonally add extra cachelines
672 * to account for TLB misses and clock crossings.
673 *
674 * This method is concerned with the long term drain rate
675 * of the FIFO, ie. it does account for blanking periods
676 * which effectively reduce the average drain rate across
677 * a longer period. The name "large" refers to the fact the
678 * FIFO is relatively large compared to the amount of data
679 * fetched.
680 *
681 * The FIFO level vs. time graph might look something like:
682 *
683 * |\___ |\___
684 * | \___ | \___
685 * | \ | \
686 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
687 * -> time
688 *
689 * Returns:
690 * The watermark in bytes
691 */
692static unsigned int intel_wm_method2(unsigned int pixel_rate,
693 unsigned int htotal,
694 unsigned int width,
695 unsigned int cpp,
696 unsigned int latency)
697{
698 unsigned int ret;
699
700 /*
701 * FIXME remove once all users are computing
702 * watermarks in the correct place.
703 */
704 if (WARN_ON_ONCE(htotal == 0))
705 htotal = 1;
706
707 ret = (latency * pixel_rate) / (htotal * 10000);
708 ret = (ret + 1) * width * cpp;
709
710 return ret;
711}
712
713/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300714 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300715 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200717 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300718 * @latency_ns: memory latency for the platform
719 *
720 * Calculate the watermark level (the level at which the display plane will
721 * start fetching from memory again). Each chip has a different display
722 * FIFO size and allocation, so the caller needs to figure that out and pass
723 * in the correct intel_watermark_params structure.
724 *
725 * As the pixel clock runs, the FIFO will be drained at a rate that depends
726 * on the pixel size. When it reaches the watermark level, it'll start
727 * fetching FIFO line sized based chunks from memory until the FIFO fills
728 * past the watermark point. If the FIFO drains completely, a FIFO underrun
729 * will occur, and a display engine hang could result.
730 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731static unsigned int intel_calculate_wm(int pixel_rate,
732 const struct intel_watermark_params *wm,
733 int fifo_size, int cpp,
734 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300736 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300737
738 /*
739 * Note: we need to make sure we don't overflow for various clock &
740 * latency values.
741 * clocks go from a few thousand to several hundred thousand.
742 * latency is usually a few thousand
743 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300744 entries = intel_wm_method1(pixel_rate, cpp,
745 latency_ns / 100);
746 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
747 wm->guard_size;
748 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300749
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300750 wm_size = fifo_size - entries;
751 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752
753 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 wm_size = wm->max_wm;
756 if (wm_size <= 0)
757 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300758
759 /*
760 * Bspec seems to indicate that the value shouldn't be lower than
761 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
762 * Lets go for 8 which is the burst size since certain platforms
763 * already use a hardcoded 8 (which is what the spec says should be
764 * done).
765 */
766 if (wm_size <= 8)
767 wm_size = 8;
768
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 return wm_size;
770}
771
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300772static bool is_disabling(int old, int new, int threshold)
773{
774 return old >= threshold && new < threshold;
775}
776
777static bool is_enabling(int old, int new, int threshold)
778{
779 return old < threshold && new >= threshold;
780}
781
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300782static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
783{
784 return dev_priv->wm.max_level + 1;
785}
786
Ville Syrjälä24304d82017-03-14 17:10:49 +0200787static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
788 const struct intel_plane_state *plane_state)
789{
790 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
791
792 /* FIXME check the 'enable' instead */
793 if (!crtc_state->base.active)
794 return false;
795
796 /*
797 * Treat cursor with fb as always visible since cursor updates
798 * can happen faster than the vrefresh rate, and the current
799 * watermark code doesn't handle that correctly. Cursor updates
800 * which set/clear the fb or change the cursor size are going
801 * to get throttled by intel_legacy_cursor_update() to work
802 * around this problem with the watermark code.
803 */
804 if (plane->id == PLANE_CURSOR)
805 return plane_state->base.fb != NULL;
806 else
807 return plane_state->base.visible;
808}
809
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200810static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300811{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200812 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300813
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200814 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200815 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 if (enabled)
817 return NULL;
818 enabled = crtc;
819 }
820 }
821
822 return enabled;
823}
824
Ville Syrjälä432081b2016-10-31 22:37:03 +0200825static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829 const struct cxsr_latency *latency;
830 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300831 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100833 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
834 dev_priv->is_ddr3,
835 dev_priv->fsb_freq,
836 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837 if (!latency) {
838 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300839 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300840 return;
841 }
842
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300844 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 const struct drm_display_mode *adjusted_mode =
846 &crtc->config->base.adjusted_mode;
847 const struct drm_framebuffer *fb =
848 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200849 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300850 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851
852 /* Display SR */
853 wm = intel_calculate_wm(clock, &pineview_display_wm,
854 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200855 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 reg = I915_READ(DSPFW1);
857 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200858 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859 I915_WRITE(DSPFW1, reg);
860 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
861
862 /* cursor SR */
863 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
864 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300865 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 reg = I915_READ(DSPFW3);
867 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200868 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300869 I915_WRITE(DSPFW3, reg);
870
871 /* Display HPLL off SR */
872 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
873 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200874 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 reg = I915_READ(DSPFW3);
876 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200877 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878 I915_WRITE(DSPFW3, reg);
879
880 /* cursor HPLL off SR */
881 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
882 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300883 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300884 reg = I915_READ(DSPFW3);
885 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200886 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300887 I915_WRITE(DSPFW3, reg);
888 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
889
Imre Deak5209b1f2014-07-01 12:36:17 +0300890 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300892 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300893 }
894}
895
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300896/*
897 * Documentation says:
898 * "If the line size is small, the TLB fetches can get in the way of the
899 * data fetches, causing some lag in the pixel data return which is not
900 * accounted for in the above formulas. The following adjustment only
901 * needs to be applied if eight whole lines fit in the buffer at once.
902 * The WM is adjusted upwards by the difference between the FIFO size
903 * and the size of 8 whole lines. This adjustment is always performed
904 * in the actual pixel depth regardless of whether FBC is enabled or not."
905 */
906static int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
907{
908 int tlb_miss = fifo_size * 64 - width * cpp * 8;
909
910 return max(0, tlb_miss);
911}
912
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300913static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
914 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300915{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300916 enum pipe pipe;
917
918 for_each_pipe(dev_priv, pipe)
919 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
920
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300921 I915_WRITE(DSPFW1,
922 FW_WM(wm->sr.plane, SR) |
923 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
924 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
925 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
926 I915_WRITE(DSPFW2,
927 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
928 FW_WM(wm->sr.fbc, FBC_SR) |
929 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
930 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
931 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
932 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
933 I915_WRITE(DSPFW3,
934 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
935 FW_WM(wm->sr.cursor, CURSOR_SR) |
936 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
937 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300939 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940}
941
Ville Syrjälä15665972015-03-10 16:16:28 +0200942#define FW_WM_VLV(value, plane) \
943 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
944
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200945static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200946 const struct vlv_wm_values *wm)
947{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200948 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200949
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200950 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200951 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
952
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200953 I915_WRITE(VLV_DDL(pipe),
954 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
955 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
956 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
957 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
958 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200959
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200960 /*
961 * Zero the (unused) WM1 watermarks, and also clear all the
962 * high order bits so that there are no out of bounds values
963 * present in the registers during the reprogramming.
964 */
965 I915_WRITE(DSPHOWM, 0);
966 I915_WRITE(DSPHOWM1, 0);
967 I915_WRITE(DSPFW4, 0);
968 I915_WRITE(DSPFW5, 0);
969 I915_WRITE(DSPFW6, 0);
970
Ville Syrjäläae801522015-03-05 21:19:49 +0200971 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200972 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200973 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
974 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
975 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200976 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200977 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
978 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
979 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200980 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200981 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200982
983 if (IS_CHERRYVIEW(dev_priv)) {
984 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200985 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
986 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200988 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
989 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200990 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200991 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
992 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200994 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200995 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
996 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
997 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
998 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
999 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1000 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1001 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1002 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1003 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 } else {
1005 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001006 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1007 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001008 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001009 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001010 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1011 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1012 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1013 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1014 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1015 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001016 }
1017
1018 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001019}
1020
Ville Syrjälä15665972015-03-10 16:16:28 +02001021#undef FW_WM_VLV
1022
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001023static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1024{
1025 /* all latencies in usec */
1026 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1027 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001028 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001029
Ville Syrjälä79d94302017-04-21 21:14:30 +03001030 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001031}
1032
1033static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1034{
1035 /*
1036 * DSPCNTR[13] supposedly controls whether the
1037 * primary plane can use the FIFO space otherwise
1038 * reserved for the sprite plane. It's not 100% clear
1039 * what the actual FIFO size is, but it looks like we
1040 * can happily set both primary and sprite watermarks
1041 * up to 127 cachelines. So that would seem to mean
1042 * that either DSPCNTR[13] doesn't do anything, or that
1043 * the total FIFO is >= 256 cachelines in size. Either
1044 * way, we don't seem to have to worry about this
1045 * repartitioning as the maximum watermark value the
1046 * register can hold for each plane is lower than the
1047 * minimum FIFO size.
1048 */
1049 switch (plane_id) {
1050 case PLANE_CURSOR:
1051 return 63;
1052 case PLANE_PRIMARY:
1053 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1054 case PLANE_SPRITE0:
1055 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1056 default:
1057 MISSING_CASE(plane_id);
1058 return 0;
1059 }
1060}
1061
1062static int g4x_fbc_fifo_size(int level)
1063{
1064 switch (level) {
1065 case G4X_WM_LEVEL_SR:
1066 return 7;
1067 case G4X_WM_LEVEL_HPLL:
1068 return 15;
1069 default:
1070 MISSING_CASE(level);
1071 return 0;
1072 }
1073}
1074
1075static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1076 const struct intel_plane_state *plane_state,
1077 int level)
1078{
1079 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1080 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1081 const struct drm_display_mode *adjusted_mode =
1082 &crtc_state->base.adjusted_mode;
1083 int clock, htotal, cpp, width, wm;
1084 int latency = dev_priv->wm.pri_latency[level] * 10;
1085
1086 if (latency == 0)
1087 return USHRT_MAX;
1088
1089 if (!intel_wm_plane_visible(crtc_state, plane_state))
1090 return 0;
1091
1092 /*
1093 * Not 100% sure which way ELK should go here as the
1094 * spec only says CL/CTG should assume 32bpp and BW
1095 * doesn't need to. But as these things followed the
1096 * mobile vs. desktop lines on gen3 as well, let's
1097 * assume ELK doesn't need this.
1098 *
1099 * The spec also fails to list such a restriction for
1100 * the HPLL watermark, which seems a little strange.
1101 * Let's use 32bpp for the HPLL watermark as well.
1102 */
1103 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1104 level != G4X_WM_LEVEL_NORMAL)
1105 cpp = 4;
1106 else
1107 cpp = plane_state->base.fb->format->cpp[0];
1108
1109 clock = adjusted_mode->crtc_clock;
1110 htotal = adjusted_mode->crtc_htotal;
1111
1112 if (plane->id == PLANE_CURSOR)
1113 width = plane_state->base.crtc_w;
1114 else
1115 width = drm_rect_width(&plane_state->base.dst);
1116
1117 if (plane->id == PLANE_CURSOR) {
1118 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1119 } else if (plane->id == PLANE_PRIMARY &&
1120 level == G4X_WM_LEVEL_NORMAL) {
1121 wm = intel_wm_method1(clock, cpp, latency);
1122 } else {
1123 int small, large;
1124
1125 small = intel_wm_method1(clock, cpp, latency);
1126 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1127
1128 wm = min(small, large);
1129 }
1130
1131 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1132 width, cpp);
1133
1134 wm = DIV_ROUND_UP(wm, 64) + 2;
1135
1136 return min_t(int, wm, USHRT_MAX);
1137}
1138
1139static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1140 int level, enum plane_id plane_id, u16 value)
1141{
1142 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1143 bool dirty = false;
1144
1145 for (; level < intel_wm_num_levels(dev_priv); level++) {
1146 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1147
1148 dirty |= raw->plane[plane_id] != value;
1149 raw->plane[plane_id] = value;
1150 }
1151
1152 return dirty;
1153}
1154
1155static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 /* NORMAL level doesn't have an FBC watermark */
1162 level = max(level, G4X_WM_LEVEL_SR);
1163
1164 for (; level < intel_wm_num_levels(dev_priv); level++) {
1165 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1166
1167 dirty |= raw->fbc != value;
1168 raw->fbc = value;
1169 }
1170
1171 return dirty;
1172}
1173
1174static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1175 const struct intel_plane_state *pstate,
1176 uint32_t pri_val);
1177
1178static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1179 const struct intel_plane_state *plane_state)
1180{
1181 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1182 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1183 enum plane_id plane_id = plane->id;
1184 bool dirty = false;
1185 int level;
1186
1187 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1188 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1189 if (plane_id == PLANE_PRIMARY)
1190 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1191 goto out;
1192 }
1193
1194 for (level = 0; level < num_levels; level++) {
1195 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1196 int wm, max_wm;
1197
1198 wm = g4x_compute_wm(crtc_state, plane_state, level);
1199 max_wm = g4x_plane_fifo_size(plane_id, level);
1200
1201 if (wm > max_wm)
1202 break;
1203
1204 dirty |= raw->plane[plane_id] != wm;
1205 raw->plane[plane_id] = wm;
1206
1207 if (plane_id != PLANE_PRIMARY ||
1208 level == G4X_WM_LEVEL_NORMAL)
1209 continue;
1210
1211 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1212 raw->plane[plane_id]);
1213 max_wm = g4x_fbc_fifo_size(level);
1214
1215 /*
1216 * FBC wm is not mandatory as we
1217 * can always just disable its use.
1218 */
1219 if (wm > max_wm)
1220 wm = USHRT_MAX;
1221
1222 dirty |= raw->fbc != wm;
1223 raw->fbc = wm;
1224 }
1225
1226 /* mark watermarks as invalid */
1227 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1228
1229 if (plane_id == PLANE_PRIMARY)
1230 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1231
1232 out:
1233 if (dirty) {
1234 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1235 plane->base.name,
1236 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1237 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1238 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1239
1240 if (plane_id == PLANE_PRIMARY)
1241 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1242 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1243 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1244 }
1245
1246 return dirty;
1247}
1248
1249static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1250 enum plane_id plane_id, int level)
1251{
1252 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1253
1254 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1255}
1256
1257static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1258 int level)
1259{
1260 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1261
1262 if (level > dev_priv->wm.max_level)
1263 return false;
1264
1265 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1266 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1267 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1268}
1269
1270/* mark all levels starting from 'level' as invalid */
1271static void g4x_invalidate_wms(struct intel_crtc *crtc,
1272 struct g4x_wm_state *wm_state, int level)
1273{
1274 if (level <= G4X_WM_LEVEL_NORMAL) {
1275 enum plane_id plane_id;
1276
1277 for_each_plane_id_on_crtc(crtc, plane_id)
1278 wm_state->wm.plane[plane_id] = USHRT_MAX;
1279 }
1280
1281 if (level <= G4X_WM_LEVEL_SR) {
1282 wm_state->cxsr = false;
1283 wm_state->sr.cursor = USHRT_MAX;
1284 wm_state->sr.plane = USHRT_MAX;
1285 wm_state->sr.fbc = USHRT_MAX;
1286 }
1287
1288 if (level <= G4X_WM_LEVEL_HPLL) {
1289 wm_state->hpll_en = false;
1290 wm_state->hpll.cursor = USHRT_MAX;
1291 wm_state->hpll.plane = USHRT_MAX;
1292 wm_state->hpll.fbc = USHRT_MAX;
1293 }
1294}
1295
1296static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1297{
1298 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1299 struct intel_atomic_state *state =
1300 to_intel_atomic_state(crtc_state->base.state);
1301 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1302 int num_active_planes = hweight32(crtc_state->active_planes &
1303 ~BIT(PLANE_CURSOR));
1304 const struct g4x_pipe_wm *raw;
1305 struct intel_plane_state *plane_state;
1306 struct intel_plane *plane;
1307 enum plane_id plane_id;
1308 int i, level;
1309 unsigned int dirty = 0;
1310
1311 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1312 const struct intel_plane_state *old_plane_state =
1313 to_intel_plane_state(plane->base.state);
1314
1315 if (plane_state->base.crtc != &crtc->base &&
1316 old_plane_state->base.crtc != &crtc->base)
1317 continue;
1318
1319 if (g4x_raw_plane_wm_compute(crtc_state, plane_state))
1320 dirty |= BIT(plane->id);
1321 }
1322
1323 if (!dirty)
1324 return 0;
1325
1326 level = G4X_WM_LEVEL_NORMAL;
1327 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1328 goto out;
1329
1330 raw = &crtc_state->wm.g4x.raw[level];
1331 for_each_plane_id_on_crtc(crtc, plane_id)
1332 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1333
1334 level = G4X_WM_LEVEL_SR;
1335
1336 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1337 goto out;
1338
1339 raw = &crtc_state->wm.g4x.raw[level];
1340 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1341 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1342 wm_state->sr.fbc = raw->fbc;
1343
1344 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1345
1346 level = G4X_WM_LEVEL_HPLL;
1347
1348 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1349 goto out;
1350
1351 raw = &crtc_state->wm.g4x.raw[level];
1352 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1353 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1354 wm_state->hpll.fbc = raw->fbc;
1355
1356 wm_state->hpll_en = wm_state->cxsr;
1357
1358 level++;
1359
1360 out:
1361 if (level == G4X_WM_LEVEL_NORMAL)
1362 return -EINVAL;
1363
1364 /* invalidate the higher levels */
1365 g4x_invalidate_wms(crtc, wm_state, level);
1366
1367 /*
1368 * Determine if the FBC watermark(s) can be used. IF
1369 * this isn't the case we prefer to disable the FBC
1370 ( watermark(s) rather than disable the SR/HPLL
1371 * level(s) entirely.
1372 */
1373 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1374
1375 if (level >= G4X_WM_LEVEL_SR &&
1376 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1377 wm_state->fbc_en = false;
1378 else if (level >= G4X_WM_LEVEL_HPLL &&
1379 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1380 wm_state->fbc_en = false;
1381
1382 return 0;
1383}
1384
1385static int g4x_compute_intermediate_wm(struct drm_device *dev,
1386 struct intel_crtc *crtc,
1387 struct intel_crtc_state *crtc_state)
1388{
1389 struct g4x_wm_state *intermediate = &crtc_state->wm.g4x.intermediate;
1390 const struct g4x_wm_state *optimal = &crtc_state->wm.g4x.optimal;
1391 const struct g4x_wm_state *active = &crtc->wm.active.g4x;
1392 enum plane_id plane_id;
1393
1394 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1395 !crtc_state->disable_cxsr;
1396 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
1397 !crtc_state->disable_cxsr;
1398 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1399
1400 for_each_plane_id_on_crtc(crtc, plane_id) {
1401 intermediate->wm.plane[plane_id] =
1402 max(optimal->wm.plane[plane_id],
1403 active->wm.plane[plane_id]);
1404
1405 WARN_ON(intermediate->wm.plane[plane_id] >
1406 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1407 }
1408
1409 intermediate->sr.plane = max(optimal->sr.plane,
1410 active->sr.plane);
1411 intermediate->sr.cursor = max(optimal->sr.cursor,
1412 active->sr.cursor);
1413 intermediate->sr.fbc = max(optimal->sr.fbc,
1414 active->sr.fbc);
1415
1416 intermediate->hpll.plane = max(optimal->hpll.plane,
1417 active->hpll.plane);
1418 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1419 active->hpll.cursor);
1420 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1421 active->hpll.fbc);
1422
1423 WARN_ON((intermediate->sr.plane >
1424 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1425 intermediate->sr.cursor >
1426 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1427 intermediate->cxsr);
1428 WARN_ON((intermediate->sr.plane >
1429 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1430 intermediate->sr.cursor >
1431 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1432 intermediate->hpll_en);
1433
1434 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1435 intermediate->fbc_en && intermediate->cxsr);
1436 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1437 intermediate->fbc_en && intermediate->hpll_en);
1438
1439 /*
1440 * If our intermediate WM are identical to the final WM, then we can
1441 * omit the post-vblank programming; only update if it's different.
1442 */
1443 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1444 crtc_state->wm.need_postvbl_update = true;
1445
1446 return 0;
1447}
1448
1449static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1450 struct g4x_wm_values *wm)
1451{
1452 struct intel_crtc *crtc;
1453 int num_active_crtcs = 0;
1454
1455 wm->cxsr = true;
1456 wm->hpll_en = true;
1457 wm->fbc_en = true;
1458
1459 for_each_intel_crtc(&dev_priv->drm, crtc) {
1460 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1461
1462 if (!crtc->active)
1463 continue;
1464
1465 if (!wm_state->cxsr)
1466 wm->cxsr = false;
1467 if (!wm_state->hpll_en)
1468 wm->hpll_en = false;
1469 if (!wm_state->fbc_en)
1470 wm->fbc_en = false;
1471
1472 num_active_crtcs++;
1473 }
1474
1475 if (num_active_crtcs != 1) {
1476 wm->cxsr = false;
1477 wm->hpll_en = false;
1478 wm->fbc_en = false;
1479 }
1480
1481 for_each_intel_crtc(&dev_priv->drm, crtc) {
1482 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1483 enum pipe pipe = crtc->pipe;
1484
1485 wm->pipe[pipe] = wm_state->wm;
1486 if (crtc->active && wm->cxsr)
1487 wm->sr = wm_state->sr;
1488 if (crtc->active && wm->hpll_en)
1489 wm->hpll = wm_state->hpll;
1490 }
1491}
1492
1493static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1494{
1495 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1496 struct g4x_wm_values new_wm = {};
1497
1498 g4x_merge_wm(dev_priv, &new_wm);
1499
1500 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1501 return;
1502
1503 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1504 _intel_set_memory_cxsr(dev_priv, false);
1505
1506 g4x_write_wm_values(dev_priv, &new_wm);
1507
1508 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1509 _intel_set_memory_cxsr(dev_priv, true);
1510
1511 *old_wm = new_wm;
1512}
1513
1514static void g4x_initial_watermarks(struct intel_atomic_state *state,
1515 struct intel_crtc_state *crtc_state)
1516{
1517 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1518 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1519
1520 mutex_lock(&dev_priv->wm.wm_mutex);
1521 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1522 g4x_program_watermarks(dev_priv);
1523 mutex_unlock(&dev_priv->wm.wm_mutex);
1524}
1525
1526static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1527 struct intel_crtc_state *crtc_state)
1528{
1529 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1531
1532 if (!crtc_state->wm.need_postvbl_update)
1533 return;
1534
1535 mutex_lock(&dev_priv->wm.wm_mutex);
1536 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1537 g4x_program_watermarks(dev_priv);
1538 mutex_unlock(&dev_priv->wm.wm_mutex);
1539}
1540
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001541/* latency must be in 0.1us units. */
1542static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001543 unsigned int htotal,
1544 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001545 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001546 unsigned int latency)
1547{
1548 unsigned int ret;
1549
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001550 ret = intel_wm_method2(pixel_rate, htotal,
1551 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001552 ret = DIV_ROUND_UP(ret, 64);
1553
1554 return ret;
1555}
1556
Ville Syrjäläbb726512016-10-31 22:37:24 +02001557static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001558{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001559 /* all latencies in usec */
1560 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1561
Ville Syrjälä58590c12015-09-08 21:05:12 +03001562 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1563
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001564 if (IS_CHERRYVIEW(dev_priv)) {
1565 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1566 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001567
1568 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001569 }
1570}
1571
Ville Syrjäläe339d672016-11-28 19:37:17 +02001572static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1573 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001574 int level)
1575{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001576 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001577 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001578 const struct drm_display_mode *adjusted_mode =
1579 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001580 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581
1582 if (dev_priv->wm.pri_latency[level] == 0)
1583 return USHRT_MAX;
1584
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001585 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001586 return 0;
1587
Daniel Vetteref426c12017-01-04 11:41:10 +01001588 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001589 clock = adjusted_mode->crtc_clock;
1590 htotal = adjusted_mode->crtc_htotal;
1591 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001592
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001593 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 /*
1595 * FIXME the formula gives values that are
1596 * too big for the cursor FIFO, and hence we
1597 * would never be able to use cursors. For
1598 * now just hardcode the watermark.
1599 */
1600 wm = 63;
1601 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001602 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 dev_priv->wm.pri_latency[level] * 10);
1604 }
1605
1606 return min_t(int, wm, USHRT_MAX);
1607}
1608
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001609static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1610{
1611 return (active_planes & (BIT(PLANE_SPRITE0) |
1612 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1613}
1614
Ville Syrjälä5012e602017-03-02 19:14:56 +02001615static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001616{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001617 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001618 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001619 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001620 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001621 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1622 int num_active_planes = hweight32(active_planes);
1623 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001624 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001625 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001626 unsigned int total_rate;
1627 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001628
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001629 /*
1630 * When enabling sprite0 after sprite1 has already been enabled
1631 * we tend to get an underrun unless sprite0 already has some
1632 * FIFO space allcoated. Hence we always allocate at least one
1633 * cacheline for sprite0 whenever sprite1 is enabled.
1634 *
1635 * All other plane enable sequences appear immune to this problem.
1636 */
1637 if (vlv_need_sprite0_fifo_workaround(active_planes))
1638 sprite0_fifo_extra = 1;
1639
Ville Syrjälä5012e602017-03-02 19:14:56 +02001640 total_rate = raw->plane[PLANE_PRIMARY] +
1641 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001642 raw->plane[PLANE_SPRITE1] +
1643 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001644
Ville Syrjälä5012e602017-03-02 19:14:56 +02001645 if (total_rate > fifo_size)
1646 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001647
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 if (total_rate == 0)
1649 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001650
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001652 unsigned int rate;
1653
Ville Syrjälä5012e602017-03-02 19:14:56 +02001654 if ((active_planes & BIT(plane_id)) == 0) {
1655 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001656 continue;
1657 }
1658
Ville Syrjälä5012e602017-03-02 19:14:56 +02001659 rate = raw->plane[plane_id];
1660 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1661 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001662 }
1663
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001664 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1665 fifo_left -= sprite0_fifo_extra;
1666
Ville Syrjälä5012e602017-03-02 19:14:56 +02001667 fifo_state->plane[PLANE_CURSOR] = 63;
1668
1669 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001670
1671 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001672 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673 int plane_extra;
1674
1675 if (fifo_left == 0)
1676 break;
1677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679 continue;
1680
1681 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001682 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001683 fifo_left -= plane_extra;
1684 }
1685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 WARN_ON(active_planes != 0 && fifo_left != 0);
1687
1688 /* give it all to the first plane if none are active */
1689 if (active_planes == 0) {
1690 WARN_ON(fifo_left != fifo_size);
1691 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1692 }
1693
1694 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001695}
1696
Ville Syrjäläff32c542017-03-02 19:14:57 +02001697/* mark all levels starting from 'level' as invalid */
1698static void vlv_invalidate_wms(struct intel_crtc *crtc,
1699 struct vlv_wm_state *wm_state, int level)
1700{
1701 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1702
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001703 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001704 enum plane_id plane_id;
1705
1706 for_each_plane_id_on_crtc(crtc, plane_id)
1707 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1708
1709 wm_state->sr[level].cursor = USHRT_MAX;
1710 wm_state->sr[level].plane = USHRT_MAX;
1711 }
1712}
1713
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001714static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1715{
1716 if (wm > fifo_size)
1717 return USHRT_MAX;
1718 else
1719 return fifo_size - wm;
1720}
1721
Ville Syrjäläff32c542017-03-02 19:14:57 +02001722/*
1723 * Starting from 'level' set all higher
1724 * levels to 'value' in the "raw" watermarks.
1725 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001726static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001727 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001728{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001729 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001730 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001731 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001732
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001734 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001735
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001736 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001737 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001738 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001739
1740 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001741}
1742
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001743static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1744 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001745{
1746 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1747 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001748 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001749 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001750 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001752 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001753 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1754 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001755 }
1756
1757 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001758 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1760 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 if (wm > max_wm)
1763 break;
1764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = wm;
1767 }
1768
1769 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001770 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001771
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001772out:
1773 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001774 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001775 plane->base.name,
1776 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1777 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1778 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1779
1780 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781}
1782
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001783static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1784 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001786 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 &crtc_state->wm.vlv.raw[level];
1788 const struct vlv_fifo_state *fifo_state =
1789 &crtc_state->wm.vlv.fifo_state;
1790
1791 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1792}
1793
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001794static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001796 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1797 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1798 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1799 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800}
1801
1802static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001803{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001804 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001805 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001806 struct intel_atomic_state *state =
1807 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001808 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001809 const struct vlv_fifo_state *fifo_state =
1810 &crtc_state->wm.vlv.fifo_state;
1811 int num_active_planes = hweight32(crtc_state->active_planes &
1812 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001813 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001815 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 enum plane_id plane_id;
1817 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001818 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001819
Ville Syrjäläff32c542017-03-02 19:14:57 +02001820 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1821 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001822 to_intel_plane_state(plane->base.state);
1823
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824 if (plane_state->base.crtc != &crtc->base &&
1825 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001826 continue;
1827
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001828 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001829 dirty |= BIT(plane->id);
1830 }
1831
1832 /*
1833 * DSPARB registers may have been reset due to the
1834 * power well being turned off. Make sure we restore
1835 * them to a consistent state even if no primary/sprite
1836 * planes are initially active.
1837 */
1838 if (needs_modeset)
1839 crtc_state->fifo_changed = true;
1840
1841 if (!dirty)
1842 return 0;
1843
1844 /* cursor changes don't warrant a FIFO recompute */
1845 if (dirty & ~BIT(PLANE_CURSOR)) {
1846 const struct intel_crtc_state *old_crtc_state =
1847 to_intel_crtc_state(crtc->base.state);
1848 const struct vlv_fifo_state *old_fifo_state =
1849 &old_crtc_state->wm.vlv.fifo_state;
1850
1851 ret = vlv_compute_fifo(crtc_state);
1852 if (ret)
1853 return ret;
1854
1855 if (needs_modeset ||
1856 memcmp(old_fifo_state, fifo_state,
1857 sizeof(*fifo_state)) != 0)
1858 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001859 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001860
Ville Syrjäläff32c542017-03-02 19:14:57 +02001861 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001862 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001863 /*
1864 * Note that enabling cxsr with no primary/sprite planes
1865 * enabled can wedge the pipe. Hence we only allow cxsr
1866 * with exactly one enabled primary/sprite plane.
1867 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001868 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001869
Ville Syrjälä5012e602017-03-02 19:14:56 +02001870 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001871 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001872 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001873
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001874 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001875 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001876
Ville Syrjäläff32c542017-03-02 19:14:57 +02001877 for_each_plane_id_on_crtc(crtc, plane_id) {
1878 wm_state->wm[level].plane[plane_id] =
1879 vlv_invert_wm_value(raw->plane[plane_id],
1880 fifo_state->plane[plane_id]);
1881 }
1882
1883 wm_state->sr[level].plane =
1884 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001885 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001886 raw->plane[PLANE_SPRITE1]),
1887 sr_fifo_size);
1888
1889 wm_state->sr[level].cursor =
1890 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1891 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001892 }
1893
Ville Syrjäläff32c542017-03-02 19:14:57 +02001894 if (level == 0)
1895 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001896
Ville Syrjäläff32c542017-03-02 19:14:57 +02001897 /* limit to only levels we can actually handle */
1898 wm_state->num_levels = level;
1899
1900 /* invalidate the higher levels */
1901 vlv_invalidate_wms(crtc, wm_state, level);
1902
1903 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001904}
1905
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001906#define VLV_FIFO(plane, value) \
1907 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1908
Ville Syrjäläff32c542017-03-02 19:14:57 +02001909static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1910 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001911{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001913 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001914 const struct vlv_fifo_state *fifo_state =
1915 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001916 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001917
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001918 if (!crtc_state->fifo_changed)
1919 return;
1920
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001921 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1922 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1923 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001924
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001925 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1926 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001927
Ville Syrjäläc137d662017-03-02 19:15:06 +02001928 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1929
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001930 /*
1931 * uncore.lock serves a double purpose here. It allows us to
1932 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1933 * it protects the DSPARB registers from getting clobbered by
1934 * parallel updates from multiple pipes.
1935 *
1936 * intel_pipe_update_start() has already disabled interrupts
1937 * for us, so a plain spin_lock() is sufficient here.
1938 */
1939 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001940
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941 switch (crtc->pipe) {
1942 uint32_t dsparb, dsparb2, dsparb3;
1943 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001944 dsparb = I915_READ_FW(DSPARB);
1945 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
1947 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1948 VLV_FIFO(SPRITEB, 0xff));
1949 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1950 VLV_FIFO(SPRITEB, sprite1_start));
1951
1952 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1953 VLV_FIFO(SPRITEB_HI, 0x1));
1954 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1955 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1956
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001957 I915_WRITE_FW(DSPARB, dsparb);
1958 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959 break;
1960 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001961 dsparb = I915_READ_FW(DSPARB);
1962 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001963
1964 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1965 VLV_FIFO(SPRITED, 0xff));
1966 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1967 VLV_FIFO(SPRITED, sprite1_start));
1968
1969 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1970 VLV_FIFO(SPRITED_HI, 0xff));
1971 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1972 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1973
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001974 I915_WRITE_FW(DSPARB, dsparb);
1975 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976 break;
1977 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001978 dsparb3 = I915_READ_FW(DSPARB3);
1979 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001980
1981 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1982 VLV_FIFO(SPRITEF, 0xff));
1983 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1984 VLV_FIFO(SPRITEF, sprite1_start));
1985
1986 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1987 VLV_FIFO(SPRITEF_HI, 0xff));
1988 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1989 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1990
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001991 I915_WRITE_FW(DSPARB3, dsparb3);
1992 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993 break;
1994 default:
1995 break;
1996 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001997
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001998 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001999
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002000 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002001}
2002
2003#undef VLV_FIFO
2004
Ville Syrjälä4841da52017-03-02 19:14:59 +02002005static int vlv_compute_intermediate_wm(struct drm_device *dev,
2006 struct intel_crtc *crtc,
2007 struct intel_crtc_state *crtc_state)
2008{
2009 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
2010 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
2011 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
2012 int level;
2013
2014 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002015 intermediate->cxsr = optimal->cxsr && active->cxsr &&
2016 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002017
2018 for (level = 0; level < intermediate->num_levels; level++) {
2019 enum plane_id plane_id;
2020
2021 for_each_plane_id_on_crtc(crtc, plane_id) {
2022 intermediate->wm[level].plane[plane_id] =
2023 min(optimal->wm[level].plane[plane_id],
2024 active->wm[level].plane[plane_id]);
2025 }
2026
2027 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2028 active->sr[level].plane);
2029 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2030 active->sr[level].cursor);
2031 }
2032
2033 vlv_invalidate_wms(crtc, intermediate, level);
2034
2035 /*
2036 * If our intermediate WM are identical to the final WM, then we can
2037 * omit the post-vblank programming; only update if it's different.
2038 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002039 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
2040 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002041
2042 return 0;
2043}
2044
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002045static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002046 struct vlv_wm_values *wm)
2047{
2048 struct intel_crtc *crtc;
2049 int num_active_crtcs = 0;
2050
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002051 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002052 wm->cxsr = true;
2053
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002054 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002055 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002056
2057 if (!crtc->active)
2058 continue;
2059
2060 if (!wm_state->cxsr)
2061 wm->cxsr = false;
2062
2063 num_active_crtcs++;
2064 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2065 }
2066
2067 if (num_active_crtcs != 1)
2068 wm->cxsr = false;
2069
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002070 if (num_active_crtcs > 1)
2071 wm->level = VLV_WM_LEVEL_PM2;
2072
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002073 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002074 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002075 enum pipe pipe = crtc->pipe;
2076
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002077 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002078 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002079 wm->sr = wm_state->sr[wm->level];
2080
Ville Syrjälä1b313892016-11-28 19:37:08 +02002081 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2082 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2083 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2084 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002085 }
2086}
2087
Ville Syrjäläff32c542017-03-02 19:14:57 +02002088static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002089{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002090 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2091 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002093 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002094
Ville Syrjäläff32c542017-03-02 19:14:57 +02002095 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002096 return;
2097
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002098 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002099 chv_set_memory_dvfs(dev_priv, false);
2100
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002101 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002102 chv_set_memory_pm5(dev_priv, false);
2103
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002104 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002105 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002106
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002107 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002108
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002109 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002110 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002111
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002112 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002113 chv_set_memory_pm5(dev_priv, true);
2114
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002115 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 chv_set_memory_dvfs(dev_priv, true);
2117
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002118 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002119}
2120
Ville Syrjäläff32c542017-03-02 19:14:57 +02002121static void vlv_initial_watermarks(struct intel_atomic_state *state,
2122 struct intel_crtc_state *crtc_state)
2123{
2124 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2125 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2126
2127 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002128 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2129 vlv_program_watermarks(dev_priv);
2130 mutex_unlock(&dev_priv->wm.wm_mutex);
2131}
2132
2133static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2134 struct intel_crtc_state *crtc_state)
2135{
2136 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2138
2139 if (!crtc_state->wm.need_postvbl_update)
2140 return;
2141
2142 mutex_lock(&dev_priv->wm.wm_mutex);
2143 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002144 vlv_program_watermarks(dev_priv);
2145 mutex_unlock(&dev_priv->wm.wm_mutex);
2146}
2147
Ville Syrjälä432081b2016-10-31 22:37:03 +02002148static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002149{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002150 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002151 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002152 int srwm = 1;
2153 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002154 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002155
2156 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002157 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002158 if (crtc) {
2159 /* self-refresh has much higher latency */
2160 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002161 const struct drm_display_mode *adjusted_mode =
2162 &crtc->config->base.adjusted_mode;
2163 const struct drm_framebuffer *fb =
2164 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002165 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002166 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002167 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002168 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002169 int entries;
2170
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002171 entries = intel_wm_method2(clock, htotal,
2172 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002173 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2174 srwm = I965_FIFO_SIZE - entries;
2175 if (srwm < 0)
2176 srwm = 1;
2177 srwm &= 0x1ff;
2178 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2179 entries, srwm);
2180
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002181 entries = intel_wm_method2(clock, htotal,
2182 crtc->base.cursor->state->crtc_w, 4,
2183 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002184 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002185 i965_cursor_wm_info.cacheline_size) +
2186 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002187
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002188 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002189 if (cursor_sr > i965_cursor_wm_info.max_wm)
2190 cursor_sr = i965_cursor_wm_info.max_wm;
2191
2192 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2193 "cursor %d\n", srwm, cursor_sr);
2194
Imre Deak98584252014-06-13 14:54:20 +03002195 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196 } else {
Imre Deak98584252014-06-13 14:54:20 +03002197 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002199 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002200 }
2201
2202 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2203 srwm);
2204
2205 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002206 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2207 FW_WM(8, CURSORB) |
2208 FW_WM(8, PLANEB) |
2209 FW_WM(8, PLANEA));
2210 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2211 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002212 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002213 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002214
2215 if (cxsr_enabled)
2216 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002217}
2218
Ville Syrjäläf4998962015-03-10 17:02:21 +02002219#undef FW_WM
2220
Ville Syrjälä432081b2016-10-31 22:37:03 +02002221static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002222{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002223 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002224 const struct intel_watermark_params *wm_info;
2225 uint32_t fwater_lo;
2226 uint32_t fwater_hi;
2227 int cwm, srwm = 1;
2228 int fifo_size;
2229 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002230 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002232 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002233 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002234 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002235 wm_info = &i915_wm_info;
2236 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002237 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002239 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02002240 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002241 if (intel_crtc_active(crtc)) {
2242 const struct drm_display_mode *adjusted_mode =
2243 &crtc->config->base.adjusted_mode;
2244 const struct drm_framebuffer *fb =
2245 crtc->base.primary->state->fb;
2246 int cpp;
2247
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002248 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002249 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002250 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002251 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002252
Damien Lespiau241bfc32013-09-25 16:45:37 +01002253 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002254 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002255 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002256 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002257 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002259 if (planea_wm > (long)wm_info->max_wm)
2260 planea_wm = wm_info->max_wm;
2261 }
2262
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002263 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002264 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002266 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02002267 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002268 if (intel_crtc_active(crtc)) {
2269 const struct drm_display_mode *adjusted_mode =
2270 &crtc->config->base.adjusted_mode;
2271 const struct drm_framebuffer *fb =
2272 crtc->base.primary->state->fb;
2273 int cpp;
2274
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002276 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002277 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002278 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002279
Damien Lespiau241bfc32013-09-25 16:45:37 +01002280 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002281 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002282 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002283 if (enabled == NULL)
2284 enabled = crtc;
2285 else
2286 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002287 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002289 if (planeb_wm > (long)wm_info->max_wm)
2290 planeb_wm = wm_info->max_wm;
2291 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002292
2293 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2294
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002295 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002296 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002297
Ville Syrjäläefc26112016-10-31 22:37:04 +02002298 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002299
2300 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002301 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002302 enabled = NULL;
2303 }
2304
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305 /*
2306 * Overlay gets an aggressive default since video jitter is bad.
2307 */
2308 cwm = 2;
2309
2310 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002311 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002312
2313 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002314 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002315 /* self-refresh has much higher latency */
2316 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002317 const struct drm_display_mode *adjusted_mode =
2318 &enabled->config->base.adjusted_mode;
2319 const struct drm_framebuffer *fb =
2320 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002322 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002323 int hdisplay = enabled->config->pipe_src_w;
2324 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 int entries;
2326
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002327 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002328 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002329 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002330 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002331
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002332 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2333 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2335 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2336 srwm = wm_info->fifo_size - entries;
2337 if (srwm < 0)
2338 srwm = 1;
2339
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002340 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002341 I915_WRITE(FW_BLC_SELF,
2342 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002343 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002344 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2345 }
2346
2347 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2348 planea_wm, planeb_wm, cwm, srwm);
2349
2350 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2351 fwater_hi = (cwm & 0x1f);
2352
2353 /* Set request length to 8 cachelines per fetch */
2354 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2355 fwater_hi = fwater_hi | (1 << 8);
2356
2357 I915_WRITE(FW_BLC, fwater_lo);
2358 I915_WRITE(FW_BLC2, fwater_hi);
2359
Imre Deak5209b1f2014-07-01 12:36:17 +03002360 if (enabled)
2361 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002362}
2363
Ville Syrjälä432081b2016-10-31 22:37:03 +02002364static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002366 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002367 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002368 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002369 uint32_t fwater_lo;
2370 int planea_wm;
2371
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002372 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002373 if (crtc == NULL)
2374 return;
2375
Ville Syrjäläefc26112016-10-31 22:37:04 +02002376 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002377 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002378 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002379 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01002380 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002381 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2382 fwater_lo |= (3<<8) | planea_wm;
2383
2384 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2385
2386 I915_WRITE(FW_BLC, fwater_lo);
2387}
2388
Ville Syrjälä37126462013-08-01 16:18:55 +03002389/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002390static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2391 unsigned int cpp,
2392 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002393{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002394 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002395
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002396 ret = intel_wm_method1(pixel_rate, cpp, latency);
2397 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002398
2399 return ret;
2400}
2401
Ville Syrjälä37126462013-08-01 16:18:55 +03002402/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002403static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2404 unsigned int htotal,
2405 unsigned int width,
2406 unsigned int cpp,
2407 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002408{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002409 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002410
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002411 ret = intel_wm_method2(pixel_rate, htotal,
2412 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002413 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002414
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002415 return ret;
2416}
2417
Ville Syrjälä23297042013-07-05 11:57:17 +03002418static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002419 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002420{
Matt Roper15126882015-12-03 11:37:40 -08002421 /*
2422 * Neither of these should be possible since this function shouldn't be
2423 * called if the CRTC is off or the plane is invisible. But let's be
2424 * extra paranoid to avoid a potential divide-by-zero if we screw up
2425 * elsewhere in the driver.
2426 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002427 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002428 return 0;
2429 if (WARN_ON(!horiz_pixels))
2430 return 0;
2431
Ville Syrjäläac484962016-01-20 21:05:26 +02002432 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002433}
2434
Imre Deak820c1982013-12-17 14:46:36 +02002435struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002436 uint16_t pri;
2437 uint16_t spr;
2438 uint16_t cur;
2439 uint16_t fbc;
2440};
2441
Ville Syrjälä37126462013-08-01 16:18:55 +03002442/*
2443 * For both WM_PIPE and WM_LP.
2444 * mem_value must be in 0.1us units.
2445 */
Matt Roper7221fc32015-09-24 15:53:08 -07002446static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002447 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002448 uint32_t mem_value,
2449 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002451 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002452 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002453
Ville Syrjälä24304d82017-03-14 17:10:49 +02002454 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 return 0;
2456
Ville Syrjälä353c8592016-12-14 23:30:57 +02002457 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002458
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002459 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002460
2461 if (!is_lp)
2462 return method1;
2463
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002464 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002465 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002466 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002467 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002468
2469 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002470}
2471
Ville Syrjälä37126462013-08-01 16:18:55 +03002472/*
2473 * For both WM_PIPE and WM_LP.
2474 * mem_value must be in 0.1us units.
2475 */
Matt Roper7221fc32015-09-24 15:53:08 -07002476static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002477 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002478 uint32_t mem_value)
2479{
2480 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002481 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002482
Ville Syrjälä24304d82017-03-14 17:10:49 +02002483 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002484 return 0;
2485
Ville Syrjälä353c8592016-12-14 23:30:57 +02002486 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002487
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002488 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2489 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002490 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002491 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002492 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002493 return min(method1, method2);
2494}
2495
Ville Syrjälä37126462013-08-01 16:18:55 +03002496/*
2497 * For both WM_PIPE and WM_LP.
2498 * mem_value must be in 0.1us units.
2499 */
Matt Roper7221fc32015-09-24 15:53:08 -07002500static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002501 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002502 uint32_t mem_value)
2503{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002504 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002505
Ville Syrjälä24304d82017-03-14 17:10:49 +02002506 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002507 return 0;
2508
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002509 cpp = pstate->base.fb->format->cpp[0];
2510
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002511 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002512 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002513 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002514}
2515
Paulo Zanonicca32e92013-05-31 11:45:06 -03002516/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002519 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002520{
Ville Syrjälä83054942016-11-18 21:53:00 +02002521 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002522
Ville Syrjälä24304d82017-03-14 17:10:49 +02002523 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002524 return 0;
2525
Ville Syrjälä353c8592016-12-14 23:30:57 +02002526 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002527
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002528 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002529}
2530
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002531static unsigned int
2532ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002533{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002534 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002535 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002536 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002537 return 768;
2538 else
2539 return 512;
2540}
2541
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002542static unsigned int
2543ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2544 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002545{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002546 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002547 /* BDW primary/sprite plane watermarks */
2548 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002549 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002550 /* IVB/HSW primary/sprite plane watermarks */
2551 return level == 0 ? 127 : 1023;
2552 else if (!is_sprite)
2553 /* ILK/SNB primary plane watermarks */
2554 return level == 0 ? 127 : 511;
2555 else
2556 /* ILK/SNB sprite plane watermarks */
2557 return level == 0 ? 63 : 255;
2558}
2559
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002560static unsigned int
2561ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002562{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002563 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002564 return level == 0 ? 63 : 255;
2565 else
2566 return level == 0 ? 31 : 63;
2567}
2568
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002569static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002570{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002571 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002572 return 31;
2573 else
2574 return 15;
2575}
2576
Ville Syrjälä158ae642013-08-07 13:28:19 +03002577/* Calculate the maximum primary/sprite plane watermark */
2578static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2579 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002580 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002581 enum intel_ddb_partitioning ddb_partitioning,
2582 bool is_sprite)
2583{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584 struct drm_i915_private *dev_priv = to_i915(dev);
2585 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002586
2587 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002588 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002589 return 0;
2590
2591 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002592 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002593 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002594
2595 /*
2596 * For some reason the non self refresh
2597 * FIFO size is only half of the self
2598 * refresh FIFO size on ILK/SNB.
2599 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002601 fifo_size /= 2;
2602 }
2603
Ville Syrjälä240264f2013-08-07 13:29:12 +03002604 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002605 /* level 0 is always calculated with 1:1 split */
2606 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2607 if (is_sprite)
2608 fifo_size *= 5;
2609 fifo_size /= 6;
2610 } else {
2611 fifo_size /= 2;
2612 }
2613 }
2614
2615 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002616 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002617}
2618
2619/* Calculate the maximum cursor plane watermark */
2620static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 int level,
2622 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002623{
2624 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002625 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002626 return 64;
2627
2628 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002629 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630}
2631
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002632static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002633 int level,
2634 const struct intel_wm_config *config,
2635 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002636 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002637{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002638 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2639 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2640 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642}
2643
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002644static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002645 int level,
2646 struct ilk_wm_maximums *max)
2647{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2649 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2650 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2651 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002652}
2653
Ville Syrjäläd9395652013-10-09 19:18:10 +03002654static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002655 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002656 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002657{
2658 bool ret;
2659
2660 /* already determined to be invalid? */
2661 if (!result->enable)
2662 return false;
2663
2664 result->enable = result->pri_val <= max->pri &&
2665 result->spr_val <= max->spr &&
2666 result->cur_val <= max->cur;
2667
2668 ret = result->enable;
2669
2670 /*
2671 * HACK until we can pre-compute everything,
2672 * and thus fail gracefully if LP0 watermarks
2673 * are exceeded...
2674 */
2675 if (level == 0 && !result->enable) {
2676 if (result->pri_val > max->pri)
2677 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2678 level, result->pri_val, max->pri);
2679 if (result->spr_val > max->spr)
2680 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2681 level, result->spr_val, max->spr);
2682 if (result->cur_val > max->cur)
2683 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2684 level, result->cur_val, max->cur);
2685
2686 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2687 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2688 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2689 result->enable = true;
2690 }
2691
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002692 return ret;
2693}
2694
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002695static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002696 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002697 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002698 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002699 struct intel_plane_state *pristate,
2700 struct intel_plane_state *sprstate,
2701 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002702 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002703{
2704 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2705 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2706 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2707
2708 /* WM1+ latency values stored in 0.5us units */
2709 if (level > 0) {
2710 pri_latency *= 5;
2711 spr_latency *= 5;
2712 cur_latency *= 5;
2713 }
2714
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002715 if (pristate) {
2716 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2717 pri_latency, level);
2718 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2719 }
2720
2721 if (sprstate)
2722 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2723
2724 if (curstate)
2725 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2726
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002727 result->enable = true;
2728}
2729
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002730static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002731hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002732{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002733 const struct intel_atomic_state *intel_state =
2734 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002735 const struct drm_display_mode *adjusted_mode =
2736 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002737 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002738
Matt Roperee91a152015-12-03 11:37:39 -08002739 if (!cstate->base.active)
2740 return 0;
2741 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2742 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002743 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002744 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002745
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002746 /* The WM are computed with base on how long it takes to fill a single
2747 * row at the given clock rate, multiplied by 8.
2748 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002749 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2750 adjusted_mode->crtc_clock);
2751 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002752 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002753
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002754 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2755 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002756}
2757
Ville Syrjäläbb726512016-10-31 22:37:24 +02002758static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2759 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002760{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002761 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002762 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002763 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002764 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002765
2766 /* read the first set of memory latencies[0:3] */
2767 val = 0; /* data0 to be programmed to 0 for first set */
2768 mutex_lock(&dev_priv->rps.hw_lock);
2769 ret = sandybridge_pcode_read(dev_priv,
2770 GEN9_PCODE_READ_MEM_LATENCY,
2771 &val);
2772 mutex_unlock(&dev_priv->rps.hw_lock);
2773
2774 if (ret) {
2775 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2776 return;
2777 }
2778
2779 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2780 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2781 GEN9_MEM_LATENCY_LEVEL_MASK;
2782 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2783 GEN9_MEM_LATENCY_LEVEL_MASK;
2784 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2785 GEN9_MEM_LATENCY_LEVEL_MASK;
2786
2787 /* read the second set of memory latencies[4:7] */
2788 val = 1; /* data0 to be programmed to 1 for second set */
2789 mutex_lock(&dev_priv->rps.hw_lock);
2790 ret = sandybridge_pcode_read(dev_priv,
2791 GEN9_PCODE_READ_MEM_LATENCY,
2792 &val);
2793 mutex_unlock(&dev_priv->rps.hw_lock);
2794 if (ret) {
2795 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2796 return;
2797 }
2798
2799 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2800 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2801 GEN9_MEM_LATENCY_LEVEL_MASK;
2802 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2803 GEN9_MEM_LATENCY_LEVEL_MASK;
2804 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2805 GEN9_MEM_LATENCY_LEVEL_MASK;
2806
Vandana Kannan367294b2014-11-04 17:06:46 +00002807 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002808 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2809 * need to be disabled. We make sure to sanitize the values out
2810 * of the punit to satisfy this requirement.
2811 */
2812 for (level = 1; level <= max_level; level++) {
2813 if (wm[level] == 0) {
2814 for (i = level + 1; i <= max_level; i++)
2815 wm[i] = 0;
2816 break;
2817 }
2818 }
2819
2820 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002821 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002822 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002823 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002824 * to add 2us to the various latency levels we retrieve from the
2825 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002826 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002827 if (wm[0] == 0) {
2828 wm[0] += 2;
2829 for (level = 1; level <= max_level; level++) {
2830 if (wm[level] == 0)
2831 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002832 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002833 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002834 }
2835
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002836 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002837 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2838
2839 wm[0] = (sskpd >> 56) & 0xFF;
2840 if (wm[0] == 0)
2841 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002842 wm[1] = (sskpd >> 4) & 0xFF;
2843 wm[2] = (sskpd >> 12) & 0xFF;
2844 wm[3] = (sskpd >> 20) & 0x1FF;
2845 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002846 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002847 uint32_t sskpd = I915_READ(MCH_SSKPD);
2848
2849 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2850 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2851 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2852 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002853 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002854 uint32_t mltr = I915_READ(MLTR_ILK);
2855
2856 /* ILK primary LP0 latency is 700 ns */
2857 wm[0] = 7;
2858 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2859 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002860 }
2861}
2862
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002863static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2864 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002865{
2866 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002867 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002868 wm[0] = 13;
2869}
2870
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002871static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2872 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002873{
2874 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002875 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002876 wm[0] = 13;
2877
2878 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002879 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002880 wm[3] *= 2;
2881}
2882
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002883int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002884{
2885 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002886 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002887 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002888 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002889 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002890 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002891 return 3;
2892 else
2893 return 2;
2894}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002895
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002896static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002897 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002898 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002899{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002900 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002901
2902 for (level = 0; level <= max_level; level++) {
2903 unsigned int latency = wm[level];
2904
2905 if (latency == 0) {
2906 DRM_ERROR("%s WM%d latency not provided\n",
2907 name, level);
2908 continue;
2909 }
2910
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002911 /*
2912 * - latencies are in us on gen9.
2913 * - before then, WM1+ latency values are in 0.5us units
2914 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002915 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002916 latency *= 10;
2917 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002918 latency *= 5;
2919
2920 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2921 name, level, wm[level],
2922 latency / 10, latency % 10);
2923 }
2924}
2925
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002926static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2927 uint16_t wm[5], uint16_t min)
2928{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002929 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002930
2931 if (wm[0] >= min)
2932 return false;
2933
2934 wm[0] = max(wm[0], min);
2935 for (level = 1; level <= max_level; level++)
2936 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2937
2938 return true;
2939}
2940
Ville Syrjäläbb726512016-10-31 22:37:24 +02002941static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002942{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002943 bool changed;
2944
2945 /*
2946 * The BIOS provided WM memory latency values are often
2947 * inadequate for high resolution displays. Adjust them.
2948 */
2949 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2950 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2951 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2952
2953 if (!changed)
2954 return;
2955
2956 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002957 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2958 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2959 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002960}
2961
Ville Syrjäläbb726512016-10-31 22:37:24 +02002962static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002963{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002964 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002965
2966 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2967 sizeof(dev_priv->wm.pri_latency));
2968 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2969 sizeof(dev_priv->wm.pri_latency));
2970
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002971 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002972 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002973
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002974 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2975 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2976 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002977
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002978 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002979 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002980}
2981
Ville Syrjäläbb726512016-10-31 22:37:24 +02002982static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002983{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002984 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002985 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002986}
2987
Matt Ropered4a6a72016-02-23 17:20:13 -08002988static bool ilk_validate_pipe_wm(struct drm_device *dev,
2989 struct intel_pipe_wm *pipe_wm)
2990{
2991 /* LP0 watermark maximums depend on this pipe alone */
2992 const struct intel_wm_config config = {
2993 .num_pipes_active = 1,
2994 .sprites_enabled = pipe_wm->sprites_enabled,
2995 .sprites_scaled = pipe_wm->sprites_scaled,
2996 };
2997 struct ilk_wm_maximums max;
2998
2999 /* LP0 watermarks always use 1/2 DDB partitioning */
3000 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3001
3002 /* At least LP0 must be valid */
3003 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3004 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3005 return false;
3006 }
3007
3008 return true;
3009}
3010
Matt Roper261a27d2015-10-08 15:28:25 -07003011/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003012static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003013{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003014 struct drm_atomic_state *state = cstate->base.state;
3015 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003016 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003017 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003018 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07003019 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003020 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07003021 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003022 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003023 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003024 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003025
Matt Ropere8f1f022016-05-12 07:05:55 -07003026 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003027
Matt Roper43d59ed2015-09-24 15:53:07 -07003028 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003029 struct intel_plane_state *ps;
3030
3031 ps = intel_atomic_get_existing_plane_state(state,
3032 intel_plane);
3033 if (!ps)
3034 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003035
3036 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003037 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003038 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003039 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003040 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003041 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003042 }
3043
Matt Ropered4a6a72016-02-23 17:20:13 -08003044 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003045 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003046 pipe_wm->sprites_enabled = sprstate->base.visible;
3047 pipe_wm->sprites_scaled = sprstate->base.visible &&
3048 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3049 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003050 }
3051
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003052 usable_level = max_level;
3053
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003054 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003055 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003056 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003057
3058 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003059 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003060 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003061
Matt Roper86c8bbb2015-09-24 15:53:16 -07003062 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003063 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
3064
3065 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
3066 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003067
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003068 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003069 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003070
Matt Ropered4a6a72016-02-23 17:20:13 -08003071 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003072 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003073
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003074 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003075
3076 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003077 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003078
Matt Roper86c8bbb2015-09-24 15:53:16 -07003079 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003080 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003081
3082 /*
3083 * Disable any watermark level that exceeds the
3084 * register maximums since such watermarks are
3085 * always invalid.
3086 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003087 if (level > usable_level)
3088 continue;
3089
3090 if (ilk_validate_wm_level(level, &max, wm))
3091 pipe_wm->wm[level] = *wm;
3092 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003093 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003094 }
3095
Matt Roper86c8bbb2015-09-24 15:53:16 -07003096 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003097}
3098
3099/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003100 * Build a set of 'intermediate' watermark values that satisfy both the old
3101 * state and the new state. These can be programmed to the hardware
3102 * immediately.
3103 */
3104static int ilk_compute_intermediate_wm(struct drm_device *dev,
3105 struct intel_crtc *intel_crtc,
3106 struct intel_crtc_state *newstate)
3107{
Matt Ropere8f1f022016-05-12 07:05:55 -07003108 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08003109 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003110 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003111
3112 /*
3113 * Start with the final, target watermarks, then combine with the
3114 * currently active watermarks to get values that are safe both before
3115 * and after the vblank.
3116 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003117 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08003118 a->pipe_enabled |= b->pipe_enabled;
3119 a->sprites_enabled |= b->sprites_enabled;
3120 a->sprites_scaled |= b->sprites_scaled;
3121
3122 for (level = 0; level <= max_level; level++) {
3123 struct intel_wm_level *a_wm = &a->wm[level];
3124 const struct intel_wm_level *b_wm = &b->wm[level];
3125
3126 a_wm->enable &= b_wm->enable;
3127 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3128 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3129 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3130 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3131 }
3132
3133 /*
3134 * We need to make sure that these merged watermark values are
3135 * actually a valid configuration themselves. If they're not,
3136 * there's no safe way to transition from the old state to
3137 * the new state, so we need to fail the atomic transaction.
3138 */
3139 if (!ilk_validate_pipe_wm(dev, a))
3140 return -EINVAL;
3141
3142 /*
3143 * If our intermediate WM are identical to the final WM, then we can
3144 * omit the post-vblank programming; only update if it's different.
3145 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003146 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3147 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003148
3149 return 0;
3150}
3151
3152/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003153 * Merge the watermarks from all active pipes for a specific level.
3154 */
3155static void ilk_merge_wm_level(struct drm_device *dev,
3156 int level,
3157 struct intel_wm_level *ret_wm)
3158{
3159 const struct intel_crtc *intel_crtc;
3160
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003161 ret_wm->enable = true;
3162
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003163 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003164 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003165 const struct intel_wm_level *wm = &active->wm[level];
3166
3167 if (!active->pipe_enabled)
3168 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003169
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003170 /*
3171 * The watermark values may have been used in the past,
3172 * so we must maintain them in the registers for some
3173 * time even if the level is now disabled.
3174 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003175 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003176 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003177
3178 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3179 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3180 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3181 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3182 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003183}
3184
3185/*
3186 * Merge all low power watermarks for all active pipes.
3187 */
3188static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003189 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003190 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003191 struct intel_pipe_wm *merged)
3192{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003193 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003194 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003195 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003196
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003197 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003198 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003199 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003200 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003201
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003202 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003203 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003204
3205 /* merge each WM1+ level */
3206 for (level = 1; level <= max_level; level++) {
3207 struct intel_wm_level *wm = &merged->wm[level];
3208
3209 ilk_merge_wm_level(dev, level, wm);
3210
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003211 if (level > last_enabled_level)
3212 wm->enable = false;
3213 else if (!ilk_validate_wm_level(level, max, wm))
3214 /* make sure all following levels get disabled */
3215 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003216
3217 /*
3218 * The spec says it is preferred to disable
3219 * FBC WMs instead of disabling a WM level.
3220 */
3221 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003222 if (wm->enable)
3223 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003224 wm->fbc_val = 0;
3225 }
3226 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003227
3228 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3229 /*
3230 * FIXME this is racy. FBC might get enabled later.
3231 * What we should check here is whether FBC can be
3232 * enabled sometime later.
3233 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003234 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003235 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003236 for (level = 2; level <= max_level; level++) {
3237 struct intel_wm_level *wm = &merged->wm[level];
3238
3239 wm->enable = false;
3240 }
3241 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003242}
3243
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003244static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3245{
3246 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3247 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3248}
3249
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003250/* The value we need to program into the WM_LPx latency field */
3251static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003253 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003254
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003255 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003256 return 2 * level;
3257 else
3258 return dev_priv->wm.pri_latency[level];
3259}
3260
Imre Deak820c1982013-12-17 14:46:36 +02003261static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003262 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003263 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003264 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003265{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003266 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003267 struct intel_crtc *intel_crtc;
3268 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003269
Ville Syrjälä0362c782013-10-09 19:17:57 +03003270 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003271 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003272
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003273 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003274 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003275 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003276
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003277 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003278
Ville Syrjälä0362c782013-10-09 19:17:57 +03003279 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003280
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003281 /*
3282 * Maintain the watermark values even if the level is
3283 * disabled. Doing otherwise could cause underruns.
3284 */
3285 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003286 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003287 (r->pri_val << WM1_LP_SR_SHIFT) |
3288 r->cur_val;
3289
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003290 if (r->enable)
3291 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3292
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003293 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003294 results->wm_lp[wm_lp - 1] |=
3295 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3296 else
3297 results->wm_lp[wm_lp - 1] |=
3298 r->fbc_val << WM1_LP_FBC_SHIFT;
3299
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003300 /*
3301 * Always set WM1S_LP_EN when spr_val != 0, even if the
3302 * level is disabled. Doing otherwise could cause underruns.
3303 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003304 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003305 WARN_ON(wm_lp != 1);
3306 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3307 } else
3308 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003310
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003312 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003313 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003314 const struct intel_wm_level *r =
3315 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003316
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003317 if (WARN_ON(!r->enable))
3318 continue;
3319
Matt Ropered4a6a72016-02-23 17:20:13 -08003320 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003321
3322 results->wm_pipe[pipe] =
3323 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3324 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3325 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003326 }
3327}
3328
Paulo Zanoni861f3382013-05-31 10:19:21 -03003329/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3330 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003331static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003332 struct intel_pipe_wm *r1,
3333 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003334{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003335 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003336 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003337
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003338 for (level = 1; level <= max_level; level++) {
3339 if (r1->wm[level].enable)
3340 level1 = level;
3341 if (r2->wm[level].enable)
3342 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003343 }
3344
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003345 if (level1 == level2) {
3346 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003347 return r2;
3348 else
3349 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003350 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003351 return r1;
3352 } else {
3353 return r2;
3354 }
3355}
3356
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003357/* dirty bits used to track which watermarks need changes */
3358#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3359#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3360#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3361#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3362#define WM_DIRTY_FBC (1 << 24)
3363#define WM_DIRTY_DDB (1 << 25)
3364
Damien Lespiau055e3932014-08-18 13:49:10 +01003365static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003366 const struct ilk_wm_values *old,
3367 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003368{
3369 unsigned int dirty = 0;
3370 enum pipe pipe;
3371 int wm_lp;
3372
Damien Lespiau055e3932014-08-18 13:49:10 +01003373 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003374 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3375 dirty |= WM_DIRTY_LINETIME(pipe);
3376 /* Must disable LP1+ watermarks too */
3377 dirty |= WM_DIRTY_LP_ALL;
3378 }
3379
3380 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3381 dirty |= WM_DIRTY_PIPE(pipe);
3382 /* Must disable LP1+ watermarks too */
3383 dirty |= WM_DIRTY_LP_ALL;
3384 }
3385 }
3386
3387 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3388 dirty |= WM_DIRTY_FBC;
3389 /* Must disable LP1+ watermarks too */
3390 dirty |= WM_DIRTY_LP_ALL;
3391 }
3392
3393 if (old->partitioning != new->partitioning) {
3394 dirty |= WM_DIRTY_DDB;
3395 /* Must disable LP1+ watermarks too */
3396 dirty |= WM_DIRTY_LP_ALL;
3397 }
3398
3399 /* LP1+ watermarks already deemed dirty, no need to continue */
3400 if (dirty & WM_DIRTY_LP_ALL)
3401 return dirty;
3402
3403 /* Find the lowest numbered LP1+ watermark in need of an update... */
3404 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3405 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3406 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3407 break;
3408 }
3409
3410 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3411 for (; wm_lp <= 3; wm_lp++)
3412 dirty |= WM_DIRTY_LP(wm_lp);
3413
3414 return dirty;
3415}
3416
Ville Syrjälä8553c182013-12-05 15:51:39 +02003417static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3418 unsigned int dirty)
3419{
Imre Deak820c1982013-12-17 14:46:36 +02003420 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003421 bool changed = false;
3422
3423 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3424 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3425 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3426 changed = true;
3427 }
3428 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3429 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3430 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3431 changed = true;
3432 }
3433 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3434 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3435 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3436 changed = true;
3437 }
3438
3439 /*
3440 * Don't touch WM1S_LP_EN here.
3441 * Doing so could cause underruns.
3442 */
3443
3444 return changed;
3445}
3446
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003447/*
3448 * The spec says we shouldn't write when we don't need, because every write
3449 * causes WMs to be re-evaluated, expending some power.
3450 */
Imre Deak820c1982013-12-17 14:46:36 +02003451static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3452 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003453{
Imre Deak820c1982013-12-17 14:46:36 +02003454 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003455 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003456 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003457
Damien Lespiau055e3932014-08-18 13:49:10 +01003458 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003459 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003460 return;
3461
Ville Syrjälä8553c182013-12-05 15:51:39 +02003462 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003463
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003464 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003465 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003466 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003467 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003468 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003469 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3470
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003471 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003472 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003473 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003474 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003475 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003476 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3477
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003478 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003479 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003480 val = I915_READ(WM_MISC);
3481 if (results->partitioning == INTEL_DDB_PART_1_2)
3482 val &= ~WM_MISC_DATA_PARTITION_5_6;
3483 else
3484 val |= WM_MISC_DATA_PARTITION_5_6;
3485 I915_WRITE(WM_MISC, val);
3486 } else {
3487 val = I915_READ(DISP_ARB_CTL2);
3488 if (results->partitioning == INTEL_DDB_PART_1_2)
3489 val &= ~DISP_DATA_PARTITION_5_6;
3490 else
3491 val |= DISP_DATA_PARTITION_5_6;
3492 I915_WRITE(DISP_ARB_CTL2, val);
3493 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003494 }
3495
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003497 val = I915_READ(DISP_ARB_CTL);
3498 if (results->enable_fbc_wm)
3499 val &= ~DISP_FBC_WM_DIS;
3500 else
3501 val |= DISP_FBC_WM_DIS;
3502 I915_WRITE(DISP_ARB_CTL, val);
3503 }
3504
Imre Deak954911e2013-12-17 14:46:34 +02003505 if (dirty & WM_DIRTY_LP(1) &&
3506 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3507 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3508
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003509 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003510 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3511 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3512 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3513 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3514 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003515
Ville Syrjäläfacd6192013-12-05 15:51:33 +02003516 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003517 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02003518 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003519 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02003520 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003521 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003522
3523 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003524}
3525
Matt Ropered4a6a72016-02-23 17:20:13 -08003526bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003527{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003528 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003529
3530 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3531}
3532
Lyude656d1b82016-08-17 15:55:54 -04003533#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003534
Matt Roper024c9042015-09-24 15:53:11 -07003535/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003536 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3537 * so assume we'll always need it in order to avoid underruns.
3538 */
3539static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3540{
3541 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3542
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003543 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003544 return true;
3545
3546 return false;
3547}
3548
Paulo Zanoni56feca92016-09-22 18:00:28 -03003549static bool
3550intel_has_sagv(struct drm_i915_private *dev_priv)
3551{
Rodrigo Vivi82525c12017-06-08 08:50:00 -07003552 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003553 return true;
3554
3555 if (IS_SKYLAKE(dev_priv) &&
3556 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3557 return true;
3558
3559 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003560}
3561
Lyude656d1b82016-08-17 15:55:54 -04003562/*
3563 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3564 * depending on power and performance requirements. The display engine access
3565 * to system memory is blocked during the adjustment time. Because of the
3566 * blocking time, having this enabled can cause full system hangs and/or pipe
3567 * underruns if we don't meet all of the following requirements:
3568 *
3569 * - <= 1 pipe enabled
3570 * - All planes can enable watermarks for latencies >= SAGV engine block time
3571 * - We're not using an interlaced display configuration
3572 */
3573int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003574intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003575{
3576 int ret;
3577
Paulo Zanoni56feca92016-09-22 18:00:28 -03003578 if (!intel_has_sagv(dev_priv))
3579 return 0;
3580
3581 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003582 return 0;
3583
3584 DRM_DEBUG_KMS("Enabling the SAGV\n");
3585 mutex_lock(&dev_priv->rps.hw_lock);
3586
3587 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3588 GEN9_SAGV_ENABLE);
3589
3590 /* We don't need to wait for the SAGV when enabling */
3591 mutex_unlock(&dev_priv->rps.hw_lock);
3592
3593 /*
3594 * Some skl systems, pre-release machines in particular,
3595 * don't actually have an SAGV.
3596 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003597 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003598 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003599 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003600 return 0;
3601 } else if (ret < 0) {
3602 DRM_ERROR("Failed to enable the SAGV\n");
3603 return ret;
3604 }
3605
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003606 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003607 return 0;
3608}
3609
Lyude656d1b82016-08-17 15:55:54 -04003610int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003611intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003612{
Imre Deakb3b8e992016-12-05 18:27:38 +02003613 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003614
Paulo Zanoni56feca92016-09-22 18:00:28 -03003615 if (!intel_has_sagv(dev_priv))
3616 return 0;
3617
3618 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003619 return 0;
3620
3621 DRM_DEBUG_KMS("Disabling the SAGV\n");
3622 mutex_lock(&dev_priv->rps.hw_lock);
3623
3624 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003625 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3626 GEN9_SAGV_DISABLE,
3627 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3628 1);
Lyude656d1b82016-08-17 15:55:54 -04003629 mutex_unlock(&dev_priv->rps.hw_lock);
3630
Lyude656d1b82016-08-17 15:55:54 -04003631 /*
3632 * Some skl systems, pre-release machines in particular,
3633 * don't actually have an SAGV.
3634 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003635 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003636 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003637 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003638 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003639 } else if (ret < 0) {
3640 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3641 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003642 }
3643
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003644 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003645 return 0;
3646}
3647
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003648bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003649{
3650 struct drm_device *dev = state->dev;
3651 struct drm_i915_private *dev_priv = to_i915(dev);
3652 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003653 struct intel_crtc *crtc;
3654 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003655 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003656 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003657 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003658
Paulo Zanoni56feca92016-09-22 18:00:28 -03003659 if (!intel_has_sagv(dev_priv))
3660 return false;
3661
Lyude656d1b82016-08-17 15:55:54 -04003662 /*
3663 * SKL workaround: bspec recommends we disable the SAGV when we have
3664 * more then one pipe enabled
3665 *
3666 * If there are no active CRTCs, no additional checks need be performed
3667 */
3668 if (hweight32(intel_state->active_crtcs) == 0)
3669 return true;
3670 else if (hweight32(intel_state->active_crtcs) > 1)
3671 return false;
3672
3673 /* Since we're now guaranteed to only have one active CRTC... */
3674 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003675 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003676 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003677
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003678 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003679 return false;
3680
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003681 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003682 struct skl_plane_wm *wm =
3683 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003684
Lyude656d1b82016-08-17 15:55:54 -04003685 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003686 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003687 continue;
3688
3689 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003690 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003691 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003692 { }
3693
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003694 latency = dev_priv->wm.skl_latency[level];
3695
3696 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003697 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003698 I915_FORMAT_MOD_X_TILED)
3699 latency += 15;
3700
Lyude656d1b82016-08-17 15:55:54 -04003701 /*
3702 * If any of the planes on this pipe don't enable wm levels
3703 * that incur memory latencies higher then 30µs we can't enable
3704 * the SAGV
3705 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003706 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003707 return false;
3708 }
3709
3710 return true;
3711}
3712
Damien Lespiaub9cec072014-11-04 17:06:43 +00003713static void
3714skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003715 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003716 struct skl_ddb_entry *alloc, /* out */
3717 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003718{
Matt Roperc107acf2016-05-12 07:06:01 -07003719 struct drm_atomic_state *state = cstate->base.state;
3720 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3721 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003722 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003723 unsigned int pipe_size, ddb_size;
3724 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003725
Matt Ropera6d3460e2016-05-12 07:06:04 -07003726 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003727 alloc->start = 0;
3728 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003729 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003730 return;
3731 }
3732
Matt Ropera6d3460e2016-05-12 07:06:04 -07003733 if (intel_state->active_pipe_changes)
3734 *num_active = hweight32(intel_state->active_crtcs);
3735 else
3736 *num_active = hweight32(dev_priv->active_crtcs);
3737
Deepak M6f3fff62016-09-15 15:01:10 +05303738 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3739 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003740
3741 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3742
Matt Roperc107acf2016-05-12 07:06:01 -07003743 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003744 * If the state doesn't change the active CRTC's, then there's
3745 * no need to recalculate; the existing pipe allocation limits
3746 * should remain unchanged. Note that we're safe from racing
3747 * commits since any racing commit that changes the active CRTC
3748 * list would need to grab _all_ crtc locks, including the one
3749 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003750 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003751 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003752 /*
3753 * alloc may be cleared by clear_intel_crtc_state,
3754 * copy from old state to be sure
3755 */
3756 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003757 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003758 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003759
3760 nth_active_pipe = hweight32(intel_state->active_crtcs &
3761 (drm_crtc_mask(for_crtc) - 1));
3762 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3763 alloc->start = nth_active_pipe * ddb_size / *num_active;
3764 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003765}
3766
Matt Roperc107acf2016-05-12 07:06:01 -07003767static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003768{
Matt Roperc107acf2016-05-12 07:06:01 -07003769 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003770 return 32;
3771
3772 return 8;
3773}
3774
Damien Lespiaua269c582014-11-04 17:06:49 +00003775static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3776{
3777 entry->start = reg & 0x3ff;
3778 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003779 if (entry->end)
3780 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003781}
3782
Damien Lespiau08db6652014-11-04 17:06:52 +00003783void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3784 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003785{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003786 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003787
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003788 memset(ddb, 0, sizeof(*ddb));
3789
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003790 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003791 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003792 enum plane_id plane_id;
3793 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003794
3795 power_domain = POWER_DOMAIN_PIPE(pipe);
3796 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003797 continue;
3798
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003799 for_each_plane_id_on_crtc(crtc, plane_id) {
3800 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003801
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003802 if (plane_id != PLANE_CURSOR)
3803 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3804 else
3805 val = I915_READ(CUR_BUF_CFG(pipe));
3806
3807 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3808 }
Imre Deak4d800032016-02-17 16:31:29 +02003809
3810 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003811 }
3812}
3813
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003814/*
3815 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3816 * The bspec defines downscale amount as:
3817 *
3818 * """
3819 * Horizontal down scale amount = maximum[1, Horizontal source size /
3820 * Horizontal destination size]
3821 * Vertical down scale amount = maximum[1, Vertical source size /
3822 * Vertical destination size]
3823 * Total down scale amount = Horizontal down scale amount *
3824 * Vertical down scale amount
3825 * """
3826 *
3827 * Return value is provided in 16.16 fixed point form to retain fractional part.
3828 * Caller should take care of dividing & rounding off the value.
3829 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303830static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003831skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3832 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003833{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003834 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003835 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303836 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3837 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003838
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003839 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303840 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003841
3842 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003843 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003844 /*
3845 * Cursors only support 0/180 degree rotation,
3846 * hence no need to account for rotation here.
3847 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303848 src_w = pstate->base.src_w >> 16;
3849 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003850 dst_w = pstate->base.crtc_w;
3851 dst_h = pstate->base.crtc_h;
3852 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003853 /*
3854 * Src coordinates are already rotated by 270 degrees for
3855 * the 90/270 degree plane rotation cases (to match the
3856 * GTT mapping), hence no need to account for rotation here.
3857 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303858 src_w = drm_rect_width(&pstate->base.src) >> 16;
3859 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003860 dst_w = drm_rect_width(&pstate->base.dst);
3861 dst_h = drm_rect_height(&pstate->base.dst);
3862 }
3863
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303864 fp_w_ratio = div_fixed16(src_w, dst_w);
3865 fp_h_ratio = div_fixed16(src_h, dst_h);
3866 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3867 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003868
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303869 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003870}
3871
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303872static uint_fixed_16_16_t
3873skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3874{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303875 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303876
3877 if (!crtc_state->base.enable)
3878 return pipe_downscale;
3879
3880 if (crtc_state->pch_pfit.enabled) {
3881 uint32_t src_w, src_h, dst_w, dst_h;
3882 uint32_t pfit_size = crtc_state->pch_pfit.size;
3883 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3884 uint_fixed_16_16_t downscale_h, downscale_w;
3885
3886 src_w = crtc_state->pipe_src_w;
3887 src_h = crtc_state->pipe_src_h;
3888 dst_w = pfit_size >> 16;
3889 dst_h = pfit_size & 0xffff;
3890
3891 if (!dst_w || !dst_h)
3892 return pipe_downscale;
3893
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303894 fp_w_ratio = div_fixed16(src_w, dst_w);
3895 fp_h_ratio = div_fixed16(src_h, dst_h);
3896 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3897 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303898
3899 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3900 }
3901
3902 return pipe_downscale;
3903}
3904
3905int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
3906 struct intel_crtc_state *cstate)
3907{
3908 struct drm_crtc_state *crtc_state = &cstate->base;
3909 struct drm_atomic_state *state = crtc_state->state;
3910 struct drm_plane *plane;
3911 const struct drm_plane_state *pstate;
3912 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003913 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303914 uint32_t pipe_max_pixel_rate;
3915 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303916 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303917
3918 if (!cstate->base.enable)
3919 return 0;
3920
3921 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
3922 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303923 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303924 int bpp;
3925
3926 if (!intel_wm_plane_visible(cstate,
3927 to_intel_plane_state(pstate)))
3928 continue;
3929
3930 if (WARN_ON(!pstate->fb))
3931 return -EINVAL;
3932
3933 intel_pstate = to_intel_plane_state(pstate);
3934 plane_downscale = skl_plane_downscale_amount(cstate,
3935 intel_pstate);
3936 bpp = pstate->fb->format->cpp[0] * 8;
3937 if (bpp == 64)
3938 plane_downscale = mul_fixed16(plane_downscale,
3939 fp_9_div_8);
3940
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303941 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303942 }
3943 pipe_downscale = skl_pipe_downscale_amount(cstate);
3944
3945 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
3946
3947 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003948 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
3949
3950 if (IS_GEMINILAKE(to_i915(intel_crtc->base.dev)))
3951 dotclk *= 2;
3952
3953 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303954
3955 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003956 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303957 return -EINVAL;
3958 }
3959
3960 return 0;
3961}
3962
Damien Lespiaub9cec072014-11-04 17:06:43 +00003963static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003964skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3965 const struct drm_plane_state *pstate,
3966 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003967{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003968 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003969 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303970 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003971 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003972 struct drm_framebuffer *fb;
3973 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303974 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07003975
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003976 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003977 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003978
3979 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003980 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003981
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003982 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07003983 return 0;
3984 if (y && format != DRM_FORMAT_NV12)
3985 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003986
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003987 /*
3988 * Src coordinates are already rotated by 270 degrees for
3989 * the 90/270 degree plane rotation cases (to match the
3990 * GTT mapping), hence no need to account for rotation here.
3991 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003992 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3993 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003994
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003995 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003996 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003997 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003998 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003999 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004000 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004001 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004002 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004003 } else {
4004 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02004005 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004006 }
4007
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004008 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004009
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304010 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004011}
4012
4013/*
4014 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4015 * a 8192x4096@32bpp framebuffer:
4016 * 3 * 4096 * 8192 * 4 < 2^32
4017 */
4018static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004019skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4020 unsigned *plane_data_rate,
4021 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004022{
Matt Roper9c74d822016-05-12 07:05:58 -07004023 struct drm_crtc_state *cstate = &intel_cstate->base;
4024 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004025 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004026 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004027 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004028
4029 if (WARN_ON(!state))
4030 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004031
Matt Ropera1de91e2016-05-12 07:05:57 -07004032 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004033 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004034 enum plane_id plane_id = to_intel_plane(plane)->id;
4035 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004036
Matt Ropera6d3460e2016-05-12 07:06:04 -07004037 /* packed/uv */
4038 rate = skl_plane_relative_data_rate(intel_cstate,
4039 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004040 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004041
4042 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004043
Matt Ropera6d3460e2016-05-12 07:06:04 -07004044 /* y-plane */
4045 rate = skl_plane_relative_data_rate(intel_cstate,
4046 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004047 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004048
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004049 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004050 }
4051
4052 return total_data_rate;
4053}
4054
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004055static uint16_t
4056skl_ddb_min_alloc(const struct drm_plane_state *pstate,
4057 const int y)
4058{
4059 struct drm_framebuffer *fb = pstate->fb;
4060 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4061 uint32_t src_w, src_h;
4062 uint32_t min_scanlines = 8;
4063 uint8_t plane_bpp;
4064
4065 if (WARN_ON(!fb))
4066 return 0;
4067
4068 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004069 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004070 return 0;
4071
4072 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004073 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
4074 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004075 return 8;
4076
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004077 /*
4078 * Src coordinates are already rotated by 270 degrees for
4079 * the 90/270 degree plane rotation cases (to match the
4080 * GTT mapping), hence no need to account for rotation here.
4081 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004082 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4083 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004084
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004085 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004086 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004087 src_w /= 2;
4088 src_h /= 2;
4089 }
4090
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004091 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02004092 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004093 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02004094 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004095
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004096 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004097 switch (plane_bpp) {
4098 case 1:
4099 min_scanlines = 32;
4100 break;
4101 case 2:
4102 min_scanlines = 16;
4103 break;
4104 case 4:
4105 min_scanlines = 8;
4106 break;
4107 case 8:
4108 min_scanlines = 4;
4109 break;
4110 default:
4111 WARN(1, "Unsupported pixel depth %u for rotation",
4112 plane_bpp);
4113 min_scanlines = 32;
4114 }
4115 }
4116
4117 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4118}
4119
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004120static void
4121skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
4122 uint16_t *minimum, uint16_t *y_minimum)
4123{
4124 const struct drm_plane_state *pstate;
4125 struct drm_plane *plane;
4126
4127 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004128 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004129
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004130 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004131 continue;
4132
4133 if (!pstate->visible)
4134 continue;
4135
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004136 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4137 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004138 }
4139
4140 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4141}
4142
Matt Roperc107acf2016-05-12 07:06:01 -07004143static int
Matt Roper024c9042015-09-24 15:53:11 -07004144skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004145 struct skl_ddb_allocation *ddb /* out */)
4146{
Matt Roperc107acf2016-05-12 07:06:01 -07004147 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004148 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004149 struct drm_device *dev = crtc->dev;
4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4151 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004152 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004153 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004154 uint16_t minimum[I915_MAX_PLANES] = {};
4155 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004156 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004157 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004158 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004159 unsigned plane_data_rate[I915_MAX_PLANES] = {};
4160 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304161 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004162
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004163 /* Clear the partitioning for disabled planes. */
4164 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
4165 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
4166
Matt Ropera6d3460e2016-05-12 07:06:04 -07004167 if (WARN_ON(!state))
4168 return 0;
4169
Matt Roperc107acf2016-05-12 07:06:01 -07004170 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004171 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004172 return 0;
4173 }
4174
Matt Ropera6d3460e2016-05-12 07:06:04 -07004175 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004176 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304177 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004178 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004179
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004180 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004181
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004182 /*
4183 * 1. Allocate the mininum required blocks for each active plane
4184 * and allocate the cursor, it doesn't require extra allocation
4185 * proportional to the data rate.
4186 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004187
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004188 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304189 total_min_blocks += minimum[plane_id];
4190 total_min_blocks += y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004191 }
4192
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304193 if (total_min_blocks > alloc_size) {
4194 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4195 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4196 alloc_size);
4197 return -EINVAL;
4198 }
4199
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004200 alloc_size -= total_min_blocks;
4201 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004202 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4203
Damien Lespiaub9cec072014-11-04 17:06:43 +00004204 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004205 * 2. Distribute the remaining space in proportion to the amount of
4206 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004207 *
4208 * FIXME: we may not allocate every single block here.
4209 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004210 total_data_rate = skl_get_total_relative_data_rate(cstate,
4211 plane_data_rate,
4212 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004213 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004214 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004215
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004216 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004217 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004218 unsigned int data_rate, y_data_rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004219 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004220
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004221 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004222 continue;
4223
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004224 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004225
4226 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004227 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004228 * promote the expression to 64 bits to avoid overflowing, the
4229 * result is < available as data_rate / total_data_rate < 1
4230 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004231 plane_blocks = minimum[plane_id];
4232 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4233 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004234
Matt Roperc107acf2016-05-12 07:06:01 -07004235 /* Leave disabled planes at (0,0) */
4236 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004237 ddb->plane[pipe][plane_id].start = start;
4238 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004239 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004240
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004241 start += plane_blocks;
4242
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004243 /*
4244 * allocation for y_plane part of planar format:
4245 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004246 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004247
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004248 y_plane_blocks = y_minimum[plane_id];
4249 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
4250 total_data_rate);
4251
Matt Roperc107acf2016-05-12 07:06:01 -07004252 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004253 ddb->y_plane[pipe][plane_id].start = start;
4254 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004255 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004256
4257 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004258 }
4259
Matt Roperc107acf2016-05-12 07:06:01 -07004260 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004261}
4262
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004263/*
4264 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004265 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004266 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4267 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4268*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304269static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
4270 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004271{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304272 uint32_t wm_intermediate_val;
4273 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004274
4275 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304276 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004277
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304278 wm_intermediate_val = latency * pixel_rate * cpp;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304279 ret = div_fixed16(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004280 return ret;
4281}
4282
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304283static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4284 uint32_t pipe_htotal,
4285 uint32_t latency,
4286 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004287{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004288 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304289 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004290
4291 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304292 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004293
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004294 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304295 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4296 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304297 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004298 return ret;
4299}
4300
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304301static uint_fixed_16_16_t
4302intel_get_linetime_us(struct intel_crtc_state *cstate)
4303{
4304 uint32_t pixel_rate;
4305 uint32_t crtc_htotal;
4306 uint_fixed_16_16_t linetime_us;
4307
4308 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304309 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304310
4311 pixel_rate = cstate->pixel_rate;
4312
4313 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304314 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304315
4316 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304317 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304318
4319 return linetime_us;
4320}
4321
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304322static uint32_t
4323skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4324 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004325{
4326 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304327 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004328
4329 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004330 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004331 return 0;
4332
4333 /*
4334 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4335 * with additional adjustments for plane-specific scaling.
4336 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004337 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004338 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004339
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304340 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4341 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004342}
4343
Matt Roper55994c22016-05-12 07:06:08 -07004344static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4345 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304346 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004347 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004348 int level,
4349 uint16_t *out_blocks, /* out */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004350 uint8_t *out_lines, /* out */
4351 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004352{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004353 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304354 const struct drm_plane_state *pstate = &intel_pstate->base;
4355 const struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004356 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304357 uint_fixed_16_16_t method1, method2;
4358 uint_fixed_16_16_t plane_blocks_per_line;
4359 uint_fixed_16_16_t selected_result;
4360 uint32_t interm_pbpl;
4361 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004362 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02004363 uint8_t cpp;
Kumar, Mahesh129eaa92017-07-05 20:01:48 +05304364 uint32_t width = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004365 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304366 uint_fixed_16_16_t y_tile_minimum;
4367 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004368 struct intel_atomic_state *state =
4369 to_intel_atomic_state(cstate->base.state);
4370 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304371 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004372
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004373 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004374 !intel_wm_plane_visible(cstate, intel_pstate)) {
4375 *enabled = false;
Matt Roper55994c22016-05-12 07:06:08 -07004376 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004377 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004378
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304379 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4380 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
4381 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4382
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004383 /* Display WA #1141: kbl,cfl */
4384 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) &&
4385 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304386 latency += 4;
4387
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304388 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004389 latency += 15;
4390
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004391 if (plane->id == PLANE_CURSOR) {
4392 width = intel_pstate->base.crtc_w;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004393 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004394 /*
4395 * Src coordinates are already rotated by 270 degrees for
4396 * the 90/270 degree plane rotation cases (to match the
4397 * GTT mapping), hence no need to account for rotation here.
4398 */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004399 width = drm_rect_width(&intel_pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004400 }
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004401
Kumar, Maheshb064be02017-07-05 20:01:49 +05304402 cpp = (fb->format->format == DRM_FORMAT_NV12) ? fb->format->cpp[1] :
4403 fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004404 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
4405
Dave Airlie61d0a042016-10-25 16:35:20 +10004406 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004407
4408 switch (cpp) {
4409 case 1:
4410 y_min_scanlines = 16;
4411 break;
4412 case 2:
4413 y_min_scanlines = 8;
4414 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004415 case 4:
4416 y_min_scanlines = 4;
4417 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03004418 default:
4419 MISSING_CASE(cpp);
4420 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004421 }
4422 } else {
4423 y_min_scanlines = 4;
4424 }
4425
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02004426 if (apply_memory_bw_wa)
4427 y_min_scanlines *= 2;
4428
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03004429 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304430 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304431 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
4432 y_min_scanlines, 512);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304433 plane_blocks_per_line = div_fixed16(interm_pbpl,
Kumar, Maheshafbc95c2017-05-17 17:28:20 +05304434 y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304435 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304436 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304437 plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304438 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304439 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304440 plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03004441 }
4442
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004443 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
4444 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004445 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004446 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03004447 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004448
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304449 y_tile_minimum = mul_u32_fixed16(y_min_scanlines,
4450 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004451
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304452 if (y_tiled) {
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304453 selected_result = max_fixed16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004454 } else {
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304455 uint32_t linetime_us;
4456
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304457 linetime_us = fixed16_to_u32_round_up(
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304458 intel_get_linetime_us(cstate));
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004459 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
4460 (plane_bytes_per_line / 512 < 1))
4461 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004462 else if (ddb_allocation >=
4463 fixed16_to_u32_round_up(plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304464 selected_result = min_fixed16(method1, method2);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304465 else if (latency >= linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304466 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004467 else
4468 selected_result = method1;
4469 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004470
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304471 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304472 res_lines = div_round_up_fixed16(selected_result,
4473 plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004474
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004475 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304476 if (y_tiled) {
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304477 res_blocks += fixed16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004478 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004479 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004480 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004481 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004482 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004483
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004484 if (res_blocks >= ddb_allocation || res_lines > 31) {
4485 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004486
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004487 /*
4488 * If there are no valid level 0 watermarks, then we can't
4489 * support this display configuration.
4490 */
4491 if (level) {
4492 return 0;
4493 } else {
4494 struct drm_plane *plane = pstate->plane;
4495
4496 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4497 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4498 plane->base.id, plane->name,
4499 res_blocks, ddb_allocation, res_lines);
4500 return -EINVAL;
4501 }
Matt Roper55994c22016-05-12 07:06:08 -07004502 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004503
4504 *out_blocks = res_blocks;
4505 *out_lines = res_lines;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004506 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004507
Matt Roper55994c22016-05-12 07:06:08 -07004508 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004509}
4510
Matt Roperf4a96752016-05-12 07:06:06 -07004511static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304512skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004513 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304514 struct intel_crtc_state *cstate,
4515 const struct intel_plane_state *intel_pstate,
4516 struct skl_plane_wm *wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004517{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004518 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4519 struct drm_plane *plane = intel_pstate->base.plane;
4520 struct intel_plane *intel_plane = to_intel_plane(plane);
4521 uint16_t ddb_blocks;
4522 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304523 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004524 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004525
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304526 if (WARN_ON(!intel_pstate->base.fb))
4527 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004528
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004529 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
4530
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304531 for (level = 0; level <= max_level; level++) {
4532 struct skl_wm_level *result = &wm->wm[level];
4533
4534 ret = skl_compute_plane_wm(dev_priv,
4535 cstate,
4536 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004537 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304538 level,
4539 &result->plane_res_b,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004540 &result->plane_res_l,
4541 &result->plane_en);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304542 if (ret)
4543 return ret;
4544 }
Matt Roperf4a96752016-05-12 07:06:06 -07004545
4546 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004547}
4548
Damien Lespiau407b50f2014-11-04 17:06:57 +00004549static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004550skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004551{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304552 struct drm_atomic_state *state = cstate->base.state;
4553 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304554 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304555 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004556
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304557 linetime_us = intel_get_linetime_us(cstate);
4558
4559 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004560 return 0;
4561
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304562 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304563
4564 /* Display WA #1135: bxt. */
4565 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
4566 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
4567
4568 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004569}
4570
Matt Roper024c9042015-09-24 15:53:11 -07004571static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00004572 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004573{
Matt Roper024c9042015-09-24 15:53:11 -07004574 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004575 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00004576
4577 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04004578 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004579}
4580
Matt Roper55994c22016-05-12 07:06:08 -07004581static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4582 struct skl_ddb_allocation *ddb,
4583 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004584{
Matt Roper024c9042015-09-24 15:53:11 -07004585 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304586 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004587 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304588 struct drm_plane *plane;
4589 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004590 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004591 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004592
Lyudea62163e2016-10-04 14:28:20 -04004593 /*
4594 * We'll only calculate watermarks for planes that are actually
4595 * enabled, so make sure all other planes are set as disabled.
4596 */
4597 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4598
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304599 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4600 const struct intel_plane_state *intel_pstate =
4601 to_intel_plane_state(pstate);
4602 enum plane_id plane_id = to_intel_plane(plane)->id;
4603
4604 wm = &pipe_wm->planes[plane_id];
Lyudea62163e2016-10-04 14:28:20 -04004605
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004606 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
4607 intel_pstate, wm);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304608 if (ret)
4609 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004610 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004611 }
Matt Roper024c9042015-09-24 15:53:11 -07004612 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004613
Matt Roper55994c22016-05-12 07:06:08 -07004614 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004615}
4616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004617static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4618 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004619 const struct skl_ddb_entry *entry)
4620{
4621 if (entry->end)
4622 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4623 else
4624 I915_WRITE(reg, 0);
4625}
4626
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004627static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4628 i915_reg_t reg,
4629 const struct skl_wm_level *level)
4630{
4631 uint32_t val = 0;
4632
4633 if (level->plane_en) {
4634 val |= PLANE_WM_EN;
4635 val |= level->plane_res_b;
4636 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4637 }
4638
4639 I915_WRITE(reg, val);
4640}
4641
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004642static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4643 const struct skl_plane_wm *wm,
4644 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004645 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004646{
4647 struct drm_crtc *crtc = &intel_crtc->base;
4648 struct drm_device *dev = crtc->dev;
4649 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004650 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004651 enum pipe pipe = intel_crtc->pipe;
4652
4653 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004654 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004655 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004656 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004657 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004658 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004659
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004660 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4661 &ddb->plane[pipe][plane_id]);
4662 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4663 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004664}
4665
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004666static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4667 const struct skl_plane_wm *wm,
4668 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004669{
4670 struct drm_crtc *crtc = &intel_crtc->base;
4671 struct drm_device *dev = crtc->dev;
4672 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004673 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004674 enum pipe pipe = intel_crtc->pipe;
4675
4676 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004677 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4678 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004679 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004680 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004681
4682 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004683 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004684}
4685
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004686bool skl_wm_level_equals(const struct skl_wm_level *l1,
4687 const struct skl_wm_level *l2)
4688{
4689 if (l1->plane_en != l2->plane_en)
4690 return false;
4691
4692 /* If both planes aren't enabled, the rest shouldn't matter */
4693 if (!l1->plane_en)
4694 return true;
4695
4696 return (l1->plane_res_l == l2->plane_res_l &&
4697 l1->plane_res_b == l2->plane_res_b);
4698}
4699
Lyude27082492016-08-24 07:48:10 +02004700static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4701 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004702{
Lyude27082492016-08-24 07:48:10 +02004703 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004704}
4705
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004706bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4707 const struct skl_ddb_entry *ddb,
4708 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004709{
Lyudece0ba282016-09-15 10:46:35 -04004710 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004711
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004712 for (i = 0; i < I915_MAX_PIPES; i++)
4713 if (i != ignore && entries[i] &&
4714 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004715 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004716
Lyude27082492016-08-24 07:48:10 +02004717 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004718}
4719
Matt Roper55994c22016-05-12 07:06:08 -07004720static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004721 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004722 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004723 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004724 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004725{
Matt Roperf4a96752016-05-12 07:06:06 -07004726 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004727 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004728
Matt Roper55994c22016-05-12 07:06:08 -07004729 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4730 if (ret)
4731 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004732
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004733 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004734 *changed = false;
4735 else
4736 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004737
Matt Roper55994c22016-05-12 07:06:08 -07004738 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004739}
4740
Matt Roper9b613022016-06-27 16:42:44 -07004741static uint32_t
4742pipes_modified(struct drm_atomic_state *state)
4743{
4744 struct drm_crtc *crtc;
4745 struct drm_crtc_state *cstate;
4746 uint32_t i, ret = 0;
4747
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004748 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004749 ret |= drm_crtc_mask(crtc);
4750
4751 return ret;
4752}
4753
Jani Nikulabb7791b2016-10-04 12:29:17 +03004754static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004755skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4756{
4757 struct drm_atomic_state *state = cstate->base.state;
4758 struct drm_device *dev = state->dev;
4759 struct drm_crtc *crtc = cstate->base.crtc;
4760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4761 struct drm_i915_private *dev_priv = to_i915(dev);
4762 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4763 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4764 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4765 struct drm_plane_state *plane_state;
4766 struct drm_plane *plane;
4767 enum pipe pipe = intel_crtc->pipe;
4768
4769 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4770
4771 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
4772 enum plane_id plane_id = to_intel_plane(plane)->id;
4773
4774 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4775 &new_ddb->plane[pipe][plane_id]) &&
4776 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4777 &new_ddb->y_plane[pipe][plane_id]))
4778 continue;
4779
4780 plane_state = drm_atomic_get_plane_state(state, plane);
4781 if (IS_ERR(plane_state))
4782 return PTR_ERR(plane_state);
4783 }
4784
4785 return 0;
4786}
4787
4788static int
4789skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07004790{
4791 struct drm_device *dev = state->dev;
4792 struct drm_i915_private *dev_priv = to_i915(dev);
4793 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4794 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004795 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004796 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004797 int ret;
4798
4799 /*
4800 * If this is our first atomic update following hardware readout,
4801 * we can't trust the DDB that the BIOS programmed for us. Let's
4802 * pretend that all pipes switched active status so that we'll
4803 * ensure a full DDB recompute.
4804 */
Matt Roper1b54a882016-06-17 13:42:18 -07004805 if (dev_priv->wm.distrust_bios_wm) {
4806 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4807 state->acquire_ctx);
4808 if (ret)
4809 return ret;
4810
Matt Roper98d39492016-05-12 07:06:03 -07004811 intel_state->active_pipe_changes = ~0;
4812
Matt Roper1b54a882016-06-17 13:42:18 -07004813 /*
4814 * We usually only initialize intel_state->active_crtcs if we
4815 * we're doing a modeset; make sure this field is always
4816 * initialized during the sanitization process that happens
4817 * on the first commit too.
4818 */
4819 if (!intel_state->modeset)
4820 intel_state->active_crtcs = dev_priv->active_crtcs;
4821 }
4822
Matt Roper98d39492016-05-12 07:06:03 -07004823 /*
4824 * If the modeset changes which CRTC's are active, we need to
4825 * recompute the DDB allocation for *all* active pipes, even
4826 * those that weren't otherwise being modified in any way by this
4827 * atomic commit. Due to the shrinking of the per-pipe allocations
4828 * when new active CRTC's are added, it's possible for a pipe that
4829 * we were already using and aren't changing at all here to suddenly
4830 * become invalid if its DDB needs exceeds its new allocation.
4831 *
4832 * Note that if we wind up doing a full DDB recompute, we can't let
4833 * any other display updates race with this transaction, so we need
4834 * to grab the lock on *all* CRTC's.
4835 */
Matt Roper734fa012016-05-12 15:11:40 -07004836 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004837 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004838 intel_state->wm_results.dirty_pipes = ~0;
4839 }
Matt Roper98d39492016-05-12 07:06:03 -07004840
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004841 /*
4842 * We're not recomputing for the pipes not included in the commit, so
4843 * make sure we start with the current state.
4844 */
4845 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4846
Matt Roper98d39492016-05-12 07:06:03 -07004847 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4848 struct intel_crtc_state *cstate;
4849
4850 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4851 if (IS_ERR(cstate))
4852 return PTR_ERR(cstate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004853
4854 ret = skl_allocate_pipe_ddb(cstate, ddb);
4855 if (ret)
4856 return ret;
4857
4858 ret = skl_ddb_add_affected_planes(cstate);
4859 if (ret)
4860 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004861 }
4862
4863 return 0;
4864}
4865
Matt Roper2722efb2016-08-17 15:55:55 -04004866static void
4867skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4868 struct skl_wm_values *src,
4869 enum pipe pipe)
4870{
Matt Roper2722efb2016-08-17 15:55:55 -04004871 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4872 sizeof(dst->ddb.y_plane[pipe]));
4873 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4874 sizeof(dst->ddb.plane[pipe]));
4875}
4876
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004877static void
4878skl_print_wm_changes(const struct drm_atomic_state *state)
4879{
4880 const struct drm_device *dev = state->dev;
4881 const struct drm_i915_private *dev_priv = to_i915(dev);
4882 const struct intel_atomic_state *intel_state =
4883 to_intel_atomic_state(state);
4884 const struct drm_crtc *crtc;
4885 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004886 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004887 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4888 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004889 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004890
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004891 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004892 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4893 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004894
Maarten Lankhorst75704982016-11-01 12:04:10 +01004895 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004896 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004897 const struct skl_ddb_entry *old, *new;
4898
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004899 old = &old_ddb->plane[pipe][plane_id];
4900 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004901
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004902 if (skl_ddb_entry_equal(old, new))
4903 continue;
4904
Maarten Lankhorst75704982016-11-01 12:04:10 +01004905 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4906 intel_plane->base.base.id,
4907 intel_plane->base.name,
4908 old->start, old->end,
4909 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004910 }
4911 }
4912}
4913
Matt Roper98d39492016-05-12 07:06:03 -07004914static int
4915skl_compute_wm(struct drm_atomic_state *state)
4916{
4917 struct drm_crtc *crtc;
4918 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004919 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4920 struct skl_wm_values *results = &intel_state->wm_results;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02004921 struct drm_device *dev = state->dev;
Matt Roper734fa012016-05-12 15:11:40 -07004922 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004923 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004924 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004925
4926 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02004927 * When we distrust bios wm we always need to recompute to set the
4928 * expected DDB allocations for each CRTC.
4929 */
4930 if (to_i915(dev)->wm.distrust_bios_wm)
4931 changed = true;
4932
4933 /*
Matt Roper98d39492016-05-12 07:06:03 -07004934 * If this transaction isn't actually touching any CRTC's, don't
4935 * bother with watermark calculation. Note that if we pass this
4936 * test, we're guaranteed to hold at least one CRTC state mutex,
4937 * which means we can safely use values like dev_priv->active_crtcs
4938 * since any racing commits that want to update them would need to
4939 * hold _all_ CRTC state mutexes.
4940 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004941 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004942 changed = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02004943
Matt Roper98d39492016-05-12 07:06:03 -07004944 if (!changed)
4945 return 0;
4946
Matt Roper734fa012016-05-12 15:11:40 -07004947 /* Clear all dirty flags */
4948 results->dirty_pipes = 0;
4949
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004950 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07004951 if (ret)
4952 return ret;
4953
Matt Roper734fa012016-05-12 15:11:40 -07004954 /*
4955 * Calculate WM's for all pipes that are part of this transaction.
4956 * Note that the DDB allocation above may have added more CRTC's that
4957 * weren't otherwise being modified (and set bits in dirty_pipes) if
4958 * pipe allocations had to change.
4959 *
4960 * FIXME: Now that we're doing this in the atomic check phase, we
4961 * should allow skl_update_pipe_wm() to return failure in cases where
4962 * no suitable watermark values can be found.
4963 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004964 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004965 struct intel_crtc_state *intel_cstate =
4966 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004967 const struct skl_pipe_wm *old_pipe_wm =
4968 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004969
4970 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004971 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4972 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004973 if (ret)
4974 return ret;
4975
4976 if (changed)
4977 results->dirty_pipes |= drm_crtc_mask(crtc);
4978
4979 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4980 /* This pipe's WM's did not change */
4981 continue;
4982
4983 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004984 }
4985
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004986 skl_print_wm_changes(state);
4987
Matt Roper98d39492016-05-12 07:06:03 -07004988 return 0;
4989}
4990
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004991static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4992 struct intel_crtc_state *cstate)
4993{
4994 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4995 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4996 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004997 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004998 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004999 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005000
5001 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5002 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005003
5004 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005005
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005006 for_each_plane_id_on_crtc(crtc, plane_id) {
5007 if (plane_id != PLANE_CURSOR)
5008 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5009 ddb, plane_id);
5010 else
5011 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5012 ddb);
5013 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005014}
5015
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005016static void skl_initial_wm(struct intel_atomic_state *state,
5017 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005018{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005019 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005020 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005021 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005022 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04005023 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005024 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005025
Ville Syrjälä432081b2016-10-31 22:37:03 +02005026 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005027 return;
5028
Matt Roper734fa012016-05-12 15:11:40 -07005029 mutex_lock(&dev_priv->wm.wm_mutex);
5030
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005031 if (cstate->base.active_changed)
5032 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005033
5034 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005035
5036 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005037}
5038
Ville Syrjäläd8905652016-01-14 14:53:35 +02005039static void ilk_compute_wm_config(struct drm_device *dev,
5040 struct intel_wm_config *config)
5041{
5042 struct intel_crtc *crtc;
5043
5044 /* Compute the currently _active_ config */
5045 for_each_intel_crtc(dev, crtc) {
5046 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5047
5048 if (!wm->pipe_enabled)
5049 continue;
5050
5051 config->sprites_enabled |= wm->sprites_enabled;
5052 config->sprites_scaled |= wm->sprites_scaled;
5053 config->num_pipes_active++;
5054 }
5055}
5056
Matt Ropered4a6a72016-02-23 17:20:13 -08005057static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005058{
Chris Wilson91c8a322016-07-05 10:40:23 +01005059 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005060 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005061 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005062 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005063 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005064 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005065
Ville Syrjäläd8905652016-01-14 14:53:35 +02005066 ilk_compute_wm_config(dev, &config);
5067
5068 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5069 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005070
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005071 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005072 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005073 config.num_pipes_active == 1 && config.sprites_enabled) {
5074 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5075 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005076
Imre Deak820c1982013-12-17 14:46:36 +02005077 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005078 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005079 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005080 }
5081
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005082 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005083 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005084
Imre Deak820c1982013-12-17 14:46:36 +02005085 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005086
Imre Deak820c1982013-12-17 14:46:36 +02005087 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005088}
5089
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005090static void ilk_initial_watermarks(struct intel_atomic_state *state,
5091 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005092{
Matt Ropered4a6a72016-02-23 17:20:13 -08005093 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5094 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005095
Matt Ropered4a6a72016-02-23 17:20:13 -08005096 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005097 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005098 ilk_program_watermarks(dev_priv);
5099 mutex_unlock(&dev_priv->wm.wm_mutex);
5100}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005101
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005102static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5103 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005104{
5105 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5106 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5107
5108 mutex_lock(&dev_priv->wm.wm_mutex);
5109 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005110 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005111 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005112 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005113 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005114}
5115
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005116static inline void skl_wm_level_from_reg_val(uint32_t val,
5117 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005118{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005119 level->plane_en = val & PLANE_WM_EN;
5120 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5121 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5122 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005123}
5124
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005125void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5126 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005127{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005128 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005130 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005131 int level, max_level;
5132 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005133 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005134
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005135 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005136
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005137 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5138 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005139
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005140 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005141 if (plane_id != PLANE_CURSOR)
5142 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005143 else
5144 val = I915_READ(CUR_WM(pipe, level));
5145
5146 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5147 }
5148
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005149 if (plane_id != PLANE_CURSOR)
5150 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005151 else
5152 val = I915_READ(CUR_WM_TRANS(pipe));
5153
5154 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5155 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005156
Matt Roper3ef00282015-03-09 10:19:24 -07005157 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005158 return;
5159
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005160 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005161}
5162
5163void skl_wm_get_hw_state(struct drm_device *dev)
5164{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005165 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005166 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005167 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005168 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005169 struct intel_crtc *intel_crtc;
5170 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005171
Damien Lespiaua269c582014-11-04 17:06:49 +00005172 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005173 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5174 intel_crtc = to_intel_crtc(crtc);
5175 cstate = to_intel_crtc_state(crtc->state);
5176
5177 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5178
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005179 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005180 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005181 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005182
Matt Roper279e99d2016-05-12 07:06:02 -07005183 if (dev_priv->active_crtcs) {
5184 /* Fully recompute DDB on first atomic commit */
5185 dev_priv->wm.distrust_bios_wm = true;
5186 } else {
5187 /* Easy/common case; just sanitize DDB now if everything off */
5188 memset(ddb, 0, sizeof(*ddb));
5189 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005190}
5191
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005192static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5193{
5194 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005195 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005196 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005198 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005199 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005200 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005201 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005202 [PIPE_A] = WM0_PIPEA_ILK,
5203 [PIPE_B] = WM0_PIPEB_ILK,
5204 [PIPE_C] = WM0_PIPEC_IVB,
5205 };
5206
5207 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005208 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005209 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005210
Ville Syrjälä15606532016-05-13 17:55:17 +03005211 memset(active, 0, sizeof(*active));
5212
Matt Roper3ef00282015-03-09 10:19:24 -07005213 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005214
5215 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005216 u32 tmp = hw->wm_pipe[pipe];
5217
5218 /*
5219 * For active pipes LP0 watermark is marked as
5220 * enabled, and LP1+ watermaks as disabled since
5221 * we can't really reverse compute them in case
5222 * multiple pipes are active.
5223 */
5224 active->wm[0].enable = true;
5225 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5226 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5227 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5228 active->linetime = hw->wm_linetime[pipe];
5229 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005230 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005231
5232 /*
5233 * For inactive pipes, all watermark levels
5234 * should be marked as enabled but zeroed,
5235 * which is what we'd compute them to.
5236 */
5237 for (level = 0; level <= max_level; level++)
5238 active->wm[level].enable = true;
5239 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005240
5241 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005242}
5243
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005244#define _FW_WM(value, plane) \
5245 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5246#define _FW_WM_VLV(value, plane) \
5247 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5248
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005249static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5250 struct g4x_wm_values *wm)
5251{
5252 uint32_t tmp;
5253
5254 tmp = I915_READ(DSPFW1);
5255 wm->sr.plane = _FW_WM(tmp, SR);
5256 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5257 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5258 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5259
5260 tmp = I915_READ(DSPFW2);
5261 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5262 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5263 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5264 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5265 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5266 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5267
5268 tmp = I915_READ(DSPFW3);
5269 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5270 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5271 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5272 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5273}
5274
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005275static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5276 struct vlv_wm_values *wm)
5277{
5278 enum pipe pipe;
5279 uint32_t tmp;
5280
5281 for_each_pipe(dev_priv, pipe) {
5282 tmp = I915_READ(VLV_DDL(pipe));
5283
Ville Syrjälä1b313892016-11-28 19:37:08 +02005284 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005285 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005286 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005287 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005288 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005289 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005290 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005291 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5292 }
5293
5294 tmp = I915_READ(DSPFW1);
5295 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005296 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5297 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5298 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005299
5300 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005301 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5302 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5303 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005304
5305 tmp = I915_READ(DSPFW3);
5306 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5307
5308 if (IS_CHERRYVIEW(dev_priv)) {
5309 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005310 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5311 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005312
5313 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005314 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5315 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005316
5317 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005318 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5319 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005320
5321 tmp = I915_READ(DSPHOWM);
5322 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005323 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5324 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5325 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5326 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5327 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5328 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5329 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5330 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5331 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005332 } else {
5333 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005334 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5335 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005336
5337 tmp = I915_READ(DSPHOWM);
5338 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005339 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5340 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5341 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5342 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5343 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5344 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005345 }
5346}
5347
5348#undef _FW_WM
5349#undef _FW_WM_VLV
5350
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005351void g4x_wm_get_hw_state(struct drm_device *dev)
5352{
5353 struct drm_i915_private *dev_priv = to_i915(dev);
5354 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5355 struct intel_crtc *crtc;
5356
5357 g4x_read_wm_values(dev_priv, wm);
5358
5359 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5360
5361 for_each_intel_crtc(dev, crtc) {
5362 struct intel_crtc_state *crtc_state =
5363 to_intel_crtc_state(crtc->base.state);
5364 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5365 struct g4x_pipe_wm *raw;
5366 enum pipe pipe = crtc->pipe;
5367 enum plane_id plane_id;
5368 int level, max_level;
5369
5370 active->cxsr = wm->cxsr;
5371 active->hpll_en = wm->hpll_en;
5372 active->fbc_en = wm->fbc_en;
5373
5374 active->sr = wm->sr;
5375 active->hpll = wm->hpll;
5376
5377 for_each_plane_id_on_crtc(crtc, plane_id) {
5378 active->wm.plane[plane_id] =
5379 wm->pipe[pipe].plane[plane_id];
5380 }
5381
5382 if (wm->cxsr && wm->hpll_en)
5383 max_level = G4X_WM_LEVEL_HPLL;
5384 else if (wm->cxsr)
5385 max_level = G4X_WM_LEVEL_SR;
5386 else
5387 max_level = G4X_WM_LEVEL_NORMAL;
5388
5389 level = G4X_WM_LEVEL_NORMAL;
5390 raw = &crtc_state->wm.g4x.raw[level];
5391 for_each_plane_id_on_crtc(crtc, plane_id)
5392 raw->plane[plane_id] = active->wm.plane[plane_id];
5393
5394 if (++level > max_level)
5395 goto out;
5396
5397 raw = &crtc_state->wm.g4x.raw[level];
5398 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5399 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5400 raw->plane[PLANE_SPRITE0] = 0;
5401 raw->fbc = active->sr.fbc;
5402
5403 if (++level > max_level)
5404 goto out;
5405
5406 raw = &crtc_state->wm.g4x.raw[level];
5407 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5408 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5409 raw->plane[PLANE_SPRITE0] = 0;
5410 raw->fbc = active->hpll.fbc;
5411
5412 out:
5413 for_each_plane_id_on_crtc(crtc, plane_id)
5414 g4x_raw_plane_wm_set(crtc_state, level,
5415 plane_id, USHRT_MAX);
5416 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5417
5418 crtc_state->wm.g4x.optimal = *active;
5419 crtc_state->wm.g4x.intermediate = *active;
5420
5421 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5422 pipe_name(pipe),
5423 wm->pipe[pipe].plane[PLANE_PRIMARY],
5424 wm->pipe[pipe].plane[PLANE_CURSOR],
5425 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5426 }
5427
5428 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5429 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5430 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5431 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5432 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5433 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5434}
5435
5436void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5437{
5438 struct intel_plane *plane;
5439 struct intel_crtc *crtc;
5440
5441 mutex_lock(&dev_priv->wm.wm_mutex);
5442
5443 for_each_intel_plane(&dev_priv->drm, plane) {
5444 struct intel_crtc *crtc =
5445 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5446 struct intel_crtc_state *crtc_state =
5447 to_intel_crtc_state(crtc->base.state);
5448 struct intel_plane_state *plane_state =
5449 to_intel_plane_state(plane->base.state);
5450 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5451 enum plane_id plane_id = plane->id;
5452 int level;
5453
5454 if (plane_state->base.visible)
5455 continue;
5456
5457 for (level = 0; level < 3; level++) {
5458 struct g4x_pipe_wm *raw =
5459 &crtc_state->wm.g4x.raw[level];
5460
5461 raw->plane[plane_id] = 0;
5462 wm_state->wm.plane[plane_id] = 0;
5463 }
5464
5465 if (plane_id == PLANE_PRIMARY) {
5466 for (level = 0; level < 3; level++) {
5467 struct g4x_pipe_wm *raw =
5468 &crtc_state->wm.g4x.raw[level];
5469 raw->fbc = 0;
5470 }
5471
5472 wm_state->sr.fbc = 0;
5473 wm_state->hpll.fbc = 0;
5474 wm_state->fbc_en = false;
5475 }
5476 }
5477
5478 for_each_intel_crtc(&dev_priv->drm, crtc) {
5479 struct intel_crtc_state *crtc_state =
5480 to_intel_crtc_state(crtc->base.state);
5481
5482 crtc_state->wm.g4x.intermediate =
5483 crtc_state->wm.g4x.optimal;
5484 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5485 }
5486
5487 g4x_program_watermarks(dev_priv);
5488
5489 mutex_unlock(&dev_priv->wm.wm_mutex);
5490}
5491
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005492void vlv_wm_get_hw_state(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = to_i915(dev);
5495 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005496 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005497 u32 val;
5498
5499 vlv_read_wm_values(dev_priv, wm);
5500
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005501 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5502 wm->level = VLV_WM_LEVEL_PM2;
5503
5504 if (IS_CHERRYVIEW(dev_priv)) {
5505 mutex_lock(&dev_priv->rps.hw_lock);
5506
5507 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5508 if (val & DSP_MAXFIFO_PM5_ENABLE)
5509 wm->level = VLV_WM_LEVEL_PM5;
5510
Ville Syrjälä58590c12015-09-08 21:05:12 +03005511 /*
5512 * If DDR DVFS is disabled in the BIOS, Punit
5513 * will never ack the request. So if that happens
5514 * assume we don't have to enable/disable DDR DVFS
5515 * dynamically. To test that just set the REQ_ACK
5516 * bit to poke the Punit, but don't change the
5517 * HIGH/LOW bits so that we don't actually change
5518 * the current state.
5519 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005520 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005521 val |= FORCE_DDR_FREQ_REQ_ACK;
5522 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5523
5524 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5525 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5526 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5527 "assuming DDR DVFS is disabled\n");
5528 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5529 } else {
5530 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5531 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5532 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5533 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005534
5535 mutex_unlock(&dev_priv->rps.hw_lock);
5536 }
5537
Ville Syrjäläff32c542017-03-02 19:14:57 +02005538 for_each_intel_crtc(dev, crtc) {
5539 struct intel_crtc_state *crtc_state =
5540 to_intel_crtc_state(crtc->base.state);
5541 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5542 const struct vlv_fifo_state *fifo_state =
5543 &crtc_state->wm.vlv.fifo_state;
5544 enum pipe pipe = crtc->pipe;
5545 enum plane_id plane_id;
5546 int level;
5547
5548 vlv_get_fifo_size(crtc_state);
5549
5550 active->num_levels = wm->level + 1;
5551 active->cxsr = wm->cxsr;
5552
Ville Syrjäläff32c542017-03-02 19:14:57 +02005553 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005554 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005555 &crtc_state->wm.vlv.raw[level];
5556
5557 active->sr[level].plane = wm->sr.plane;
5558 active->sr[level].cursor = wm->sr.cursor;
5559
5560 for_each_plane_id_on_crtc(crtc, plane_id) {
5561 active->wm[level].plane[plane_id] =
5562 wm->pipe[pipe].plane[plane_id];
5563
5564 raw->plane[plane_id] =
5565 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5566 fifo_state->plane[plane_id]);
5567 }
5568 }
5569
5570 for_each_plane_id_on_crtc(crtc, plane_id)
5571 vlv_raw_plane_wm_set(crtc_state, level,
5572 plane_id, USHRT_MAX);
5573 vlv_invalidate_wms(crtc, active, level);
5574
5575 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005576 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005577
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005578 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005579 pipe_name(pipe),
5580 wm->pipe[pipe].plane[PLANE_PRIMARY],
5581 wm->pipe[pipe].plane[PLANE_CURSOR],
5582 wm->pipe[pipe].plane[PLANE_SPRITE0],
5583 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005584 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005585
5586 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5587 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5588}
5589
Ville Syrjälä602ae832017-03-02 19:15:02 +02005590void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5591{
5592 struct intel_plane *plane;
5593 struct intel_crtc *crtc;
5594
5595 mutex_lock(&dev_priv->wm.wm_mutex);
5596
5597 for_each_intel_plane(&dev_priv->drm, plane) {
5598 struct intel_crtc *crtc =
5599 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5600 struct intel_crtc_state *crtc_state =
5601 to_intel_crtc_state(crtc->base.state);
5602 struct intel_plane_state *plane_state =
5603 to_intel_plane_state(plane->base.state);
5604 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5605 const struct vlv_fifo_state *fifo_state =
5606 &crtc_state->wm.vlv.fifo_state;
5607 enum plane_id plane_id = plane->id;
5608 int level;
5609
5610 if (plane_state->base.visible)
5611 continue;
5612
5613 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005614 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005615 &crtc_state->wm.vlv.raw[level];
5616
5617 raw->plane[plane_id] = 0;
5618
5619 wm_state->wm[level].plane[plane_id] =
5620 vlv_invert_wm_value(raw->plane[plane_id],
5621 fifo_state->plane[plane_id]);
5622 }
5623 }
5624
5625 for_each_intel_crtc(&dev_priv->drm, crtc) {
5626 struct intel_crtc_state *crtc_state =
5627 to_intel_crtc_state(crtc->base.state);
5628
5629 crtc_state->wm.vlv.intermediate =
5630 crtc_state->wm.vlv.optimal;
5631 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5632 }
5633
5634 vlv_program_watermarks(dev_priv);
5635
5636 mutex_unlock(&dev_priv->wm.wm_mutex);
5637}
5638
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005639void ilk_wm_get_hw_state(struct drm_device *dev)
5640{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005641 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005642 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005643 struct drm_crtc *crtc;
5644
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005645 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005646 ilk_pipe_wm_get_hw_state(crtc);
5647
5648 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5649 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5650 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5651
5652 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005653 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005654 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5655 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5656 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005657
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005658 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005659 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5660 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005661 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005662 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5663 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005664
5665 hw->enable_fbc_wm =
5666 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5667}
5668
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005669/**
5670 * intel_update_watermarks - update FIFO watermark values based on current modes
5671 *
5672 * Calculate watermark values for the various WM regs based on current mode
5673 * and plane configuration.
5674 *
5675 * There are several cases to deal with here:
5676 * - normal (i.e. non-self-refresh)
5677 * - self-refresh (SR) mode
5678 * - lines are large relative to FIFO size (buffer can hold up to 2)
5679 * - lines are small relative to FIFO size (buffer can hold more than 2
5680 * lines), so need to account for TLB latency
5681 *
5682 * The normal calculation is:
5683 * watermark = dotclock * bytes per pixel * latency
5684 * where latency is platform & configuration dependent (we assume pessimal
5685 * values here).
5686 *
5687 * The SR calculation is:
5688 * watermark = (trunc(latency/line time)+1) * surface width *
5689 * bytes per pixel
5690 * where
5691 * line time = htotal / dotclock
5692 * surface width = hdisplay for normal plane and 64 for cursor
5693 * and latency is assumed to be high, as above.
5694 *
5695 * The final value programmed to the register should always be rounded up,
5696 * and include an extra 2 entries to account for clock crossings.
5697 *
5698 * We don't use the sprite, so we can ignore that. And on Crestline we have
5699 * to set the non-SR watermarks to 8.
5700 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005701void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005702{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005703 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005704
5705 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005706 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005707}
5708
Jani Nikulae2828912016-01-18 09:19:47 +02005709/*
Daniel Vetter92703882012-08-09 16:46:01 +02005710 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02005711 */
5712DEFINE_SPINLOCK(mchdev_lock);
5713
5714/* Global for IPS driver to get at the current i915 device. Protected by
5715 * mchdev_lock. */
5716static struct drm_i915_private *i915_mch_dev;
5717
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005718bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005719{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005720 u16 rgvswctl;
5721
Chris Wilson67520412017-03-02 13:28:01 +00005722 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005723
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005724 rgvswctl = I915_READ16(MEMSWCTL);
5725 if (rgvswctl & MEMCTL_CMD_STS) {
5726 DRM_DEBUG("gpu busy, RCS change rejected\n");
5727 return false; /* still busy with another command */
5728 }
5729
5730 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5731 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5732 I915_WRITE16(MEMSWCTL, rgvswctl);
5733 POSTING_READ16(MEMSWCTL);
5734
5735 rgvswctl |= MEMCTL_CMD_STS;
5736 I915_WRITE16(MEMSWCTL, rgvswctl);
5737
5738 return true;
5739}
5740
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005741static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005742{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005743 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005744 u8 fmax, fmin, fstart, vstart;
5745
Daniel Vetter92703882012-08-09 16:46:01 +02005746 spin_lock_irq(&mchdev_lock);
5747
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005748 rgvmodectl = I915_READ(MEMMODECTL);
5749
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005750 /* Enable temp reporting */
5751 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5752 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5753
5754 /* 100ms RC evaluation intervals */
5755 I915_WRITE(RCUPEI, 100000);
5756 I915_WRITE(RCDNEI, 100000);
5757
5758 /* Set max/min thresholds to 90ms and 80ms respectively */
5759 I915_WRITE(RCBMAXAVG, 90000);
5760 I915_WRITE(RCBMINAVG, 80000);
5761
5762 I915_WRITE(MEMIHYST, 1);
5763
5764 /* Set up min, max, and cur for interrupt handling */
5765 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5766 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5767 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5768 MEMMODE_FSTART_SHIFT;
5769
Ville Syrjälä616847e2015-09-18 20:03:19 +03005770 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005771 PXVFREQ_PX_SHIFT;
5772
Daniel Vetter20e4d402012-08-08 23:35:39 +02005773 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5774 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005775
Daniel Vetter20e4d402012-08-08 23:35:39 +02005776 dev_priv->ips.max_delay = fstart;
5777 dev_priv->ips.min_delay = fmin;
5778 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005779
5780 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5781 fmax, fmin, fstart);
5782
5783 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5784
5785 /*
5786 * Interrupts will be enabled in ironlake_irq_postinstall
5787 */
5788
5789 I915_WRITE(VIDSTART, vstart);
5790 POSTING_READ(VIDSTART);
5791
5792 rgvmodectl |= MEMMODE_SWMODE_EN;
5793 I915_WRITE(MEMMODECTL, rgvmodectl);
5794
Daniel Vetter92703882012-08-09 16:46:01 +02005795 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005796 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005797 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005798
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005799 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005800
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005801 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5802 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005803 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005804 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005805 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005806
5807 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005808}
5809
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005810static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005811{
Daniel Vetter92703882012-08-09 16:46:01 +02005812 u16 rgvswctl;
5813
5814 spin_lock_irq(&mchdev_lock);
5815
5816 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005817
5818 /* Ack interrupts, disable EFC interrupt */
5819 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5820 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5821 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5822 I915_WRITE(DEIIR, DE_PCU_EVENT);
5823 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5824
5825 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005826 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005827 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005828 rgvswctl |= MEMCTL_CMD_STS;
5829 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005830 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005831
Daniel Vetter92703882012-08-09 16:46:01 +02005832 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005833}
5834
Daniel Vetteracbe9472012-07-26 11:50:05 +02005835/* There's a funny hw issue where the hw returns all 0 when reading from
5836 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5837 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5838 * all limits and the gpu stuck at whatever frequency it is at atm).
5839 */
Akash Goel74ef1172015-03-06 11:07:19 +05305840static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005841{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005842 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005843
Daniel Vetter20b46e52012-07-26 11:16:14 +02005844 /* Only set the down limit when we've reached the lowest level to avoid
5845 * getting more interrupts, otherwise leave this clear. This prevents a
5846 * race in the hw when coming out of rc6: There's a tiny window where
5847 * the hw runs at the minimal clock before selecting the desired
5848 * frequency, if the down threshold expires in that window we will not
5849 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07005850 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goel74ef1172015-03-06 11:07:19 +05305851 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5852 if (val <= dev_priv->rps.min_freq_softlimit)
5853 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5854 } else {
5855 limits = dev_priv->rps.max_freq_softlimit << 24;
5856 if (val <= dev_priv->rps.min_freq_softlimit)
5857 limits |= dev_priv->rps.min_freq_softlimit << 16;
5858 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005859
5860 return limits;
5861}
5862
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005863static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5864{
5865 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305866 u32 threshold_up = 0, threshold_down = 0; /* in % */
5867 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005868
5869 new_power = dev_priv->rps.power;
5870 switch (dev_priv->rps.power) {
5871 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005872 if (val > dev_priv->rps.efficient_freq + 1 &&
5873 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005874 new_power = BETWEEN;
5875 break;
5876
5877 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005878 if (val <= dev_priv->rps.efficient_freq &&
5879 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005880 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005881 else if (val >= dev_priv->rps.rp0_freq &&
5882 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005883 new_power = HIGH_POWER;
5884 break;
5885
5886 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005887 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5888 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005889 new_power = BETWEEN;
5890 break;
5891 }
5892 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005893 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005894 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005895 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005896 new_power = HIGH_POWER;
5897 if (new_power == dev_priv->rps.power)
5898 return;
5899
5900 /* Note the units here are not exactly 1us, but 1280ns. */
5901 switch (new_power) {
5902 case LOW_POWER:
5903 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305904 ei_up = 16000;
5905 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005906
5907 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305908 ei_down = 32000;
5909 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005910 break;
5911
5912 case BETWEEN:
5913 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305914 ei_up = 13000;
5915 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005916
5917 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305918 ei_down = 32000;
5919 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005920 break;
5921
5922 case HIGH_POWER:
5923 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305924 ei_up = 10000;
5925 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005926
5927 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305928 ei_down = 32000;
5929 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005930 break;
5931 }
5932
Mika Kuoppala6067a272017-02-15 15:52:59 +02005933 /* When byt can survive without system hang with dynamic
5934 * sw freq adjustments, this restriction can be lifted.
5935 */
5936 if (IS_VALLEYVIEW(dev_priv))
5937 goto skip_hw_write;
5938
Akash Goel8a586432015-03-06 11:07:18 +05305939 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005940 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305941 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005942 GT_INTERVAL_FROM_US(dev_priv,
5943 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305944
5945 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005946 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305947 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005948 GT_INTERVAL_FROM_US(dev_priv,
5949 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305950
Chris Wilsona72b5622016-07-02 15:35:59 +01005951 I915_WRITE(GEN6_RP_CONTROL,
5952 GEN6_RP_MEDIA_TURBO |
5953 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5954 GEN6_RP_MEDIA_IS_GFX |
5955 GEN6_RP_ENABLE |
5956 GEN6_RP_UP_BUSY_AVG |
5957 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305958
Mika Kuoppala6067a272017-02-15 15:52:59 +02005959skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005960 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005961 dev_priv->rps.up_threshold = threshold_up;
5962 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005963 dev_priv->rps.last_adj = 0;
5964}
5965
Chris Wilson2876ce72014-03-28 08:03:34 +00005966static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5967{
5968 u32 mask = 0;
5969
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005970 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005971 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005972 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005973 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005974 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005975
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005976 mask &= dev_priv->pm_rps_events;
5977
Imre Deak59d02a12014-12-19 19:33:26 +02005978 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005979}
5980
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005981/* gen6_set_rps is called to update the frequency request, but should also be
5982 * called when the range (min_delay and max_delay) is modified so that we can
5983 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005984static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005985{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005986 /* min/max delay may still have been modified so be sure to
5987 * write the limits value.
5988 */
5989 if (val != dev_priv->rps.cur_freq) {
5990 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005991
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07005992 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05305993 I915_WRITE(GEN6_RPNSWREQ,
5994 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005995 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005996 I915_WRITE(GEN6_RPNSWREQ,
5997 HSW_FREQUENCY(val));
5998 else
5999 I915_WRITE(GEN6_RPNSWREQ,
6000 GEN6_FREQUENCY(val) |
6001 GEN6_OFFSET(0) |
6002 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006003 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006004
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006005 /* Make sure we continue to get interrupts
6006 * until we hit the minimum or maximum frequencies.
6007 */
Akash Goel74ef1172015-03-06 11:07:19 +05306008 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006009 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006010
Ben Widawskyb39fb292014-03-19 18:31:11 -07006011 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006012 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006013
6014 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006015}
6016
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006017static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006018{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006019 int err;
6020
Chris Wilsondc979972016-05-10 14:10:04 +01006021 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006022 "Odd GPU freq value\n"))
6023 val &= ~1;
6024
Deepak Scd25dd52015-07-10 18:31:40 +05306025 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6026
Chris Wilson8fb55192015-04-07 16:20:28 +01006027 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006028 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6029 if (err)
6030 return err;
6031
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006032 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006033 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006034
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006035 dev_priv->rps.cur_freq = val;
6036 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006037
6038 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006039}
6040
Deepak Sa7f6e232015-05-09 18:04:44 +05306041/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306042 *
6043 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306044 * 1. Forcewake Media well.
6045 * 2. Request idle freq.
6046 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306047*/
6048static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6049{
Chris Wilsonaed242f2015-03-18 09:48:21 +00006050 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006051 int err;
Deepak S5549d252014-06-28 11:26:11 +05306052
Chris Wilsonaed242f2015-03-18 09:48:21 +00006053 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306054 return;
6055
Chris Wilsonc9efef72017-01-02 15:28:45 +00006056 /* The punit delays the write of the frequency and voltage until it
6057 * determines the GPU is awake. During normal usage we don't want to
6058 * waste power changing the frequency if the GPU is sleeping (rc6).
6059 * However, the GPU and driver is now idle and we do not want to delay
6060 * switching to minimum voltage (reducing power whilst idle) as we do
6061 * not expect to be woken in the near future and so must flush the
6062 * change by waking the device.
6063 *
6064 * We choose to take the media powerwell (either would do to trick the
6065 * punit into committing the voltage change) as that takes a lot less
6066 * power than the render powerwell.
6067 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306068 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006069 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306070 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006071
6072 if (err)
6073 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306074}
6075
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006076void gen6_rps_busy(struct drm_i915_private *dev_priv)
6077{
6078 mutex_lock(&dev_priv->rps.hw_lock);
6079 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006080 u8 freq;
6081
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006082 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006083 gen6_rps_reset_ei(dev_priv);
6084 I915_WRITE(GEN6_PMINTRMSK,
6085 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006086
Chris Wilsonc33d2472016-07-04 08:08:36 +01006087 gen6_enable_rps_interrupts(dev_priv);
6088
Chris Wilsonbd648182017-02-10 15:03:48 +00006089 /* Use the user's desired frequency as a guide, but for better
6090 * performance, jump directly to RPe as our starting frequency.
6091 */
6092 freq = max(dev_priv->rps.cur_freq,
6093 dev_priv->rps.efficient_freq);
6094
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006095 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006096 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006097 dev_priv->rps.min_freq_softlimit,
6098 dev_priv->rps.max_freq_softlimit)))
6099 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006100 }
6101 mutex_unlock(&dev_priv->rps.hw_lock);
6102}
6103
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006104void gen6_rps_idle(struct drm_i915_private *dev_priv)
6105{
Chris Wilsonc33d2472016-07-04 08:08:36 +01006106 /* Flush our bottom-half so that it does not race with us
6107 * setting the idle frequency and so that it is bounded by
6108 * our rpm wakeref. And then disable the interrupts to stop any
6109 * futher RPS reclocking whilst we are asleep.
6110 */
6111 gen6_disable_rps_interrupts(dev_priv);
6112
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006113 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01006114 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006115 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306116 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006117 else
Chris Wilsondc979972016-05-10 14:10:04 +01006118 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01006119 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006120 I915_WRITE(GEN6_PMINTRMSK,
6121 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006122 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01006123 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006124}
6125
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006126void gen6_rps_boost(struct drm_i915_gem_request *rq,
6127 struct intel_rps_client *rps)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006128{
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006129 struct drm_i915_private *i915 = rq->i915;
6130 bool boost;
6131
Chris Wilson8d3afd72015-05-21 21:01:47 +01006132 /* This is intentionally racy! We peek at the state here, then
6133 * validate inside the RPS worker.
6134 */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006135 if (!i915->rps.enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006136 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006137
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006138 boost = false;
6139 spin_lock_irq(&rq->lock);
6140 if (!rq->waitboost && !i915_gem_request_completed(rq)) {
6141 atomic_inc(&i915->rps.num_waiters);
6142 rq->waitboost = true;
6143 boost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006144 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006145 spin_unlock_irq(&rq->lock);
6146 if (!boost)
6147 return;
6148
6149 if (READ_ONCE(i915->rps.cur_freq) < i915->rps.boost_freq)
6150 schedule_work(&i915->rps.work);
6151
6152 atomic_inc(rps ? &rps->boosts : &i915->rps.boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006153}
6154
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006155int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006156{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006157 int err;
6158
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006159 lockdep_assert_held(&dev_priv->rps.hw_lock);
6160 GEM_BUG_ON(val > dev_priv->rps.max_freq);
6161 GEM_BUG_ON(val < dev_priv->rps.min_freq);
6162
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006163 if (!dev_priv->rps.enabled) {
6164 dev_priv->rps.cur_freq = val;
6165 return 0;
6166 }
6167
Chris Wilsondc979972016-05-10 14:10:04 +01006168 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006169 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006170 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006171 err = gen6_set_rps(dev_priv, val);
6172
6173 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006174}
6175
Chris Wilsondc979972016-05-10 14:10:04 +01006176static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006177{
Zhe Wang20e49362014-11-04 17:07:05 +00006178 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006179 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006180}
6181
Chris Wilsondc979972016-05-10 14:10:04 +01006182static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306183{
Akash Goel2030d682016-04-23 00:05:45 +05306184 I915_WRITE(GEN6_RP_CONTROL, 0);
6185}
6186
Chris Wilsondc979972016-05-10 14:10:04 +01006187static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006188{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006189 I915_WRITE(GEN6_RC_CONTROL, 0);
6190 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306191 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006192}
6193
Chris Wilsondc979972016-05-10 14:10:04 +01006194static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306195{
Deepak S38807742014-05-23 21:00:15 +05306196 I915_WRITE(GEN6_RC_CONTROL, 0);
6197}
6198
Chris Wilsondc979972016-05-10 14:10:04 +01006199static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006200{
Deepak S98a2e5f2014-08-18 10:35:27 -07006201 /* we're doing forcewake before Disabling RC6,
6202 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006203 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006204
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006205 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006206
Mika Kuoppala59bad942015-01-16 11:34:40 +02006207 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006208}
6209
Chris Wilsondc979972016-05-10 14:10:04 +01006210static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07006211{
Chris Wilsondc979972016-05-10 14:10:04 +01006212 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03006213 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
6214 mode = GEN6_RC_CTL_RC6_ENABLE;
6215 else
6216 mode = 0;
6217 }
Chris Wilsondc979972016-05-10 14:10:04 +01006218 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03006219 DRM_DEBUG_DRIVER("Enabling RC6 states: "
6220 "RC6 %s RC6p %s RC6pp %s\n",
6221 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
6222 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
6223 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07006224
6225 else
Imre Deakb99d49c2016-06-29 19:13:54 +03006226 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
6227 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07006228}
6229
Chris Wilsondc979972016-05-10 14:10:04 +01006230static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306231{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006232 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306233 bool enable_rc6 = true;
6234 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006235 u32 rc_ctl;
6236 int rc_sw_target;
6237
6238 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6239 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6240 RC_SW_TARGET_STATE_SHIFT;
6241 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6242 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6243 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6244 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6245 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306246
6247 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006248 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306249 enable_rc6 = false;
6250 }
6251
6252 /*
6253 * The exact context size is not known for BXT, so assume a page size
6254 * for this check.
6255 */
6256 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006257 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
6258 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
6259 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006260 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306261 enable_rc6 = false;
6262 }
6263
6264 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6265 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6266 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6267 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006268 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306269 enable_rc6 = false;
6270 }
6271
Imre Deakfc619842016-06-29 19:13:55 +03006272 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6273 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6274 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6275 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6276 enable_rc6 = false;
6277 }
6278
6279 if (!I915_READ(GEN6_GFXPAUSE)) {
6280 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6281 enable_rc6 = false;
6282 }
6283
6284 if (!I915_READ(GEN8_MISC_CTRL0)) {
6285 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306286 enable_rc6 = false;
6287 }
6288
6289 return enable_rc6;
6290}
6291
Chris Wilsondc979972016-05-10 14:10:04 +01006292int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006293{
Daniel Vettere7d66d82015-06-15 23:23:54 +02006294 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01006295 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03006296 return 0;
6297
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306298 if (!enable_rc6)
6299 return 0;
6300
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006301 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306302 DRM_INFO("RC6 disabled by BIOS\n");
6303 return 0;
6304 }
6305
Daniel Vetter456470e2012-08-08 23:35:40 +02006306 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03006307 if (enable_rc6 >= 0) {
6308 int mask;
6309
Chris Wilsondc979972016-05-10 14:10:04 +01006310 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03006311 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
6312 INTEL_RC6pp_ENABLE;
6313 else
6314 mask = INTEL_RC6_ENABLE;
6315
6316 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03006317 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
6318 "(requested %d, valid %d)\n",
6319 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03006320
6321 return enable_rc6 & mask;
6322 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006323
Chris Wilsondc979972016-05-10 14:10:04 +01006324 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08006325 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08006326
6327 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006328}
6329
Chris Wilsondc979972016-05-10 14:10:04 +01006330static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006331{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006332 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006333
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006334 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006335 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006336 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07006337 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
6338 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6339 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
6340 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006341 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07006342 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
6343 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6344 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
6345 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006346 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006347 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006348
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006349 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006350 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006351 IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006352 u32 ddcc_status = 0;
6353
6354 if (sandybridge_pcode_read(dev_priv,
6355 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6356 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006357 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006358 clamp_t(u8,
6359 ((ddcc_status >> 8) & 0xff),
6360 dev_priv->rps.min_freq,
6361 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006362 }
6363
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006364 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05306365 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006366 * the natural hardware unit for SKL
6367 */
Akash Goelc5e06882015-06-29 14:50:19 +05306368 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
6369 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
6370 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
6371 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
6372 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
6373 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006374}
6375
Chris Wilson3a45b052016-07-13 09:10:32 +01006376static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006377 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006378{
6379 u8 freq = dev_priv->rps.cur_freq;
6380
6381 /* force a reset */
6382 dev_priv->rps.power = -1;
6383 dev_priv->rps.cur_freq = -1;
6384
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006385 if (set(dev_priv, freq))
6386 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006387}
6388
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006389/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006390static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006391{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006392 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6393
Akash Goel0beb0592015-03-06 11:07:20 +05306394 /* Program defaults and thresholds for RPS*/
6395 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6396 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006397
Akash Goel0beb0592015-03-06 11:07:20 +05306398 /* 1 second timeout*/
6399 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6400 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6401
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006402 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006403
Akash Goel0beb0592015-03-06 11:07:20 +05306404 /* Leaning on the below call to gen6_set_rps to program/setup the
6405 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6406 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006407 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006408
6409 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6410}
6411
Chris Wilsondc979972016-05-10 14:10:04 +01006412static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006413{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006414 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306415 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00006416 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00006417
6418 /* 1a: Software RC state - RC0 */
6419 I915_WRITE(GEN6_RC_STATE, 0);
6420
6421 /* 1b: Get forcewake during program sequence. Although the driver
6422 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006423 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006424
6425 /* 2a: Disable RC states. */
6426 I915_WRITE(GEN6_RC_CONTROL, 0);
6427
6428 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306429
6430 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01006431 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306432 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
6433 else
6434 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00006435 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6436 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306437 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006438 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306439
Dave Gordon1a3d1892016-05-13 15:36:30 +01006440 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306441 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6442
Zhe Wang20e49362014-11-04 17:07:05 +00006443 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006444
Zhe Wang38c23522015-01-20 12:23:04 +00006445 /* 2c: Program Coarse Power Gating Policies. */
6446 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
6447 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
6448
Zhe Wang20e49362014-11-04 17:07:05 +00006449 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006450 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00006451 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02006452 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00006453 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
6454 I915_WRITE(GEN6_RC_CONTROL,
6455 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00006456
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306457 /*
6458 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306459 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306460 */
Chris Wilsondc979972016-05-10 14:10:04 +01006461 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306462 I915_WRITE(GEN9_PG_ENABLE, 0);
6463 else
6464 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
6465 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006466
Mika Kuoppala59bad942015-01-16 11:34:40 +02006467 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006468}
6469
Chris Wilsondc979972016-05-10 14:10:04 +01006470static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006471{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006472 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306473 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006474 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006475
6476 /* 1a: Software RC state - RC0 */
6477 I915_WRITE(GEN6_RC_STATE, 0);
6478
6479 /* 1c & 1d: Get forcewake during program sequence. Although the driver
6480 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006481 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006482
6483 /* 2a: Disable RC states. */
6484 I915_WRITE(GEN6_RC_CONTROL, 0);
6485
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006486 /* 2b: Program RC6 thresholds.*/
6487 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6488 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6489 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306490 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006491 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006492 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01006493 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07006494 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
6495 else
6496 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006497
6498 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006499 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006500 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01006501 intel_print_rc6_info(dev_priv, rc6_mask);
6502 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07006503 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6504 GEN7_RC_CTL_TO_MODE |
6505 rc6_mask);
6506 else
6507 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6508 GEN6_RC_CTL_EI_MODE(1) |
6509 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006510
6511 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006512 I915_WRITE(GEN6_RPNSWREQ,
6513 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
6514 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6515 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006516 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6517 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006518
Daniel Vetter7526ed72014-09-29 15:07:19 +02006519 /* Docs recommend 900MHz, and 300 MHz respectively */
6520 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6521 dev_priv->rps.max_freq_softlimit << 24 |
6522 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006523
Daniel Vetter7526ed72014-09-29 15:07:19 +02006524 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6525 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6526 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6527 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006528
Daniel Vetter7526ed72014-09-29 15:07:19 +02006529 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006530
6531 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006532 I915_WRITE(GEN6_RP_CONTROL,
6533 GEN6_RP_MEDIA_TURBO |
6534 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6535 GEN6_RP_MEDIA_IS_GFX |
6536 GEN6_RP_ENABLE |
6537 GEN6_RP_UP_BUSY_AVG |
6538 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006539
Daniel Vetter7526ed72014-09-29 15:07:19 +02006540 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006541
Chris Wilson3a45b052016-07-13 09:10:32 +01006542 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006543
Mika Kuoppala59bad942015-01-16 11:34:40 +02006544 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006545}
6546
Chris Wilsondc979972016-05-10 14:10:04 +01006547static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006548{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006549 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306550 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01006551 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006552 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006553 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006554 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006555
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006556 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006557
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006558 /* Here begins a magic sequence of register writes to enable
6559 * auto-downclocking.
6560 *
6561 * Perhaps there might be some value in exposing these to
6562 * userspace...
6563 */
6564 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006565
6566 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006567 gtfifodbg = I915_READ(GTFIFODBG);
6568 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006569 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6570 I915_WRITE(GTFIFODBG, gtfifodbg);
6571 }
6572
Mika Kuoppala59bad942015-01-16 11:34:40 +02006573 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006574
6575 /* disable the counters and set deterministic thresholds */
6576 I915_WRITE(GEN6_RC_CONTROL, 0);
6577
6578 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6579 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6580 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6581 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6582 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6583
Akash Goel3b3f1652016-10-13 22:44:48 +05306584 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006585 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006586
6587 I915_WRITE(GEN6_RC_SLEEP, 0);
6588 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006589 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006590 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6591 else
6592 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006593 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006594 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6595
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006596 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006597 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006598 if (rc6_mode & INTEL_RC6_ENABLE)
6599 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
6600
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006601 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01006602 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006603 if (rc6_mode & INTEL_RC6p_ENABLE)
6604 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006605
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006606 if (rc6_mode & INTEL_RC6pp_ENABLE)
6607 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
6608 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006609
Chris Wilsondc979972016-05-10 14:10:04 +01006610 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006611
6612 I915_WRITE(GEN6_RC_CONTROL,
6613 rc6_mask |
6614 GEN6_RC_CTL_EI_MODE(1) |
6615 GEN6_RC_CTL_HW_ENABLE);
6616
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006617 /* Power down if completely idle for over 50ms */
6618 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006619 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006620
Chris Wilson3a45b052016-07-13 09:10:32 +01006621 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006622
Ben Widawsky31643d52012-09-26 10:34:01 -07006623 rc6vids = 0;
6624 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006625 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006626 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006627 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006628 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6629 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6630 rc6vids &= 0xffff00;
6631 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6632 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6633 if (ret)
6634 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6635 }
6636
Mika Kuoppala59bad942015-01-16 11:34:40 +02006637 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006638}
6639
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006640static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006641{
6642 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006643 unsigned int gpu_freq;
6644 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306645 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006646 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03006647 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006648
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006649 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006650
Ben Widawskyeda79642013-10-07 17:15:48 -03006651 policy = cpufreq_cpu_get(0);
6652 if (policy) {
6653 max_ia_freq = policy->cpuinfo.max_freq;
6654 cpufreq_cpu_put(policy);
6655 } else {
6656 /*
6657 * Default to measured freq if none found, PCU will ensure we
6658 * don't go over
6659 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006660 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006661 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006662
6663 /* Convert from kHz to MHz */
6664 max_ia_freq /= 1000;
6665
Ben Widawsky153b4b952013-10-22 22:05:09 -07006666 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006667 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6668 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006669
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006670 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306671 /* Convert GT frequency to 50 HZ units */
6672 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
6673 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
6674 } else {
6675 min_gpu_freq = dev_priv->rps.min_freq;
6676 max_gpu_freq = dev_priv->rps.max_freq;
6677 }
6678
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006679 /*
6680 * For each potential GPU frequency, load a ring frequency we'd like
6681 * to use for memory access. We do this by specifying the IA frequency
6682 * the PCU should use as a reference to determine the ring frequency.
6683 */
Akash Goel4c8c7742015-06-29 14:50:20 +05306684 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6685 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006686 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006687
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006688 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306689 /*
6690 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6691 * No floor required for ring frequency on SKL.
6692 */
6693 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006694 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07006695 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6696 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01006697 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07006698 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006699 ring_freq = max(min_ring_freq, ring_freq);
6700 /* leave ia_freq as the default, chosen by cpufreq */
6701 } else {
6702 /* On older processors, there is no separate ring
6703 * clock domain, so in order to boost the bandwidth
6704 * of the ring, we need to upclock the CPU (ia_freq).
6705 *
6706 * For GPU frequencies less than 750MHz,
6707 * just use the lowest ring freq.
6708 */
6709 if (gpu_freq < min_freq)
6710 ia_freq = 800;
6711 else
6712 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6713 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6714 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006715
Ben Widawsky42c05262012-09-26 10:34:00 -07006716 sandybridge_pcode_write(dev_priv,
6717 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006718 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6719 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6720 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006721 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006722}
6723
Ville Syrjälä03af2042014-06-28 02:03:53 +03006724static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306725{
6726 u32 val, rp0;
6727
Jani Nikula5b5929c2015-10-07 11:17:46 +03006728 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306729
Imre Deak43b67992016-08-31 19:13:02 +03006730 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006731 case 8:
6732 /* (2 * 4) config */
6733 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6734 break;
6735 case 12:
6736 /* (2 * 6) config */
6737 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6738 break;
6739 case 16:
6740 /* (2 * 8) config */
6741 default:
6742 /* Setting (2 * 8) Min RP0 for any other combination */
6743 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6744 break;
Deepak S095acd52015-01-17 11:05:59 +05306745 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006746
6747 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6748
Deepak S2b6b3a02014-05-27 15:59:30 +05306749 return rp0;
6750}
6751
6752static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6753{
6754 u32 val, rpe;
6755
6756 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6757 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6758
6759 return rpe;
6760}
6761
Deepak S7707df42014-07-12 18:46:14 +05306762static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6763{
6764 u32 val, rp1;
6765
Jani Nikula5b5929c2015-10-07 11:17:46 +03006766 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6767 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6768
Deepak S7707df42014-07-12 18:46:14 +05306769 return rp1;
6770}
6771
Deepak S96676fe2016-08-12 18:46:41 +05306772static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6773{
6774 u32 val, rpn;
6775
6776 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6777 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6778 FB_GFX_FREQ_FUSE_MASK);
6779
6780 return rpn;
6781}
6782
Deepak Sf8f2b002014-07-10 13:16:21 +05306783static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6784{
6785 u32 val, rp1;
6786
6787 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6788
6789 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6790
6791 return rp1;
6792}
6793
Ville Syrjälä03af2042014-06-28 02:03:53 +03006794static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006795{
6796 u32 val, rp0;
6797
Jani Nikula64936252013-05-22 15:36:20 +03006798 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006799
6800 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6801 /* Clamp to max */
6802 rp0 = min_t(u32, rp0, 0xea);
6803
6804 return rp0;
6805}
6806
6807static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6808{
6809 u32 val, rpe;
6810
Jani Nikula64936252013-05-22 15:36:20 +03006811 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006812 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006813 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006814 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6815
6816 return rpe;
6817}
6818
Ville Syrjälä03af2042014-06-28 02:03:53 +03006819static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006820{
Imre Deak36146032014-12-04 18:39:35 +02006821 u32 val;
6822
6823 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6824 /*
6825 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6826 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6827 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6828 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6829 * to make sure it matches what Punit accepts.
6830 */
6831 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006832}
6833
Imre Deakae484342014-03-31 15:10:44 +03006834/* Check that the pctx buffer wasn't move under us. */
6835static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6836{
6837 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6838
6839 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6840 dev_priv->vlv_pctx->stolen->start);
6841}
6842
Deepak S38807742014-05-23 21:00:15 +05306843
6844/* Check that the pcbr address is not empty. */
6845static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6846{
6847 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6848
6849 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6850}
6851
Chris Wilsondc979972016-05-10 14:10:04 +01006852static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306853{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006854 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006855 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306856 u32 pcbr;
6857 int pctx_size = 32*1024;
6858
Deepak S38807742014-05-23 21:00:15 +05306859 pcbr = I915_READ(VLV_PCBR);
6860 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006861 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306862 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006863 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306864
6865 pctx_paddr = (paddr & (~4095));
6866 I915_WRITE(VLV_PCBR, pctx_paddr);
6867 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006868
6869 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306870}
6871
Chris Wilsondc979972016-05-10 14:10:04 +01006872static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006873{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006874 struct drm_i915_gem_object *pctx;
6875 unsigned long pctx_paddr;
6876 u32 pcbr;
6877 int pctx_size = 24*1024;
6878
6879 pcbr = I915_READ(VLV_PCBR);
6880 if (pcbr) {
6881 /* BIOS set it up already, grab the pre-alloc'd space */
6882 int pcbr_offset;
6883
6884 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006885 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006886 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006887 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006888 pctx_size);
6889 goto out;
6890 }
6891
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006892 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6893
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006894 /*
6895 * From the Gunit register HAS:
6896 * The Gfx driver is expected to program this register and ensure
6897 * proper allocation within Gfx stolen memory. For example, this
6898 * register should be programmed such than the PCBR range does not
6899 * overlap with other ranges, such as the frame buffer, protected
6900 * memory, or any other relevant ranges.
6901 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006902 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006903 if (!pctx) {
6904 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006905 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006906 }
6907
6908 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6909 I915_WRITE(VLV_PCBR, pctx_paddr);
6910
6911out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006912 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006913 dev_priv->vlv_pctx = pctx;
6914}
6915
Chris Wilsondc979972016-05-10 14:10:04 +01006916static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006917{
Imre Deakae484342014-03-31 15:10:44 +03006918 if (WARN_ON(!dev_priv->vlv_pctx))
6919 return;
6920
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006921 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006922 dev_priv->vlv_pctx = NULL;
6923}
6924
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006925static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6926{
6927 dev_priv->rps.gpll_ref_freq =
6928 vlv_get_cck_clock(dev_priv, "GPLL ref",
6929 CCK_GPLL_CLOCK_CONTROL,
6930 dev_priv->czclk_freq);
6931
6932 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6933 dev_priv->rps.gpll_ref_freq);
6934}
6935
Chris Wilsondc979972016-05-10 14:10:04 +01006936static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006937{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006938 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006939
Chris Wilsondc979972016-05-10 14:10:04 +01006940 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006941
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006942 vlv_init_gpll_ref_freq(dev_priv);
6943
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006944 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6945 switch ((val >> 6) & 3) {
6946 case 0:
6947 case 1:
6948 dev_priv->mem_freq = 800;
6949 break;
6950 case 2:
6951 dev_priv->mem_freq = 1066;
6952 break;
6953 case 3:
6954 dev_priv->mem_freq = 1333;
6955 break;
6956 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006957 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006958
Imre Deak4e805192014-04-14 20:24:41 +03006959 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6960 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6961 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006962 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006963 dev_priv->rps.max_freq);
6964
6965 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6966 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006967 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006968 dev_priv->rps.efficient_freq);
6969
Deepak Sf8f2b002014-07-10 13:16:21 +05306970 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6971 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006972 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306973 dev_priv->rps.rp1_freq);
6974
Imre Deak4e805192014-04-14 20:24:41 +03006975 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6976 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006977 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006978 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006979}
6980
Chris Wilsondc979972016-05-10 14:10:04 +01006981static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306982{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006983 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306984
Chris Wilsondc979972016-05-10 14:10:04 +01006985 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306986
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006987 vlv_init_gpll_ref_freq(dev_priv);
6988
Ville Syrjäläa5805162015-05-26 20:42:30 +03006989 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006990 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006991 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006992
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006993 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006994 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006995 dev_priv->mem_freq = 2000;
6996 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006997 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006998 dev_priv->mem_freq = 1600;
6999 break;
7000 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007001 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007002
Deepak S2b6b3a02014-05-27 15:59:30 +05307003 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
7004 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
7005 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007006 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05307007 dev_priv->rps.max_freq);
7008
7009 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
7010 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007011 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05307012 dev_priv->rps.efficient_freq);
7013
Deepak S7707df42014-07-12 18:46:14 +05307014 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
7015 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007016 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05307017 dev_priv->rps.rp1_freq);
7018
Deepak S96676fe2016-08-12 18:46:41 +05307019 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307020 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007021 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05307022 dev_priv->rps.min_freq);
7023
Ville Syrjälä1c147622014-08-18 14:42:43 +03007024 WARN_ONCE((dev_priv->rps.max_freq |
7025 dev_priv->rps.efficient_freq |
7026 dev_priv->rps.rp1_freq |
7027 dev_priv->rps.min_freq) & 1,
7028 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307029}
7030
Chris Wilsondc979972016-05-10 14:10:04 +01007031static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007032{
Chris Wilsondc979972016-05-10 14:10:04 +01007033 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007034}
7035
Chris Wilsondc979972016-05-10 14:10:04 +01007036static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307037{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007038 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307039 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05307040 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307041
7042 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7043
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007044 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7045 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307046 if (gtfifodbg) {
7047 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7048 gtfifodbg);
7049 I915_WRITE(GTFIFODBG, gtfifodbg);
7050 }
7051
7052 cherryview_check_pctx(dev_priv);
7053
7054 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7055 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007056 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307057
Ville Syrjälä160614a2015-01-19 13:50:47 +02007058 /* Disable RC states. */
7059 I915_WRITE(GEN6_RC_CONTROL, 0);
7060
Deepak S38807742014-05-23 21:00:15 +05307061 /* 2a: Program RC6 thresholds.*/
7062 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7063 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7064 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7065
Akash Goel3b3f1652016-10-13 22:44:48 +05307066 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007067 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307068 I915_WRITE(GEN6_RC_SLEEP, 0);
7069
Deepak Sf4f71c72015-03-28 15:23:35 +05307070 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7071 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307072
7073 /* allows RC6 residency counter to work */
7074 I915_WRITE(VLV_COUNTER_CONTROL,
7075 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7076 VLV_MEDIA_RC6_COUNT_EN |
7077 VLV_RENDER_RC6_COUNT_EN));
7078
7079 /* For now we assume BIOS is allocating and populating the PCBR */
7080 pcbr = I915_READ(VLV_PCBR);
7081
Deepak S38807742014-05-23 21:00:15 +05307082 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01007083 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
7084 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007085 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307086
7087 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7088
Deepak S2b6b3a02014-05-27 15:59:30 +05307089 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007090 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307091 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7092 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7093 I915_WRITE(GEN6_RP_UP_EI, 66000);
7094 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7095
7096 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7097
7098 /* 5: Enable RPS */
7099 I915_WRITE(GEN6_RP_CONTROL,
7100 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007101 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307102 GEN6_RP_ENABLE |
7103 GEN6_RP_UP_BUSY_AVG |
7104 GEN6_RP_DOWN_IDLE_AVG);
7105
Deepak S3ef62342015-04-29 08:36:24 +05307106 /* Setting Fixed Bias */
7107 val = VLV_OVERRIDE_EN |
7108 VLV_SOC_TDP_EN |
7109 CHV_BIAS_CPU_50_SOC_50;
7110 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7111
Deepak S2b6b3a02014-05-27 15:59:30 +05307112 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7113
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007114 /* RPS code assumes GPLL is used */
7115 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7116
Jani Nikula742f4912015-09-03 11:16:09 +03007117 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307118 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7119
Chris Wilson3a45b052016-07-13 09:10:32 +01007120 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307121
Mika Kuoppala59bad942015-01-16 11:34:40 +02007122 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307123}
7124
Chris Wilsondc979972016-05-10 14:10:04 +01007125static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007126{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007127 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307128 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07007129 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007130
7131 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7132
Imre Deakae484342014-03-31 15:10:44 +03007133 valleyview_check_pctx(dev_priv);
7134
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007135 gtfifodbg = I915_READ(GTFIFODBG);
7136 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007137 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7138 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007139 I915_WRITE(GTFIFODBG, gtfifodbg);
7140 }
7141
Deepak Sc8d9a592013-11-23 14:55:42 +05307142 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007143 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007144
Ville Syrjälä160614a2015-01-19 13:50:47 +02007145 /* Disable RC states. */
7146 I915_WRITE(GEN6_RC_CONTROL, 0);
7147
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007148 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007149 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7150 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7151 I915_WRITE(GEN6_RP_UP_EI, 66000);
7152 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7153
7154 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7155
7156 I915_WRITE(GEN6_RP_CONTROL,
7157 GEN6_RP_MEDIA_TURBO |
7158 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7159 GEN6_RP_MEDIA_IS_GFX |
7160 GEN6_RP_ENABLE |
7161 GEN6_RP_UP_BUSY_AVG |
7162 GEN6_RP_DOWN_IDLE_CONT);
7163
7164 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7165 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7166 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7167
Akash Goel3b3f1652016-10-13 22:44:48 +05307168 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007169 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007170
Jesse Barnes2f0aa302013-11-15 09:32:11 -08007171 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007172
7173 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07007174 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02007175 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7176 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04007177 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07007178 VLV_MEDIA_RC6_COUNT_EN |
7179 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04007180
Chris Wilsondc979972016-05-10 14:10:04 +01007181 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007182 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07007183
Chris Wilsondc979972016-05-10 14:10:04 +01007184 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07007185
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07007186 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007187
Deepak S3ef62342015-04-29 08:36:24 +05307188 /* Setting Fixed Bias */
7189 val = VLV_OVERRIDE_EN |
7190 VLV_SOC_TDP_EN |
7191 VLV_BIAS_CPU_125_SOC_875;
7192 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7193
Jani Nikula64936252013-05-22 15:36:20 +03007194 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007195
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007196 /* RPS code assumes GPLL is used */
7197 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7198
Jani Nikula742f4912015-09-03 11:16:09 +03007199 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007200 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7201
Chris Wilson3a45b052016-07-13 09:10:32 +01007202 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007203
Mika Kuoppala59bad942015-01-16 11:34:40 +02007204 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007205}
7206
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007207static unsigned long intel_pxfreq(u32 vidfreq)
7208{
7209 unsigned long freq;
7210 int div = (vidfreq & 0x3f0000) >> 16;
7211 int post = (vidfreq & 0x3000) >> 12;
7212 int pre = (vidfreq & 0x7);
7213
7214 if (!pre)
7215 return 0;
7216
7217 freq = ((div * 133333) / ((1<<post) * pre));
7218
7219 return freq;
7220}
7221
Daniel Vettereb48eb02012-04-26 23:28:12 +02007222static const struct cparams {
7223 u16 i;
7224 u16 t;
7225 u16 m;
7226 u16 c;
7227} cparams[] = {
7228 { 1, 1333, 301, 28664 },
7229 { 1, 1066, 294, 24460 },
7230 { 1, 800, 294, 25192 },
7231 { 0, 1333, 276, 27605 },
7232 { 0, 1066, 276, 27605 },
7233 { 0, 800, 231, 23784 },
7234};
7235
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007236static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007237{
7238 u64 total_count, diff, ret;
7239 u32 count1, count2, count3, m = 0, c = 0;
7240 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7241 int i;
7242
Chris Wilson67520412017-03-02 13:28:01 +00007243 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007244
Daniel Vetter20e4d402012-08-08 23:35:39 +02007245 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007246
7247 /* Prevent division-by-zero if we are asking too fast.
7248 * Also, we don't get interesting results if we are polling
7249 * faster than once in 10ms, so just return the saved value
7250 * in such cases.
7251 */
7252 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007253 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007254
7255 count1 = I915_READ(DMIEC);
7256 count2 = I915_READ(DDREC);
7257 count3 = I915_READ(CSIEC);
7258
7259 total_count = count1 + count2 + count3;
7260
7261 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007262 if (total_count < dev_priv->ips.last_count1) {
7263 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007264 diff += total_count;
7265 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007266 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007267 }
7268
7269 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007270 if (cparams[i].i == dev_priv->ips.c_m &&
7271 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007272 m = cparams[i].m;
7273 c = cparams[i].c;
7274 break;
7275 }
7276 }
7277
7278 diff = div_u64(diff, diff1);
7279 ret = ((m * diff) + c);
7280 ret = div_u64(ret, 10);
7281
Daniel Vetter20e4d402012-08-08 23:35:39 +02007282 dev_priv->ips.last_count1 = total_count;
7283 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007284
Daniel Vetter20e4d402012-08-08 23:35:39 +02007285 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007286
7287 return ret;
7288}
7289
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007290unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7291{
7292 unsigned long val;
7293
Chris Wilsondc979972016-05-10 14:10:04 +01007294 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007295 return 0;
7296
7297 spin_lock_irq(&mchdev_lock);
7298
7299 val = __i915_chipset_val(dev_priv);
7300
7301 spin_unlock_irq(&mchdev_lock);
7302
7303 return val;
7304}
7305
Daniel Vettereb48eb02012-04-26 23:28:12 +02007306unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7307{
7308 unsigned long m, x, b;
7309 u32 tsfs;
7310
7311 tsfs = I915_READ(TSFS);
7312
7313 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7314 x = I915_READ8(TR1);
7315
7316 b = tsfs & TSFS_INTR_MASK;
7317
7318 return ((m * x) / 127) - b;
7319}
7320
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007321static int _pxvid_to_vd(u8 pxvid)
7322{
7323 if (pxvid == 0)
7324 return 0;
7325
7326 if (pxvid >= 8 && pxvid < 31)
7327 pxvid = 31;
7328
7329 return (pxvid + 2) * 125;
7330}
7331
7332static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007333{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007334 const int vd = _pxvid_to_vd(pxvid);
7335 const int vm = vd - 1125;
7336
Chris Wilsondc979972016-05-10 14:10:04 +01007337 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007338 return vm > 0 ? vm : 0;
7339
7340 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007341}
7342
Daniel Vetter02d71952012-08-09 16:44:54 +02007343static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007344{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007345 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007346 u32 count;
7347
Chris Wilson67520412017-03-02 13:28:01 +00007348 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007349
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007350 now = ktime_get_raw_ns();
7351 diffms = now - dev_priv->ips.last_time2;
7352 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007353
7354 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007355 if (!diffms)
7356 return;
7357
7358 count = I915_READ(GFXEC);
7359
Daniel Vetter20e4d402012-08-08 23:35:39 +02007360 if (count < dev_priv->ips.last_count2) {
7361 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007362 diff += count;
7363 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007364 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007365 }
7366
Daniel Vetter20e4d402012-08-08 23:35:39 +02007367 dev_priv->ips.last_count2 = count;
7368 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007369
7370 /* More magic constants... */
7371 diff = diff * 1181;
7372 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007373 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007374}
7375
Daniel Vetter02d71952012-08-09 16:44:54 +02007376void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7377{
Chris Wilsondc979972016-05-10 14:10:04 +01007378 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02007379 return;
7380
Daniel Vetter92703882012-08-09 16:46:01 +02007381 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007382
7383 __i915_update_gfx_val(dev_priv);
7384
Daniel Vetter92703882012-08-09 16:46:01 +02007385 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007386}
7387
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007388static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007389{
7390 unsigned long t, corr, state1, corr2, state2;
7391 u32 pxvid, ext_v;
7392
Chris Wilson67520412017-03-02 13:28:01 +00007393 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007394
Ville Syrjälä616847e2015-09-18 20:03:19 +03007395 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007396 pxvid = (pxvid >> 24) & 0x7f;
7397 ext_v = pvid_to_extvid(dev_priv, pxvid);
7398
7399 state1 = ext_v;
7400
7401 t = i915_mch_val(dev_priv);
7402
7403 /* Revel in the empirically derived constants */
7404
7405 /* Correction factor in 1/100000 units */
7406 if (t > 80)
7407 corr = ((t * 2349) + 135940);
7408 else if (t >= 50)
7409 corr = ((t * 964) + 29317);
7410 else /* < 50 */
7411 corr = ((t * 301) + 1004);
7412
7413 corr = corr * ((150142 * state1) / 10000 - 78642);
7414 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007415 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007416
7417 state2 = (corr2 * state1) / 10000;
7418 state2 /= 100; /* convert to mW */
7419
Daniel Vetter02d71952012-08-09 16:44:54 +02007420 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007421
Daniel Vetter20e4d402012-08-08 23:35:39 +02007422 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007423}
7424
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007425unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7426{
7427 unsigned long val;
7428
Chris Wilsondc979972016-05-10 14:10:04 +01007429 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007430 return 0;
7431
7432 spin_lock_irq(&mchdev_lock);
7433
7434 val = __i915_gfx_val(dev_priv);
7435
7436 spin_unlock_irq(&mchdev_lock);
7437
7438 return val;
7439}
7440
Daniel Vettereb48eb02012-04-26 23:28:12 +02007441/**
7442 * i915_read_mch_val - return value for IPS use
7443 *
7444 * Calculate and return a value for the IPS driver to use when deciding whether
7445 * we have thermal and power headroom to increase CPU or GPU power budget.
7446 */
7447unsigned long i915_read_mch_val(void)
7448{
7449 struct drm_i915_private *dev_priv;
7450 unsigned long chipset_val, graphics_val, ret = 0;
7451
Daniel Vetter92703882012-08-09 16:46:01 +02007452 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007453 if (!i915_mch_dev)
7454 goto out_unlock;
7455 dev_priv = i915_mch_dev;
7456
Chris Wilsonf531dcb2012-09-25 10:16:12 +01007457 chipset_val = __i915_chipset_val(dev_priv);
7458 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007459
7460 ret = chipset_val + graphics_val;
7461
7462out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007463 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007464
7465 return ret;
7466}
7467EXPORT_SYMBOL_GPL(i915_read_mch_val);
7468
7469/**
7470 * i915_gpu_raise - raise GPU frequency limit
7471 *
7472 * Raise the limit; IPS indicates we have thermal headroom.
7473 */
7474bool i915_gpu_raise(void)
7475{
7476 struct drm_i915_private *dev_priv;
7477 bool ret = true;
7478
Daniel Vetter92703882012-08-09 16:46:01 +02007479 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007480 if (!i915_mch_dev) {
7481 ret = false;
7482 goto out_unlock;
7483 }
7484 dev_priv = i915_mch_dev;
7485
Daniel Vetter20e4d402012-08-08 23:35:39 +02007486 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7487 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007488
7489out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007490 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007491
7492 return ret;
7493}
7494EXPORT_SYMBOL_GPL(i915_gpu_raise);
7495
7496/**
7497 * i915_gpu_lower - lower GPU frequency limit
7498 *
7499 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7500 * frequency maximum.
7501 */
7502bool i915_gpu_lower(void)
7503{
7504 struct drm_i915_private *dev_priv;
7505 bool ret = true;
7506
Daniel Vetter92703882012-08-09 16:46:01 +02007507 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007508 if (!i915_mch_dev) {
7509 ret = false;
7510 goto out_unlock;
7511 }
7512 dev_priv = i915_mch_dev;
7513
Daniel Vetter20e4d402012-08-08 23:35:39 +02007514 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7515 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007516
7517out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007518 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007519
7520 return ret;
7521}
7522EXPORT_SYMBOL_GPL(i915_gpu_lower);
7523
7524/**
7525 * i915_gpu_busy - indicate GPU business to IPS
7526 *
7527 * Tell the IPS driver whether or not the GPU is busy.
7528 */
7529bool i915_gpu_busy(void)
7530{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007531 bool ret = false;
7532
Daniel Vetter92703882012-08-09 16:46:01 +02007533 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007534 if (i915_mch_dev)
7535 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007536 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007537
7538 return ret;
7539}
7540EXPORT_SYMBOL_GPL(i915_gpu_busy);
7541
7542/**
7543 * i915_gpu_turbo_disable - disable graphics turbo
7544 *
7545 * Disable graphics turbo by resetting the max frequency and setting the
7546 * current frequency to the default.
7547 */
7548bool i915_gpu_turbo_disable(void)
7549{
7550 struct drm_i915_private *dev_priv;
7551 bool ret = true;
7552
Daniel Vetter92703882012-08-09 16:46:01 +02007553 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007554 if (!i915_mch_dev) {
7555 ret = false;
7556 goto out_unlock;
7557 }
7558 dev_priv = i915_mch_dev;
7559
Daniel Vetter20e4d402012-08-08 23:35:39 +02007560 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007561
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007562 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007563 ret = false;
7564
7565out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007566 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007567
7568 return ret;
7569}
7570EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7571
7572/**
7573 * Tells the intel_ips driver that the i915 driver is now loaded, if
7574 * IPS got loaded first.
7575 *
7576 * This awkward dance is so that neither module has to depend on the
7577 * other in order for IPS to do the appropriate communication of
7578 * GPU turbo limits to i915.
7579 */
7580static void
7581ips_ping_for_i915_load(void)
7582{
7583 void (*link)(void);
7584
7585 link = symbol_get(ips_link_to_i915_driver);
7586 if (link) {
7587 link();
7588 symbol_put(ips_link_to_i915_driver);
7589 }
7590}
7591
7592void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7593{
Daniel Vetter02d71952012-08-09 16:44:54 +02007594 /* We only register the i915 ips part with intel-ips once everything is
7595 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007596 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007597 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007598 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007599
7600 ips_ping_for_i915_load();
7601}
7602
7603void intel_gpu_ips_teardown(void)
7604{
Daniel Vetter92703882012-08-09 16:46:01 +02007605 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007606 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02007607 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007608}
Deepak S76c3552f2014-01-30 23:08:16 +05307609
Chris Wilsondc979972016-05-10 14:10:04 +01007610static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007611{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007612 u32 lcfuse;
7613 u8 pxw[16];
7614 int i;
7615
7616 /* Disable to program */
7617 I915_WRITE(ECR, 0);
7618 POSTING_READ(ECR);
7619
7620 /* Program energy weights for various events */
7621 I915_WRITE(SDEW, 0x15040d00);
7622 I915_WRITE(CSIEW0, 0x007f0000);
7623 I915_WRITE(CSIEW1, 0x1e220004);
7624 I915_WRITE(CSIEW2, 0x04000004);
7625
7626 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007627 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007628 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007629 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007630
7631 /* Program P-state weights to account for frequency power adjustment */
7632 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007633 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007634 unsigned long freq = intel_pxfreq(pxvidfreq);
7635 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7636 PXVFREQ_PX_SHIFT;
7637 unsigned long val;
7638
7639 val = vid * vid;
7640 val *= (freq / 1000);
7641 val *= 255;
7642 val /= (127*127*900);
7643 if (val > 0xff)
7644 DRM_ERROR("bad pxval: %ld\n", val);
7645 pxw[i] = val;
7646 }
7647 /* Render standby states get 0 weight */
7648 pxw[14] = 0;
7649 pxw[15] = 0;
7650
7651 for (i = 0; i < 4; i++) {
7652 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7653 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007654 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007655 }
7656
7657 /* Adjust magic regs to magic values (more experimental results) */
7658 I915_WRITE(OGW0, 0);
7659 I915_WRITE(OGW1, 0);
7660 I915_WRITE(EG0, 0x00007f00);
7661 I915_WRITE(EG1, 0x0000000e);
7662 I915_WRITE(EG2, 0x000e0000);
7663 I915_WRITE(EG3, 0x68000300);
7664 I915_WRITE(EG4, 0x42000000);
7665 I915_WRITE(EG5, 0x00140031);
7666 I915_WRITE(EG6, 0);
7667 I915_WRITE(EG7, 0);
7668
7669 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007670 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007671
7672 /* Enable PMON + select events */
7673 I915_WRITE(ECR, 0x80000019);
7674
7675 lcfuse = I915_READ(LCFUSE02);
7676
Daniel Vetter20e4d402012-08-08 23:35:39 +02007677 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007678}
7679
Chris Wilsondc979972016-05-10 14:10:04 +01007680void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007681{
Imre Deakb268c692015-12-15 20:10:31 +02007682 /*
7683 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7684 * requirement.
7685 */
7686 if (!i915.enable_rc6) {
7687 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7688 intel_runtime_pm_get(dev_priv);
7689 }
Imre Deake6069ca2014-04-18 16:01:02 +03007690
Chris Wilsonb5163db2016-08-10 13:58:24 +01007691 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01007692 mutex_lock(&dev_priv->rps.hw_lock);
7693
7694 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01007695 if (IS_CHERRYVIEW(dev_priv))
7696 cherryview_init_gt_powersave(dev_priv);
7697 else if (IS_VALLEYVIEW(dev_priv))
7698 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01007699 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01007700 gen6_init_rps_frequencies(dev_priv);
7701
7702 /* Derive initial user preferences/limits from the hardware limits */
7703 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
7704 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
7705
7706 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
7707 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
7708
7709 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
7710 dev_priv->rps.min_freq_softlimit =
7711 max_t(int,
7712 dev_priv->rps.efficient_freq,
7713 intel_freq_opcode(dev_priv, 450));
7714
Chris Wilson99ac9612016-07-13 09:10:34 +01007715 /* After setting max-softlimit, find the overclock max freq */
7716 if (IS_GEN6(dev_priv) ||
7717 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7718 u32 params = 0;
7719
7720 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7721 if (params & BIT(31)) { /* OC supported */
7722 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7723 (dev_priv->rps.max_freq & 0xff) * 50,
7724 (params & 0xff) * 50);
7725 dev_priv->rps.max_freq = params & 0xff;
7726 }
7727 }
7728
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007729 /* Finally allow us to boost to max by default */
7730 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7731
Chris Wilson773ea9a2016-07-13 09:10:33 +01007732 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01007733 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01007734
7735 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007736}
7737
Chris Wilsondc979972016-05-10 14:10:04 +01007738void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007739{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007740 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007741 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007742
7743 if (!i915.enable_rc6)
7744 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007745}
7746
Chris Wilson54b4f682016-07-21 21:16:19 +01007747/**
7748 * intel_suspend_gt_powersave - suspend PM work and helper threads
7749 * @dev_priv: i915 device
7750 *
7751 * We don't want to disable RC6 or other features here, we just want
7752 * to make sure any work we've queued has finished and won't bother
7753 * us while we're suspended.
7754 */
7755void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7756{
7757 if (INTEL_GEN(dev_priv) < 6)
7758 return;
7759
7760 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7761 intel_runtime_pm_put(dev_priv);
7762
7763 /* gen6_rps_idle() will be called later to disable interrupts */
7764}
7765
Chris Wilsonb7137e02016-07-13 09:10:37 +01007766void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7767{
7768 dev_priv->rps.enabled = true; /* force disabling */
7769 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007770
7771 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007772}
7773
Chris Wilsondc979972016-05-10 14:10:04 +01007774void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007775{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007776 if (!READ_ONCE(dev_priv->rps.enabled))
7777 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007778
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007779 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007780
Chris Wilsonb7137e02016-07-13 09:10:37 +01007781 if (INTEL_GEN(dev_priv) >= 9) {
7782 gen9_disable_rc6(dev_priv);
7783 gen9_disable_rps(dev_priv);
7784 } else if (IS_CHERRYVIEW(dev_priv)) {
7785 cherryview_disable_rps(dev_priv);
7786 } else if (IS_VALLEYVIEW(dev_priv)) {
7787 valleyview_disable_rps(dev_priv);
7788 } else if (INTEL_GEN(dev_priv) >= 6) {
7789 gen6_disable_rps(dev_priv);
7790 } else if (IS_IRONLAKE_M(dev_priv)) {
7791 ironlake_disable_drps(dev_priv);
7792 }
7793
7794 dev_priv->rps.enabled = false;
7795 mutex_unlock(&dev_priv->rps.hw_lock);
7796}
7797
7798void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7799{
Chris Wilson54b4f682016-07-21 21:16:19 +01007800 /* We shouldn't be disabling as we submit, so this should be less
7801 * racy than it appears!
7802 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007803 if (READ_ONCE(dev_priv->rps.enabled))
7804 return;
7805
7806 /* Powersaving is controlled by the host when inside a VM */
7807 if (intel_vgpu_active(dev_priv))
7808 return;
7809
7810 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007811
Chris Wilsondc979972016-05-10 14:10:04 +01007812 if (IS_CHERRYVIEW(dev_priv)) {
7813 cherryview_enable_rps(dev_priv);
7814 } else if (IS_VALLEYVIEW(dev_priv)) {
7815 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007816 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007817 gen9_enable_rc6(dev_priv);
7818 gen9_enable_rps(dev_priv);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07007819 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007820 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007821 } else if (IS_BROADWELL(dev_priv)) {
7822 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007823 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007824 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007825 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007826 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007827 } else if (IS_IRONLAKE_M(dev_priv)) {
7828 ironlake_enable_drps(dev_priv);
7829 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007830 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007831
7832 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7833 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7834
7835 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7836 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7837
Chris Wilson54b4f682016-07-21 21:16:19 +01007838 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007839 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007840}
Imre Deakc6df39b2014-04-14 20:24:29 +03007841
Chris Wilson54b4f682016-07-21 21:16:19 +01007842static void __intel_autoenable_gt_powersave(struct work_struct *work)
7843{
7844 struct drm_i915_private *dev_priv =
7845 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7846 struct intel_engine_cs *rcs;
7847 struct drm_i915_gem_request *req;
7848
7849 if (READ_ONCE(dev_priv->rps.enabled))
7850 goto out;
7851
Akash Goel3b3f1652016-10-13 22:44:48 +05307852 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007853 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007854 goto out;
7855
7856 if (!rcs->init_context)
7857 goto out;
7858
7859 mutex_lock(&dev_priv->drm.struct_mutex);
7860
7861 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7862 if (IS_ERR(req))
7863 goto unlock;
7864
7865 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7866 rcs->init_context(req);
7867
7868 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007869 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007870
7871unlock:
7872 mutex_unlock(&dev_priv->drm.struct_mutex);
7873out:
7874 intel_runtime_pm_put(dev_priv);
7875}
7876
7877void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7878{
7879 if (READ_ONCE(dev_priv->rps.enabled))
7880 return;
7881
7882 if (IS_IRONLAKE_M(dev_priv)) {
7883 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007884 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007885 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7886 /*
7887 * PCU communication is slow and this doesn't need to be
7888 * done at any specific time, so do this out of our fast path
7889 * to make resume and init faster.
7890 *
7891 * We depend on the HW RC6 power context save/restore
7892 * mechanism when entering D3 through runtime PM suspend. So
7893 * disable RPM until RPS/RC6 is properly setup. We can only
7894 * get here via the driver load/system resume/runtime resume
7895 * paths, so the _noresume version is enough (and in case of
7896 * runtime resume it's necessary).
7897 */
7898 if (queue_delayed_work(dev_priv->wq,
7899 &dev_priv->rps.autoenable_work,
7900 round_jiffies_up_relative(HZ)))
7901 intel_runtime_pm_get_noresume(dev_priv);
7902 }
7903}
7904
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007905static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007906{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007907 /*
7908 * On Ibex Peak and Cougar Point, we need to disable clock
7909 * gating for the panel power sequencer or it will fail to
7910 * start up when no ports are active.
7911 */
7912 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7913}
7914
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007915static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007916{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007917 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007918
Damien Lespiau055e3932014-08-18 13:49:10 +01007919 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007920 I915_WRITE(DSPCNTR(pipe),
7921 I915_READ(DSPCNTR(pipe)) |
7922 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007923
7924 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7925 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007926 }
7927}
7928
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007929static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007930{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007931 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7932 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7933 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7934
7935 /*
7936 * Don't touch WM1S_LP_EN here.
7937 * Doing so could cause underruns.
7938 */
7939}
7940
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007941static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007942{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007943 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007944
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007945 /*
7946 * Required for FBC
7947 * WaFbcDisableDpfcClockGating:ilk
7948 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007949 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7950 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7951 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007952
7953 I915_WRITE(PCH_3DCGDIS0,
7954 MARIUNIT_CLOCK_GATE_DISABLE |
7955 SVSMUNIT_CLOCK_GATE_DISABLE);
7956 I915_WRITE(PCH_3DCGDIS1,
7957 VFMUNIT_CLOCK_GATE_DISABLE);
7958
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007959 /*
7960 * According to the spec the following bits should be set in
7961 * order to enable memory self-refresh
7962 * The bit 22/21 of 0x42004
7963 * The bit 5 of 0x42020
7964 * The bit 15 of 0x45000
7965 */
7966 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7967 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7968 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007969 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007970 I915_WRITE(DISP_ARB_CTL,
7971 (I915_READ(DISP_ARB_CTL) |
7972 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007973
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007974 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007975
7976 /*
7977 * Based on the document from hardware guys the following bits
7978 * should be set unconditionally in order to enable FBC.
7979 * The bit 22 of 0x42000
7980 * The bit 22 of 0x42004
7981 * The bit 7,8,9 of 0x42020.
7982 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007983 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007984 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007985 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7986 I915_READ(ILK_DISPLAY_CHICKEN1) |
7987 ILK_FBCQ_DIS);
7988 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7989 I915_READ(ILK_DISPLAY_CHICKEN2) |
7990 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007991 }
7992
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007993 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7994
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007995 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7996 I915_READ(ILK_DISPLAY_CHICKEN2) |
7997 ILK_ELPIN_409_SELECT);
7998 I915_WRITE(_3D_CHICKEN2,
7999 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8000 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008001
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008002 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008003 I915_WRITE(CACHE_MODE_0,
8004 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008005
Akash Goel4e046322014-04-04 17:14:38 +05308006 /* WaDisable_RenderCache_OperationalFlush:ilk */
8007 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8008
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008009 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008010
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008011 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008012}
8013
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008014static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008015{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008016 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008017 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008018
8019 /*
8020 * On Ibex Peak and Cougar Point, we need to disable clock
8021 * gating for the panel power sequencer or it will fail to
8022 * start up when no ports are active.
8023 */
Jesse Barnescd664072013-10-02 10:34:19 -07008024 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8025 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8026 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008027 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8028 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008029 /* The below fixes the weird display corruption, a few pixels shifted
8030 * downward, on (only) LVDS of some HP laptops with IVY.
8031 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008032 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008033 val = I915_READ(TRANS_CHICKEN2(pipe));
8034 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8035 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008036 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008037 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008038 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8039 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8040 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008041 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8042 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008043 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008044 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008045 I915_WRITE(TRANS_CHICKEN1(pipe),
8046 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8047 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008048}
8049
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008050static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008051{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008052 uint32_t tmp;
8053
8054 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008055 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8056 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8057 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008058}
8059
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008060static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008061{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008062 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008063
Damien Lespiau231e54f2012-10-19 17:55:41 +01008064 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008065
8066 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8067 I915_READ(ILK_DISPLAY_CHICKEN2) |
8068 ILK_ELPIN_409_SELECT);
8069
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008070 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008071 I915_WRITE(_3D_CHICKEN,
8072 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8073
Akash Goel4e046322014-04-04 17:14:38 +05308074 /* WaDisable_RenderCache_OperationalFlush:snb */
8075 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8076
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008077 /*
8078 * BSpec recoomends 8x4 when MSAA is used,
8079 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008080 *
8081 * Note that PS/WM thread counts depend on the WIZ hashing
8082 * disable bit, which we don't touch here, but it's good
8083 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008084 */
8085 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008086 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008087
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008088 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008089
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008090 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008091 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008092
8093 I915_WRITE(GEN6_UCGCTL1,
8094 I915_READ(GEN6_UCGCTL1) |
8095 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8096 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8097
8098 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8099 * gating disable must be set. Failure to set it results in
8100 * flickering pixels due to Z write ordering failures after
8101 * some amount of runtime in the Mesa "fire" demo, and Unigine
8102 * Sanctuary and Tropics, and apparently anything else with
8103 * alpha test or pixel discard.
8104 *
8105 * According to the spec, bit 11 (RCCUNIT) must also be set,
8106 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008107 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008108 * WaDisableRCCUnitClockGating:snb
8109 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008110 */
8111 I915_WRITE(GEN6_UCGCTL2,
8112 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8113 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8114
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008115 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008116 I915_WRITE(_3D_CHICKEN3,
8117 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008118
8119 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008120 * Bspec says:
8121 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8122 * 3DSTATE_SF number of SF output attributes is more than 16."
8123 */
8124 I915_WRITE(_3D_CHICKEN3,
8125 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8126
8127 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008128 * According to the spec the following bits should be
8129 * set in order to enable memory self-refresh and fbc:
8130 * The bit21 and bit22 of 0x42000
8131 * The bit21 and bit22 of 0x42004
8132 * The bit5 and bit7 of 0x42020
8133 * The bit14 of 0x70180
8134 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008135 *
8136 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008137 */
8138 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8139 I915_READ(ILK_DISPLAY_CHICKEN1) |
8140 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8141 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8142 I915_READ(ILK_DISPLAY_CHICKEN2) |
8143 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008144 I915_WRITE(ILK_DSPCLK_GATE_D,
8145 I915_READ(ILK_DSPCLK_GATE_D) |
8146 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8147 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008148
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008149 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008150
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008151 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008152
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008153 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008154}
8155
8156static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8157{
8158 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8159
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008160 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008161 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008162 *
8163 * This actually overrides the dispatch
8164 * mode for all thread types.
8165 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008166 reg &= ~GEN7_FF_SCHED_MASK;
8167 reg |= GEN7_FF_TS_SCHED_HW;
8168 reg |= GEN7_FF_VS_SCHED_HW;
8169 reg |= GEN7_FF_DS_SCHED_HW;
8170
8171 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8172}
8173
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008174static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008175{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008176 /*
8177 * TODO: this bit should only be enabled when really needed, then
8178 * disabled when not needed anymore in order to save power.
8179 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008180 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008181 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8182 I915_READ(SOUTH_DSPCLK_GATE_D) |
8183 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008184
8185 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008186 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8187 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008188 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008189}
8190
Ville Syrjälä712bf362016-10-31 22:37:23 +02008191static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008192{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008193 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008194 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8195
8196 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8197 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8198 }
8199}
8200
Imre Deak450174f2016-05-03 15:54:21 +03008201static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8202 int general_prio_credits,
8203 int high_prio_credits)
8204{
8205 u32 misccpctl;
8206
8207 /* WaTempDisableDOPClkGating:bdw */
8208 misccpctl = I915_READ(GEN7_MISCCPCTL);
8209 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8210
8211 I915_WRITE(GEN8_L3SQCREG1,
8212 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
8213 L3_HIGH_PRIO_CREDITS(high_prio_credits));
8214
8215 /*
8216 * Wait at least 100 clocks before re-enabling clock gating.
8217 * See the definition of L3SQCREG1 in BSpec.
8218 */
8219 POSTING_READ(GEN8_L3SQCREG1);
8220 udelay(1);
8221 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8222}
8223
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008224static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008225{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008226 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008227
8228 /* WaDisableSDEUnitClockGating:kbl */
8229 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8230 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8231 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008232
8233 /* WaDisableGamClockGating:kbl */
8234 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8235 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8236 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008237
Rodrigo Vivi82525c12017-06-08 08:50:00 -07008238 /* WaFbcNukeOnHostModify:kbl,cfl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008239 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8240 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008241}
8242
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008243static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008244{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008245 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008246
8247 /* WAC6entrylatency:skl */
8248 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8249 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008250
8251 /* WaFbcNukeOnHostModify:skl */
8252 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8253 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008254}
8255
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008256static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008257{
Damien Lespiau07d27e22014-03-03 17:31:46 +00008258 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008259
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008260 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008261
Ben Widawskyab57fff2013-12-12 15:28:04 -08008262 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008263 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008264
Ben Widawskyab57fff2013-12-12 15:28:04 -08008265 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008266 I915_WRITE(CHICKEN_PAR1_1,
8267 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8268
Ben Widawskyab57fff2013-12-12 15:28:04 -08008269 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008270 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008271 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008272 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008273 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008274 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008275
Ben Widawskyab57fff2013-12-12 15:28:04 -08008276 /* WaVSRefCountFullforceMissDisable:bdw */
8277 /* WaDSRefCountFullforceMissDisable:bdw */
8278 I915_WRITE(GEN7_FF_THREAD_MODE,
8279 I915_READ(GEN7_FF_THREAD_MODE) &
8280 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008281
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008282 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8283 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008284
8285 /* WaDisableSDEUnitClockGating:bdw */
8286 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8287 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008288
Imre Deak450174f2016-05-03 15:54:21 +03008289 /* WaProgramL3SqcReg1Default:bdw */
8290 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008291
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008292 /*
8293 * WaGttCachingOffByDefault:bdw
8294 * GTT cache may not work with big pages, so if those
8295 * are ever enabled GTT cache may need to be disabled.
8296 */
8297 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
8298
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008299 /* WaKVMNotificationOnConfigChange:bdw */
8300 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8301 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8302
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008303 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008304
8305 /* WaDisableDopClockGating:bdw
8306 *
8307 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8308 * clock gating.
8309 */
8310 I915_WRITE(GEN6_UCGCTL1,
8311 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008312}
8313
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008314static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008315{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008316 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008317
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008318 /* L3 caching of data atomics doesn't work -- disable it. */
8319 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8320 I915_WRITE(HSW_ROW_CHICKEN3,
8321 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8322
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008323 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008324 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8325 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8326 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8327
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008328 /* WaVSRefCountFullforceMissDisable:hsw */
8329 I915_WRITE(GEN7_FF_THREAD_MODE,
8330 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008331
Akash Goel4e046322014-04-04 17:14:38 +05308332 /* WaDisable_RenderCache_OperationalFlush:hsw */
8333 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8334
Chia-I Wufe27c602014-01-28 13:29:33 +08008335 /* enable HiZ Raw Stall Optimization */
8336 I915_WRITE(CACHE_MODE_0_GEN7,
8337 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008339 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008340 I915_WRITE(CACHE_MODE_1,
8341 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008342
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008343 /*
8344 * BSpec recommends 8x4 when MSAA is used,
8345 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008346 *
8347 * Note that PS/WM thread counts depend on the WIZ hashing
8348 * disable bit, which we don't touch here, but it's good
8349 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008350 */
8351 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008352 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008353
Kenneth Graunke94411592014-12-31 16:23:00 -08008354 /* WaSampleCChickenBitEnable:hsw */
8355 I915_WRITE(HALF_SLICE_CHICKEN3,
8356 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8357
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008358 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008359 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8360
Paulo Zanoni90a88642013-05-03 17:23:45 -03008361 /* WaRsPkgCStateDisplayPMReq:hsw */
8362 I915_WRITE(CHICKEN_PAR1_1,
8363 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008364
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008365 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008366}
8367
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008368static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008369{
Ben Widawsky20848222012-05-04 18:58:59 -07008370 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008371
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008372 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008373
Damien Lespiau231e54f2012-10-19 17:55:41 +01008374 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008375
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008376 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008377 I915_WRITE(_3D_CHICKEN3,
8378 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8379
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008380 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008381 I915_WRITE(IVB_CHICKEN3,
8382 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8383 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8384
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008385 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008386 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008387 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8388 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008389
Akash Goel4e046322014-04-04 17:14:38 +05308390 /* WaDisable_RenderCache_OperationalFlush:ivb */
8391 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8392
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008393 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008394 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8395 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8396
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008397 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008398 I915_WRITE(GEN7_L3CNTLREG1,
8399 GEN7_WA_FOR_GEN7_L3_CONTROL);
8400 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008401 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008402 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008403 I915_WRITE(GEN7_ROW_CHICKEN2,
8404 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008405 else {
8406 /* must write both registers */
8407 I915_WRITE(GEN7_ROW_CHICKEN2,
8408 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008409 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8410 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008411 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008412
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008413 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008414 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8415 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8416
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008417 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008418 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008419 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008420 */
8421 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008422 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008423
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008424 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008425 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8426 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8427 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8428
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008429 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008430
8431 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008432
Chris Wilson22721342014-03-04 09:41:43 +00008433 if (0) { /* causes HiZ corruption on ivb:gt1 */
8434 /* enable HiZ Raw Stall Optimization */
8435 I915_WRITE(CACHE_MODE_0_GEN7,
8436 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8437 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008438
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008439 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008440 I915_WRITE(CACHE_MODE_1,
8441 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008442
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008443 /*
8444 * BSpec recommends 8x4 when MSAA is used,
8445 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008446 *
8447 * Note that PS/WM thread counts depend on the WIZ hashing
8448 * disable bit, which we don't touch here, but it's good
8449 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008450 */
8451 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008452 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008453
Ben Widawsky20848222012-05-04 18:58:59 -07008454 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8455 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8456 snpcr |= GEN6_MBC_SNPCR_MED;
8457 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008458
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008459 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008460 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008461
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008462 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008463}
8464
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008465static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008466{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008467 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008468 I915_WRITE(_3D_CHICKEN3,
8469 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8470
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008471 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008472 I915_WRITE(IVB_CHICKEN3,
8473 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8474 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8475
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008476 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008477 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008478 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008479 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8480 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008481
Akash Goel4e046322014-04-04 17:14:38 +05308482 /* WaDisable_RenderCache_OperationalFlush:vlv */
8483 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8484
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008485 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008486 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8487 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8488
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008489 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008490 I915_WRITE(GEN7_ROW_CHICKEN2,
8491 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8492
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008493 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008494 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8495 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8496 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8497
Ville Syrjälä46680e02014-01-22 21:33:01 +02008498 gen7_setup_fixed_func_scheduler(dev_priv);
8499
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008500 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008501 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008502 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008503 */
8504 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008505 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008506
Akash Goelc98f5062014-03-24 23:00:07 +05308507 /* WaDisableL3Bank2xClockGate:vlv
8508 * Disabling L3 clock gating- MMIO 940c[25] = 1
8509 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8510 I915_WRITE(GEN7_UCGCTL4,
8511 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008512
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008513 /*
8514 * BSpec says this must be set, even though
8515 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8516 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008517 I915_WRITE(CACHE_MODE_1,
8518 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008519
8520 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008521 * BSpec recommends 8x4 when MSAA is used,
8522 * however in practice 16x4 seems fastest.
8523 *
8524 * Note that PS/WM thread counts depend on the WIZ hashing
8525 * disable bit, which we don't touch here, but it's good
8526 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8527 */
8528 I915_WRITE(GEN7_GT_MODE,
8529 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8530
8531 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008532 * WaIncreaseL3CreditsForVLVB0:vlv
8533 * This is the hardware default actually.
8534 */
8535 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8536
8537 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008538 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008539 * Disable clock gating on th GCFG unit to prevent a delay
8540 * in the reporting of vblank events.
8541 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008542 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008543}
8544
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008545static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008546{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008547 /* WaVSRefCountFullforceMissDisable:chv */
8548 /* WaDSRefCountFullforceMissDisable:chv */
8549 I915_WRITE(GEN7_FF_THREAD_MODE,
8550 I915_READ(GEN7_FF_THREAD_MODE) &
8551 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008552
8553 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8554 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8555 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008556
8557 /* WaDisableCSUnitClockGating:chv */
8558 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8559 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03008560
8561 /* WaDisableSDEUnitClockGating:chv */
8562 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8563 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008564
8565 /*
Imre Deak450174f2016-05-03 15:54:21 +03008566 * WaProgramL3SqcReg1Default:chv
8567 * See gfxspecs/Related Documents/Performance Guide/
8568 * LSQC Setting Recommendations.
8569 */
8570 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8571
8572 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008573 * GTT cache may not work with big pages, so if those
8574 * are ever enabled GTT cache may need to be disabled.
8575 */
8576 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008577}
8578
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008579static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008580{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008581 uint32_t dspclk_gate;
8582
8583 I915_WRITE(RENCLK_GATE_D1, 0);
8584 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8585 GS_UNIT_CLOCK_GATE_DISABLE |
8586 CL_UNIT_CLOCK_GATE_DISABLE);
8587 I915_WRITE(RAMCLK_GATE_D, 0);
8588 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8589 OVRUNIT_CLOCK_GATE_DISABLE |
8590 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008591 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008592 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8593 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02008594
8595 /* WaDisableRenderCachePipelinedFlush */
8596 I915_WRITE(CACHE_MODE_0,
8597 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03008598
Akash Goel4e046322014-04-04 17:14:38 +05308599 /* WaDisable_RenderCache_OperationalFlush:g4x */
8600 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8601
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008602 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008603}
8604
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008605static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008606{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008607 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8608 I915_WRITE(RENCLK_GATE_D2, 0);
8609 I915_WRITE(DSPCLK_GATE_D, 0);
8610 I915_WRITE(RAMCLK_GATE_D, 0);
8611 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008612 I915_WRITE(MI_ARB_STATE,
8613 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308614
8615 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8616 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008617}
8618
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008619static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008620{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008621 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8622 I965_RCC_CLOCK_GATE_DISABLE |
8623 I965_RCPB_CLOCK_GATE_DISABLE |
8624 I965_ISC_CLOCK_GATE_DISABLE |
8625 I965_FBC_CLOCK_GATE_DISABLE);
8626 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008627 I915_WRITE(MI_ARB_STATE,
8628 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308629
8630 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8631 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008632}
8633
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008634static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008635{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008636 u32 dstate = I915_READ(D_STATE);
8637
8638 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8639 DSTATE_DOT_CLOCK_GATING;
8640 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01008641
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008642 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01008643 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02008644
8645 /* IIR "flip pending" means done if this bit is set */
8646 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02008647
8648 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02008649 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02008650
8651 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8652 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008653
8654 I915_WRITE(MI_ARB_STATE,
8655 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008656}
8657
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008658static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008659{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008660 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02008661
8662 /* interrupts should cause a wake up from C3 */
8663 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8664 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008665
8666 I915_WRITE(MEM_MODE,
8667 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008668}
8669
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008670static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008671{
Ville Syrjälä10383922014-08-15 01:21:54 +03008672 I915_WRITE(MEM_MODE,
8673 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8674 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008675}
8676
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008677void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008678{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008679 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008680}
8681
Ville Syrjälä712bf362016-10-31 22:37:23 +02008682void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008683{
Ville Syrjälä712bf362016-10-31 22:37:23 +02008684 if (HAS_PCH_LPT(dev_priv))
8685 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03008686}
8687
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008688static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02008689{
8690 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8691}
8692
8693/**
8694 * intel_init_clock_gating_hooks - setup the clock gating hooks
8695 * @dev_priv: device private
8696 *
8697 * Setup the hooks that configure which clocks of a given platform can be
8698 * gated and also apply various GT and display specific workarounds for these
8699 * platforms. Note that some GT specific workarounds are applied separately
8700 * when GPU contexts or batchbuffers start their execution.
8701 */
8702void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8703{
8704 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008705 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Rodrigo Vivi82525c12017-06-08 08:50:00 -07008706 else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008707 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008708 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008709 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008710 else if (IS_GEMINILAKE(dev_priv))
8711 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008712 else if (IS_BROADWELL(dev_priv))
8713 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
8714 else if (IS_CHERRYVIEW(dev_priv))
8715 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
8716 else if (IS_HASWELL(dev_priv))
8717 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
8718 else if (IS_IVYBRIDGE(dev_priv))
8719 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8720 else if (IS_VALLEYVIEW(dev_priv))
8721 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
8722 else if (IS_GEN6(dev_priv))
8723 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8724 else if (IS_GEN5(dev_priv))
8725 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8726 else if (IS_G4X(dev_priv))
8727 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008728 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008729 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008730 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008731 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8732 else if (IS_GEN3(dev_priv))
8733 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8734 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8735 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8736 else if (IS_GEN2(dev_priv))
8737 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8738 else {
8739 MISSING_CASE(INTEL_DEVID(dev_priv));
8740 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8741 }
8742}
8743
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008744/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008745void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008746{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008747 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008748
Daniel Vetterc921aba2012-04-26 23:28:17 +02008749 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008750 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008751 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008752 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008753 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008754
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008755 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008756 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008757 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008758 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008759 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008760 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008761 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008762 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008763
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008764 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008765 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008766 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008767 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008768 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008769 dev_priv->display.compute_intermediate_wm =
8770 ilk_compute_intermediate_wm;
8771 dev_priv->display.initial_watermarks =
8772 ilk_initial_watermarks;
8773 dev_priv->display.optimize_watermarks =
8774 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008775 } else {
8776 DRM_DEBUG_KMS("Failed to read display plane latency. "
8777 "Disable CxSR\n");
8778 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008779 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008780 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008781 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008782 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008783 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008784 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008785 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03008786 } else if (IS_G4X(dev_priv)) {
8787 g4x_setup_wm_latency(dev_priv);
8788 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
8789 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
8790 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
8791 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008792 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008793 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008794 dev_priv->is_ddr3,
8795 dev_priv->fsb_freq,
8796 dev_priv->mem_freq)) {
8797 DRM_INFO("failed to find known CxSR latency "
8798 "(found ddr%s fsb freq %d, mem freq %d), "
8799 "disabling CxSR\n",
8800 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8801 dev_priv->fsb_freq, dev_priv->mem_freq);
8802 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008803 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008804 dev_priv->display.update_wm = NULL;
8805 } else
8806 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008807 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008808 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008809 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008810 dev_priv->display.update_wm = i9xx_update_wm;
8811 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008812 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008813 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008814 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008815 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008816 } else {
8817 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008818 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008819 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008820 } else {
8821 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008822 }
8823}
8824
Lyude87660502016-08-17 15:55:53 -04008825static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8826{
8827 uint32_t flags =
8828 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8829
8830 switch (flags) {
8831 case GEN6_PCODE_SUCCESS:
8832 return 0;
8833 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008834 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04008835 case GEN6_PCODE_ILLEGAL_CMD:
8836 return -ENXIO;
8837 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008838 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008839 return -EOVERFLOW;
8840 case GEN6_PCODE_TIMEOUT:
8841 return -ETIMEDOUT;
8842 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00008843 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04008844 return 0;
8845 }
8846}
8847
8848static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8849{
8850 uint32_t flags =
8851 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8852
8853 switch (flags) {
8854 case GEN6_PCODE_SUCCESS:
8855 return 0;
8856 case GEN6_PCODE_ILLEGAL_CMD:
8857 return -ENXIO;
8858 case GEN7_PCODE_TIMEOUT:
8859 return -ETIMEDOUT;
8860 case GEN7_PCODE_ILLEGAL_DATA:
8861 return -EINVAL;
8862 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8863 return -EOVERFLOW;
8864 default:
8865 MISSING_CASE(flags);
8866 return 0;
8867 }
8868}
8869
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008870int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008871{
Lyude87660502016-08-17 15:55:53 -04008872 int status;
8873
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008874 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008875
Chris Wilson3f5582d2016-06-30 15:32:45 +01008876 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8877 * use te fw I915_READ variants to reduce the amount of work
8878 * required when reading/writing.
8879 */
8880
8881 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008882 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
8883 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07008884 return -EAGAIN;
8885 }
8886
Chris Wilson3f5582d2016-06-30 15:32:45 +01008887 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8888 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8889 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008890
Chris Wilsone09a3032017-04-11 11:13:39 +01008891 if (__intel_wait_for_register_fw(dev_priv,
8892 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8893 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008894 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
8895 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07008896 return -ETIMEDOUT;
8897 }
8898
Chris Wilson3f5582d2016-06-30 15:32:45 +01008899 *val = I915_READ_FW(GEN6_PCODE_DATA);
8900 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008901
Lyude87660502016-08-17 15:55:53 -04008902 if (INTEL_GEN(dev_priv) > 6)
8903 status = gen7_check_mailbox_status(dev_priv);
8904 else
8905 status = gen6_check_mailbox_status(dev_priv);
8906
8907 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008908 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
8909 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04008910 return status;
8911 }
8912
Ben Widawsky42c05262012-09-26 10:34:00 -07008913 return 0;
8914}
8915
Chris Wilson3f5582d2016-06-30 15:32:45 +01008916int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008917 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008918{
Lyude87660502016-08-17 15:55:53 -04008919 int status;
8920
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008921 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008922
Chris Wilson3f5582d2016-06-30 15:32:45 +01008923 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8924 * use te fw I915_READ variants to reduce the amount of work
8925 * required when reading/writing.
8926 */
8927
8928 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008929 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
8930 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07008931 return -EAGAIN;
8932 }
8933
Chris Wilson3f5582d2016-06-30 15:32:45 +01008934 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008935 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008936 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008937
Chris Wilsone09a3032017-04-11 11:13:39 +01008938 if (__intel_wait_for_register_fw(dev_priv,
8939 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8940 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008941 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
8942 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07008943 return -ETIMEDOUT;
8944 }
8945
Chris Wilson3f5582d2016-06-30 15:32:45 +01008946 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008947
Lyude87660502016-08-17 15:55:53 -04008948 if (INTEL_GEN(dev_priv) > 6)
8949 status = gen7_check_mailbox_status(dev_priv);
8950 else
8951 status = gen6_check_mailbox_status(dev_priv);
8952
8953 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01008954 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
8955 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04008956 return status;
8957 }
8958
Ben Widawsky42c05262012-09-26 10:34:00 -07008959 return 0;
8960}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008961
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008962static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8963 u32 request, u32 reply_mask, u32 reply,
8964 u32 *status)
8965{
8966 u32 val = request;
8967
8968 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8969
8970 return *status || ((val & reply_mask) == reply);
8971}
8972
8973/**
8974 * skl_pcode_request - send PCODE request until acknowledgment
8975 * @dev_priv: device private
8976 * @mbox: PCODE mailbox ID the request is targeted for
8977 * @request: request ID
8978 * @reply_mask: mask used to check for request acknowledgment
8979 * @reply: value used to check for request acknowledgment
8980 * @timeout_base_ms: timeout for polling with preemption enabled
8981 *
8982 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008983 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008984 * The request is acknowledged once the PCODE reply dword equals @reply after
8985 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008986 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008987 * preemption disabled.
8988 *
8989 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8990 * other error as reported by PCODE.
8991 */
8992int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8993 u32 reply_mask, u32 reply, int timeout_base_ms)
8994{
8995 u32 status;
8996 int ret;
8997
8998 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8999
9000#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9001 &status)
9002
9003 /*
9004 * Prime the PCODE by doing a request first. Normally it guarantees
9005 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9006 * _wait_for() doesn't guarantee when its passed condition is evaluated
9007 * first, so send the first request explicitly.
9008 */
9009 if (COND) {
9010 ret = 0;
9011 goto out;
9012 }
9013 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
9014 if (!ret)
9015 goto out;
9016
9017 /*
9018 * The above can time out if the number of requests was low (2 in the
9019 * worst case) _and_ PCODE was busy for some reason even after a
9020 * (queued) request and @timeout_base_ms delay. As a workaround retry
9021 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009022 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009023 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009024 * requests, and for any quirks of the PCODE firmware that delays
9025 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009026 */
9027 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9028 WARN_ON_ONCE(timeout_base_ms > 3);
9029 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009030 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009031 preempt_enable();
9032
9033out:
9034 return ret ? ret : status;
9035#undef COND
9036}
9037
Ville Syrjälädd06f882014-11-10 22:55:12 +02009038static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9039{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009040 /*
9041 * N = val - 0xb7
9042 * Slow = Fast = GPLL ref * N
9043 */
9044 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009045}
9046
Fengguang Wub55dd642014-07-12 11:21:39 +02009047static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009048{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009049 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009050}
9051
Fengguang Wub55dd642014-07-12 11:21:39 +02009052static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309053{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009054 /*
9055 * N = val / 2
9056 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9057 */
9058 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309059}
9060
Fengguang Wub55dd642014-07-12 11:21:39 +02009061static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309062{
Ville Syrjälä1c147622014-08-18 14:42:43 +03009063 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009064 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309065}
9066
Ville Syrjälä616bc822015-01-23 21:04:25 +02009067int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9068{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009069 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009070 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9071 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009072 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009073 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009074 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009075 return byt_gpu_freq(dev_priv, val);
9076 else
9077 return val * GT_FREQUENCY_MULTIPLIER;
9078}
9079
Ville Syrjälä616bc822015-01-23 21:04:25 +02009080int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9081{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009082 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009083 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9084 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009085 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009086 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009087 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009088 return byt_freq_opcode(dev_priv, val);
9089 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009090 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309091}
9092
Chris Wilson6ad790c2015-04-07 16:20:31 +01009093struct request_boost {
9094 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02009095 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01009096};
9097
9098static void __intel_rps_boost_work(struct work_struct *work)
9099{
9100 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01009101 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01009102
Chris Wilsonf69a02c2016-07-01 17:23:16 +01009103 if (!i915_gem_request_completed(req))
Chris Wilson7b92c1b2017-06-28 13:35:48 +01009104 gen6_rps_boost(req, NULL);
Chris Wilson6ad790c2015-04-07 16:20:31 +01009105
Chris Wilsone8a261e2016-07-20 13:31:49 +01009106 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01009107 kfree(boost);
9108}
9109
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01009110void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01009111{
9112 struct request_boost *boost;
9113
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01009114 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01009115 return;
9116
Chris Wilsonf69a02c2016-07-01 17:23:16 +01009117 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01009118 return;
9119
Chris Wilson6ad790c2015-04-07 16:20:31 +01009120 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
9121 if (boost == NULL)
9122 return;
9123
Chris Wilsone8a261e2016-07-20 13:31:49 +01009124 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01009125
9126 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01009127 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01009128}
9129
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009130void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009131{
Daniel Vetterf742a552013-12-06 10:17:53 +01009132 mutex_init(&dev_priv->rps.hw_lock);
9133
Chris Wilson54b4f682016-07-21 21:16:19 +01009134 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
9135 __intel_autoenable_gt_powersave);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01009136 atomic_set(&dev_priv->rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009137
Paulo Zanoni33688d92014-03-07 20:08:19 -03009138 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02009139 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009140}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009141
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009142static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9143 const i915_reg_t reg)
9144{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009145 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009146 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009147
9148 /* The register accessed do not need forcewake. We borrow
9149 * uncore lock to prevent concurrent access to range reg.
9150 */
9151 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009152
9153 /* vlv and chv residency counters are 40 bits in width.
9154 * With a control bit, we can choose between upper or lower
9155 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009156 *
9157 * Although we always use the counter in high-range mode elsewhere,
9158 * userspace may attempt to read the value before rc6 is initialised,
9159 * before we have set the default VLV_COUNTER_CONTROL value. So always
9160 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009161 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009162 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9163 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009164 upper = I915_READ_FW(reg);
9165 do {
9166 tmp = upper;
9167
9168 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9169 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9170 lower = I915_READ_FW(reg);
9171
9172 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9173 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9174 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009175 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009176
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009177 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
9178 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9179 * now.
9180 */
9181
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009182 spin_unlock_irq(&dev_priv->uncore.lock);
9183
9184 return lower | (u64)upper << 8;
9185}
9186
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009187u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
9188 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009189{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009190 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009191
9192 if (!intel_enable_rc6())
9193 return 0;
9194
9195 intel_runtime_pm_get(dev_priv);
9196
9197 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9198 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009199 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009200 div = dev_priv->czclk_freq;
9201
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009202 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009203 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009204 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009205 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009206
9207 time_hw = I915_READ(reg);
9208 } else {
9209 units = 128000; /* 1.28us */
9210 div = 100000;
9211
9212 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009213 }
9214
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009215 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009216 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009217}