blob: ccdea53210c08f1d7e81f9c14455ee0d353d3243 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200315static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200317 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300318 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300319
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100320 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200321 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300322 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300323 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200324 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200325 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200328 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200329 val = I915_READ(DSPFW3);
330 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
331 if (enable)
332 val |= PINEVIEW_SELF_REFRESH_EN;
333 else
334 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200338 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200349 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
351 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
352 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300353 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200355 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300356 }
357
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200358 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
359 enableddisabled(enable),
360 enableddisabled(was_enabled));
361
362 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300363}
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool ret;
368
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200369 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200370 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200371 dev_priv->wm.vlv.cxsr = enable;
372 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373
374 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200375}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200376
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377/*
378 * Latency for FIFO fetches is dependent on several factors:
379 * - memory configuration (speed, channels)
380 * - chipset
381 * - current MCH state
382 * It can be fairly high in some situations, so here we assume a fairly
383 * pessimal value. It's a tradeoff between extra memory fetches (if we
384 * set this value too high, the FIFO will fetch frequently to stay full)
385 * and power consumption (set it too low to save power and we might see
386 * FIFO underruns and display "flicker").
387 *
388 * A value of 5us seems to be a good balance; safe for very low end
389 * platforms but not overly aggressive on lower latency configs.
390 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100391static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300392
Ville Syrjäläb5004722015-03-05 21:19:47 +0200393#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
394 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
395
Ville Syrjälä49845a22016-11-22 18:02:01 +0200396static int vlv_get_fifo_size(struct intel_plane *plane)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200397{
Ville Syrjälä49845a22016-11-22 18:02:01 +0200398 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200399 int sprite0_start, sprite1_start, size;
400
Ville Syrjälä49845a22016-11-22 18:02:01 +0200401 if (plane->id == PLANE_CURSOR)
402 return 63;
403
404 switch (plane->pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200405 uint32_t dsparb, dsparb2, dsparb3;
406 case PIPE_A:
407 dsparb = I915_READ(DSPARB);
408 dsparb2 = I915_READ(DSPARB2);
409 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
410 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
411 break;
412 case PIPE_B:
413 dsparb = I915_READ(DSPARB);
414 dsparb2 = I915_READ(DSPARB2);
415 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
416 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
417 break;
418 case PIPE_C:
419 dsparb2 = I915_READ(DSPARB2);
420 dsparb3 = I915_READ(DSPARB3);
421 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
422 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
423 break;
424 default:
425 return 0;
426 }
427
Ville Syrjälä49845a22016-11-22 18:02:01 +0200428 switch (plane->id) {
429 case PLANE_PRIMARY:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200430 size = sprite0_start;
431 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200432 case PLANE_SPRITE0:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200433 size = sprite1_start - sprite0_start;
434 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200435 case PLANE_SPRITE1:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200436 size = 512 - 1 - sprite1_start;
437 break;
438 default:
439 return 0;
440 }
441
Ville Syrjälä49845a22016-11-22 18:02:01 +0200442 DRM_DEBUG_KMS("%s FIFO size: %d\n", plane->base.name, size);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200443
444 return size;
445}
446
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200447static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300448{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449 uint32_t dsparb = I915_READ(DSPARB);
450 int size;
451
452 size = dsparb & 0x7f;
453 if (plane)
454 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
455
456 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
457 plane ? "B" : "A", size);
458
459 return size;
460}
461
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200462static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300463{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300464 uint32_t dsparb = I915_READ(DSPARB);
465 int size;
466
467 size = dsparb & 0x1ff;
468 if (plane)
469 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
470 size >>= 1; /* Convert to cachelines */
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200478static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480 uint32_t dsparb = I915_READ(DSPARB);
481 int size;
482
483 size = dsparb & 0x7f;
484 size >>= 2; /* Convert to cachelines */
485
486 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
487 plane ? "B" : "A",
488 size);
489
490 return size;
491}
492
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493/* Pineview has different values for various configs */
494static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = PINEVIEW_DISPLAY_FIFO,
496 .max_wm = PINEVIEW_MAX_WM,
497 .default_wm = PINEVIEW_DFT_WM,
498 .guard_size = PINEVIEW_GUARD_WM,
499 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = PINEVIEW_DISPLAY_FIFO,
503 .max_wm = PINEVIEW_MAX_WM,
504 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
505 .guard_size = PINEVIEW_GUARD_WM,
506 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = PINEVIEW_CURSOR_FIFO,
510 .max_wm = PINEVIEW_CURSOR_MAX_WM,
511 .default_wm = PINEVIEW_CURSOR_DFT_WM,
512 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
513 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
515static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = PINEVIEW_CURSOR_FIFO,
517 .max_wm = PINEVIEW_CURSOR_MAX_WM,
518 .default_wm = PINEVIEW_CURSOR_DFT_WM,
519 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
520 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
522static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300523 .fifo_size = G4X_FIFO_SIZE,
524 .max_wm = G4X_MAX_WM,
525 .default_wm = G4X_MAX_WM,
526 .guard_size = 2,
527 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528};
529static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I965_CURSOR_FIFO,
531 .max_wm = I965_CURSOR_MAX_WM,
532 .default_wm = I965_CURSOR_DFT_WM,
533 .guard_size = 2,
534 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300537 .fifo_size = I965_CURSOR_FIFO,
538 .max_wm = I965_CURSOR_MAX_WM,
539 .default_wm = I965_CURSOR_DFT_WM,
540 .guard_size = 2,
541 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542};
543static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = I945_FIFO_SIZE,
545 .max_wm = I915_MAX_WM,
546 .default_wm = 1,
547 .guard_size = 2,
548 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = I915_FIFO_SIZE,
552 .max_wm = I915_MAX_WM,
553 .default_wm = 1,
554 .guard_size = 2,
555 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300557static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = I855GM_FIFO_SIZE,
559 .max_wm = I915_MAX_WM,
560 .default_wm = 1,
561 .guard_size = 2,
562 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300564static const struct intel_watermark_params i830_bc_wm_info = {
565 .fifo_size = I855GM_FIFO_SIZE,
566 .max_wm = I915_MAX_WM/2,
567 .default_wm = 1,
568 .guard_size = 2,
569 .cacheline_size = I830_FIFO_LINE_SIZE,
570};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200571static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = I830_FIFO_SIZE,
573 .max_wm = I915_MAX_WM,
574 .default_wm = 1,
575 .guard_size = 2,
576 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300579/**
580 * intel_calculate_wm - calculate watermark level
581 * @clock_in_khz: pixel clock
582 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200583 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584 * @latency_ns: memory latency for the platform
585 *
586 * Calculate the watermark level (the level at which the display plane will
587 * start fetching from memory again). Each chip has a different display
588 * FIFO size and allocation, so the caller needs to figure that out and pass
589 * in the correct intel_watermark_params structure.
590 *
591 * As the pixel clock runs, the FIFO will be drained at a rate that depends
592 * on the pixel size. When it reaches the watermark level, it'll start
593 * fetching FIFO line sized based chunks from memory until the FIFO fills
594 * past the watermark point. If the FIFO drains completely, a FIFO underrun
595 * will occur, and a display engine hang could result.
596 */
597static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
598 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 unsigned long latency_ns)
601{
602 long entries_required, wm_size;
603
604 /*
605 * Note: we need to make sure we don't overflow for various clock &
606 * latency values.
607 * clocks go from a few thousand to several hundred thousand.
608 * latency is usually a few thousand
609 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200610 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300611 1000;
612 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
613
614 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
615
616 wm_size = fifo_size - (entries_required + wm->guard_size);
617
618 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
619
620 /* Don't promote wm_size to unsigned... */
621 if (wm_size > (long)wm->max_wm)
622 wm_size = wm->max_wm;
623 if (wm_size <= 0)
624 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300625
626 /*
627 * Bspec seems to indicate that the value shouldn't be lower than
628 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
629 * Lets go for 8 which is the burst size since certain platforms
630 * already use a hardcoded 8 (which is what the spec says should be
631 * done).
632 */
633 if (wm_size <= 8)
634 wm_size = 8;
635
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 return wm_size;
637}
638
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200639static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200641 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200643 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200644 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300645 if (enabled)
646 return NULL;
647 enabled = crtc;
648 }
649 }
650
651 return enabled;
652}
653
Ville Syrjälä432081b2016-10-31 22:37:03 +0200654static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200656 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200657 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 const struct cxsr_latency *latency;
659 u32 reg;
660 unsigned long wm;
661
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100662 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
663 dev_priv->is_ddr3,
664 dev_priv->fsb_freq,
665 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 if (!latency) {
667 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300668 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300669 return;
670 }
671
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200672 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200674 const struct drm_display_mode *adjusted_mode =
675 &crtc->config->base.adjusted_mode;
676 const struct drm_framebuffer *fb =
677 crtc->base.primary->state->fb;
678 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300679 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680
681 /* Display SR */
682 wm = intel_calculate_wm(clock, &pineview_display_wm,
683 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200684 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 reg = I915_READ(DSPFW1);
686 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200687 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 I915_WRITE(DSPFW1, reg);
689 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
690
691 /* cursor SR */
692 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
693 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200694 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 reg = I915_READ(DSPFW3);
696 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200697 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 I915_WRITE(DSPFW3, reg);
699
700 /* Display HPLL off SR */
701 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
702 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200703 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 reg = I915_READ(DSPFW3);
705 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200706 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 I915_WRITE(DSPFW3, reg);
708
709 /* cursor HPLL off SR */
710 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
711 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200712 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300713 reg = I915_READ(DSPFW3);
714 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200715 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 I915_WRITE(DSPFW3, reg);
717 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
718
Imre Deak5209b1f2014-07-01 12:36:17 +0300719 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300721 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 }
723}
724
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200725static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 int plane,
727 const struct intel_watermark_params *display,
728 int display_latency_ns,
729 const struct intel_watermark_params *cursor,
730 int cursor_latency_ns,
731 int *plane_wm,
732 int *cursor_wm)
733{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200734 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300735 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200736 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 int line_time_us, line_count;
739 int entries, tlb_miss;
740
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200741 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200742 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 *cursor_wm = cursor->guard_size;
744 *plane_wm = display->guard_size;
745 return false;
746 }
747
Ville Syrjäläefc26112016-10-31 22:37:04 +0200748 adjusted_mode = &crtc->config->base.adjusted_mode;
749 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800751 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200752 hdisplay = crtc->config->pipe_src_w;
753 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200756 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
758 if (tlb_miss > 0)
759 entries += tlb_miss;
760 entries = DIV_ROUND_UP(entries, display->cacheline_size);
761 *plane_wm = entries + display->guard_size;
762 if (*plane_wm > (int)display->max_wm)
763 *plane_wm = display->max_wm;
764
765 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200766 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200768 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
770 if (tlb_miss > 0)
771 entries += tlb_miss;
772 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
773 *cursor_wm = entries + cursor->guard_size;
774 if (*cursor_wm > (int)cursor->max_wm)
775 *cursor_wm = (int)cursor->max_wm;
776
777 return true;
778}
779
780/*
781 * Check the wm result.
782 *
783 * If any calculated watermark values is larger than the maximum value that
784 * can be programmed into the associated watermark register, that watermark
785 * must be disabled.
786 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200787static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300788 int display_wm, int cursor_wm,
789 const struct intel_watermark_params *display,
790 const struct intel_watermark_params *cursor)
791{
792 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
793 display_wm, cursor_wm);
794
795 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100796 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 display_wm, display->max_wm);
798 return false;
799 }
800
801 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100802 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 cursor_wm, cursor->max_wm);
804 return false;
805 }
806
807 if (!(display_wm || cursor_wm)) {
808 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
809 return false;
810 }
811
812 return true;
813}
814
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200815static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 int plane,
817 int latency_ns,
818 const struct intel_watermark_params *display,
819 const struct intel_watermark_params *cursor,
820 int *display_wm, int *cursor_wm)
821{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200822 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300823 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200824 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826 unsigned long line_time_us;
827 int line_count, line_size;
828 int small, large;
829 int entries;
830
831 if (!latency_ns) {
832 *display_wm = *cursor_wm = 0;
833 return false;
834 }
835
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200836 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200837 adjusted_mode = &crtc->config->base.adjusted_mode;
838 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100839 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800840 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 hdisplay = crtc->config->pipe_src_w;
842 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843
Ville Syrjälä922044c2014-02-14 14:18:57 +0200844 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200846 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847
848 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200849 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300850 large = line_count * line_size;
851
852 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
853 *display_wm = entries + display->guard_size;
854
855 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200856 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
858 *cursor_wm = entries + cursor->guard_size;
859
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200860 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 *display_wm, *cursor_wm,
862 display, cursor);
863}
864
Ville Syrjälä15665972015-03-10 16:16:28 +0200865#define FW_WM_VLV(value, plane) \
866 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
867
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200868static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200869 const struct vlv_wm_values *wm)
870{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200871 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200872
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200873 for_each_pipe(dev_priv, pipe) {
874 I915_WRITE(VLV_DDL(pipe),
875 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
876 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
877 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
878 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
879 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200880
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200881 /*
882 * Zero the (unused) WM1 watermarks, and also clear all the
883 * high order bits so that there are no out of bounds values
884 * present in the registers during the reprogramming.
885 */
886 I915_WRITE(DSPHOWM, 0);
887 I915_WRITE(DSPHOWM1, 0);
888 I915_WRITE(DSPFW4, 0);
889 I915_WRITE(DSPFW5, 0);
890 I915_WRITE(DSPFW6, 0);
891
Ville Syrjäläae801522015-03-05 21:19:49 +0200892 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200894 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
895 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
896 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200897 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200898 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
899 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
900 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200901 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200902 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903
904 if (IS_CHERRYVIEW(dev_priv)) {
905 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200906 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
907 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200909 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
910 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200911 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200912 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
913 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200914 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200915 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200916 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
917 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
918 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
919 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
920 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
921 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
922 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
923 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
924 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925 } else {
926 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200927 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
928 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200929 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200930 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200931 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
932 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
933 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
934 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
935 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
936 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200937 }
938
939 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200940}
941
Ville Syrjälä15665972015-03-10 16:16:28 +0200942#undef FW_WM_VLV
943
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300944enum vlv_wm_level {
945 VLV_WM_LEVEL_PM2,
946 VLV_WM_LEVEL_PM5,
947 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300948};
949
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300950/* latency must be in 0.1us units. */
951static unsigned int vlv_wm_method2(unsigned int pixel_rate,
952 unsigned int pipe_htotal,
953 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200954 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300955 unsigned int latency)
956{
957 unsigned int ret;
958
959 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200960 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300961 ret = DIV_ROUND_UP(ret, 64);
962
963 return ret;
964}
965
Ville Syrjäläbb726512016-10-31 22:37:24 +0200966static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300968 /* all latencies in usec */
969 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
970
Ville Syrjälä58590c12015-09-08 21:05:12 +0300971 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
972
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300973 if (IS_CHERRYVIEW(dev_priv)) {
974 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
975 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300976
977 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300978 }
979}
980
Ville Syrjäläe339d672016-11-28 19:37:17 +0200981static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
982 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300983 int level)
984{
Ville Syrjäläe339d672016-11-28 19:37:17 +0200985 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300986 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +0200987 const struct drm_display_mode *adjusted_mode =
988 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990
991 if (dev_priv->wm.pri_latency[level] == 0)
992 return USHRT_MAX;
993
Ville Syrjäläe339d672016-11-28 19:37:17 +0200994 if (!plane_state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300995 return 0;
996
Ville Syrjäläe339d672016-11-28 19:37:17 +0200997 cpp = drm_format_plane_cpp(plane_state->base.fb->pixel_format, 0);
998 clock = adjusted_mode->crtc_clock;
999 htotal = adjusted_mode->crtc_htotal;
1000 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001001 if (WARN_ON(htotal == 0))
1002 htotal = 1;
1003
1004 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1005 /*
1006 * FIXME the formula gives values that are
1007 * too big for the cursor FIFO, and hence we
1008 * would never be able to use cursors. For
1009 * now just hardcode the watermark.
1010 */
1011 wm = 63;
1012 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001013 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001014 dev_priv->wm.pri_latency[level] * 10);
1015 }
1016
1017 return min_t(int, wm, USHRT_MAX);
1018}
1019
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001020static void vlv_compute_fifo(struct intel_crtc *crtc)
1021{
1022 struct drm_device *dev = crtc->base.dev;
1023 struct vlv_wm_state *wm_state = &crtc->wm_state;
1024 struct intel_plane *plane;
1025 unsigned int total_rate = 0;
1026 const int fifo_size = 512 - 1;
1027 int fifo_extra, fifo_left = fifo_size;
1028
1029 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1030 struct intel_plane_state *state =
1031 to_intel_plane_state(plane->base.state);
1032
1033 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1034 continue;
1035
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001036 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001037 wm_state->num_active_planes++;
1038 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1039 }
1040 }
1041
1042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1043 struct intel_plane_state *state =
1044 to_intel_plane_state(plane->base.state);
1045 unsigned int rate;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1048 plane->wm.fifo_size = 63;
1049 continue;
1050 }
1051
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001052 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001053 plane->wm.fifo_size = 0;
1054 continue;
1055 }
1056
1057 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1058 plane->wm.fifo_size = fifo_size * rate / total_rate;
1059 fifo_left -= plane->wm.fifo_size;
1060 }
1061
1062 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1063
1064 /* spread the remainder evenly */
1065 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1066 int plane_extra;
1067
1068 if (fifo_left == 0)
1069 break;
1070
1071 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1072 continue;
1073
1074 /* give it all to the first plane if none are active */
1075 if (plane->wm.fifo_size == 0 &&
1076 wm_state->num_active_planes)
1077 continue;
1078
1079 plane_extra = min(fifo_extra, fifo_left);
1080 plane->wm.fifo_size += plane_extra;
1081 fifo_left -= plane_extra;
1082 }
1083
1084 WARN_ON(fifo_left != 0);
1085}
1086
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001087static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1088{
1089 if (wm > fifo_size)
1090 return USHRT_MAX;
1091 else
1092 return fifo_size - wm;
1093}
1094
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001095static void vlv_invert_wms(struct intel_crtc *crtc)
1096{
1097 struct vlv_wm_state *wm_state = &crtc->wm_state;
1098 int level;
1099
1100 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001101 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001102 const int sr_fifo_size =
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001103 INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001104 struct intel_plane *plane;
1105
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001106 wm_state->sr[level].plane =
1107 vlv_invert_wm_value(wm_state->sr[level].plane,
1108 sr_fifo_size);
1109 wm_state->sr[level].cursor =
1110 vlv_invert_wm_value(wm_state->sr[level].cursor,
1111 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001112
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001113 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001114 wm_state->wm[level].plane[plane->id] =
1115 vlv_invert_wm_value(wm_state->wm[level].plane[plane->id],
1116 plane->wm.fifo_size);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001117 }
1118 }
1119}
1120
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001121static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001122{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001123 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001124 struct vlv_wm_state *wm_state = &crtc->wm_state;
1125 struct intel_plane *plane;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001126 int level;
1127
1128 memset(wm_state, 0, sizeof(*wm_state));
1129
Ville Syrjälä852eb002015-06-24 22:00:07 +03001130 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001131 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001132
1133 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001134
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001135 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001136
1137 if (wm_state->num_active_planes != 1)
1138 wm_state->cxsr = false;
1139
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001140 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001141 struct intel_plane_state *state =
1142 to_intel_plane_state(plane->base.state);
Ville Syrjälä1b313892016-11-28 19:37:08 +02001143 int level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001144
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001145 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001146 continue;
1147
1148 /* normal watermarks */
1149 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläe339d672016-11-28 19:37:17 +02001150 int wm = vlv_compute_wm_level(crtc->config, state, level);
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001151 int max_wm = plane->wm.fifo_size;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001152
1153 /* hack */
1154 if (WARN_ON(level == 0 && wm > max_wm))
1155 wm = max_wm;
1156
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001157 if (wm > max_wm)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158 break;
1159
Ville Syrjälä1b313892016-11-28 19:37:08 +02001160 wm_state->wm[level].plane[plane->id] = wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001161 }
1162
1163 wm_state->num_levels = level;
1164
1165 if (!wm_state->cxsr)
1166 continue;
1167
1168 /* maxfifo watermarks */
Ville Syrjälä1b313892016-11-28 19:37:08 +02001169 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 for (level = 0; level < wm_state->num_levels; level++)
1171 wm_state->sr[level].cursor =
Ville Syrjälä1b313892016-11-28 19:37:08 +02001172 wm_state->wm[level].plane[PLANE_CURSOR];
1173 } else {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001174 for (level = 0; level < wm_state->num_levels; level++)
1175 wm_state->sr[level].plane =
Ville Syrjälä50a9dd32016-11-28 19:37:06 +02001176 max(wm_state->sr[level].plane,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001177 wm_state->wm[level].plane[plane->id]);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001178 }
1179 }
1180
1181 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001182 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001183 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1184 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1185 }
1186
1187 vlv_invert_wms(crtc);
1188}
1189
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001190#define VLV_FIFO(plane, value) \
1191 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1192
1193static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1194{
1195 struct drm_device *dev = crtc->base.dev;
1196 struct drm_i915_private *dev_priv = to_i915(dev);
1197 struct intel_plane *plane;
1198 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1199
1200 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä49845a22016-11-22 18:02:01 +02001201 switch (plane->id) {
1202 case PLANE_PRIMARY:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001203 sprite0_start = plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001204 break;
1205 case PLANE_SPRITE0:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001206 sprite1_start = sprite0_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001207 break;
1208 case PLANE_SPRITE1:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001209 fifo_size = sprite1_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001210 break;
1211 case PLANE_CURSOR:
1212 WARN_ON(plane->wm.fifo_size != 63);
1213 break;
1214 default:
1215 MISSING_CASE(plane->id);
1216 break;
1217 }
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001226 spin_lock(&dev_priv->wm.dsparb_lock);
1227
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001228 switch (crtc->pipe) {
1229 uint32_t dsparb, dsparb2, dsparb3;
1230 case PIPE_A:
1231 dsparb = I915_READ(DSPARB);
1232 dsparb2 = I915_READ(DSPARB2);
1233
1234 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1235 VLV_FIFO(SPRITEB, 0xff));
1236 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1237 VLV_FIFO(SPRITEB, sprite1_start));
1238
1239 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1240 VLV_FIFO(SPRITEB_HI, 0x1));
1241 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1242 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1243
1244 I915_WRITE(DSPARB, dsparb);
1245 I915_WRITE(DSPARB2, dsparb2);
1246 break;
1247 case PIPE_B:
1248 dsparb = I915_READ(DSPARB);
1249 dsparb2 = I915_READ(DSPARB2);
1250
1251 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1252 VLV_FIFO(SPRITED, 0xff));
1253 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1254 VLV_FIFO(SPRITED, sprite1_start));
1255
1256 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1257 VLV_FIFO(SPRITED_HI, 0xff));
1258 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1259 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1260
1261 I915_WRITE(DSPARB, dsparb);
1262 I915_WRITE(DSPARB2, dsparb2);
1263 break;
1264 case PIPE_C:
1265 dsparb3 = I915_READ(DSPARB3);
1266 dsparb2 = I915_READ(DSPARB2);
1267
1268 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1269 VLV_FIFO(SPRITEF, 0xff));
1270 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1271 VLV_FIFO(SPRITEF, sprite1_start));
1272
1273 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1274 VLV_FIFO(SPRITEF_HI, 0xff));
1275 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1276 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1277
1278 I915_WRITE(DSPARB3, dsparb3);
1279 I915_WRITE(DSPARB2, dsparb2);
1280 break;
1281 default:
1282 break;
1283 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001284
1285 POSTING_READ(DSPARB);
1286
1287 spin_unlock(&dev_priv->wm.dsparb_lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001288}
1289
1290#undef VLV_FIFO
1291
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001292static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 struct vlv_wm_values *wm)
1294{
1295 struct intel_crtc *crtc;
1296 int num_active_crtcs = 0;
1297
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001298 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001299 wm->cxsr = true;
1300
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001301 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001302 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1303
1304 if (!crtc->active)
1305 continue;
1306
1307 if (!wm_state->cxsr)
1308 wm->cxsr = false;
1309
1310 num_active_crtcs++;
1311 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1312 }
1313
1314 if (num_active_crtcs != 1)
1315 wm->cxsr = false;
1316
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001317 if (num_active_crtcs > 1)
1318 wm->level = VLV_WM_LEVEL_PM2;
1319
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001320 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001321 struct vlv_wm_state *wm_state = &crtc->wm_state;
1322 enum pipe pipe = crtc->pipe;
1323
1324 if (!crtc->active)
1325 continue;
1326
1327 wm->pipe[pipe] = wm_state->wm[wm->level];
1328 if (wm->cxsr)
1329 wm->sr = wm_state->sr[wm->level];
1330
Ville Syrjälä1b313892016-11-28 19:37:08 +02001331 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1332 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1333 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1334 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335 }
1336}
1337
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001338static bool is_disabling(int old, int new, int threshold)
1339{
1340 return old >= threshold && new < threshold;
1341}
1342
1343static bool is_enabling(int old, int new, int threshold)
1344{
1345 return old < threshold && new >= threshold;
1346}
1347
Ville Syrjälä432081b2016-10-31 22:37:03 +02001348static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001349{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001350 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001351 enum pipe pipe = crtc->pipe;
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001352 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1353 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001354
Ville Syrjälä432081b2016-10-31 22:37:03 +02001355 vlv_compute_wm(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001356 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001357
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001358 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001359 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001360 vlv_pipe_set_fifo_size(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001361
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001362 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001363 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001365 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001366 chv_set_memory_dvfs(dev_priv, false);
1367
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001368 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001369 chv_set_memory_pm5(dev_priv, false);
1370
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001371 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001372 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001374 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001375 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001376
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001377 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001378
1379 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1380 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001381 pipe_name(pipe), new_wm.pipe[pipe].plane[PLANE_PRIMARY], new_wm.pipe[pipe].plane[PLANE_CURSOR],
1382 new_wm.pipe[pipe].plane[PLANE_SPRITE0], new_wm.pipe[pipe].plane[PLANE_SPRITE1],
1383 new_wm.sr.plane, new_wm.sr.cursor, new_wm.level, new_wm.cxsr);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001384
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001385 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001386 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001387
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001388 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001389 chv_set_memory_pm5(dev_priv, true);
1390
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001391 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001392 chv_set_memory_dvfs(dev_priv, true);
1393
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001394 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001395}
1396
Ville Syrjäläae801522015-03-05 21:19:49 +02001397#define single_plane_enabled(mask) is_power_of_2(mask)
1398
Ville Syrjälä432081b2016-10-31 22:37:03 +02001399static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001401 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1404 int plane_sr, cursor_sr;
1405 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001406 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001408 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001409 &g4x_wm_info, pessimal_latency_ns,
1410 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001412 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001414 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001415 &g4x_wm_info, pessimal_latency_ns,
1416 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001418 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001419
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001421 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422 sr_latency_ns,
1423 &g4x_wm_info,
1424 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001425 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001426 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001427 } else {
Imre Deak98584252014-06-13 14:54:20 +03001428 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001429 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001430 plane_sr = cursor_sr = 0;
1431 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432
Ville Syrjäläa5043452014-06-28 02:04:18 +03001433 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1434 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 planea_wm, cursora_wm,
1436 planeb_wm, cursorb_wm,
1437 plane_sr, cursor_sr);
1438
1439 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001440 FW_WM(plane_sr, SR) |
1441 FW_WM(cursorb_wm, CURSORB) |
1442 FW_WM(planeb_wm, PLANEB) |
1443 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001445 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001446 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447 /* HPLL off in SR has some issues on G4x... disable it */
1448 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001449 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001450 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001451
1452 if (cxsr_enabled)
1453 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454}
1455
Ville Syrjälä432081b2016-10-31 22:37:03 +02001456static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001457{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001458 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001459 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 int srwm = 1;
1461 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001462 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463
1464 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001465 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 if (crtc) {
1467 /* self-refresh has much higher latency */
1468 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001469 const struct drm_display_mode *adjusted_mode =
1470 &crtc->config->base.adjusted_mode;
1471 const struct drm_framebuffer *fb =
1472 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001473 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001474 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001475 int hdisplay = crtc->config->pipe_src_w;
1476 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001477 unsigned long line_time_us;
1478 int entries;
1479
Ville Syrjälä922044c2014-02-14 14:18:57 +02001480 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001481
1482 /* Use ns/us then divide to preserve precision */
1483 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001484 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1486 srwm = I965_FIFO_SIZE - entries;
1487 if (srwm < 0)
1488 srwm = 1;
1489 srwm &= 0x1ff;
1490 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1491 entries, srwm);
1492
1493 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001494 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001495 entries = DIV_ROUND_UP(entries,
1496 i965_cursor_wm_info.cacheline_size);
1497 cursor_sr = i965_cursor_wm_info.fifo_size -
1498 (entries + i965_cursor_wm_info.guard_size);
1499
1500 if (cursor_sr > i965_cursor_wm_info.max_wm)
1501 cursor_sr = i965_cursor_wm_info.max_wm;
1502
1503 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1504 "cursor %d\n", srwm, cursor_sr);
1505
Imre Deak98584252014-06-13 14:54:20 +03001506 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001507 } else {
Imre Deak98584252014-06-13 14:54:20 +03001508 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001510 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 }
1512
1513 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1514 srwm);
1515
1516 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1518 FW_WM(8, CURSORB) |
1519 FW_WM(8, PLANEB) |
1520 FW_WM(8, PLANEA));
1521 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1522 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001524 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001525
1526 if (cxsr_enabled)
1527 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528}
1529
Ville Syrjäläf4998962015-03-10 17:02:21 +02001530#undef FW_WM
1531
Ville Syrjälä432081b2016-10-31 22:37:03 +02001532static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001533{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001534 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001535 const struct intel_watermark_params *wm_info;
1536 uint32_t fwater_lo;
1537 uint32_t fwater_hi;
1538 int cwm, srwm = 1;
1539 int fifo_size;
1540 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001541 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001542
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001543 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001544 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001545 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546 wm_info = &i915_wm_info;
1547 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001548 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001550 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001551 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001552 if (intel_crtc_active(crtc)) {
1553 const struct drm_display_mode *adjusted_mode =
1554 &crtc->config->base.adjusted_mode;
1555 const struct drm_framebuffer *fb =
1556 crtc->base.primary->state->fb;
1557 int cpp;
1558
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001559 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001560 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001561 else
1562 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001563
Damien Lespiau241bfc32013-09-25 16:45:37 +01001564 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001565 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001566 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001567 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001568 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001569 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001570 if (planea_wm > (long)wm_info->max_wm)
1571 planea_wm = wm_info->max_wm;
1572 }
1573
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001574 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001575 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001577 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001578 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001579 if (intel_crtc_active(crtc)) {
1580 const struct drm_display_mode *adjusted_mode =
1581 &crtc->config->base.adjusted_mode;
1582 const struct drm_framebuffer *fb =
1583 crtc->base.primary->state->fb;
1584 int cpp;
1585
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001586 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001587 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001588 else
1589 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001590
Damien Lespiau241bfc32013-09-25 16:45:37 +01001591 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001592 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001593 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 if (enabled == NULL)
1595 enabled = crtc;
1596 else
1597 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001598 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001600 if (planeb_wm > (long)wm_info->max_wm)
1601 planeb_wm = wm_info->max_wm;
1602 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603
1604 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1605
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001606 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001607 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001608
Ville Syrjäläefc26112016-10-31 22:37:04 +02001609 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001610
1611 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001612 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001613 enabled = NULL;
1614 }
1615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616 /*
1617 * Overlay gets an aggressive default since video jitter is bad.
1618 */
1619 cwm = 2;
1620
1621 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001622 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623
1624 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001625 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 /* self-refresh has much higher latency */
1627 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001628 const struct drm_display_mode *adjusted_mode =
1629 &enabled->config->base.adjusted_mode;
1630 const struct drm_framebuffer *fb =
1631 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001632 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001633 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001634 int hdisplay = enabled->config->pipe_src_w;
1635 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636 unsigned long line_time_us;
1637 int entries;
1638
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001639 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001640 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001641 else
1642 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001643
Ville Syrjälä922044c2014-02-14 14:18:57 +02001644 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001645
1646 /* Use ns/us then divide to preserve precision */
1647 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001648 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001649 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1650 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1651 srwm = wm_info->fifo_size - entries;
1652 if (srwm < 0)
1653 srwm = 1;
1654
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001655 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 I915_WRITE(FW_BLC_SELF,
1657 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001658 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1660 }
1661
1662 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1663 planea_wm, planeb_wm, cwm, srwm);
1664
1665 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1666 fwater_hi = (cwm & 0x1f);
1667
1668 /* Set request length to 8 cachelines per fetch */
1669 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1670 fwater_hi = fwater_hi | (1 << 8);
1671
1672 I915_WRITE(FW_BLC, fwater_lo);
1673 I915_WRITE(FW_BLC2, fwater_hi);
1674
Imre Deak5209b1f2014-07-01 12:36:17 +03001675 if (enabled)
1676 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001677}
1678
Ville Syrjälä432081b2016-10-31 22:37:03 +02001679static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001680{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001681 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001682 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001683 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001684 uint32_t fwater_lo;
1685 int planea_wm;
1686
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001687 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001688 if (crtc == NULL)
1689 return;
1690
Ville Syrjäläefc26112016-10-31 22:37:04 +02001691 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001692 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001693 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001694 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001695 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001696 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1697 fwater_lo |= (3<<8) | planea_wm;
1698
1699 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1700
1701 I915_WRITE(FW_BLC, fwater_lo);
1702}
1703
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001704uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001705{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001706 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001707
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001708 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001709
1710 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1711 * adjust the pixel_rate here. */
1712
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001713 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001714 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001715 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001716
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001717 pipe_w = pipe_config->pipe_src_w;
1718 pipe_h = pipe_config->pipe_src_h;
1719
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 pfit_w = (pfit_size >> 16) & 0xFFFF;
1721 pfit_h = pfit_size & 0xFFFF;
1722 if (pipe_w < pfit_w)
1723 pipe_w = pfit_w;
1724 if (pipe_h < pfit_h)
1725 pipe_h = pfit_h;
1726
Matt Roper15126882015-12-03 11:37:40 -08001727 if (WARN_ON(!pfit_w || !pfit_h))
1728 return pixel_rate;
1729
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001730 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1731 pfit_w * pfit_h);
1732 }
1733
1734 return pixel_rate;
1735}
1736
Ville Syrjälä37126462013-08-01 16:18:55 +03001737/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001738static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739{
1740 uint64_t ret;
1741
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001742 if (WARN(latency == 0, "Latency value missing\n"))
1743 return UINT_MAX;
1744
Ville Syrjäläac484962016-01-20 21:05:26 +02001745 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1747
1748 return ret;
1749}
1750
Ville Syrjälä37126462013-08-01 16:18:55 +03001751/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001752static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001754 uint32_t latency)
1755{
1756 uint32_t ret;
1757
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001758 if (WARN(latency == 0, "Latency value missing\n"))
1759 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001760 if (WARN_ON(!pipe_htotal))
1761 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001762
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001763 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001764 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001765 ret = DIV_ROUND_UP(ret, 64) + 2;
1766 return ret;
1767}
1768
Ville Syrjälä23297042013-07-05 11:57:17 +03001769static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001770 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001771{
Matt Roper15126882015-12-03 11:37:40 -08001772 /*
1773 * Neither of these should be possible since this function shouldn't be
1774 * called if the CRTC is off or the plane is invisible. But let's be
1775 * extra paranoid to avoid a potential divide-by-zero if we screw up
1776 * elsewhere in the driver.
1777 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001778 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001779 return 0;
1780 if (WARN_ON(!horiz_pixels))
1781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784}
1785
Imre Deak820c1982013-12-17 14:46:36 +02001786struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 uint16_t pri;
1788 uint16_t spr;
1789 uint16_t cur;
1790 uint16_t fbc;
1791};
1792
Ville Syrjälä37126462013-08-01 16:18:55 +03001793/*
1794 * For both WM_PIPE and WM_LP.
1795 * mem_value must be in 0.1us units.
1796 */
Matt Roper7221fc32015-09-24 15:53:08 -07001797static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001798 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001799 uint32_t mem_value,
1800 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001801{
Ville Syrjäläac484962016-01-20 21:05:26 +02001802 int cpp = pstate->base.fb ?
1803 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001804 uint32_t method1, method2;
1805
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001806 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001807 return 0;
1808
Ville Syrjäläac484962016-01-20 21:05:26 +02001809 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001810
1811 if (!is_lp)
1812 return method1;
1813
Matt Roper7221fc32015-09-24 15:53:08 -07001814 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1815 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001816 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001817 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001818
1819 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001820}
1821
Ville Syrjälä37126462013-08-01 16:18:55 +03001822/*
1823 * For both WM_PIPE and WM_LP.
1824 * mem_value must be in 0.1us units.
1825 */
Matt Roper7221fc32015-09-24 15:53:08 -07001826static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001827 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001828 uint32_t mem_value)
1829{
Ville Syrjäläac484962016-01-20 21:05:26 +02001830 int cpp = pstate->base.fb ?
1831 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001832 uint32_t method1, method2;
1833
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001834 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001835 return 0;
1836
Ville Syrjäläac484962016-01-20 21:05:26 +02001837 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001838 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001840 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001841 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001842 return min(method1, method2);
1843}
1844
Ville Syrjälä37126462013-08-01 16:18:55 +03001845/*
1846 * For both WM_PIPE and WM_LP.
1847 * mem_value must be in 0.1us units.
1848 */
Matt Roper7221fc32015-09-24 15:53:08 -07001849static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001850 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001851 uint32_t mem_value)
1852{
Matt Roperb2435692016-02-02 22:06:51 -08001853 /*
1854 * We treat the cursor plane as always-on for the purposes of watermark
1855 * calculation. Until we have two-stage watermark programming merged,
1856 * this is necessary to avoid flickering.
1857 */
1858 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001859 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001860
Matt Roperb2435692016-02-02 22:06:51 -08001861 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001862 return 0;
1863
Matt Roper7221fc32015-09-24 15:53:08 -07001864 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1865 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001866 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001867}
1868
Paulo Zanonicca32e92013-05-31 11:45:06 -03001869/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001870static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001871 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001872 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001873{
Ville Syrjäläac484962016-01-20 21:05:26 +02001874 int cpp = pstate->base.fb ?
1875 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001876
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001877 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001878 return 0;
1879
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001880 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001881}
1882
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001883static unsigned int
1884ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001885{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001886 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001887 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001888 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001889 return 768;
1890 else
1891 return 512;
1892}
1893
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001894static unsigned int
1895ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1896 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001897{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001898 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001899 /* BDW primary/sprite plane watermarks */
1900 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001901 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001902 /* IVB/HSW primary/sprite plane watermarks */
1903 return level == 0 ? 127 : 1023;
1904 else if (!is_sprite)
1905 /* ILK/SNB primary plane watermarks */
1906 return level == 0 ? 127 : 511;
1907 else
1908 /* ILK/SNB sprite plane watermarks */
1909 return level == 0 ? 63 : 255;
1910}
1911
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001912static unsigned int
1913ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001914{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001915 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001916 return level == 0 ? 63 : 255;
1917 else
1918 return level == 0 ? 31 : 63;
1919}
1920
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001921static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001922{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001923 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001924 return 31;
1925 else
1926 return 15;
1927}
1928
Ville Syrjälä158ae642013-08-07 13:28:19 +03001929/* Calculate the maximum primary/sprite plane watermark */
1930static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1931 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001932 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933 enum intel_ddb_partitioning ddb_partitioning,
1934 bool is_sprite)
1935{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001936 struct drm_i915_private *dev_priv = to_i915(dev);
1937 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001938
1939 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001940 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001941 return 0;
1942
1943 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001945 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946
1947 /*
1948 * For some reason the non self refresh
1949 * FIFO size is only half of the self
1950 * refresh FIFO size on ILK/SNB.
1951 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001952 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953 fifo_size /= 2;
1954 }
1955
Ville Syrjälä240264f2013-08-07 13:29:12 +03001956 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001957 /* level 0 is always calculated with 1:1 split */
1958 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1959 if (is_sprite)
1960 fifo_size *= 5;
1961 fifo_size /= 6;
1962 } else {
1963 fifo_size /= 2;
1964 }
1965 }
1966
1967 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001968 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001969}
1970
1971/* Calculate the maximum cursor plane watermark */
1972static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001973 int level,
1974 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001975{
1976 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001977 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001978 return 64;
1979
1980 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001981 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001982}
1983
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001984static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001985 int level,
1986 const struct intel_wm_config *config,
1987 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001988 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001989{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001990 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1991 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1992 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001993 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001994}
1995
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001996static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001997 int level,
1998 struct ilk_wm_maximums *max)
1999{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002000 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2001 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2002 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2003 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002004}
2005
Ville Syrjäläd9395652013-10-09 19:18:10 +03002006static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002007 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002008 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002009{
2010 bool ret;
2011
2012 /* already determined to be invalid? */
2013 if (!result->enable)
2014 return false;
2015
2016 result->enable = result->pri_val <= max->pri &&
2017 result->spr_val <= max->spr &&
2018 result->cur_val <= max->cur;
2019
2020 ret = result->enable;
2021
2022 /*
2023 * HACK until we can pre-compute everything,
2024 * and thus fail gracefully if LP0 watermarks
2025 * are exceeded...
2026 */
2027 if (level == 0 && !result->enable) {
2028 if (result->pri_val > max->pri)
2029 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2030 level, result->pri_val, max->pri);
2031 if (result->spr_val > max->spr)
2032 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2033 level, result->spr_val, max->spr);
2034 if (result->cur_val > max->cur)
2035 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2036 level, result->cur_val, max->cur);
2037
2038 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2039 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2040 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2041 result->enable = true;
2042 }
2043
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002044 return ret;
2045}
2046
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002047static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002048 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002049 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002050 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002051 struct intel_plane_state *pristate,
2052 struct intel_plane_state *sprstate,
2053 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002054 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002055{
2056 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2057 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2058 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2059
2060 /* WM1+ latency values stored in 0.5us units */
2061 if (level > 0) {
2062 pri_latency *= 5;
2063 spr_latency *= 5;
2064 cur_latency *= 5;
2065 }
2066
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002067 if (pristate) {
2068 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2069 pri_latency, level);
2070 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2071 }
2072
2073 if (sprstate)
2074 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2075
2076 if (curstate)
2077 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2078
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002079 result->enable = true;
2080}
2081
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002082static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002083hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002084{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002085 const struct intel_atomic_state *intel_state =
2086 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002087 const struct drm_display_mode *adjusted_mode =
2088 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002089 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002090
Matt Roperee91a152015-12-03 11:37:39 -08002091 if (!cstate->base.active)
2092 return 0;
2093 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2094 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002095 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002096 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002097
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002098 /* The WM are computed with base on how long it takes to fill a single
2099 * row at the given clock rate, multiplied by 8.
2100 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002101 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2102 adjusted_mode->crtc_clock);
2103 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002104 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002105
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002106 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2107 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002108}
2109
Ville Syrjäläbb726512016-10-31 22:37:24 +02002110static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2111 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002112{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002113 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002114 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002115 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002116 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002117
2118 /* read the first set of memory latencies[0:3] */
2119 val = 0; /* data0 to be programmed to 0 for first set */
2120 mutex_lock(&dev_priv->rps.hw_lock);
2121 ret = sandybridge_pcode_read(dev_priv,
2122 GEN9_PCODE_READ_MEM_LATENCY,
2123 &val);
2124 mutex_unlock(&dev_priv->rps.hw_lock);
2125
2126 if (ret) {
2127 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2128 return;
2129 }
2130
2131 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2132 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2133 GEN9_MEM_LATENCY_LEVEL_MASK;
2134 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2135 GEN9_MEM_LATENCY_LEVEL_MASK;
2136 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2137 GEN9_MEM_LATENCY_LEVEL_MASK;
2138
2139 /* read the second set of memory latencies[4:7] */
2140 val = 1; /* data0 to be programmed to 1 for second set */
2141 mutex_lock(&dev_priv->rps.hw_lock);
2142 ret = sandybridge_pcode_read(dev_priv,
2143 GEN9_PCODE_READ_MEM_LATENCY,
2144 &val);
2145 mutex_unlock(&dev_priv->rps.hw_lock);
2146 if (ret) {
2147 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2148 return;
2149 }
2150
2151 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2152 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2153 GEN9_MEM_LATENCY_LEVEL_MASK;
2154 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2155 GEN9_MEM_LATENCY_LEVEL_MASK;
2156 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2157 GEN9_MEM_LATENCY_LEVEL_MASK;
2158
Vandana Kannan367294b2014-11-04 17:06:46 +00002159 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002160 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2161 * need to be disabled. We make sure to sanitize the values out
2162 * of the punit to satisfy this requirement.
2163 */
2164 for (level = 1; level <= max_level; level++) {
2165 if (wm[level] == 0) {
2166 for (i = level + 1; i <= max_level; i++)
2167 wm[i] = 0;
2168 break;
2169 }
2170 }
2171
2172 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002173 * WaWmMemoryReadLatency:skl
2174 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002175 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002176 * to add 2us to the various latency levels we retrieve from the
2177 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002178 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002179 if (wm[0] == 0) {
2180 wm[0] += 2;
2181 for (level = 1; level <= max_level; level++) {
2182 if (wm[level] == 0)
2183 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002184 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002185 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002186 }
2187
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002188 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002189 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2190
2191 wm[0] = (sskpd >> 56) & 0xFF;
2192 if (wm[0] == 0)
2193 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002194 wm[1] = (sskpd >> 4) & 0xFF;
2195 wm[2] = (sskpd >> 12) & 0xFF;
2196 wm[3] = (sskpd >> 20) & 0x1FF;
2197 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002198 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002199 uint32_t sskpd = I915_READ(MCH_SSKPD);
2200
2201 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2202 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2203 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2204 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002205 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002206 uint32_t mltr = I915_READ(MLTR_ILK);
2207
2208 /* ILK primary LP0 latency is 700 ns */
2209 wm[0] = 7;
2210 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2211 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002212 }
2213}
2214
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002215static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2216 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217{
2218 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002219 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002220 wm[0] = 13;
2221}
2222
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002223static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2224 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002225{
2226 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002227 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002228 wm[0] = 13;
2229
2230 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002231 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002232 wm[3] *= 2;
2233}
2234
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002235int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002236{
2237 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002238 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002239 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002240 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002241 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002242 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002243 return 3;
2244 else
2245 return 2;
2246}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002247
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002248static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002249 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002250 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002251{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002252 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002253
2254 for (level = 0; level <= max_level; level++) {
2255 unsigned int latency = wm[level];
2256
2257 if (latency == 0) {
2258 DRM_ERROR("%s WM%d latency not provided\n",
2259 name, level);
2260 continue;
2261 }
2262
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002263 /*
2264 * - latencies are in us on gen9.
2265 * - before then, WM1+ latency values are in 0.5us units
2266 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002267 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002268 latency *= 10;
2269 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002270 latency *= 5;
2271
2272 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2273 name, level, wm[level],
2274 latency / 10, latency % 10);
2275 }
2276}
2277
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002278static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2279 uint16_t wm[5], uint16_t min)
2280{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002281 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002282
2283 if (wm[0] >= min)
2284 return false;
2285
2286 wm[0] = max(wm[0], min);
2287 for (level = 1; level <= max_level; level++)
2288 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2289
2290 return true;
2291}
2292
Ville Syrjäläbb726512016-10-31 22:37:24 +02002293static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002294{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002295 bool changed;
2296
2297 /*
2298 * The BIOS provided WM memory latency values are often
2299 * inadequate for high resolution displays. Adjust them.
2300 */
2301 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2302 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2303 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2304
2305 if (!changed)
2306 return;
2307
2308 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002309 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2310 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2311 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002312}
2313
Ville Syrjäläbb726512016-10-31 22:37:24 +02002314static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002315{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002316 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002317
2318 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2319 sizeof(dev_priv->wm.pri_latency));
2320 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2321 sizeof(dev_priv->wm.pri_latency));
2322
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002323 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002324 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002325
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002326 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2327 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2328 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002329
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002330 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002331 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002332}
2333
Ville Syrjäläbb726512016-10-31 22:37:24 +02002334static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002335{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002336 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002337 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002338}
2339
Matt Ropered4a6a72016-02-23 17:20:13 -08002340static bool ilk_validate_pipe_wm(struct drm_device *dev,
2341 struct intel_pipe_wm *pipe_wm)
2342{
2343 /* LP0 watermark maximums depend on this pipe alone */
2344 const struct intel_wm_config config = {
2345 .num_pipes_active = 1,
2346 .sprites_enabled = pipe_wm->sprites_enabled,
2347 .sprites_scaled = pipe_wm->sprites_scaled,
2348 };
2349 struct ilk_wm_maximums max;
2350
2351 /* LP0 watermarks always use 1/2 DDB partitioning */
2352 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2353
2354 /* At least LP0 must be valid */
2355 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2356 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2357 return false;
2358 }
2359
2360 return true;
2361}
2362
Matt Roper261a27d2015-10-08 15:28:25 -07002363/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002364static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002365{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366 struct drm_atomic_state *state = cstate->base.state;
2367 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002370 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002371 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002372 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002373 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002374 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002375 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002376 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002377
Matt Ropere8f1f022016-05-12 07:05:55 -07002378 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002379
Matt Roper43d59ed2015-09-24 15:53:07 -07002380 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002381 struct intel_plane_state *ps;
2382
2383 ps = intel_atomic_get_existing_plane_state(state,
2384 intel_plane);
2385 if (!ps)
2386 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002387
2388 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002389 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002390 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002391 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002393 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002394 }
2395
Matt Ropered4a6a72016-02-23 17:20:13 -08002396 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002397 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002398 pipe_wm->sprites_enabled = sprstate->base.visible;
2399 pipe_wm->sprites_scaled = sprstate->base.visible &&
2400 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2401 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002402 }
2403
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002404 usable_level = max_level;
2405
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002406 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002407 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002408 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002409
2410 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002411 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002412 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002413
Matt Roper86c8bbb2015-09-24 15:53:16 -07002414 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002415 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2416
2417 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2418 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002419
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002420 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002421 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002422
Matt Ropered4a6a72016-02-23 17:20:13 -08002423 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002424 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002425
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002426 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002427
2428 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002429 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002430
Matt Roper86c8bbb2015-09-24 15:53:16 -07002431 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002432 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002433
2434 /*
2435 * Disable any watermark level that exceeds the
2436 * register maximums since such watermarks are
2437 * always invalid.
2438 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002439 if (level > usable_level)
2440 continue;
2441
2442 if (ilk_validate_wm_level(level, &max, wm))
2443 pipe_wm->wm[level] = *wm;
2444 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002445 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002446 }
2447
Matt Roper86c8bbb2015-09-24 15:53:16 -07002448 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002449}
2450
2451/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002452 * Build a set of 'intermediate' watermark values that satisfy both the old
2453 * state and the new state. These can be programmed to the hardware
2454 * immediately.
2455 */
2456static int ilk_compute_intermediate_wm(struct drm_device *dev,
2457 struct intel_crtc *intel_crtc,
2458 struct intel_crtc_state *newstate)
2459{
Matt Ropere8f1f022016-05-12 07:05:55 -07002460 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002461 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002462 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002463
2464 /*
2465 * Start with the final, target watermarks, then combine with the
2466 * currently active watermarks to get values that are safe both before
2467 * and after the vblank.
2468 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002469 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002470 a->pipe_enabled |= b->pipe_enabled;
2471 a->sprites_enabled |= b->sprites_enabled;
2472 a->sprites_scaled |= b->sprites_scaled;
2473
2474 for (level = 0; level <= max_level; level++) {
2475 struct intel_wm_level *a_wm = &a->wm[level];
2476 const struct intel_wm_level *b_wm = &b->wm[level];
2477
2478 a_wm->enable &= b_wm->enable;
2479 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2480 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2481 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2482 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2483 }
2484
2485 /*
2486 * We need to make sure that these merged watermark values are
2487 * actually a valid configuration themselves. If they're not,
2488 * there's no safe way to transition from the old state to
2489 * the new state, so we need to fail the atomic transaction.
2490 */
2491 if (!ilk_validate_pipe_wm(dev, a))
2492 return -EINVAL;
2493
2494 /*
2495 * If our intermediate WM are identical to the final WM, then we can
2496 * omit the post-vblank programming; only update if it's different.
2497 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002498 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002499 newstate->wm.need_postvbl_update = false;
2500
2501 return 0;
2502}
2503
2504/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 * Merge the watermarks from all active pipes for a specific level.
2506 */
2507static void ilk_merge_wm_level(struct drm_device *dev,
2508 int level,
2509 struct intel_wm_level *ret_wm)
2510{
2511 const struct intel_crtc *intel_crtc;
2512
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002513 ret_wm->enable = true;
2514
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002515 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002516 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002517 const struct intel_wm_level *wm = &active->wm[level];
2518
2519 if (!active->pipe_enabled)
2520 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002522 /*
2523 * The watermark values may have been used in the past,
2524 * so we must maintain them in the registers for some
2525 * time even if the level is now disabled.
2526 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002528 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529
2530 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2531 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2532 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2533 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2534 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535}
2536
2537/*
2538 * Merge all low power watermarks for all active pipes.
2539 */
2540static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002541 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002542 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002543 struct intel_pipe_wm *merged)
2544{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002545 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002546 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002547 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002548
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002549 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002550 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002551 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002552 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002553
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002554 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002555 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002556
2557 /* merge each WM1+ level */
2558 for (level = 1; level <= max_level; level++) {
2559 struct intel_wm_level *wm = &merged->wm[level];
2560
2561 ilk_merge_wm_level(dev, level, wm);
2562
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002563 if (level > last_enabled_level)
2564 wm->enable = false;
2565 else if (!ilk_validate_wm_level(level, max, wm))
2566 /* make sure all following levels get disabled */
2567 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002568
2569 /*
2570 * The spec says it is preferred to disable
2571 * FBC WMs instead of disabling a WM level.
2572 */
2573 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002574 if (wm->enable)
2575 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002576 wm->fbc_val = 0;
2577 }
2578 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002579
2580 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2581 /*
2582 * FIXME this is racy. FBC might get enabled later.
2583 * What we should check here is whether FBC can be
2584 * enabled sometime later.
2585 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002586 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002587 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002588 for (level = 2; level <= max_level; level++) {
2589 struct intel_wm_level *wm = &merged->wm[level];
2590
2591 wm->enable = false;
2592 }
2593 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002594}
2595
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002596static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2597{
2598 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2599 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2600}
2601
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002602/* The value we need to program into the WM_LPx latency field */
2603static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2604{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002605 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002606
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002607 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002608 return 2 * level;
2609 else
2610 return dev_priv->wm.pri_latency[level];
2611}
2612
Imre Deak820c1982013-12-17 14:46:36 +02002613static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002614 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002615 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002616 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002617{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002618 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002619 struct intel_crtc *intel_crtc;
2620 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002621
Ville Syrjälä0362c782013-10-09 19:17:57 +03002622 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002623 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002624
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002625 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002626 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002627 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002628
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002629 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002630
Ville Syrjälä0362c782013-10-09 19:17:57 +03002631 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002632
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002633 /*
2634 * Maintain the watermark values even if the level is
2635 * disabled. Doing otherwise could cause underruns.
2636 */
2637 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002638 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002639 (r->pri_val << WM1_LP_SR_SHIFT) |
2640 r->cur_val;
2641
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002642 if (r->enable)
2643 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2644
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002645 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002646 results->wm_lp[wm_lp - 1] |=
2647 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2648 else
2649 results->wm_lp[wm_lp - 1] |=
2650 r->fbc_val << WM1_LP_FBC_SHIFT;
2651
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002652 /*
2653 * Always set WM1S_LP_EN when spr_val != 0, even if the
2654 * level is disabled. Doing otherwise could cause underruns.
2655 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002657 WARN_ON(wm_lp != 1);
2658 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2659 } else
2660 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002661 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002662
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002663 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002664 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002665 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002666 const struct intel_wm_level *r =
2667 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002668
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002669 if (WARN_ON(!r->enable))
2670 continue;
2671
Matt Ropered4a6a72016-02-23 17:20:13 -08002672 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002673
2674 results->wm_pipe[pipe] =
2675 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2676 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2677 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002678 }
2679}
2680
Paulo Zanoni861f3382013-05-31 10:19:21 -03002681/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2682 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002683static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002684 struct intel_pipe_wm *r1,
2685 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002686{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002687 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002688 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002689
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002690 for (level = 1; level <= max_level; level++) {
2691 if (r1->wm[level].enable)
2692 level1 = level;
2693 if (r2->wm[level].enable)
2694 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002695 }
2696
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002697 if (level1 == level2) {
2698 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002699 return r2;
2700 else
2701 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002702 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002703 return r1;
2704 } else {
2705 return r2;
2706 }
2707}
2708
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002709/* dirty bits used to track which watermarks need changes */
2710#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2711#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2712#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2713#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2714#define WM_DIRTY_FBC (1 << 24)
2715#define WM_DIRTY_DDB (1 << 25)
2716
Damien Lespiau055e3932014-08-18 13:49:10 +01002717static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002718 const struct ilk_wm_values *old,
2719 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002720{
2721 unsigned int dirty = 0;
2722 enum pipe pipe;
2723 int wm_lp;
2724
Damien Lespiau055e3932014-08-18 13:49:10 +01002725 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002726 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2727 dirty |= WM_DIRTY_LINETIME(pipe);
2728 /* Must disable LP1+ watermarks too */
2729 dirty |= WM_DIRTY_LP_ALL;
2730 }
2731
2732 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2733 dirty |= WM_DIRTY_PIPE(pipe);
2734 /* Must disable LP1+ watermarks too */
2735 dirty |= WM_DIRTY_LP_ALL;
2736 }
2737 }
2738
2739 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2740 dirty |= WM_DIRTY_FBC;
2741 /* Must disable LP1+ watermarks too */
2742 dirty |= WM_DIRTY_LP_ALL;
2743 }
2744
2745 if (old->partitioning != new->partitioning) {
2746 dirty |= WM_DIRTY_DDB;
2747 /* Must disable LP1+ watermarks too */
2748 dirty |= WM_DIRTY_LP_ALL;
2749 }
2750
2751 /* LP1+ watermarks already deemed dirty, no need to continue */
2752 if (dirty & WM_DIRTY_LP_ALL)
2753 return dirty;
2754
2755 /* Find the lowest numbered LP1+ watermark in need of an update... */
2756 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2757 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2758 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2759 break;
2760 }
2761
2762 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2763 for (; wm_lp <= 3; wm_lp++)
2764 dirty |= WM_DIRTY_LP(wm_lp);
2765
2766 return dirty;
2767}
2768
Ville Syrjälä8553c182013-12-05 15:51:39 +02002769static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2770 unsigned int dirty)
2771{
Imre Deak820c1982013-12-17 14:46:36 +02002772 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002773 bool changed = false;
2774
2775 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2776 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2777 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2778 changed = true;
2779 }
2780 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2781 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2782 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2783 changed = true;
2784 }
2785 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2786 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2787 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2788 changed = true;
2789 }
2790
2791 /*
2792 * Don't touch WM1S_LP_EN here.
2793 * Doing so could cause underruns.
2794 */
2795
2796 return changed;
2797}
2798
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799/*
2800 * The spec says we shouldn't write when we don't need, because every write
2801 * causes WMs to be re-evaluated, expending some power.
2802 */
Imre Deak820c1982013-12-17 14:46:36 +02002803static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2804 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805{
Imre Deak820c1982013-12-17 14:46:36 +02002806 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002809
Damien Lespiau055e3932014-08-18 13:49:10 +01002810 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002811 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002812 return;
2813
Ville Syrjälä8553c182013-12-05 15:51:39 +02002814 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002815
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002816 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002817 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002818 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002819 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002820 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002821 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2822
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002823 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002824 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002825 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002826 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002827 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002828 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2829
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002830 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002831 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002832 val = I915_READ(WM_MISC);
2833 if (results->partitioning == INTEL_DDB_PART_1_2)
2834 val &= ~WM_MISC_DATA_PARTITION_5_6;
2835 else
2836 val |= WM_MISC_DATA_PARTITION_5_6;
2837 I915_WRITE(WM_MISC, val);
2838 } else {
2839 val = I915_READ(DISP_ARB_CTL2);
2840 if (results->partitioning == INTEL_DDB_PART_1_2)
2841 val &= ~DISP_DATA_PARTITION_5_6;
2842 else
2843 val |= DISP_DATA_PARTITION_5_6;
2844 I915_WRITE(DISP_ARB_CTL2, val);
2845 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002846 }
2847
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002848 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002849 val = I915_READ(DISP_ARB_CTL);
2850 if (results->enable_fbc_wm)
2851 val &= ~DISP_FBC_WM_DIS;
2852 else
2853 val |= DISP_FBC_WM_DIS;
2854 I915_WRITE(DISP_ARB_CTL, val);
2855 }
2856
Imre Deak954911e2013-12-17 14:46:34 +02002857 if (dirty & WM_DIRTY_LP(1) &&
2858 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2859 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2860
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002861 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002862 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2863 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2864 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2865 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2866 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002867
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002868 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002869 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002870 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002871 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002872 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002873 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002874
2875 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002876}
2877
Matt Ropered4a6a72016-02-23 17:20:13 -08002878bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002879{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002880 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002881
2882 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2883}
2884
Lyude656d1b82016-08-17 15:55:54 -04002885#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002886
Matt Roper024c9042015-09-24 15:53:11 -07002887/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002888 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2889 * so assume we'll always need it in order to avoid underruns.
2890 */
2891static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2892{
2893 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2894
2895 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2896 IS_KABYLAKE(dev_priv))
2897 return true;
2898
2899 return false;
2900}
2901
Paulo Zanoni56feca92016-09-22 18:00:28 -03002902static bool
2903intel_has_sagv(struct drm_i915_private *dev_priv)
2904{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002905 if (IS_KABYLAKE(dev_priv))
2906 return true;
2907
2908 if (IS_SKYLAKE(dev_priv) &&
2909 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2910 return true;
2911
2912 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002913}
2914
Lyude656d1b82016-08-17 15:55:54 -04002915/*
2916 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2917 * depending on power and performance requirements. The display engine access
2918 * to system memory is blocked during the adjustment time. Because of the
2919 * blocking time, having this enabled can cause full system hangs and/or pipe
2920 * underruns if we don't meet all of the following requirements:
2921 *
2922 * - <= 1 pipe enabled
2923 * - All planes can enable watermarks for latencies >= SAGV engine block time
2924 * - We're not using an interlaced display configuration
2925 */
2926int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002927intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002928{
2929 int ret;
2930
Paulo Zanoni56feca92016-09-22 18:00:28 -03002931 if (!intel_has_sagv(dev_priv))
2932 return 0;
2933
2934 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002935 return 0;
2936
2937 DRM_DEBUG_KMS("Enabling the SAGV\n");
2938 mutex_lock(&dev_priv->rps.hw_lock);
2939
2940 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2941 GEN9_SAGV_ENABLE);
2942
2943 /* We don't need to wait for the SAGV when enabling */
2944 mutex_unlock(&dev_priv->rps.hw_lock);
2945
2946 /*
2947 * Some skl systems, pre-release machines in particular,
2948 * don't actually have an SAGV.
2949 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002950 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002951 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002952 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002953 return 0;
2954 } else if (ret < 0) {
2955 DRM_ERROR("Failed to enable the SAGV\n");
2956 return ret;
2957 }
2958
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002959 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002960 return 0;
2961}
2962
Lyude656d1b82016-08-17 15:55:54 -04002963int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002964intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002965{
Imre Deakb3b8e992016-12-05 18:27:38 +02002966 int ret;
Lyude656d1b82016-08-17 15:55:54 -04002967
Paulo Zanoni56feca92016-09-22 18:00:28 -03002968 if (!intel_has_sagv(dev_priv))
2969 return 0;
2970
2971 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002972 return 0;
2973
2974 DRM_DEBUG_KMS("Disabling the SAGV\n");
2975 mutex_lock(&dev_priv->rps.hw_lock);
2976
2977 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02002978 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2979 GEN9_SAGV_DISABLE,
2980 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
2981 1);
Lyude656d1b82016-08-17 15:55:54 -04002982 mutex_unlock(&dev_priv->rps.hw_lock);
2983
Lyude656d1b82016-08-17 15:55:54 -04002984 /*
2985 * Some skl systems, pre-release machines in particular,
2986 * don't actually have an SAGV.
2987 */
Imre Deakb3b8e992016-12-05 18:27:38 +02002988 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002989 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002990 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002991 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02002992 } else if (ret < 0) {
2993 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
2994 return ret;
Lyude656d1b82016-08-17 15:55:54 -04002995 }
2996
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002997 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002998 return 0;
2999}
3000
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003001bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003002{
3003 struct drm_device *dev = state->dev;
3004 struct drm_i915_private *dev_priv = to_i915(dev);
3005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003006 struct intel_crtc *crtc;
3007 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003008 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003009 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003010 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003011
Paulo Zanoni56feca92016-09-22 18:00:28 -03003012 if (!intel_has_sagv(dev_priv))
3013 return false;
3014
Lyude656d1b82016-08-17 15:55:54 -04003015 /*
3016 * SKL workaround: bspec recommends we disable the SAGV when we have
3017 * more then one pipe enabled
3018 *
3019 * If there are no active CRTCs, no additional checks need be performed
3020 */
3021 if (hweight32(intel_state->active_crtcs) == 0)
3022 return true;
3023 else if (hweight32(intel_state->active_crtcs) > 1)
3024 return false;
3025
3026 /* Since we're now guaranteed to only have one active CRTC... */
3027 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003028 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003029 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003030
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003031 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003032 return false;
3033
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003034 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003035 struct skl_plane_wm *wm =
3036 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003037
Lyude656d1b82016-08-17 15:55:54 -04003038 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003039 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003040 continue;
3041
3042 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003043 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003044 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003045 { }
3046
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003047 latency = dev_priv->wm.skl_latency[level];
3048
3049 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003050 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003051 I915_FORMAT_MOD_X_TILED)
3052 latency += 15;
3053
Lyude656d1b82016-08-17 15:55:54 -04003054 /*
3055 * If any of the planes on this pipe don't enable wm levels
3056 * that incur memory latencies higher then 30µs we can't enable
3057 * the SAGV
3058 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003059 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003060 return false;
3061 }
3062
3063 return true;
3064}
3065
Damien Lespiaub9cec072014-11-04 17:06:43 +00003066static void
3067skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003068 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003069 struct skl_ddb_entry *alloc, /* out */
3070 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003071{
Matt Roperc107acf2016-05-12 07:06:01 -07003072 struct drm_atomic_state *state = cstate->base.state;
3073 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3074 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003075 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003076 unsigned int pipe_size, ddb_size;
3077 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003078
Matt Ropera6d3460e2016-05-12 07:06:04 -07003079 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003080 alloc->start = 0;
3081 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003082 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003083 return;
3084 }
3085
Matt Ropera6d3460e2016-05-12 07:06:04 -07003086 if (intel_state->active_pipe_changes)
3087 *num_active = hweight32(intel_state->active_crtcs);
3088 else
3089 *num_active = hweight32(dev_priv->active_crtcs);
3090
Deepak M6f3fff62016-09-15 15:01:10 +05303091 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3092 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003093
3094 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3095
Matt Roperc107acf2016-05-12 07:06:01 -07003096 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003097 * If the state doesn't change the active CRTC's, then there's
3098 * no need to recalculate; the existing pipe allocation limits
3099 * should remain unchanged. Note that we're safe from racing
3100 * commits since any racing commit that changes the active CRTC
3101 * list would need to grab _all_ crtc locks, including the one
3102 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003103 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003104 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003105 /*
3106 * alloc may be cleared by clear_intel_crtc_state,
3107 * copy from old state to be sure
3108 */
3109 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003110 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003111 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003112
3113 nth_active_pipe = hweight32(intel_state->active_crtcs &
3114 (drm_crtc_mask(for_crtc) - 1));
3115 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3116 alloc->start = nth_active_pipe * ddb_size / *num_active;
3117 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003118}
3119
Matt Roperc107acf2016-05-12 07:06:01 -07003120static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003121{
Matt Roperc107acf2016-05-12 07:06:01 -07003122 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003123 return 32;
3124
3125 return 8;
3126}
3127
Damien Lespiaua269c582014-11-04 17:06:49 +00003128static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3129{
3130 entry->start = reg & 0x3ff;
3131 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003132 if (entry->end)
3133 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003134}
3135
Damien Lespiau08db6652014-11-04 17:06:52 +00003136void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3137 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003138{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003139 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003140
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003141 memset(ddb, 0, sizeof(*ddb));
3142
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003143 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003144 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003145 enum plane_id plane_id;
3146 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003147
3148 power_domain = POWER_DOMAIN_PIPE(pipe);
3149 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003150 continue;
3151
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003152 for_each_plane_id_on_crtc(crtc, plane_id) {
3153 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003154
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003155 if (plane_id != PLANE_CURSOR)
3156 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3157 else
3158 val = I915_READ(CUR_BUF_CFG(pipe));
3159
3160 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3161 }
Imre Deak4d800032016-02-17 16:31:29 +02003162
3163 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003164 }
3165}
3166
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003167/*
3168 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3169 * The bspec defines downscale amount as:
3170 *
3171 * """
3172 * Horizontal down scale amount = maximum[1, Horizontal source size /
3173 * Horizontal destination size]
3174 * Vertical down scale amount = maximum[1, Vertical source size /
3175 * Vertical destination size]
3176 * Total down scale amount = Horizontal down scale amount *
3177 * Vertical down scale amount
3178 * """
3179 *
3180 * Return value is provided in 16.16 fixed point form to retain fractional part.
3181 * Caller should take care of dividing & rounding off the value.
3182 */
3183static uint32_t
3184skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3185{
3186 uint32_t downscale_h, downscale_w;
3187 uint32_t src_w, src_h, dst_w, dst_h;
3188
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003189 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003190 return DRM_PLANE_HELPER_NO_SCALING;
3191
3192 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003193 src_w = drm_rect_width(&pstate->base.src);
3194 src_h = drm_rect_height(&pstate->base.src);
3195 dst_w = drm_rect_width(&pstate->base.dst);
3196 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003197 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003198 swap(dst_w, dst_h);
3199
3200 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3201 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3202
3203 /* Provide result in 16.16 fixed point */
3204 return (uint64_t)downscale_w * downscale_h >> 16;
3205}
3206
Damien Lespiaub9cec072014-11-04 17:06:43 +00003207static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003208skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3209 const struct drm_plane_state *pstate,
3210 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003211{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003212 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003213 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003214 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003215 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003216 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3217
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003218 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003219 return 0;
3220 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3221 return 0;
3222 if (y && format != DRM_FORMAT_NV12)
3223 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003224
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003225 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3226 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003227
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003228 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003229 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003230
3231 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003232 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003233 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003234 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003235 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003236 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003237 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003238 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003239 } else {
3240 /* for packed formats */
3241 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003242 }
3243
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003244 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3245
3246 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003247}
3248
3249/*
3250 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3251 * a 8192x4096@32bpp framebuffer:
3252 * 3 * 4096 * 8192 * 4 < 2^32
3253 */
3254static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003255skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3256 unsigned *plane_data_rate,
3257 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003258{
Matt Roper9c74d822016-05-12 07:05:58 -07003259 struct drm_crtc_state *cstate = &intel_cstate->base;
3260 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003261 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003262 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003263 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003264
3265 if (WARN_ON(!state))
3266 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003267
Matt Ropera1de91e2016-05-12 07:05:57 -07003268 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003269 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003270 enum plane_id plane_id = to_intel_plane(plane)->id;
3271 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003272
Matt Ropera6d3460e2016-05-12 07:06:04 -07003273 /* packed/uv */
3274 rate = skl_plane_relative_data_rate(intel_cstate,
3275 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003276 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003277
3278 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003279
Matt Ropera6d3460e2016-05-12 07:06:04 -07003280 /* y-plane */
3281 rate = skl_plane_relative_data_rate(intel_cstate,
3282 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003283 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003284
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003285 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003286 }
3287
3288 return total_data_rate;
3289}
3290
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003291static uint16_t
3292skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3293 const int y)
3294{
3295 struct drm_framebuffer *fb = pstate->fb;
3296 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3297 uint32_t src_w, src_h;
3298 uint32_t min_scanlines = 8;
3299 uint8_t plane_bpp;
3300
3301 if (WARN_ON(!fb))
3302 return 0;
3303
3304 /* For packed formats, no y-plane, return 0 */
3305 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3306 return 0;
3307
3308 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003309 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3310 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003311 return 8;
3312
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003313 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3314 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003315
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003316 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003317 swap(src_w, src_h);
3318
3319 /* Halve UV plane width and height for NV12 */
3320 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3321 src_w /= 2;
3322 src_h /= 2;
3323 }
3324
3325 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3326 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3327 else
3328 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3329
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003330 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003331 switch (plane_bpp) {
3332 case 1:
3333 min_scanlines = 32;
3334 break;
3335 case 2:
3336 min_scanlines = 16;
3337 break;
3338 case 4:
3339 min_scanlines = 8;
3340 break;
3341 case 8:
3342 min_scanlines = 4;
3343 break;
3344 default:
3345 WARN(1, "Unsupported pixel depth %u for rotation",
3346 plane_bpp);
3347 min_scanlines = 32;
3348 }
3349 }
3350
3351 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3352}
3353
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003354static void
3355skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3356 uint16_t *minimum, uint16_t *y_minimum)
3357{
3358 const struct drm_plane_state *pstate;
3359 struct drm_plane *plane;
3360
3361 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003362 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003363
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003364 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003365 continue;
3366
3367 if (!pstate->visible)
3368 continue;
3369
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003370 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3371 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003372 }
3373
3374 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3375}
3376
Matt Roperc107acf2016-05-12 07:06:01 -07003377static int
Matt Roper024c9042015-09-24 15:53:11 -07003378skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003379 struct skl_ddb_allocation *ddb /* out */)
3380{
Matt Roperc107acf2016-05-12 07:06:01 -07003381 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003382 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003383 struct drm_device *dev = crtc->dev;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003386 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003387 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003388 uint16_t minimum[I915_MAX_PLANES] = {};
3389 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003390 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003391 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003392 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003393 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3394 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003395
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003396 /* Clear the partitioning for disabled planes. */
3397 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3398 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3399
Matt Ropera6d3460e2016-05-12 07:06:04 -07003400 if (WARN_ON(!state))
3401 return 0;
3402
Matt Roperc107acf2016-05-12 07:06:01 -07003403 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003404 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003405 return 0;
3406 }
3407
Matt Ropera6d3460e2016-05-12 07:06:04 -07003408 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003409 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003410 if (alloc_size == 0) {
3411 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003412 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003413 }
3414
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003415 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003416
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003417 /*
3418 * 1. Allocate the mininum required blocks for each active plane
3419 * and allocate the cursor, it doesn't require extra allocation
3420 * proportional to the data rate.
3421 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003422
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003423 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3424 alloc_size -= minimum[plane_id];
3425 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003426 }
3427
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003428 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3429 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3430
Damien Lespiaub9cec072014-11-04 17:06:43 +00003431 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003432 * 2. Distribute the remaining space in proportion to the amount of
3433 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003434 *
3435 * FIXME: we may not allocate every single block here.
3436 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003437 total_data_rate = skl_get_total_relative_data_rate(cstate,
3438 plane_data_rate,
3439 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003440 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003441 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003442
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003443 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003444 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003445 unsigned int data_rate, y_data_rate;
3446 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003447
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003448 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003449 continue;
3450
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003451 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003452
3453 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003454 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003455 * promote the expression to 64 bits to avoid overflowing, the
3456 * result is < available as data_rate / total_data_rate < 1
3457 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003458 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003459 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3460 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003461
Matt Roperc107acf2016-05-12 07:06:01 -07003462 /* Leave disabled planes at (0,0) */
3463 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003464 ddb->plane[pipe][plane_id].start = start;
3465 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003466 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003467
3468 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003469
3470 /*
3471 * allocation for y_plane part of planar format:
3472 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003473 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003474
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003475 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003476 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3477 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003478
Matt Roperc107acf2016-05-12 07:06:01 -07003479 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003480 ddb->y_plane[pipe][plane_id].start = start;
3481 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003482 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003483
Matt Ropera1de91e2016-05-12 07:05:57 -07003484 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003485 }
3486
Matt Roperc107acf2016-05-12 07:06:01 -07003487 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003488}
3489
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003490/*
3491 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003492 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003493 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3494 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3495*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303496static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3497 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003498{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303499 uint32_t wm_intermediate_val;
3500 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003501
3502 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303503 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003504
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303505 wm_intermediate_val = latency * pixel_rate * cpp;
3506 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003507 return ret;
3508}
3509
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303510static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3511 uint32_t pipe_htotal,
3512 uint32_t latency,
3513 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003514{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003515 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303516 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517
3518 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303519 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003520
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003521 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303522 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3523 pipe_htotal * 1000);
3524 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003525 return ret;
3526}
3527
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003528static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3529 struct intel_plane_state *pstate)
3530{
3531 uint64_t adjusted_pixel_rate;
3532 uint64_t downscale_amount;
3533 uint64_t pixel_rate;
3534
3535 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003536 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003537 return 0;
3538
3539 /*
3540 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3541 * with additional adjustments for plane-specific scaling.
3542 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003543 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003544 downscale_amount = skl_plane_downscale_amount(pstate);
3545
3546 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3547 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3548
3549 return pixel_rate;
3550}
3551
Matt Roper55994c22016-05-12 07:06:08 -07003552static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3553 struct intel_crtc_state *cstate,
3554 struct intel_plane_state *intel_pstate,
3555 uint16_t ddb_allocation,
3556 int level,
3557 uint16_t *out_blocks, /* out */
3558 uint8_t *out_lines, /* out */
3559 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003560{
Matt Roper33815fa2016-05-12 07:06:05 -07003561 struct drm_plane_state *pstate = &intel_pstate->base;
3562 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003563 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303564 uint_fixed_16_16_t method1, method2;
3565 uint_fixed_16_16_t plane_blocks_per_line;
3566 uint_fixed_16_16_t selected_result;
3567 uint32_t interm_pbpl;
3568 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003569 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003570 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003571 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003572 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303573 uint_fixed_16_16_t y_tile_minimum;
3574 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003575 struct intel_atomic_state *state =
3576 to_intel_atomic_state(cstate->base.state);
3577 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303578 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003579
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003580 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003581 *enabled = false;
3582 return 0;
3583 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003584
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303585 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3586 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3587 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3588
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303589 /* Display WA #1141: kbl. */
3590 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3591 latency += 4;
3592
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303593 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003594 latency += 15;
3595
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003596 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3597 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003598
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003599 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003600 swap(width, height);
3601
Ville Syrjäläac484962016-01-20 21:05:26 +02003602 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003603 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3604
Dave Airlie61d0a042016-10-25 16:35:20 +10003605 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003606 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3607 drm_format_plane_cpp(fb->pixel_format, 1) :
3608 drm_format_plane_cpp(fb->pixel_format, 0);
3609
3610 switch (cpp) {
3611 case 1:
3612 y_min_scanlines = 16;
3613 break;
3614 case 2:
3615 y_min_scanlines = 8;
3616 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003617 case 4:
3618 y_min_scanlines = 4;
3619 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003620 default:
3621 MISSING_CASE(cpp);
3622 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003623 }
3624 } else {
3625 y_min_scanlines = 4;
3626 }
3627
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003628 if (apply_memory_bw_wa)
3629 y_min_scanlines *= 2;
3630
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003631 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303632 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303633 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3634 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003635 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303636 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303637 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303638 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3639 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303640 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303641 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3642 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003643 }
3644
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003645 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3646 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003647 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003648 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003649 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003650
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303651 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3652 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003653
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303654 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303655 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003656 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003657 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3658 (plane_bytes_per_line / 512 < 1))
3659 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303660 else if ((ddb_allocation /
3661 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3662 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003663 else
3664 selected_result = method1;
3665 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003666
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303667 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3668 res_lines = DIV_ROUND_UP(selected_result.val,
3669 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003670
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003671 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303672 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303673 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003674 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003675 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003676 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003677 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003678 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003679
Matt Roper55994c22016-05-12 07:06:08 -07003680 if (res_blocks >= ddb_allocation || res_lines > 31) {
3681 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003682
3683 /*
3684 * If there are no valid level 0 watermarks, then we can't
3685 * support this display configuration.
3686 */
3687 if (level) {
3688 return 0;
3689 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003690 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003691
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003692 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3693 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3694 plane->base.id, plane->name,
3695 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003696 return -EINVAL;
3697 }
Matt Roper55994c22016-05-12 07:06:08 -07003698 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003699
3700 *out_blocks = res_blocks;
3701 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003702 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003703
Matt Roper55994c22016-05-12 07:06:08 -07003704 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003705}
3706
Matt Roperf4a96752016-05-12 07:06:06 -07003707static int
3708skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3709 struct skl_ddb_allocation *ddb,
3710 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003711 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003712 int level,
3713 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003714{
Matt Roperf4a96752016-05-12 07:06:06 -07003715 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003716 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003717 struct drm_plane *plane = &intel_plane->base;
3718 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003719 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003720 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003721 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003722
3723 if (state)
3724 intel_pstate =
3725 intel_atomic_get_existing_plane_state(state,
3726 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003727
Matt Roperf4a96752016-05-12 07:06:06 -07003728 /*
Lyudea62163e2016-10-04 14:28:20 -04003729 * Note: If we start supporting multiple pending atomic commits against
3730 * the same planes/CRTC's in the future, plane->state will no longer be
3731 * the correct pre-state to use for the calculations here and we'll
3732 * need to change where we get the 'unchanged' plane data from.
3733 *
3734 * For now this is fine because we only allow one queued commit against
3735 * a CRTC. Even if the plane isn't modified by this transaction and we
3736 * don't have a plane lock, we still have the CRTC's lock, so we know
3737 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003738 */
Lyudea62163e2016-10-04 14:28:20 -04003739 if (!intel_pstate)
3740 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003741
Lyudea62163e2016-10-04 14:28:20 -04003742 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003743
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003744 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003745
Lyudea62163e2016-10-04 14:28:20 -04003746 ret = skl_compute_plane_wm(dev_priv,
3747 cstate,
3748 intel_pstate,
3749 ddb_blocks,
3750 level,
3751 &result->plane_res_b,
3752 &result->plane_res_l,
3753 &result->plane_en);
3754 if (ret)
3755 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003756
3757 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003758}
3759
Damien Lespiau407b50f2014-11-04 17:06:57 +00003760static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003761skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003762{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303763 struct drm_atomic_state *state = cstate->base.state;
3764 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003765 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303766 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003767
Matt Roper024c9042015-09-24 15:53:11 -07003768 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003769 return 0;
3770
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003771 pixel_rate = ilk_pipe_pixel_rate(cstate);
3772
3773 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003774 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003775
Mahesh Kumara3a89862016-12-01 21:19:34 +05303776 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3777 1000, pixel_rate);
3778
3779 /* Display WA #1135: bxt. */
3780 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3781 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3782
3783 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003784}
3785
Matt Roper024c9042015-09-24 15:53:11 -07003786static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003787 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003788{
Matt Roper024c9042015-09-24 15:53:11 -07003789 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003790 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003791
3792 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003793 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003794}
3795
Matt Roper55994c22016-05-12 07:06:08 -07003796static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3797 struct skl_ddb_allocation *ddb,
3798 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003799{
Matt Roper024c9042015-09-24 15:53:11 -07003800 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003801 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003802 struct intel_plane *intel_plane;
3803 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003804 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003805 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003806
Lyudea62163e2016-10-04 14:28:20 -04003807 /*
3808 * We'll only calculate watermarks for planes that are actually
3809 * enabled, so make sure all other planes are set as disabled.
3810 */
3811 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3812
3813 for_each_intel_plane_mask(&dev_priv->drm,
3814 intel_plane,
3815 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003816 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003817
3818 for (level = 0; level <= max_level; level++) {
3819 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3820 intel_plane, level,
3821 &wm->wm[level]);
3822 if (ret)
3823 return ret;
3824 }
3825 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003826 }
Matt Roper024c9042015-09-24 15:53:11 -07003827 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003828
Matt Roper55994c22016-05-12 07:06:08 -07003829 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003830}
3831
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003832static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3833 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003834 const struct skl_ddb_entry *entry)
3835{
3836 if (entry->end)
3837 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3838 else
3839 I915_WRITE(reg, 0);
3840}
3841
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003842static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3843 i915_reg_t reg,
3844 const struct skl_wm_level *level)
3845{
3846 uint32_t val = 0;
3847
3848 if (level->plane_en) {
3849 val |= PLANE_WM_EN;
3850 val |= level->plane_res_b;
3851 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3852 }
3853
3854 I915_WRITE(reg, val);
3855}
3856
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003857static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3858 const struct skl_plane_wm *wm,
3859 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003860 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003861{
3862 struct drm_crtc *crtc = &intel_crtc->base;
3863 struct drm_device *dev = crtc->dev;
3864 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003865 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003866 enum pipe pipe = intel_crtc->pipe;
3867
3868 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003869 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003870 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003871 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003872 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003873 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003874
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003875 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3876 &ddb->plane[pipe][plane_id]);
3877 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3878 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003879}
3880
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003881static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3882 const struct skl_plane_wm *wm,
3883 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003884{
3885 struct drm_crtc *crtc = &intel_crtc->base;
3886 struct drm_device *dev = crtc->dev;
3887 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003888 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003889 enum pipe pipe = intel_crtc->pipe;
3890
3891 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003892 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3893 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003894 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003895 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003896
3897 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003898 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003899}
3900
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003901bool skl_wm_level_equals(const struct skl_wm_level *l1,
3902 const struct skl_wm_level *l2)
3903{
3904 if (l1->plane_en != l2->plane_en)
3905 return false;
3906
3907 /* If both planes aren't enabled, the rest shouldn't matter */
3908 if (!l1->plane_en)
3909 return true;
3910
3911 return (l1->plane_res_l == l2->plane_res_l &&
3912 l1->plane_res_b == l2->plane_res_b);
3913}
3914
Lyude27082492016-08-24 07:48:10 +02003915static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3916 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003917{
Lyude27082492016-08-24 07:48:10 +02003918 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003919}
3920
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003921bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3922 const struct skl_ddb_entry *ddb,
3923 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003924{
Lyudece0ba282016-09-15 10:46:35 -04003925 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003927 for (i = 0; i < I915_MAX_PIPES; i++)
3928 if (i != ignore && entries[i] &&
3929 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003930 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003931
Lyude27082492016-08-24 07:48:10 +02003932 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003933}
3934
Matt Roper55994c22016-05-12 07:06:08 -07003935static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003936 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003937 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003938 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003939 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003940{
Matt Roperf4a96752016-05-12 07:06:06 -07003941 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003942 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003943
Matt Roper55994c22016-05-12 07:06:08 -07003944 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3945 if (ret)
3946 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003947
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003948 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003949 *changed = false;
3950 else
3951 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003952
Matt Roper55994c22016-05-12 07:06:08 -07003953 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003954}
3955
Matt Roper9b613022016-06-27 16:42:44 -07003956static uint32_t
3957pipes_modified(struct drm_atomic_state *state)
3958{
3959 struct drm_crtc *crtc;
3960 struct drm_crtc_state *cstate;
3961 uint32_t i, ret = 0;
3962
3963 for_each_crtc_in_state(state, crtc, cstate, i)
3964 ret |= drm_crtc_mask(crtc);
3965
3966 return ret;
3967}
3968
Jani Nikulabb7791b2016-10-04 12:29:17 +03003969static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003970skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3971{
3972 struct drm_atomic_state *state = cstate->base.state;
3973 struct drm_device *dev = state->dev;
3974 struct drm_crtc *crtc = cstate->base.crtc;
3975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3976 struct drm_i915_private *dev_priv = to_i915(dev);
3977 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3978 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3979 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3980 struct drm_plane_state *plane_state;
3981 struct drm_plane *plane;
3982 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003983
3984 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3985
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003986 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003987 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003988
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003989 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
3990 &new_ddb->plane[pipe][plane_id]) &&
3991 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
3992 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003993 continue;
3994
3995 plane_state = drm_atomic_get_plane_state(state, plane);
3996 if (IS_ERR(plane_state))
3997 return PTR_ERR(plane_state);
3998 }
3999
4000 return 0;
4001}
4002
Matt Roper98d39492016-05-12 07:06:03 -07004003static int
4004skl_compute_ddb(struct drm_atomic_state *state)
4005{
4006 struct drm_device *dev = state->dev;
4007 struct drm_i915_private *dev_priv = to_i915(dev);
4008 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4009 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004010 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004011 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004012 int ret;
4013
4014 /*
4015 * If this is our first atomic update following hardware readout,
4016 * we can't trust the DDB that the BIOS programmed for us. Let's
4017 * pretend that all pipes switched active status so that we'll
4018 * ensure a full DDB recompute.
4019 */
Matt Roper1b54a882016-06-17 13:42:18 -07004020 if (dev_priv->wm.distrust_bios_wm) {
4021 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4022 state->acquire_ctx);
4023 if (ret)
4024 return ret;
4025
Matt Roper98d39492016-05-12 07:06:03 -07004026 intel_state->active_pipe_changes = ~0;
4027
Matt Roper1b54a882016-06-17 13:42:18 -07004028 /*
4029 * We usually only initialize intel_state->active_crtcs if we
4030 * we're doing a modeset; make sure this field is always
4031 * initialized during the sanitization process that happens
4032 * on the first commit too.
4033 */
4034 if (!intel_state->modeset)
4035 intel_state->active_crtcs = dev_priv->active_crtcs;
4036 }
4037
Matt Roper98d39492016-05-12 07:06:03 -07004038 /*
4039 * If the modeset changes which CRTC's are active, we need to
4040 * recompute the DDB allocation for *all* active pipes, even
4041 * those that weren't otherwise being modified in any way by this
4042 * atomic commit. Due to the shrinking of the per-pipe allocations
4043 * when new active CRTC's are added, it's possible for a pipe that
4044 * we were already using and aren't changing at all here to suddenly
4045 * become invalid if its DDB needs exceeds its new allocation.
4046 *
4047 * Note that if we wind up doing a full DDB recompute, we can't let
4048 * any other display updates race with this transaction, so we need
4049 * to grab the lock on *all* CRTC's.
4050 */
Matt Roper734fa012016-05-12 15:11:40 -07004051 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004052 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004053 intel_state->wm_results.dirty_pipes = ~0;
4054 }
Matt Roper98d39492016-05-12 07:06:03 -07004055
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004056 /*
4057 * We're not recomputing for the pipes not included in the commit, so
4058 * make sure we start with the current state.
4059 */
4060 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4061
Matt Roper98d39492016-05-12 07:06:03 -07004062 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4063 struct intel_crtc_state *cstate;
4064
4065 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4066 if (IS_ERR(cstate))
4067 return PTR_ERR(cstate);
4068
Matt Roper734fa012016-05-12 15:11:40 -07004069 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004070 if (ret)
4071 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004072
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004073 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004074 if (ret)
4075 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004076 }
4077
4078 return 0;
4079}
4080
Matt Roper2722efb2016-08-17 15:55:55 -04004081static void
4082skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4083 struct skl_wm_values *src,
4084 enum pipe pipe)
4085{
Matt Roper2722efb2016-08-17 15:55:55 -04004086 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4087 sizeof(dst->ddb.y_plane[pipe]));
4088 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4089 sizeof(dst->ddb.plane[pipe]));
4090}
4091
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004092static void
4093skl_print_wm_changes(const struct drm_atomic_state *state)
4094{
4095 const struct drm_device *dev = state->dev;
4096 const struct drm_i915_private *dev_priv = to_i915(dev);
4097 const struct intel_atomic_state *intel_state =
4098 to_intel_atomic_state(state);
4099 const struct drm_crtc *crtc;
4100 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004101 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004102 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4103 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004104 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004105
4106 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004107 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4108 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004109
Maarten Lankhorst75704982016-11-01 12:04:10 +01004110 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004111 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004112 const struct skl_ddb_entry *old, *new;
4113
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004114 old = &old_ddb->plane[pipe][plane_id];
4115 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004116
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004117 if (skl_ddb_entry_equal(old, new))
4118 continue;
4119
Maarten Lankhorst75704982016-11-01 12:04:10 +01004120 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4121 intel_plane->base.base.id,
4122 intel_plane->base.name,
4123 old->start, old->end,
4124 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004125 }
4126 }
4127}
4128
Matt Roper98d39492016-05-12 07:06:03 -07004129static int
4130skl_compute_wm(struct drm_atomic_state *state)
4131{
4132 struct drm_crtc *crtc;
4133 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004134 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4135 struct skl_wm_values *results = &intel_state->wm_results;
4136 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004137 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004138 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004139
4140 /*
4141 * If this transaction isn't actually touching any CRTC's, don't
4142 * bother with watermark calculation. Note that if we pass this
4143 * test, we're guaranteed to hold at least one CRTC state mutex,
4144 * which means we can safely use values like dev_priv->active_crtcs
4145 * since any racing commits that want to update them would need to
4146 * hold _all_ CRTC state mutexes.
4147 */
4148 for_each_crtc_in_state(state, crtc, cstate, i)
4149 changed = true;
4150 if (!changed)
4151 return 0;
4152
Matt Roper734fa012016-05-12 15:11:40 -07004153 /* Clear all dirty flags */
4154 results->dirty_pipes = 0;
4155
Matt Roper98d39492016-05-12 07:06:03 -07004156 ret = skl_compute_ddb(state);
4157 if (ret)
4158 return ret;
4159
Matt Roper734fa012016-05-12 15:11:40 -07004160 /*
4161 * Calculate WM's for all pipes that are part of this transaction.
4162 * Note that the DDB allocation above may have added more CRTC's that
4163 * weren't otherwise being modified (and set bits in dirty_pipes) if
4164 * pipe allocations had to change.
4165 *
4166 * FIXME: Now that we're doing this in the atomic check phase, we
4167 * should allow skl_update_pipe_wm() to return failure in cases where
4168 * no suitable watermark values can be found.
4169 */
4170 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004171 struct intel_crtc_state *intel_cstate =
4172 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004173 const struct skl_pipe_wm *old_pipe_wm =
4174 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004175
4176 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004177 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4178 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004179 if (ret)
4180 return ret;
4181
4182 if (changed)
4183 results->dirty_pipes |= drm_crtc_mask(crtc);
4184
4185 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4186 /* This pipe's WM's did not change */
4187 continue;
4188
4189 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004190 }
4191
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004192 skl_print_wm_changes(state);
4193
Matt Roper98d39492016-05-12 07:06:03 -07004194 return 0;
4195}
4196
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004197static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4198 struct intel_crtc_state *cstate)
4199{
4200 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4201 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4202 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004203 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004204 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004205 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004206
4207 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4208 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004209
4210 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004211
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004212 for_each_plane_id_on_crtc(crtc, plane_id) {
4213 if (plane_id != PLANE_CURSOR)
4214 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4215 ddb, plane_id);
4216 else
4217 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4218 ddb);
4219 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004220}
4221
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004222static void skl_initial_wm(struct intel_atomic_state *state,
4223 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004224{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004225 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004226 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004227 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004228 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004229 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004230 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004231
Ville Syrjälä432081b2016-10-31 22:37:03 +02004232 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004233 return;
4234
Matt Roper734fa012016-05-12 15:11:40 -07004235 mutex_lock(&dev_priv->wm.wm_mutex);
4236
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004237 if (cstate->base.active_changed)
4238 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004239
4240 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004241
4242 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004243}
4244
Ville Syrjäläd8905652016-01-14 14:53:35 +02004245static void ilk_compute_wm_config(struct drm_device *dev,
4246 struct intel_wm_config *config)
4247{
4248 struct intel_crtc *crtc;
4249
4250 /* Compute the currently _active_ config */
4251 for_each_intel_crtc(dev, crtc) {
4252 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4253
4254 if (!wm->pipe_enabled)
4255 continue;
4256
4257 config->sprites_enabled |= wm->sprites_enabled;
4258 config->sprites_scaled |= wm->sprites_scaled;
4259 config->num_pipes_active++;
4260 }
4261}
4262
Matt Ropered4a6a72016-02-23 17:20:13 -08004263static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004264{
Chris Wilson91c8a322016-07-05 10:40:23 +01004265 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004266 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004267 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004268 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004269 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004270 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004271
Ville Syrjäläd8905652016-01-14 14:53:35 +02004272 ilk_compute_wm_config(dev, &config);
4273
4274 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4275 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004276
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004277 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004278 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004279 config.num_pipes_active == 1 && config.sprites_enabled) {
4280 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4281 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004282
Imre Deak820c1982013-12-17 14:46:36 +02004283 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004284 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004285 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004286 }
4287
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004288 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004289 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004290
Imre Deak820c1982013-12-17 14:46:36 +02004291 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004292
Imre Deak820c1982013-12-17 14:46:36 +02004293 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004294}
4295
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004296static void ilk_initial_watermarks(struct intel_atomic_state *state,
4297 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004298{
Matt Ropered4a6a72016-02-23 17:20:13 -08004299 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4300 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004301
Matt Ropered4a6a72016-02-23 17:20:13 -08004302 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004303 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004304 ilk_program_watermarks(dev_priv);
4305 mutex_unlock(&dev_priv->wm.wm_mutex);
4306}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004307
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004308static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4309 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004310{
4311 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4312 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4313
4314 mutex_lock(&dev_priv->wm.wm_mutex);
4315 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004316 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004317 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004318 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004319 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004320}
4321
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004322static inline void skl_wm_level_from_reg_val(uint32_t val,
4323 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004324{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004325 level->plane_en = val & PLANE_WM_EN;
4326 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4327 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4328 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004329}
4330
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004331void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4332 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004333{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004334 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004336 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004337 int level, max_level;
4338 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004339 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004340
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004341 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004342
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004343 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4344 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004345
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004346 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004347 if (plane_id != PLANE_CURSOR)
4348 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004349 else
4350 val = I915_READ(CUR_WM(pipe, level));
4351
4352 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4353 }
4354
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004355 if (plane_id != PLANE_CURSOR)
4356 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004357 else
4358 val = I915_READ(CUR_WM_TRANS(pipe));
4359
4360 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4361 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004362
Matt Roper3ef00282015-03-09 10:19:24 -07004363 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004364 return;
4365
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004366 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004367}
4368
4369void skl_wm_get_hw_state(struct drm_device *dev)
4370{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004371 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004372 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004373 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004374 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004375 struct intel_crtc *intel_crtc;
4376 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004377
Damien Lespiaua269c582014-11-04 17:06:49 +00004378 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004379 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4380 intel_crtc = to_intel_crtc(crtc);
4381 cstate = to_intel_crtc_state(crtc->state);
4382
4383 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4384
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004385 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004386 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004387 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004388
Matt Roper279e99d2016-05-12 07:06:02 -07004389 if (dev_priv->active_crtcs) {
4390 /* Fully recompute DDB on first atomic commit */
4391 dev_priv->wm.distrust_bios_wm = true;
4392 } else {
4393 /* Easy/common case; just sanitize DDB now if everything off */
4394 memset(ddb, 0, sizeof(*ddb));
4395 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004396}
4397
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004398static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4399{
4400 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004401 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004402 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004404 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004405 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004406 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004407 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004408 [PIPE_A] = WM0_PIPEA_ILK,
4409 [PIPE_B] = WM0_PIPEB_ILK,
4410 [PIPE_C] = WM0_PIPEC_IVB,
4411 };
4412
4413 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004414 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004415 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004416
Ville Syrjälä15606532016-05-13 17:55:17 +03004417 memset(active, 0, sizeof(*active));
4418
Matt Roper3ef00282015-03-09 10:19:24 -07004419 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004420
4421 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004422 u32 tmp = hw->wm_pipe[pipe];
4423
4424 /*
4425 * For active pipes LP0 watermark is marked as
4426 * enabled, and LP1+ watermaks as disabled since
4427 * we can't really reverse compute them in case
4428 * multiple pipes are active.
4429 */
4430 active->wm[0].enable = true;
4431 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4432 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4433 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4434 active->linetime = hw->wm_linetime[pipe];
4435 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004436 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004437
4438 /*
4439 * For inactive pipes, all watermark levels
4440 * should be marked as enabled but zeroed,
4441 * which is what we'd compute them to.
4442 */
4443 for (level = 0; level <= max_level; level++)
4444 active->wm[level].enable = true;
4445 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004446
4447 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004448}
4449
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004450#define _FW_WM(value, plane) \
4451 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4452#define _FW_WM_VLV(value, plane) \
4453 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4454
4455static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4456 struct vlv_wm_values *wm)
4457{
4458 enum pipe pipe;
4459 uint32_t tmp;
4460
4461 for_each_pipe(dev_priv, pipe) {
4462 tmp = I915_READ(VLV_DDL(pipe));
4463
Ville Syrjälä1b313892016-11-28 19:37:08 +02004464 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004465 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004466 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004467 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004468 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004469 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004470 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004471 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4472 }
4473
4474 tmp = I915_READ(DSPFW1);
4475 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004476 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4477 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4478 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004479
4480 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004481 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4482 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4483 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004484
4485 tmp = I915_READ(DSPFW3);
4486 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4487
4488 if (IS_CHERRYVIEW(dev_priv)) {
4489 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004490 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4491 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004492
4493 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004494 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4495 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004496
4497 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004498 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4499 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004500
4501 tmp = I915_READ(DSPHOWM);
4502 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004503 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4504 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4505 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4506 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4507 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4508 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4509 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4510 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4511 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004512 } else {
4513 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004514 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4515 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004516
4517 tmp = I915_READ(DSPHOWM);
4518 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004519 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4520 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4521 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4522 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4523 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4524 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004525 }
4526}
4527
4528#undef _FW_WM
4529#undef _FW_WM_VLV
4530
4531void vlv_wm_get_hw_state(struct drm_device *dev)
4532{
4533 struct drm_i915_private *dev_priv = to_i915(dev);
4534 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4535 struct intel_plane *plane;
4536 enum pipe pipe;
4537 u32 val;
4538
4539 vlv_read_wm_values(dev_priv, wm);
4540
Ville Syrjälä49845a22016-11-22 18:02:01 +02004541 for_each_intel_plane(dev, plane)
4542 plane->wm.fifo_size = vlv_get_fifo_size(plane);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004543
4544 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4545 wm->level = VLV_WM_LEVEL_PM2;
4546
4547 if (IS_CHERRYVIEW(dev_priv)) {
4548 mutex_lock(&dev_priv->rps.hw_lock);
4549
4550 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4551 if (val & DSP_MAXFIFO_PM5_ENABLE)
4552 wm->level = VLV_WM_LEVEL_PM5;
4553
Ville Syrjälä58590c12015-09-08 21:05:12 +03004554 /*
4555 * If DDR DVFS is disabled in the BIOS, Punit
4556 * will never ack the request. So if that happens
4557 * assume we don't have to enable/disable DDR DVFS
4558 * dynamically. To test that just set the REQ_ACK
4559 * bit to poke the Punit, but don't change the
4560 * HIGH/LOW bits so that we don't actually change
4561 * the current state.
4562 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004563 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004564 val |= FORCE_DDR_FREQ_REQ_ACK;
4565 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4566
4567 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4568 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4569 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4570 "assuming DDR DVFS is disabled\n");
4571 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4572 } else {
4573 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4574 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4575 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4576 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004577
4578 mutex_unlock(&dev_priv->rps.hw_lock);
4579 }
4580
4581 for_each_pipe(dev_priv, pipe)
4582 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004583 pipe_name(pipe),
4584 wm->pipe[pipe].plane[PLANE_PRIMARY],
4585 wm->pipe[pipe].plane[PLANE_CURSOR],
4586 wm->pipe[pipe].plane[PLANE_SPRITE0],
4587 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004588
4589 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4590 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4591}
4592
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004593void ilk_wm_get_hw_state(struct drm_device *dev)
4594{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004595 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004596 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004597 struct drm_crtc *crtc;
4598
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004599 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004600 ilk_pipe_wm_get_hw_state(crtc);
4601
4602 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4603 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4604 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4605
4606 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004607 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004608 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4609 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4610 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004611
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004612 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004613 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4614 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004615 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004616 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4617 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004618
4619 hw->enable_fbc_wm =
4620 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4621}
4622
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004623/**
4624 * intel_update_watermarks - update FIFO watermark values based on current modes
4625 *
4626 * Calculate watermark values for the various WM regs based on current mode
4627 * and plane configuration.
4628 *
4629 * There are several cases to deal with here:
4630 * - normal (i.e. non-self-refresh)
4631 * - self-refresh (SR) mode
4632 * - lines are large relative to FIFO size (buffer can hold up to 2)
4633 * - lines are small relative to FIFO size (buffer can hold more than 2
4634 * lines), so need to account for TLB latency
4635 *
4636 * The normal calculation is:
4637 * watermark = dotclock * bytes per pixel * latency
4638 * where latency is platform & configuration dependent (we assume pessimal
4639 * values here).
4640 *
4641 * The SR calculation is:
4642 * watermark = (trunc(latency/line time)+1) * surface width *
4643 * bytes per pixel
4644 * where
4645 * line time = htotal / dotclock
4646 * surface width = hdisplay for normal plane and 64 for cursor
4647 * and latency is assumed to be high, as above.
4648 *
4649 * The final value programmed to the register should always be rounded up,
4650 * and include an extra 2 entries to account for clock crossings.
4651 *
4652 * We don't use the sprite, so we can ignore that. And on Crestline we have
4653 * to set the non-SR watermarks to 8.
4654 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004655void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004656{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004657 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004658
4659 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004660 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004661}
4662
Jani Nikulae2828912016-01-18 09:19:47 +02004663/*
Daniel Vetter92703882012-08-09 16:46:01 +02004664 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004665 */
4666DEFINE_SPINLOCK(mchdev_lock);
4667
4668/* Global for IPS driver to get at the current i915 device. Protected by
4669 * mchdev_lock. */
4670static struct drm_i915_private *i915_mch_dev;
4671
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004672bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004673{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004674 u16 rgvswctl;
4675
Daniel Vetter92703882012-08-09 16:46:01 +02004676 assert_spin_locked(&mchdev_lock);
4677
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004678 rgvswctl = I915_READ16(MEMSWCTL);
4679 if (rgvswctl & MEMCTL_CMD_STS) {
4680 DRM_DEBUG("gpu busy, RCS change rejected\n");
4681 return false; /* still busy with another command */
4682 }
4683
4684 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4685 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4686 I915_WRITE16(MEMSWCTL, rgvswctl);
4687 POSTING_READ16(MEMSWCTL);
4688
4689 rgvswctl |= MEMCTL_CMD_STS;
4690 I915_WRITE16(MEMSWCTL, rgvswctl);
4691
4692 return true;
4693}
4694
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004695static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004696{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004697 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004698 u8 fmax, fmin, fstart, vstart;
4699
Daniel Vetter92703882012-08-09 16:46:01 +02004700 spin_lock_irq(&mchdev_lock);
4701
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004702 rgvmodectl = I915_READ(MEMMODECTL);
4703
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004704 /* Enable temp reporting */
4705 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4706 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4707
4708 /* 100ms RC evaluation intervals */
4709 I915_WRITE(RCUPEI, 100000);
4710 I915_WRITE(RCDNEI, 100000);
4711
4712 /* Set max/min thresholds to 90ms and 80ms respectively */
4713 I915_WRITE(RCBMAXAVG, 90000);
4714 I915_WRITE(RCBMINAVG, 80000);
4715
4716 I915_WRITE(MEMIHYST, 1);
4717
4718 /* Set up min, max, and cur for interrupt handling */
4719 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4720 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4721 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4722 MEMMODE_FSTART_SHIFT;
4723
Ville Syrjälä616847e2015-09-18 20:03:19 +03004724 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004725 PXVFREQ_PX_SHIFT;
4726
Daniel Vetter20e4d402012-08-08 23:35:39 +02004727 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4728 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004729
Daniel Vetter20e4d402012-08-08 23:35:39 +02004730 dev_priv->ips.max_delay = fstart;
4731 dev_priv->ips.min_delay = fmin;
4732 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004733
4734 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4735 fmax, fmin, fstart);
4736
4737 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4738
4739 /*
4740 * Interrupts will be enabled in ironlake_irq_postinstall
4741 */
4742
4743 I915_WRITE(VIDSTART, vstart);
4744 POSTING_READ(VIDSTART);
4745
4746 rgvmodectl |= MEMMODE_SWMODE_EN;
4747 I915_WRITE(MEMMODECTL, rgvmodectl);
4748
Daniel Vetter92703882012-08-09 16:46:01 +02004749 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004751 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004752
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004753 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004754
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004755 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4756 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004757 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004758 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004759 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004760
4761 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004762}
4763
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004764static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004765{
Daniel Vetter92703882012-08-09 16:46:01 +02004766 u16 rgvswctl;
4767
4768 spin_lock_irq(&mchdev_lock);
4769
4770 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004771
4772 /* Ack interrupts, disable EFC interrupt */
4773 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4774 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4775 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4776 I915_WRITE(DEIIR, DE_PCU_EVENT);
4777 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4778
4779 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004780 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004781 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004782 rgvswctl |= MEMCTL_CMD_STS;
4783 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004784 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004785
Daniel Vetter92703882012-08-09 16:46:01 +02004786 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004787}
4788
Daniel Vetteracbe9472012-07-26 11:50:05 +02004789/* There's a funny hw issue where the hw returns all 0 when reading from
4790 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4791 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4792 * all limits and the gpu stuck at whatever frequency it is at atm).
4793 */
Akash Goel74ef1172015-03-06 11:07:19 +05304794static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004795{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004796 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004797
Daniel Vetter20b46e52012-07-26 11:16:14 +02004798 /* Only set the down limit when we've reached the lowest level to avoid
4799 * getting more interrupts, otherwise leave this clear. This prevents a
4800 * race in the hw when coming out of rc6: There's a tiny window where
4801 * the hw runs at the minimal clock before selecting the desired
4802 * frequency, if the down threshold expires in that window we will not
4803 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004804 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304805 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4806 if (val <= dev_priv->rps.min_freq_softlimit)
4807 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4808 } else {
4809 limits = dev_priv->rps.max_freq_softlimit << 24;
4810 if (val <= dev_priv->rps.min_freq_softlimit)
4811 limits |= dev_priv->rps.min_freq_softlimit << 16;
4812 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004813
4814 return limits;
4815}
4816
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004817static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4818{
4819 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304820 u32 threshold_up = 0, threshold_down = 0; /* in % */
4821 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004822
4823 new_power = dev_priv->rps.power;
4824 switch (dev_priv->rps.power) {
4825 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004826 if (val > dev_priv->rps.efficient_freq + 1 &&
4827 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004828 new_power = BETWEEN;
4829 break;
4830
4831 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004832 if (val <= dev_priv->rps.efficient_freq &&
4833 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004834 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004835 else if (val >= dev_priv->rps.rp0_freq &&
4836 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004837 new_power = HIGH_POWER;
4838 break;
4839
4840 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004841 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4842 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004843 new_power = BETWEEN;
4844 break;
4845 }
4846 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004847 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004848 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004849 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004850 new_power = HIGH_POWER;
4851 if (new_power == dev_priv->rps.power)
4852 return;
4853
4854 /* Note the units here are not exactly 1us, but 1280ns. */
4855 switch (new_power) {
4856 case LOW_POWER:
4857 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304858 ei_up = 16000;
4859 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004860
4861 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304862 ei_down = 32000;
4863 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004864 break;
4865
4866 case BETWEEN:
4867 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304868 ei_up = 13000;
4869 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004870
4871 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304872 ei_down = 32000;
4873 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004874 break;
4875
4876 case HIGH_POWER:
4877 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304878 ei_up = 10000;
4879 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004880
4881 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304882 ei_down = 32000;
4883 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004884 break;
4885 }
4886
Akash Goel8a586432015-03-06 11:07:18 +05304887 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004888 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304889 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004890 GT_INTERVAL_FROM_US(dev_priv,
4891 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304892
4893 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004894 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304895 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004896 GT_INTERVAL_FROM_US(dev_priv,
4897 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304898
Chris Wilsona72b5622016-07-02 15:35:59 +01004899 I915_WRITE(GEN6_RP_CONTROL,
4900 GEN6_RP_MEDIA_TURBO |
4901 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4902 GEN6_RP_MEDIA_IS_GFX |
4903 GEN6_RP_ENABLE |
4904 GEN6_RP_UP_BUSY_AVG |
4905 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304906
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004907 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004908 dev_priv->rps.up_threshold = threshold_up;
4909 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004910 dev_priv->rps.last_adj = 0;
4911}
4912
Chris Wilson2876ce72014-03-28 08:03:34 +00004913static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4914{
4915 u32 mask = 0;
4916
4917 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004918 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004919 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004920 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004921
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004922 mask &= dev_priv->pm_rps_events;
4923
Imre Deak59d02a12014-12-19 19:33:26 +02004924 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004925}
4926
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004927/* gen6_set_rps is called to update the frequency request, but should also be
4928 * called when the range (min_delay and max_delay) is modified so that we can
4929 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004930static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004931{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304932 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004933 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304934 return;
4935
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004936 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004937 WARN_ON(val > dev_priv->rps.max_freq);
4938 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004939
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004940 /* min/max delay may still have been modified so be sure to
4941 * write the limits value.
4942 */
4943 if (val != dev_priv->rps.cur_freq) {
4944 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004945
Chris Wilsondc979972016-05-10 14:10:04 +01004946 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304947 I915_WRITE(GEN6_RPNSWREQ,
4948 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004949 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004950 I915_WRITE(GEN6_RPNSWREQ,
4951 HSW_FREQUENCY(val));
4952 else
4953 I915_WRITE(GEN6_RPNSWREQ,
4954 GEN6_FREQUENCY(val) |
4955 GEN6_OFFSET(0) |
4956 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004957 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004958
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004959 /* Make sure we continue to get interrupts
4960 * until we hit the minimum or maximum frequencies.
4961 */
Akash Goel74ef1172015-03-06 11:07:19 +05304962 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004963 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004964
Ben Widawskyd5570a72012-09-07 19:43:41 -07004965 POSTING_READ(GEN6_RPNSWREQ);
4966
Ben Widawskyb39fb292014-03-19 18:31:11 -07004967 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004968 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004969}
4970
Chris Wilsondc979972016-05-10 14:10:04 +01004971static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004972{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004973 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004974 WARN_ON(val > dev_priv->rps.max_freq);
4975 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004976
Chris Wilsondc979972016-05-10 14:10:04 +01004977 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004978 "Odd GPU freq value\n"))
4979 val &= ~1;
4980
Deepak Scd25dd52015-07-10 18:31:40 +05304981 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4982
Chris Wilson8fb55192015-04-07 16:20:28 +01004983 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004984 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004985 if (!IS_CHERRYVIEW(dev_priv))
4986 gen6_set_rps_thresholds(dev_priv, val);
4987 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989 dev_priv->rps.cur_freq = val;
4990 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4991}
4992
Deepak Sa7f6e232015-05-09 18:04:44 +05304993/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304994 *
4995 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304996 * 1. Forcewake Media well.
4997 * 2. Request idle freq.
4998 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304999*/
5000static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5001{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005002 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305003
Chris Wilsonaed242f2015-03-18 09:48:21 +00005004 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305005 return;
5006
Chris Wilsonc9efef72017-01-02 15:28:45 +00005007 /* The punit delays the write of the frequency and voltage until it
5008 * determines the GPU is awake. During normal usage we don't want to
5009 * waste power changing the frequency if the GPU is sleeping (rc6).
5010 * However, the GPU and driver is now idle and we do not want to delay
5011 * switching to minimum voltage (reducing power whilst idle) as we do
5012 * not expect to be woken in the near future and so must flush the
5013 * change by waking the device.
5014 *
5015 * We choose to take the media powerwell (either would do to trick the
5016 * punit into committing the voltage change) as that takes a lot less
5017 * power than the render powerwell.
5018 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305019 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005020 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305021 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305022}
5023
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005024void gen6_rps_busy(struct drm_i915_private *dev_priv)
5025{
5026 mutex_lock(&dev_priv->rps.hw_lock);
5027 if (dev_priv->rps.enabled) {
5028 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5029 gen6_rps_reset_ei(dev_priv);
5030 I915_WRITE(GEN6_PMINTRMSK,
5031 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005032
Chris Wilsonc33d2472016-07-04 08:08:36 +01005033 gen6_enable_rps_interrupts(dev_priv);
5034
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005035 /* Ensure we start at the user's desired frequency */
5036 intel_set_rps(dev_priv,
5037 clamp(dev_priv->rps.cur_freq,
5038 dev_priv->rps.min_freq_softlimit,
5039 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005040 }
5041 mutex_unlock(&dev_priv->rps.hw_lock);
5042}
5043
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005044void gen6_rps_idle(struct drm_i915_private *dev_priv)
5045{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005046 /* Flush our bottom-half so that it does not race with us
5047 * setting the idle frequency and so that it is bounded by
5048 * our rpm wakeref. And then disable the interrupts to stop any
5049 * futher RPS reclocking whilst we are asleep.
5050 */
5051 gen6_disable_rps_interrupts(dev_priv);
5052
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005053 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005054 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005055 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305056 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005057 else
Chris Wilsondc979972016-05-10 14:10:04 +01005058 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005059 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005060 I915_WRITE(GEN6_PMINTRMSK,
5061 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005062 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005063 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005064
Chris Wilson8d3afd72015-05-21 21:01:47 +01005065 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005066 while (!list_empty(&dev_priv->rps.clients))
5067 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005068 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005069}
5070
Chris Wilson1854d5c2015-04-07 16:20:32 +01005071void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005072 struct intel_rps_client *rps,
5073 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005074{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005075 /* This is intentionally racy! We peek at the state here, then
5076 * validate inside the RPS worker.
5077 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005078 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005079 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005080 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005081 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005082
Chris Wilsone61b9952015-04-27 13:41:24 +01005083 /* Force a RPS boost (and don't count it against the client) if
5084 * the GPU is severely congested.
5085 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005086 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005087 rps = NULL;
5088
Chris Wilson8d3afd72015-05-21 21:01:47 +01005089 spin_lock(&dev_priv->rps.client_lock);
5090 if (rps == NULL || list_empty(&rps->link)) {
5091 spin_lock_irq(&dev_priv->irq_lock);
5092 if (dev_priv->rps.interrupts_enabled) {
5093 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005094 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005095 }
5096 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005097
Chris Wilson2e1b8732015-04-27 13:41:22 +01005098 if (rps != NULL) {
5099 list_add(&rps->link, &dev_priv->rps.clients);
5100 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005101 } else
5102 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005103 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005104 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005105}
5106
Chris Wilsondc979972016-05-10 14:10:04 +01005107void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005108{
Chris Wilsondc979972016-05-10 14:10:04 +01005109 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5110 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005111 else
Chris Wilsondc979972016-05-10 14:10:04 +01005112 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005113}
5114
Chris Wilsondc979972016-05-10 14:10:04 +01005115static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005116{
Zhe Wang20e49362014-11-04 17:07:05 +00005117 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005118 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005119}
5120
Chris Wilsondc979972016-05-10 14:10:04 +01005121static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305122{
Akash Goel2030d682016-04-23 00:05:45 +05305123 I915_WRITE(GEN6_RP_CONTROL, 0);
5124}
5125
Chris Wilsondc979972016-05-10 14:10:04 +01005126static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005127{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005128 I915_WRITE(GEN6_RC_CONTROL, 0);
5129 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305130 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005131}
5132
Chris Wilsondc979972016-05-10 14:10:04 +01005133static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305134{
Deepak S38807742014-05-23 21:00:15 +05305135 I915_WRITE(GEN6_RC_CONTROL, 0);
5136}
5137
Chris Wilsondc979972016-05-10 14:10:04 +01005138static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005139{
Deepak S98a2e5f2014-08-18 10:35:27 -07005140 /* we're doing forcewake before Disabling RC6,
5141 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005142 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005143
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005144 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005145
Mika Kuoppala59bad942015-01-16 11:34:40 +02005146 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005147}
5148
Chris Wilsondc979972016-05-10 14:10:04 +01005149static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005150{
Chris Wilsondc979972016-05-10 14:10:04 +01005151 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005152 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5153 mode = GEN6_RC_CTL_RC6_ENABLE;
5154 else
5155 mode = 0;
5156 }
Chris Wilsondc979972016-05-10 14:10:04 +01005157 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005158 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5159 "RC6 %s RC6p %s RC6pp %s\n",
5160 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5161 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5162 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005163
5164 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005165 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5166 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005167}
5168
Chris Wilsondc979972016-05-10 14:10:04 +01005169static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305170{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005171 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305172 bool enable_rc6 = true;
5173 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005174 u32 rc_ctl;
5175 int rc_sw_target;
5176
5177 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5178 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5179 RC_SW_TARGET_STATE_SHIFT;
5180 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5181 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5182 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5183 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5184 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305185
5186 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005187 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305188 enable_rc6 = false;
5189 }
5190
5191 /*
5192 * The exact context size is not known for BXT, so assume a page size
5193 * for this check.
5194 */
5195 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005196 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5197 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5198 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005199 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305200 enable_rc6 = false;
5201 }
5202
5203 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5204 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5205 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5206 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005207 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305208 enable_rc6 = false;
5209 }
5210
Imre Deakfc619842016-06-29 19:13:55 +03005211 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5212 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5213 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5214 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5215 enable_rc6 = false;
5216 }
5217
5218 if (!I915_READ(GEN6_GFXPAUSE)) {
5219 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5220 enable_rc6 = false;
5221 }
5222
5223 if (!I915_READ(GEN8_MISC_CTRL0)) {
5224 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305225 enable_rc6 = false;
5226 }
5227
5228 return enable_rc6;
5229}
5230
Chris Wilsondc979972016-05-10 14:10:04 +01005231int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005232{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005233 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005234 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005235 return 0;
5236
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305237 if (!enable_rc6)
5238 return 0;
5239
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005240 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305241 DRM_INFO("RC6 disabled by BIOS\n");
5242 return 0;
5243 }
5244
Daniel Vetter456470e2012-08-08 23:35:40 +02005245 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005246 if (enable_rc6 >= 0) {
5247 int mask;
5248
Chris Wilsondc979972016-05-10 14:10:04 +01005249 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005250 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5251 INTEL_RC6pp_ENABLE;
5252 else
5253 mask = INTEL_RC6_ENABLE;
5254
5255 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005256 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5257 "(requested %d, valid %d)\n",
5258 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005259
5260 return enable_rc6 & mask;
5261 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005262
Chris Wilsondc979972016-05-10 14:10:04 +01005263 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005264 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005265
5266 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005267}
5268
Chris Wilsondc979972016-05-10 14:10:04 +01005269static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005270{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005271 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005272
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005273 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005274 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005275 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005276 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5277 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5278 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5279 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005280 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005281 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5282 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5283 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5284 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005285 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005286 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005287
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005288 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005289 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5290 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005291 u32 ddcc_status = 0;
5292
5293 if (sandybridge_pcode_read(dev_priv,
5294 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5295 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005296 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005297 clamp_t(u8,
5298 ((ddcc_status >> 8) & 0xff),
5299 dev_priv->rps.min_freq,
5300 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005301 }
5302
Chris Wilsondc979972016-05-10 14:10:04 +01005303 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305304 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005305 * the natural hardware unit for SKL
5306 */
Akash Goelc5e06882015-06-29 14:50:19 +05305307 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5308 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5309 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5310 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5311 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5312 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005313}
5314
Chris Wilson3a45b052016-07-13 09:10:32 +01005315static void reset_rps(struct drm_i915_private *dev_priv,
5316 void (*set)(struct drm_i915_private *, u8))
5317{
5318 u8 freq = dev_priv->rps.cur_freq;
5319
5320 /* force a reset */
5321 dev_priv->rps.power = -1;
5322 dev_priv->rps.cur_freq = -1;
5323
5324 set(dev_priv, freq);
5325}
5326
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005327/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005328static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005329{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005330 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5331
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305332 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005333 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305334 /*
5335 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5336 * clear out the Control register just to avoid inconsitency
5337 * with debugfs interface, which will show Turbo as enabled
5338 * only and that is not expected by the User after adding the
5339 * WaGsvDisableTurbo. Apart from this there is no problem even
5340 * if the Turbo is left enabled in the Control register, as the
5341 * Up/Down interrupts would remain masked.
5342 */
Chris Wilsondc979972016-05-10 14:10:04 +01005343 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305344 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5345 return;
5346 }
5347
Akash Goel0beb0592015-03-06 11:07:20 +05305348 /* Program defaults and thresholds for RPS*/
5349 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5350 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005351
Akash Goel0beb0592015-03-06 11:07:20 +05305352 /* 1 second timeout*/
5353 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5354 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5355
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005356 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005357
Akash Goel0beb0592015-03-06 11:07:20 +05305358 /* Leaning on the below call to gen6_set_rps to program/setup the
5359 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5360 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005361 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005362
5363 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5364}
5365
Chris Wilsondc979972016-05-10 14:10:04 +01005366static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005367{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005368 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305369 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005370 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005371
5372 /* 1a: Software RC state - RC0 */
5373 I915_WRITE(GEN6_RC_STATE, 0);
5374
5375 /* 1b: Get forcewake during program sequence. Although the driver
5376 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005377 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005378
5379 /* 2a: Disable RC states. */
5380 I915_WRITE(GEN6_RC_CONTROL, 0);
5381
5382 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305383
5384 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005385 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305386 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5387 else
5388 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005389 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5390 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305391 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005392 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305393
Dave Gordon1a3d1892016-05-13 15:36:30 +01005394 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305395 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5396
Zhe Wang20e49362014-11-04 17:07:05 +00005397 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005398
Zhe Wang38c23522015-01-20 12:23:04 +00005399 /* 2c: Program Coarse Power Gating Policies. */
5400 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5401 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5402
Zhe Wang20e49362014-11-04 17:07:05 +00005403 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005404 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005405 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005406 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005407 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005408 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305409 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305410 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5411 GEN7_RC_CTL_TO_MODE |
5412 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305413 } else {
5414 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305415 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5416 GEN6_RC_CTL_EI_MODE(1) |
5417 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305418 }
Zhe Wang20e49362014-11-04 17:07:05 +00005419
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305420 /*
5421 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305422 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305423 */
Chris Wilsondc979972016-05-10 14:10:04 +01005424 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305425 I915_WRITE(GEN9_PG_ENABLE, 0);
5426 else
5427 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5428 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005429
Mika Kuoppala59bad942015-01-16 11:34:40 +02005430 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005431}
5432
Chris Wilsondc979972016-05-10 14:10:04 +01005433static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005434{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005435 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305436 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005437 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005438
5439 /* 1a: Software RC state - RC0 */
5440 I915_WRITE(GEN6_RC_STATE, 0);
5441
5442 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5443 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005444 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005445
5446 /* 2a: Disable RC states. */
5447 I915_WRITE(GEN6_RC_CONTROL, 0);
5448
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005449 /* 2b: Program RC6 thresholds.*/
5450 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5451 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5452 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305453 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005454 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005455 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005456 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005457 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5458 else
5459 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005460
5461 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005462 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005463 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005464 intel_print_rc6_info(dev_priv, rc6_mask);
5465 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005466 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5467 GEN7_RC_CTL_TO_MODE |
5468 rc6_mask);
5469 else
5470 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5471 GEN6_RC_CTL_EI_MODE(1) |
5472 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005473
5474 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005475 I915_WRITE(GEN6_RPNSWREQ,
5476 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5477 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5478 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005479 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5480 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005481
Daniel Vetter7526ed72014-09-29 15:07:19 +02005482 /* Docs recommend 900MHz, and 300 MHz respectively */
5483 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5484 dev_priv->rps.max_freq_softlimit << 24 |
5485 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005486
Daniel Vetter7526ed72014-09-29 15:07:19 +02005487 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5488 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5489 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5490 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005491
Daniel Vetter7526ed72014-09-29 15:07:19 +02005492 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005493
5494 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005495 I915_WRITE(GEN6_RP_CONTROL,
5496 GEN6_RP_MEDIA_TURBO |
5497 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5498 GEN6_RP_MEDIA_IS_GFX |
5499 GEN6_RP_ENABLE |
5500 GEN6_RP_UP_BUSY_AVG |
5501 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005502
Daniel Vetter7526ed72014-09-29 15:07:19 +02005503 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005504
Chris Wilson3a45b052016-07-13 09:10:32 +01005505 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005506
Mika Kuoppala59bad942015-01-16 11:34:40 +02005507 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005508}
5509
Chris Wilsondc979972016-05-10 14:10:04 +01005510static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005511{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005512 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305513 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005514 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005515 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005516 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005517 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005518
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005519 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005520
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005521 /* Here begins a magic sequence of register writes to enable
5522 * auto-downclocking.
5523 *
5524 * Perhaps there might be some value in exposing these to
5525 * userspace...
5526 */
5527 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528
5529 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005530 gtfifodbg = I915_READ(GTFIFODBG);
5531 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005532 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5533 I915_WRITE(GTFIFODBG, gtfifodbg);
5534 }
5535
Mika Kuoppala59bad942015-01-16 11:34:40 +02005536 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005537
5538 /* disable the counters and set deterministic thresholds */
5539 I915_WRITE(GEN6_RC_CONTROL, 0);
5540
5541 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5542 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5543 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5544 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5545 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5546
Akash Goel3b3f1652016-10-13 22:44:48 +05305547 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005548 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005549
5550 I915_WRITE(GEN6_RC_SLEEP, 0);
5551 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005552 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005553 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5554 else
5555 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005556 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005557 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5558
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005559 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005560 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005561 if (rc6_mode & INTEL_RC6_ENABLE)
5562 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5563
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005564 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005565 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005566 if (rc6_mode & INTEL_RC6p_ENABLE)
5567 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005568
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005569 if (rc6_mode & INTEL_RC6pp_ENABLE)
5570 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5571 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005572
Chris Wilsondc979972016-05-10 14:10:04 +01005573 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574
5575 I915_WRITE(GEN6_RC_CONTROL,
5576 rc6_mask |
5577 GEN6_RC_CTL_EI_MODE(1) |
5578 GEN6_RC_CTL_HW_ENABLE);
5579
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005580 /* Power down if completely idle for over 50ms */
5581 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005582 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005583
Chris Wilson3a45b052016-07-13 09:10:32 +01005584 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005585
Ben Widawsky31643d52012-09-26 10:34:01 -07005586 rc6vids = 0;
5587 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005588 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005589 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005590 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005591 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5592 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5593 rc6vids &= 0xffff00;
5594 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5595 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5596 if (ret)
5597 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5598 }
5599
Mika Kuoppala59bad942015-01-16 11:34:40 +02005600 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005601}
5602
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005603static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005604{
5605 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005606 unsigned int gpu_freq;
5607 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305608 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005609 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005610 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005611
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005612 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005613
Ben Widawskyeda79642013-10-07 17:15:48 -03005614 policy = cpufreq_cpu_get(0);
5615 if (policy) {
5616 max_ia_freq = policy->cpuinfo.max_freq;
5617 cpufreq_cpu_put(policy);
5618 } else {
5619 /*
5620 * Default to measured freq if none found, PCU will ensure we
5621 * don't go over
5622 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005623 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005624 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005625
5626 /* Convert from kHz to MHz */
5627 max_ia_freq /= 1000;
5628
Ben Widawsky153b4b952013-10-22 22:05:09 -07005629 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005630 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5631 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005632
Chris Wilsondc979972016-05-10 14:10:04 +01005633 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305634 /* Convert GT frequency to 50 HZ units */
5635 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5636 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5637 } else {
5638 min_gpu_freq = dev_priv->rps.min_freq;
5639 max_gpu_freq = dev_priv->rps.max_freq;
5640 }
5641
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005642 /*
5643 * For each potential GPU frequency, load a ring frequency we'd like
5644 * to use for memory access. We do this by specifying the IA frequency
5645 * the PCU should use as a reference to determine the ring frequency.
5646 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305647 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5648 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005649 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005650
Chris Wilsondc979972016-05-10 14:10:04 +01005651 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305652 /*
5653 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5654 * No floor required for ring frequency on SKL.
5655 */
5656 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005657 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005658 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5659 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005660 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005661 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005662 ring_freq = max(min_ring_freq, ring_freq);
5663 /* leave ia_freq as the default, chosen by cpufreq */
5664 } else {
5665 /* On older processors, there is no separate ring
5666 * clock domain, so in order to boost the bandwidth
5667 * of the ring, we need to upclock the CPU (ia_freq).
5668 *
5669 * For GPU frequencies less than 750MHz,
5670 * just use the lowest ring freq.
5671 */
5672 if (gpu_freq < min_freq)
5673 ia_freq = 800;
5674 else
5675 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5676 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5677 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005678
Ben Widawsky42c05262012-09-26 10:34:00 -07005679 sandybridge_pcode_write(dev_priv,
5680 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005681 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5682 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5683 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005684 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005685}
5686
Ville Syrjälä03af2042014-06-28 02:03:53 +03005687static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305688{
5689 u32 val, rp0;
5690
Jani Nikula5b5929c2015-10-07 11:17:46 +03005691 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305692
Imre Deak43b67992016-08-31 19:13:02 +03005693 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005694 case 8:
5695 /* (2 * 4) config */
5696 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5697 break;
5698 case 12:
5699 /* (2 * 6) config */
5700 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5701 break;
5702 case 16:
5703 /* (2 * 8) config */
5704 default:
5705 /* Setting (2 * 8) Min RP0 for any other combination */
5706 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5707 break;
Deepak S095acd52015-01-17 11:05:59 +05305708 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005709
5710 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5711
Deepak S2b6b3a02014-05-27 15:59:30 +05305712 return rp0;
5713}
5714
5715static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5716{
5717 u32 val, rpe;
5718
5719 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5720 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5721
5722 return rpe;
5723}
5724
Deepak S7707df42014-07-12 18:46:14 +05305725static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5726{
5727 u32 val, rp1;
5728
Jani Nikula5b5929c2015-10-07 11:17:46 +03005729 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5730 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5731
Deepak S7707df42014-07-12 18:46:14 +05305732 return rp1;
5733}
5734
Deepak Sf8f2b002014-07-10 13:16:21 +05305735static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5736{
5737 u32 val, rp1;
5738
5739 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5740
5741 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5742
5743 return rp1;
5744}
5745
Ville Syrjälä03af2042014-06-28 02:03:53 +03005746static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005747{
5748 u32 val, rp0;
5749
Jani Nikula64936252013-05-22 15:36:20 +03005750 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005751
5752 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5753 /* Clamp to max */
5754 rp0 = min_t(u32, rp0, 0xea);
5755
5756 return rp0;
5757}
5758
5759static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5760{
5761 u32 val, rpe;
5762
Jani Nikula64936252013-05-22 15:36:20 +03005763 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005764 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005765 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005766 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5767
5768 return rpe;
5769}
5770
Ville Syrjälä03af2042014-06-28 02:03:53 +03005771static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005772{
Imre Deak36146032014-12-04 18:39:35 +02005773 u32 val;
5774
5775 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5776 /*
5777 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5778 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5779 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5780 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5781 * to make sure it matches what Punit accepts.
5782 */
5783 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005784}
5785
Imre Deakae484342014-03-31 15:10:44 +03005786/* Check that the pctx buffer wasn't move under us. */
5787static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5788{
5789 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5790
5791 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5792 dev_priv->vlv_pctx->stolen->start);
5793}
5794
Deepak S38807742014-05-23 21:00:15 +05305795
5796/* Check that the pcbr address is not empty. */
5797static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5798{
5799 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5800
5801 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5802}
5803
Chris Wilsondc979972016-05-10 14:10:04 +01005804static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305805{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005806 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005807 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305808 u32 pcbr;
5809 int pctx_size = 32*1024;
5810
Deepak S38807742014-05-23 21:00:15 +05305811 pcbr = I915_READ(VLV_PCBR);
5812 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005813 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305814 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005815 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305816
5817 pctx_paddr = (paddr & (~4095));
5818 I915_WRITE(VLV_PCBR, pctx_paddr);
5819 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005820
5821 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305822}
5823
Chris Wilsondc979972016-05-10 14:10:04 +01005824static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005825{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005826 struct drm_i915_gem_object *pctx;
5827 unsigned long pctx_paddr;
5828 u32 pcbr;
5829 int pctx_size = 24*1024;
5830
5831 pcbr = I915_READ(VLV_PCBR);
5832 if (pcbr) {
5833 /* BIOS set it up already, grab the pre-alloc'd space */
5834 int pcbr_offset;
5835
5836 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005837 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005838 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005839 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005840 pctx_size);
5841 goto out;
5842 }
5843
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005844 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5845
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005846 /*
5847 * From the Gunit register HAS:
5848 * The Gfx driver is expected to program this register and ensure
5849 * proper allocation within Gfx stolen memory. For example, this
5850 * register should be programmed such than the PCBR range does not
5851 * overlap with other ranges, such as the frame buffer, protected
5852 * memory, or any other relevant ranges.
5853 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005854 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005855 if (!pctx) {
5856 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005857 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005858 }
5859
5860 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5861 I915_WRITE(VLV_PCBR, pctx_paddr);
5862
5863out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005864 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005865 dev_priv->vlv_pctx = pctx;
5866}
5867
Chris Wilsondc979972016-05-10 14:10:04 +01005868static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005869{
Imre Deakae484342014-03-31 15:10:44 +03005870 if (WARN_ON(!dev_priv->vlv_pctx))
5871 return;
5872
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005873 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005874 dev_priv->vlv_pctx = NULL;
5875}
5876
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005877static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5878{
5879 dev_priv->rps.gpll_ref_freq =
5880 vlv_get_cck_clock(dev_priv, "GPLL ref",
5881 CCK_GPLL_CLOCK_CONTROL,
5882 dev_priv->czclk_freq);
5883
5884 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5885 dev_priv->rps.gpll_ref_freq);
5886}
5887
Chris Wilsondc979972016-05-10 14:10:04 +01005888static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005889{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005890 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005891
Chris Wilsondc979972016-05-10 14:10:04 +01005892 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005893
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005894 vlv_init_gpll_ref_freq(dev_priv);
5895
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005896 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5897 switch ((val >> 6) & 3) {
5898 case 0:
5899 case 1:
5900 dev_priv->mem_freq = 800;
5901 break;
5902 case 2:
5903 dev_priv->mem_freq = 1066;
5904 break;
5905 case 3:
5906 dev_priv->mem_freq = 1333;
5907 break;
5908 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005909 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005910
Imre Deak4e805192014-04-14 20:24:41 +03005911 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5912 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5913 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005914 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005915 dev_priv->rps.max_freq);
5916
5917 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5918 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005919 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005920 dev_priv->rps.efficient_freq);
5921
Deepak Sf8f2b002014-07-10 13:16:21 +05305922 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5923 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005924 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305925 dev_priv->rps.rp1_freq);
5926
Imre Deak4e805192014-04-14 20:24:41 +03005927 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5928 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005929 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005930 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005931}
5932
Chris Wilsondc979972016-05-10 14:10:04 +01005933static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305934{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005935 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305936
Chris Wilsondc979972016-05-10 14:10:04 +01005937 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305938
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005939 vlv_init_gpll_ref_freq(dev_priv);
5940
Ville Syrjäläa5805162015-05-26 20:42:30 +03005941 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005942 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005943 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005944
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005945 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005946 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005947 dev_priv->mem_freq = 2000;
5948 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005949 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005950 dev_priv->mem_freq = 1600;
5951 break;
5952 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005953 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005954
Deepak S2b6b3a02014-05-27 15:59:30 +05305955 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5956 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5957 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005958 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305959 dev_priv->rps.max_freq);
5960
5961 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5962 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005963 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305964 dev_priv->rps.efficient_freq);
5965
Deepak S7707df42014-07-12 18:46:14 +05305966 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5967 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005968 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305969 dev_priv->rps.rp1_freq);
5970
Deepak S5b7c91b2015-05-09 18:15:46 +05305971 /* PUnit validated range is only [RPe, RP0] */
5972 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305973 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005974 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305975 dev_priv->rps.min_freq);
5976
Ville Syrjälä1c147622014-08-18 14:42:43 +03005977 WARN_ONCE((dev_priv->rps.max_freq |
5978 dev_priv->rps.efficient_freq |
5979 dev_priv->rps.rp1_freq |
5980 dev_priv->rps.min_freq) & 1,
5981 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305982}
5983
Chris Wilsondc979972016-05-10 14:10:04 +01005984static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005985{
Chris Wilsondc979972016-05-10 14:10:04 +01005986 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005987}
5988
Chris Wilsondc979972016-05-10 14:10:04 +01005989static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305990{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005991 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305992 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305993 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305994
5995 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5996
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005997 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5998 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305999 if (gtfifodbg) {
6000 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6001 gtfifodbg);
6002 I915_WRITE(GTFIFODBG, gtfifodbg);
6003 }
6004
6005 cherryview_check_pctx(dev_priv);
6006
6007 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6008 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006009 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306010
Ville Syrjälä160614a2015-01-19 13:50:47 +02006011 /* Disable RC states. */
6012 I915_WRITE(GEN6_RC_CONTROL, 0);
6013
Deepak S38807742014-05-23 21:00:15 +05306014 /* 2a: Program RC6 thresholds.*/
6015 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6016 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6017 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6018
Akash Goel3b3f1652016-10-13 22:44:48 +05306019 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006020 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306021 I915_WRITE(GEN6_RC_SLEEP, 0);
6022
Deepak Sf4f71c72015-03-28 15:23:35 +05306023 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6024 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306025
6026 /* allows RC6 residency counter to work */
6027 I915_WRITE(VLV_COUNTER_CONTROL,
6028 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6029 VLV_MEDIA_RC6_COUNT_EN |
6030 VLV_RENDER_RC6_COUNT_EN));
6031
6032 /* For now we assume BIOS is allocating and populating the PCBR */
6033 pcbr = I915_READ(VLV_PCBR);
6034
Deepak S38807742014-05-23 21:00:15 +05306035 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006036 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6037 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006038 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306039
6040 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6041
Deepak S2b6b3a02014-05-27 15:59:30 +05306042 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006043 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306044 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6045 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6046 I915_WRITE(GEN6_RP_UP_EI, 66000);
6047 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6048
6049 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6050
6051 /* 5: Enable RPS */
6052 I915_WRITE(GEN6_RP_CONTROL,
6053 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006054 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306055 GEN6_RP_ENABLE |
6056 GEN6_RP_UP_BUSY_AVG |
6057 GEN6_RP_DOWN_IDLE_AVG);
6058
Deepak S3ef62342015-04-29 08:36:24 +05306059 /* Setting Fixed Bias */
6060 val = VLV_OVERRIDE_EN |
6061 VLV_SOC_TDP_EN |
6062 CHV_BIAS_CPU_50_SOC_50;
6063 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6064
Deepak S2b6b3a02014-05-27 15:59:30 +05306065 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6066
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006067 /* RPS code assumes GPLL is used */
6068 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6069
Jani Nikula742f4912015-09-03 11:16:09 +03006070 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306071 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6072
Chris Wilson3a45b052016-07-13 09:10:32 +01006073 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306074
Mika Kuoppala59bad942015-01-16 11:34:40 +02006075 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306076}
6077
Chris Wilsondc979972016-05-10 14:10:04 +01006078static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006079{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006080 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306081 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006082 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006083
6084 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6085
Imre Deakae484342014-03-31 15:10:44 +03006086 valleyview_check_pctx(dev_priv);
6087
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006088 gtfifodbg = I915_READ(GTFIFODBG);
6089 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006090 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6091 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006092 I915_WRITE(GTFIFODBG, gtfifodbg);
6093 }
6094
Deepak Sc8d9a592013-11-23 14:55:42 +05306095 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006096 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006097
Ville Syrjälä160614a2015-01-19 13:50:47 +02006098 /* Disable RC states. */
6099 I915_WRITE(GEN6_RC_CONTROL, 0);
6100
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006101 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006102 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6103 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6104 I915_WRITE(GEN6_RP_UP_EI, 66000);
6105 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6106
6107 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6108
6109 I915_WRITE(GEN6_RP_CONTROL,
6110 GEN6_RP_MEDIA_TURBO |
6111 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6112 GEN6_RP_MEDIA_IS_GFX |
6113 GEN6_RP_ENABLE |
6114 GEN6_RP_UP_BUSY_AVG |
6115 GEN6_RP_DOWN_IDLE_CONT);
6116
6117 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6118 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6119 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6120
Akash Goel3b3f1652016-10-13 22:44:48 +05306121 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006122 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006123
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006124 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006125
6126 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006127 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006128 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6129 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006130 VLV_MEDIA_RC6_COUNT_EN |
6131 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006132
Chris Wilsondc979972016-05-10 14:10:04 +01006133 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006134 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006135
Chris Wilsondc979972016-05-10 14:10:04 +01006136 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006137
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006138 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006139
Deepak S3ef62342015-04-29 08:36:24 +05306140 /* Setting Fixed Bias */
6141 val = VLV_OVERRIDE_EN |
6142 VLV_SOC_TDP_EN |
6143 VLV_BIAS_CPU_125_SOC_875;
6144 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6145
Jani Nikula64936252013-05-22 15:36:20 +03006146 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006147
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006148 /* RPS code assumes GPLL is used */
6149 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6150
Jani Nikula742f4912015-09-03 11:16:09 +03006151 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006152 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6153
Chris Wilson3a45b052016-07-13 09:10:32 +01006154 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006155
Mika Kuoppala59bad942015-01-16 11:34:40 +02006156 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006157}
6158
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006159static unsigned long intel_pxfreq(u32 vidfreq)
6160{
6161 unsigned long freq;
6162 int div = (vidfreq & 0x3f0000) >> 16;
6163 int post = (vidfreq & 0x3000) >> 12;
6164 int pre = (vidfreq & 0x7);
6165
6166 if (!pre)
6167 return 0;
6168
6169 freq = ((div * 133333) / ((1<<post) * pre));
6170
6171 return freq;
6172}
6173
Daniel Vettereb48eb02012-04-26 23:28:12 +02006174static const struct cparams {
6175 u16 i;
6176 u16 t;
6177 u16 m;
6178 u16 c;
6179} cparams[] = {
6180 { 1, 1333, 301, 28664 },
6181 { 1, 1066, 294, 24460 },
6182 { 1, 800, 294, 25192 },
6183 { 0, 1333, 276, 27605 },
6184 { 0, 1066, 276, 27605 },
6185 { 0, 800, 231, 23784 },
6186};
6187
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006188static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006189{
6190 u64 total_count, diff, ret;
6191 u32 count1, count2, count3, m = 0, c = 0;
6192 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6193 int i;
6194
Daniel Vetter02d71952012-08-09 16:44:54 +02006195 assert_spin_locked(&mchdev_lock);
6196
Daniel Vetter20e4d402012-08-08 23:35:39 +02006197 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006198
6199 /* Prevent division-by-zero if we are asking too fast.
6200 * Also, we don't get interesting results if we are polling
6201 * faster than once in 10ms, so just return the saved value
6202 * in such cases.
6203 */
6204 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006205 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006206
6207 count1 = I915_READ(DMIEC);
6208 count2 = I915_READ(DDREC);
6209 count3 = I915_READ(CSIEC);
6210
6211 total_count = count1 + count2 + count3;
6212
6213 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006214 if (total_count < dev_priv->ips.last_count1) {
6215 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006216 diff += total_count;
6217 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006218 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006219 }
6220
6221 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006222 if (cparams[i].i == dev_priv->ips.c_m &&
6223 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006224 m = cparams[i].m;
6225 c = cparams[i].c;
6226 break;
6227 }
6228 }
6229
6230 diff = div_u64(diff, diff1);
6231 ret = ((m * diff) + c);
6232 ret = div_u64(ret, 10);
6233
Daniel Vetter20e4d402012-08-08 23:35:39 +02006234 dev_priv->ips.last_count1 = total_count;
6235 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006236
Daniel Vetter20e4d402012-08-08 23:35:39 +02006237 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006238
6239 return ret;
6240}
6241
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006242unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6243{
6244 unsigned long val;
6245
Chris Wilsondc979972016-05-10 14:10:04 +01006246 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006247 return 0;
6248
6249 spin_lock_irq(&mchdev_lock);
6250
6251 val = __i915_chipset_val(dev_priv);
6252
6253 spin_unlock_irq(&mchdev_lock);
6254
6255 return val;
6256}
6257
Daniel Vettereb48eb02012-04-26 23:28:12 +02006258unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6259{
6260 unsigned long m, x, b;
6261 u32 tsfs;
6262
6263 tsfs = I915_READ(TSFS);
6264
6265 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6266 x = I915_READ8(TR1);
6267
6268 b = tsfs & TSFS_INTR_MASK;
6269
6270 return ((m * x) / 127) - b;
6271}
6272
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006273static int _pxvid_to_vd(u8 pxvid)
6274{
6275 if (pxvid == 0)
6276 return 0;
6277
6278 if (pxvid >= 8 && pxvid < 31)
6279 pxvid = 31;
6280
6281 return (pxvid + 2) * 125;
6282}
6283
6284static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006285{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006286 const int vd = _pxvid_to_vd(pxvid);
6287 const int vm = vd - 1125;
6288
Chris Wilsondc979972016-05-10 14:10:04 +01006289 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006290 return vm > 0 ? vm : 0;
6291
6292 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006293}
6294
Daniel Vetter02d71952012-08-09 16:44:54 +02006295static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006296{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006297 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006298 u32 count;
6299
Daniel Vetter02d71952012-08-09 16:44:54 +02006300 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006301
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006302 now = ktime_get_raw_ns();
6303 diffms = now - dev_priv->ips.last_time2;
6304 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305
6306 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006307 if (!diffms)
6308 return;
6309
6310 count = I915_READ(GFXEC);
6311
Daniel Vetter20e4d402012-08-08 23:35:39 +02006312 if (count < dev_priv->ips.last_count2) {
6313 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314 diff += count;
6315 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006316 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006317 }
6318
Daniel Vetter20e4d402012-08-08 23:35:39 +02006319 dev_priv->ips.last_count2 = count;
6320 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006321
6322 /* More magic constants... */
6323 diff = diff * 1181;
6324 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006325 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006326}
6327
Daniel Vetter02d71952012-08-09 16:44:54 +02006328void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6329{
Chris Wilsondc979972016-05-10 14:10:04 +01006330 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006331 return;
6332
Daniel Vetter92703882012-08-09 16:46:01 +02006333 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006334
6335 __i915_update_gfx_val(dev_priv);
6336
Daniel Vetter92703882012-08-09 16:46:01 +02006337 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006338}
6339
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006340static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006341{
6342 unsigned long t, corr, state1, corr2, state2;
6343 u32 pxvid, ext_v;
6344
Daniel Vetter02d71952012-08-09 16:44:54 +02006345 assert_spin_locked(&mchdev_lock);
6346
Ville Syrjälä616847e2015-09-18 20:03:19 +03006347 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006348 pxvid = (pxvid >> 24) & 0x7f;
6349 ext_v = pvid_to_extvid(dev_priv, pxvid);
6350
6351 state1 = ext_v;
6352
6353 t = i915_mch_val(dev_priv);
6354
6355 /* Revel in the empirically derived constants */
6356
6357 /* Correction factor in 1/100000 units */
6358 if (t > 80)
6359 corr = ((t * 2349) + 135940);
6360 else if (t >= 50)
6361 corr = ((t * 964) + 29317);
6362 else /* < 50 */
6363 corr = ((t * 301) + 1004);
6364
6365 corr = corr * ((150142 * state1) / 10000 - 78642);
6366 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006367 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006368
6369 state2 = (corr2 * state1) / 10000;
6370 state2 /= 100; /* convert to mW */
6371
Daniel Vetter02d71952012-08-09 16:44:54 +02006372 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006373
Daniel Vetter20e4d402012-08-08 23:35:39 +02006374 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006375}
6376
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006377unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6378{
6379 unsigned long val;
6380
Chris Wilsondc979972016-05-10 14:10:04 +01006381 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006382 return 0;
6383
6384 spin_lock_irq(&mchdev_lock);
6385
6386 val = __i915_gfx_val(dev_priv);
6387
6388 spin_unlock_irq(&mchdev_lock);
6389
6390 return val;
6391}
6392
Daniel Vettereb48eb02012-04-26 23:28:12 +02006393/**
6394 * i915_read_mch_val - return value for IPS use
6395 *
6396 * Calculate and return a value for the IPS driver to use when deciding whether
6397 * we have thermal and power headroom to increase CPU or GPU power budget.
6398 */
6399unsigned long i915_read_mch_val(void)
6400{
6401 struct drm_i915_private *dev_priv;
6402 unsigned long chipset_val, graphics_val, ret = 0;
6403
Daniel Vetter92703882012-08-09 16:46:01 +02006404 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006405 if (!i915_mch_dev)
6406 goto out_unlock;
6407 dev_priv = i915_mch_dev;
6408
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006409 chipset_val = __i915_chipset_val(dev_priv);
6410 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006411
6412 ret = chipset_val + graphics_val;
6413
6414out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006415 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006416
6417 return ret;
6418}
6419EXPORT_SYMBOL_GPL(i915_read_mch_val);
6420
6421/**
6422 * i915_gpu_raise - raise GPU frequency limit
6423 *
6424 * Raise the limit; IPS indicates we have thermal headroom.
6425 */
6426bool i915_gpu_raise(void)
6427{
6428 struct drm_i915_private *dev_priv;
6429 bool ret = true;
6430
Daniel Vetter92703882012-08-09 16:46:01 +02006431 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006432 if (!i915_mch_dev) {
6433 ret = false;
6434 goto out_unlock;
6435 }
6436 dev_priv = i915_mch_dev;
6437
Daniel Vetter20e4d402012-08-08 23:35:39 +02006438 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6439 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006440
6441out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006442 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006443
6444 return ret;
6445}
6446EXPORT_SYMBOL_GPL(i915_gpu_raise);
6447
6448/**
6449 * i915_gpu_lower - lower GPU frequency limit
6450 *
6451 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6452 * frequency maximum.
6453 */
6454bool i915_gpu_lower(void)
6455{
6456 struct drm_i915_private *dev_priv;
6457 bool ret = true;
6458
Daniel Vetter92703882012-08-09 16:46:01 +02006459 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006460 if (!i915_mch_dev) {
6461 ret = false;
6462 goto out_unlock;
6463 }
6464 dev_priv = i915_mch_dev;
6465
Daniel Vetter20e4d402012-08-08 23:35:39 +02006466 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6467 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006468
6469out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006470 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006471
6472 return ret;
6473}
6474EXPORT_SYMBOL_GPL(i915_gpu_lower);
6475
6476/**
6477 * i915_gpu_busy - indicate GPU business to IPS
6478 *
6479 * Tell the IPS driver whether or not the GPU is busy.
6480 */
6481bool i915_gpu_busy(void)
6482{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006483 bool ret = false;
6484
Daniel Vetter92703882012-08-09 16:46:01 +02006485 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006486 if (i915_mch_dev)
6487 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006488 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006489
6490 return ret;
6491}
6492EXPORT_SYMBOL_GPL(i915_gpu_busy);
6493
6494/**
6495 * i915_gpu_turbo_disable - disable graphics turbo
6496 *
6497 * Disable graphics turbo by resetting the max frequency and setting the
6498 * current frequency to the default.
6499 */
6500bool i915_gpu_turbo_disable(void)
6501{
6502 struct drm_i915_private *dev_priv;
6503 bool ret = true;
6504
Daniel Vetter92703882012-08-09 16:46:01 +02006505 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006506 if (!i915_mch_dev) {
6507 ret = false;
6508 goto out_unlock;
6509 }
6510 dev_priv = i915_mch_dev;
6511
Daniel Vetter20e4d402012-08-08 23:35:39 +02006512 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006513
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006514 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006515 ret = false;
6516
6517out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006518 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006519
6520 return ret;
6521}
6522EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6523
6524/**
6525 * Tells the intel_ips driver that the i915 driver is now loaded, if
6526 * IPS got loaded first.
6527 *
6528 * This awkward dance is so that neither module has to depend on the
6529 * other in order for IPS to do the appropriate communication of
6530 * GPU turbo limits to i915.
6531 */
6532static void
6533ips_ping_for_i915_load(void)
6534{
6535 void (*link)(void);
6536
6537 link = symbol_get(ips_link_to_i915_driver);
6538 if (link) {
6539 link();
6540 symbol_put(ips_link_to_i915_driver);
6541 }
6542}
6543
6544void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6545{
Daniel Vetter02d71952012-08-09 16:44:54 +02006546 /* We only register the i915 ips part with intel-ips once everything is
6547 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006548 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006549 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006550 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006551
6552 ips_ping_for_i915_load();
6553}
6554
6555void intel_gpu_ips_teardown(void)
6556{
Daniel Vetter92703882012-08-09 16:46:01 +02006557 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006558 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006559 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006560}
Deepak S76c3552f2014-01-30 23:08:16 +05306561
Chris Wilsondc979972016-05-10 14:10:04 +01006562static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006563{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006564 u32 lcfuse;
6565 u8 pxw[16];
6566 int i;
6567
6568 /* Disable to program */
6569 I915_WRITE(ECR, 0);
6570 POSTING_READ(ECR);
6571
6572 /* Program energy weights for various events */
6573 I915_WRITE(SDEW, 0x15040d00);
6574 I915_WRITE(CSIEW0, 0x007f0000);
6575 I915_WRITE(CSIEW1, 0x1e220004);
6576 I915_WRITE(CSIEW2, 0x04000004);
6577
6578 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006579 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006580 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006581 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006582
6583 /* Program P-state weights to account for frequency power adjustment */
6584 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006585 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006586 unsigned long freq = intel_pxfreq(pxvidfreq);
6587 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6588 PXVFREQ_PX_SHIFT;
6589 unsigned long val;
6590
6591 val = vid * vid;
6592 val *= (freq / 1000);
6593 val *= 255;
6594 val /= (127*127*900);
6595 if (val > 0xff)
6596 DRM_ERROR("bad pxval: %ld\n", val);
6597 pxw[i] = val;
6598 }
6599 /* Render standby states get 0 weight */
6600 pxw[14] = 0;
6601 pxw[15] = 0;
6602
6603 for (i = 0; i < 4; i++) {
6604 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6605 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006606 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006607 }
6608
6609 /* Adjust magic regs to magic values (more experimental results) */
6610 I915_WRITE(OGW0, 0);
6611 I915_WRITE(OGW1, 0);
6612 I915_WRITE(EG0, 0x00007f00);
6613 I915_WRITE(EG1, 0x0000000e);
6614 I915_WRITE(EG2, 0x000e0000);
6615 I915_WRITE(EG3, 0x68000300);
6616 I915_WRITE(EG4, 0x42000000);
6617 I915_WRITE(EG5, 0x00140031);
6618 I915_WRITE(EG6, 0);
6619 I915_WRITE(EG7, 0);
6620
6621 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006622 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006623
6624 /* Enable PMON + select events */
6625 I915_WRITE(ECR, 0x80000019);
6626
6627 lcfuse = I915_READ(LCFUSE02);
6628
Daniel Vetter20e4d402012-08-08 23:35:39 +02006629 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006630}
6631
Chris Wilsondc979972016-05-10 14:10:04 +01006632void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006633{
Imre Deakb268c692015-12-15 20:10:31 +02006634 /*
6635 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6636 * requirement.
6637 */
6638 if (!i915.enable_rc6) {
6639 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6640 intel_runtime_pm_get(dev_priv);
6641 }
Imre Deake6069ca2014-04-18 16:01:02 +03006642
Chris Wilsonb5163db2016-08-10 13:58:24 +01006643 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006644 mutex_lock(&dev_priv->rps.hw_lock);
6645
6646 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006647 if (IS_CHERRYVIEW(dev_priv))
6648 cherryview_init_gt_powersave(dev_priv);
6649 else if (IS_VALLEYVIEW(dev_priv))
6650 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006651 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006652 gen6_init_rps_frequencies(dev_priv);
6653
6654 /* Derive initial user preferences/limits from the hardware limits */
6655 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6656 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6657
6658 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6659 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6660
6661 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6662 dev_priv->rps.min_freq_softlimit =
6663 max_t(int,
6664 dev_priv->rps.efficient_freq,
6665 intel_freq_opcode(dev_priv, 450));
6666
Chris Wilson99ac9612016-07-13 09:10:34 +01006667 /* After setting max-softlimit, find the overclock max freq */
6668 if (IS_GEN6(dev_priv) ||
6669 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6670 u32 params = 0;
6671
6672 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6673 if (params & BIT(31)) { /* OC supported */
6674 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6675 (dev_priv->rps.max_freq & 0xff) * 50,
6676 (params & 0xff) * 50);
6677 dev_priv->rps.max_freq = params & 0xff;
6678 }
6679 }
6680
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006681 /* Finally allow us to boost to max by default */
6682 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6683
Chris Wilson773ea9a2016-07-13 09:10:33 +01006684 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006685 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006686
6687 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006688}
6689
Chris Wilsondc979972016-05-10 14:10:04 +01006690void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006691{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006692 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006693 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006694
6695 if (!i915.enable_rc6)
6696 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006697}
6698
Chris Wilson54b4f682016-07-21 21:16:19 +01006699/**
6700 * intel_suspend_gt_powersave - suspend PM work and helper threads
6701 * @dev_priv: i915 device
6702 *
6703 * We don't want to disable RC6 or other features here, we just want
6704 * to make sure any work we've queued has finished and won't bother
6705 * us while we're suspended.
6706 */
6707void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6708{
6709 if (INTEL_GEN(dev_priv) < 6)
6710 return;
6711
6712 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6713 intel_runtime_pm_put(dev_priv);
6714
6715 /* gen6_rps_idle() will be called later to disable interrupts */
6716}
6717
Chris Wilsonb7137e02016-07-13 09:10:37 +01006718void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6719{
6720 dev_priv->rps.enabled = true; /* force disabling */
6721 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006722
6723 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006724}
6725
Chris Wilsondc979972016-05-10 14:10:04 +01006726void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006727{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006728 if (!READ_ONCE(dev_priv->rps.enabled))
6729 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006730
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006731 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006732
Chris Wilsonb7137e02016-07-13 09:10:37 +01006733 if (INTEL_GEN(dev_priv) >= 9) {
6734 gen9_disable_rc6(dev_priv);
6735 gen9_disable_rps(dev_priv);
6736 } else if (IS_CHERRYVIEW(dev_priv)) {
6737 cherryview_disable_rps(dev_priv);
6738 } else if (IS_VALLEYVIEW(dev_priv)) {
6739 valleyview_disable_rps(dev_priv);
6740 } else if (INTEL_GEN(dev_priv) >= 6) {
6741 gen6_disable_rps(dev_priv);
6742 } else if (IS_IRONLAKE_M(dev_priv)) {
6743 ironlake_disable_drps(dev_priv);
6744 }
6745
6746 dev_priv->rps.enabled = false;
6747 mutex_unlock(&dev_priv->rps.hw_lock);
6748}
6749
6750void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6751{
Chris Wilson54b4f682016-07-21 21:16:19 +01006752 /* We shouldn't be disabling as we submit, so this should be less
6753 * racy than it appears!
6754 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006755 if (READ_ONCE(dev_priv->rps.enabled))
6756 return;
6757
6758 /* Powersaving is controlled by the host when inside a VM */
6759 if (intel_vgpu_active(dev_priv))
6760 return;
6761
6762 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006763
Chris Wilsondc979972016-05-10 14:10:04 +01006764 if (IS_CHERRYVIEW(dev_priv)) {
6765 cherryview_enable_rps(dev_priv);
6766 } else if (IS_VALLEYVIEW(dev_priv)) {
6767 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006768 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006769 gen9_enable_rc6(dev_priv);
6770 gen9_enable_rps(dev_priv);
6771 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006772 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006773 } else if (IS_BROADWELL(dev_priv)) {
6774 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006775 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006776 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006777 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006778 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006779 } else if (IS_IRONLAKE_M(dev_priv)) {
6780 ironlake_enable_drps(dev_priv);
6781 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006782 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006783
6784 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6785 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6786
6787 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6788 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6789
Chris Wilson54b4f682016-07-21 21:16:19 +01006790 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006791 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006792}
Imre Deakc6df39b2014-04-14 20:24:29 +03006793
Chris Wilson54b4f682016-07-21 21:16:19 +01006794static void __intel_autoenable_gt_powersave(struct work_struct *work)
6795{
6796 struct drm_i915_private *dev_priv =
6797 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6798 struct intel_engine_cs *rcs;
6799 struct drm_i915_gem_request *req;
6800
6801 if (READ_ONCE(dev_priv->rps.enabled))
6802 goto out;
6803
Akash Goel3b3f1652016-10-13 22:44:48 +05306804 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00006805 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01006806 goto out;
6807
6808 if (!rcs->init_context)
6809 goto out;
6810
6811 mutex_lock(&dev_priv->drm.struct_mutex);
6812
6813 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6814 if (IS_ERR(req))
6815 goto unlock;
6816
6817 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6818 rcs->init_context(req);
6819
6820 /* Mark the device busy, calling intel_enable_gt_powersave() */
6821 i915_add_request_no_flush(req);
6822
6823unlock:
6824 mutex_unlock(&dev_priv->drm.struct_mutex);
6825out:
6826 intel_runtime_pm_put(dev_priv);
6827}
6828
6829void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6830{
6831 if (READ_ONCE(dev_priv->rps.enabled))
6832 return;
6833
6834 if (IS_IRONLAKE_M(dev_priv)) {
6835 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006836 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006837 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6838 /*
6839 * PCU communication is slow and this doesn't need to be
6840 * done at any specific time, so do this out of our fast path
6841 * to make resume and init faster.
6842 *
6843 * We depend on the HW RC6 power context save/restore
6844 * mechanism when entering D3 through runtime PM suspend. So
6845 * disable RPM until RPS/RC6 is properly setup. We can only
6846 * get here via the driver load/system resume/runtime resume
6847 * paths, so the _noresume version is enough (and in case of
6848 * runtime resume it's necessary).
6849 */
6850 if (queue_delayed_work(dev_priv->wq,
6851 &dev_priv->rps.autoenable_work,
6852 round_jiffies_up_relative(HZ)))
6853 intel_runtime_pm_get_noresume(dev_priv);
6854 }
6855}
6856
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006857static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006858{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006859 /*
6860 * On Ibex Peak and Cougar Point, we need to disable clock
6861 * gating for the panel power sequencer or it will fail to
6862 * start up when no ports are active.
6863 */
6864 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6865}
6866
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006867static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006868{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006869 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006870
Damien Lespiau055e3932014-08-18 13:49:10 +01006871 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006872 I915_WRITE(DSPCNTR(pipe),
6873 I915_READ(DSPCNTR(pipe)) |
6874 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006875
6876 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6877 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006878 }
6879}
6880
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006881static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006882{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006883 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6884 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6885 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6886
6887 /*
6888 * Don't touch WM1S_LP_EN here.
6889 * Doing so could cause underruns.
6890 */
6891}
6892
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006893static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006894{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006895 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006896
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006897 /*
6898 * Required for FBC
6899 * WaFbcDisableDpfcClockGating:ilk
6900 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006901 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6902 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6903 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006904
6905 I915_WRITE(PCH_3DCGDIS0,
6906 MARIUNIT_CLOCK_GATE_DISABLE |
6907 SVSMUNIT_CLOCK_GATE_DISABLE);
6908 I915_WRITE(PCH_3DCGDIS1,
6909 VFMUNIT_CLOCK_GATE_DISABLE);
6910
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911 /*
6912 * According to the spec the following bits should be set in
6913 * order to enable memory self-refresh
6914 * The bit 22/21 of 0x42004
6915 * The bit 5 of 0x42020
6916 * The bit 15 of 0x45000
6917 */
6918 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6919 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6920 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006921 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006922 I915_WRITE(DISP_ARB_CTL,
6923 (I915_READ(DISP_ARB_CTL) |
6924 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006925
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006926 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006927
6928 /*
6929 * Based on the document from hardware guys the following bits
6930 * should be set unconditionally in order to enable FBC.
6931 * The bit 22 of 0x42000
6932 * The bit 22 of 0x42004
6933 * The bit 7,8,9 of 0x42020.
6934 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006935 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006936 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006937 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6938 I915_READ(ILK_DISPLAY_CHICKEN1) |
6939 ILK_FBCQ_DIS);
6940 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6941 I915_READ(ILK_DISPLAY_CHICKEN2) |
6942 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943 }
6944
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006945 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6946
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006947 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6948 I915_READ(ILK_DISPLAY_CHICKEN2) |
6949 ILK_ELPIN_409_SELECT);
6950 I915_WRITE(_3D_CHICKEN2,
6951 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6952 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006953
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006954 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006955 I915_WRITE(CACHE_MODE_0,
6956 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006957
Akash Goel4e046322014-04-04 17:14:38 +05306958 /* WaDisable_RenderCache_OperationalFlush:ilk */
6959 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6960
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006961 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006962
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006963 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006964}
6965
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006966static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006967{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006968 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006969 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006970
6971 /*
6972 * On Ibex Peak and Cougar Point, we need to disable clock
6973 * gating for the panel power sequencer or it will fail to
6974 * start up when no ports are active.
6975 */
Jesse Barnescd664072013-10-02 10:34:19 -07006976 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6977 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6978 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006979 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6980 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006981 /* The below fixes the weird display corruption, a few pixels shifted
6982 * downward, on (only) LVDS of some HP laptops with IVY.
6983 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006984 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006985 val = I915_READ(TRANS_CHICKEN2(pipe));
6986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6987 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006988 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006989 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006990 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6991 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6992 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006993 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6994 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006995 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006996 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006997 I915_WRITE(TRANS_CHICKEN1(pipe),
6998 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6999 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007000}
7001
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007002static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007003{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007004 uint32_t tmp;
7005
7006 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007007 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7008 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7009 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007010}
7011
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007012static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007013{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007014 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007015
Damien Lespiau231e54f2012-10-19 17:55:41 +01007016 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007017
7018 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7019 I915_READ(ILK_DISPLAY_CHICKEN2) |
7020 ILK_ELPIN_409_SELECT);
7021
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007022 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007023 I915_WRITE(_3D_CHICKEN,
7024 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7025
Akash Goel4e046322014-04-04 17:14:38 +05307026 /* WaDisable_RenderCache_OperationalFlush:snb */
7027 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7028
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007029 /*
7030 * BSpec recoomends 8x4 when MSAA is used,
7031 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007032 *
7033 * Note that PS/WM thread counts depend on the WIZ hashing
7034 * disable bit, which we don't touch here, but it's good
7035 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007036 */
7037 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007038 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007039
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007040 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007041
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007042 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007043 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007044
7045 I915_WRITE(GEN6_UCGCTL1,
7046 I915_READ(GEN6_UCGCTL1) |
7047 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7048 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7049
7050 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7051 * gating disable must be set. Failure to set it results in
7052 * flickering pixels due to Z write ordering failures after
7053 * some amount of runtime in the Mesa "fire" demo, and Unigine
7054 * Sanctuary and Tropics, and apparently anything else with
7055 * alpha test or pixel discard.
7056 *
7057 * According to the spec, bit 11 (RCCUNIT) must also be set,
7058 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007059 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007060 * WaDisableRCCUnitClockGating:snb
7061 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007062 */
7063 I915_WRITE(GEN6_UCGCTL2,
7064 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7065 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7066
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007067 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007068 I915_WRITE(_3D_CHICKEN3,
7069 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007070
7071 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007072 * Bspec says:
7073 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7074 * 3DSTATE_SF number of SF output attributes is more than 16."
7075 */
7076 I915_WRITE(_3D_CHICKEN3,
7077 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7078
7079 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007080 * According to the spec the following bits should be
7081 * set in order to enable memory self-refresh and fbc:
7082 * The bit21 and bit22 of 0x42000
7083 * The bit21 and bit22 of 0x42004
7084 * The bit5 and bit7 of 0x42020
7085 * The bit14 of 0x70180
7086 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007087 *
7088 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007089 */
7090 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7091 I915_READ(ILK_DISPLAY_CHICKEN1) |
7092 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7093 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7094 I915_READ(ILK_DISPLAY_CHICKEN2) |
7095 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007096 I915_WRITE(ILK_DSPCLK_GATE_D,
7097 I915_READ(ILK_DSPCLK_GATE_D) |
7098 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7099 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007100
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007101 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007102
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007103 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007104
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007105 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007106}
7107
7108static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7109{
7110 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7111
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007112 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007113 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007114 *
7115 * This actually overrides the dispatch
7116 * mode for all thread types.
7117 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007118 reg &= ~GEN7_FF_SCHED_MASK;
7119 reg |= GEN7_FF_TS_SCHED_HW;
7120 reg |= GEN7_FF_VS_SCHED_HW;
7121 reg |= GEN7_FF_DS_SCHED_HW;
7122
7123 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7124}
7125
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007126static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007127{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007128 /*
7129 * TODO: this bit should only be enabled when really needed, then
7130 * disabled when not needed anymore in order to save power.
7131 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007132 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007133 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7134 I915_READ(SOUTH_DSPCLK_GATE_D) |
7135 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007136
7137 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007138 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7139 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007140 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007141}
7142
Ville Syrjälä712bf362016-10-31 22:37:23 +02007143static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007144{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007145 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007146 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7147
7148 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7149 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7150 }
7151}
7152
Imre Deak450174f2016-05-03 15:54:21 +03007153static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7154 int general_prio_credits,
7155 int high_prio_credits)
7156{
7157 u32 misccpctl;
7158
7159 /* WaTempDisableDOPClkGating:bdw */
7160 misccpctl = I915_READ(GEN7_MISCCPCTL);
7161 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7162
7163 I915_WRITE(GEN8_L3SQCREG1,
7164 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7165 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7166
7167 /*
7168 * Wait at least 100 clocks before re-enabling clock gating.
7169 * See the definition of L3SQCREG1 in BSpec.
7170 */
7171 POSTING_READ(GEN8_L3SQCREG1);
7172 udelay(1);
7173 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7174}
7175
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007176static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007177{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007178 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007179
7180 /* WaDisableSDEUnitClockGating:kbl */
7181 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7182 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7183 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007184
7185 /* WaDisableGamClockGating:kbl */
7186 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7187 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7188 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007189
7190 /* WaFbcNukeOnHostModify:kbl */
7191 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7192 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007193}
7194
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007195static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007196{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007197 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007198
7199 /* WAC6entrylatency:skl */
7200 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7201 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007202
7203 /* WaFbcNukeOnHostModify:skl */
7204 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7205 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007206}
7207
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007208static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007209{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007210 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007211
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007212 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007213
Ben Widawskyab57fff2013-12-12 15:28:04 -08007214 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007215 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007216
Ben Widawskyab57fff2013-12-12 15:28:04 -08007217 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007218 I915_WRITE(CHICKEN_PAR1_1,
7219 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7220
Ben Widawskyab57fff2013-12-12 15:28:04 -08007221 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007222 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007223 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007224 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007225 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007226 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007227
Ben Widawskyab57fff2013-12-12 15:28:04 -08007228 /* WaVSRefCountFullforceMissDisable:bdw */
7229 /* WaDSRefCountFullforceMissDisable:bdw */
7230 I915_WRITE(GEN7_FF_THREAD_MODE,
7231 I915_READ(GEN7_FF_THREAD_MODE) &
7232 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007233
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007234 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7235 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007236
7237 /* WaDisableSDEUnitClockGating:bdw */
7238 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7239 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007240
Imre Deak450174f2016-05-03 15:54:21 +03007241 /* WaProgramL3SqcReg1Default:bdw */
7242 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007243
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007244 /*
7245 * WaGttCachingOffByDefault:bdw
7246 * GTT cache may not work with big pages, so if those
7247 * are ever enabled GTT cache may need to be disabled.
7248 */
7249 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7250
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007251 /* WaKVMNotificationOnConfigChange:bdw */
7252 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7253 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7254
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007255 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007256}
7257
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007258static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007259{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007260 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007261
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007262 /* L3 caching of data atomics doesn't work -- disable it. */
7263 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7264 I915_WRITE(HSW_ROW_CHICKEN3,
7265 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7266
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007267 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007268 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7269 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7270 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7271
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007272 /* WaVSRefCountFullforceMissDisable:hsw */
7273 I915_WRITE(GEN7_FF_THREAD_MODE,
7274 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007275
Akash Goel4e046322014-04-04 17:14:38 +05307276 /* WaDisable_RenderCache_OperationalFlush:hsw */
7277 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7278
Chia-I Wufe27c602014-01-28 13:29:33 +08007279 /* enable HiZ Raw Stall Optimization */
7280 I915_WRITE(CACHE_MODE_0_GEN7,
7281 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7282
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007283 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007284 I915_WRITE(CACHE_MODE_1,
7285 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007286
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007287 /*
7288 * BSpec recommends 8x4 when MSAA is used,
7289 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007290 *
7291 * Note that PS/WM thread counts depend on the WIZ hashing
7292 * disable bit, which we don't touch here, but it's good
7293 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007294 */
7295 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007296 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007297
Kenneth Graunke94411592014-12-31 16:23:00 -08007298 /* WaSampleCChickenBitEnable:hsw */
7299 I915_WRITE(HALF_SLICE_CHICKEN3,
7300 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7301
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007302 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007303 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7304
Paulo Zanoni90a88642013-05-03 17:23:45 -03007305 /* WaRsPkgCStateDisplayPMReq:hsw */
7306 I915_WRITE(CHICKEN_PAR1_1,
7307 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007308
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007309 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007310}
7311
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007312static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007313{
Ben Widawsky20848222012-05-04 18:58:59 -07007314 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007315
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007316 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007317
Damien Lespiau231e54f2012-10-19 17:55:41 +01007318 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007319
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007320 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007321 I915_WRITE(_3D_CHICKEN3,
7322 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7323
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007324 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007325 I915_WRITE(IVB_CHICKEN3,
7326 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7327 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7328
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007329 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007330 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007331 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7332 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007333
Akash Goel4e046322014-04-04 17:14:38 +05307334 /* WaDisable_RenderCache_OperationalFlush:ivb */
7335 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7336
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007337 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007338 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7339 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7340
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007341 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007342 I915_WRITE(GEN7_L3CNTLREG1,
7343 GEN7_WA_FOR_GEN7_L3_CONTROL);
7344 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007345 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007346 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007347 I915_WRITE(GEN7_ROW_CHICKEN2,
7348 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007349 else {
7350 /* must write both registers */
7351 I915_WRITE(GEN7_ROW_CHICKEN2,
7352 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007353 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7354 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007355 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007356
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007357 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007358 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7359 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7360
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007361 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007362 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007363 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007364 */
7365 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007366 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007367
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007368 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007369 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7370 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7371 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7372
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007373 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007374
7375 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007376
Chris Wilson22721342014-03-04 09:41:43 +00007377 if (0) { /* causes HiZ corruption on ivb:gt1 */
7378 /* enable HiZ Raw Stall Optimization */
7379 I915_WRITE(CACHE_MODE_0_GEN7,
7380 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7381 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007382
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007383 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007384 I915_WRITE(CACHE_MODE_1,
7385 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007386
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007387 /*
7388 * BSpec recommends 8x4 when MSAA is used,
7389 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007390 *
7391 * Note that PS/WM thread counts depend on the WIZ hashing
7392 * disable bit, which we don't touch here, but it's good
7393 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007394 */
7395 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007396 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007397
Ben Widawsky20848222012-05-04 18:58:59 -07007398 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7399 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7400 snpcr |= GEN6_MBC_SNPCR_MED;
7401 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007402
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007403 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007404 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007405
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007406 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007407}
7408
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007409static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007410{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007411 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007412 I915_WRITE(_3D_CHICKEN3,
7413 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7414
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007415 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007416 I915_WRITE(IVB_CHICKEN3,
7417 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7418 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7419
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007420 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007421 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007422 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007423 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7424 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007425
Akash Goel4e046322014-04-04 17:14:38 +05307426 /* WaDisable_RenderCache_OperationalFlush:vlv */
7427 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7428
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007429 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007430 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7431 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7432
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007433 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007434 I915_WRITE(GEN7_ROW_CHICKEN2,
7435 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7436
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007437 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007438 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7439 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7440 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7441
Ville Syrjälä46680e02014-01-22 21:33:01 +02007442 gen7_setup_fixed_func_scheduler(dev_priv);
7443
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007444 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007445 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007446 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007447 */
7448 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007449 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007450
Akash Goelc98f5062014-03-24 23:00:07 +05307451 /* WaDisableL3Bank2xClockGate:vlv
7452 * Disabling L3 clock gating- MMIO 940c[25] = 1
7453 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7454 I915_WRITE(GEN7_UCGCTL4,
7455 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007456
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007457 /*
7458 * BSpec says this must be set, even though
7459 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7460 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007461 I915_WRITE(CACHE_MODE_1,
7462 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007463
7464 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007465 * BSpec recommends 8x4 when MSAA is used,
7466 * however in practice 16x4 seems fastest.
7467 *
7468 * Note that PS/WM thread counts depend on the WIZ hashing
7469 * disable bit, which we don't touch here, but it's good
7470 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7471 */
7472 I915_WRITE(GEN7_GT_MODE,
7473 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7474
7475 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007476 * WaIncreaseL3CreditsForVLVB0:vlv
7477 * This is the hardware default actually.
7478 */
7479 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7480
7481 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007482 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007483 * Disable clock gating on th GCFG unit to prevent a delay
7484 * in the reporting of vblank events.
7485 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007486 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007487}
7488
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007489static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007490{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007491 /* WaVSRefCountFullforceMissDisable:chv */
7492 /* WaDSRefCountFullforceMissDisable:chv */
7493 I915_WRITE(GEN7_FF_THREAD_MODE,
7494 I915_READ(GEN7_FF_THREAD_MODE) &
7495 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007496
7497 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7498 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7499 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007500
7501 /* WaDisableCSUnitClockGating:chv */
7502 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7503 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007504
7505 /* WaDisableSDEUnitClockGating:chv */
7506 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7507 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007508
7509 /*
Imre Deak450174f2016-05-03 15:54:21 +03007510 * WaProgramL3SqcReg1Default:chv
7511 * See gfxspecs/Related Documents/Performance Guide/
7512 * LSQC Setting Recommendations.
7513 */
7514 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7515
7516 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007517 * GTT cache may not work with big pages, so if those
7518 * are ever enabled GTT cache may need to be disabled.
7519 */
7520 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007521}
7522
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007523static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007524{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007525 uint32_t dspclk_gate;
7526
7527 I915_WRITE(RENCLK_GATE_D1, 0);
7528 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7529 GS_UNIT_CLOCK_GATE_DISABLE |
7530 CL_UNIT_CLOCK_GATE_DISABLE);
7531 I915_WRITE(RAMCLK_GATE_D, 0);
7532 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7533 OVRUNIT_CLOCK_GATE_DISABLE |
7534 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007535 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007536 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7537 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007538
7539 /* WaDisableRenderCachePipelinedFlush */
7540 I915_WRITE(CACHE_MODE_0,
7541 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007542
Akash Goel4e046322014-04-04 17:14:38 +05307543 /* WaDisable_RenderCache_OperationalFlush:g4x */
7544 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7545
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007546 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007547}
7548
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007549static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007550{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007551 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7552 I915_WRITE(RENCLK_GATE_D2, 0);
7553 I915_WRITE(DSPCLK_GATE_D, 0);
7554 I915_WRITE(RAMCLK_GATE_D, 0);
7555 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007556 I915_WRITE(MI_ARB_STATE,
7557 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307558
7559 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7560 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007561}
7562
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007563static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007564{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007565 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7566 I965_RCC_CLOCK_GATE_DISABLE |
7567 I965_RCPB_CLOCK_GATE_DISABLE |
7568 I965_ISC_CLOCK_GATE_DISABLE |
7569 I965_FBC_CLOCK_GATE_DISABLE);
7570 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007571 I915_WRITE(MI_ARB_STATE,
7572 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307573
7574 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7575 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007576}
7577
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007578static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007579{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007580 u32 dstate = I915_READ(D_STATE);
7581
7582 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7583 DSTATE_DOT_CLOCK_GATING;
7584 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007585
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007586 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007587 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007588
7589 /* IIR "flip pending" means done if this bit is set */
7590 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007591
7592 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007593 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007594
7595 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7596 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007597
7598 I915_WRITE(MI_ARB_STATE,
7599 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007600}
7601
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007602static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007603{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007604 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007605
7606 /* interrupts should cause a wake up from C3 */
7607 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7608 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007609
7610 I915_WRITE(MEM_MODE,
7611 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007612}
7613
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007614static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007615{
Ville Syrjälä10383922014-08-15 01:21:54 +03007616 I915_WRITE(MEM_MODE,
7617 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7618 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619}
7620
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007621void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007622{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007623 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007624}
7625
Ville Syrjälä712bf362016-10-31 22:37:23 +02007626void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007627{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007628 if (HAS_PCH_LPT(dev_priv))
7629 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007630}
7631
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007632static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007633{
7634 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7635}
7636
7637/**
7638 * intel_init_clock_gating_hooks - setup the clock gating hooks
7639 * @dev_priv: device private
7640 *
7641 * Setup the hooks that configure which clocks of a given platform can be
7642 * gated and also apply various GT and display specific workarounds for these
7643 * platforms. Note that some GT specific workarounds are applied separately
7644 * when GPU contexts or batchbuffers start their execution.
7645 */
7646void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7647{
7648 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007649 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007650 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007651 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007652 else if (IS_GEN9_LP(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007653 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7654 else if (IS_BROADWELL(dev_priv))
7655 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7656 else if (IS_CHERRYVIEW(dev_priv))
7657 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7658 else if (IS_HASWELL(dev_priv))
7659 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7660 else if (IS_IVYBRIDGE(dev_priv))
7661 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7662 else if (IS_VALLEYVIEW(dev_priv))
7663 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7664 else if (IS_GEN6(dev_priv))
7665 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7666 else if (IS_GEN5(dev_priv))
7667 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7668 else if (IS_G4X(dev_priv))
7669 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007670 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007671 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007672 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007673 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7674 else if (IS_GEN3(dev_priv))
7675 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7676 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7677 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7678 else if (IS_GEN2(dev_priv))
7679 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7680 else {
7681 MISSING_CASE(INTEL_DEVID(dev_priv));
7682 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7683 }
7684}
7685
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007686/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007687void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007688{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007689 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007690
Daniel Vetterc921aba2012-04-26 23:28:17 +02007691 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007692 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007693 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007694 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007695 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007696
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007697 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007698 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007699 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007700 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007701 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007702 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007703 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007704 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007705
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007706 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007707 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007708 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007709 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007710 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007711 dev_priv->display.compute_intermediate_wm =
7712 ilk_compute_intermediate_wm;
7713 dev_priv->display.initial_watermarks =
7714 ilk_initial_watermarks;
7715 dev_priv->display.optimize_watermarks =
7716 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007717 } else {
7718 DRM_DEBUG_KMS("Failed to read display plane latency. "
7719 "Disable CxSR\n");
7720 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007721 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007722 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007723 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007724 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007725 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007726 dev_priv->is_ddr3,
7727 dev_priv->fsb_freq,
7728 dev_priv->mem_freq)) {
7729 DRM_INFO("failed to find known CxSR latency "
7730 "(found ddr%s fsb freq %d, mem freq %d), "
7731 "disabling CxSR\n",
7732 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7733 dev_priv->fsb_freq, dev_priv->mem_freq);
7734 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007735 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007736 dev_priv->display.update_wm = NULL;
7737 } else
7738 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007739 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007740 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007741 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007742 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007743 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007744 dev_priv->display.update_wm = i9xx_update_wm;
7745 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007746 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007747 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007748 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007749 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007750 } else {
7751 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007752 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007753 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007754 } else {
7755 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007756 }
7757}
7758
Lyude87660502016-08-17 15:55:53 -04007759static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7760{
7761 uint32_t flags =
7762 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7763
7764 switch (flags) {
7765 case GEN6_PCODE_SUCCESS:
7766 return 0;
7767 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7768 case GEN6_PCODE_ILLEGAL_CMD:
7769 return -ENXIO;
7770 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007771 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007772 return -EOVERFLOW;
7773 case GEN6_PCODE_TIMEOUT:
7774 return -ETIMEDOUT;
7775 default:
7776 MISSING_CASE(flags)
7777 return 0;
7778 }
7779}
7780
7781static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7782{
7783 uint32_t flags =
7784 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7785
7786 switch (flags) {
7787 case GEN6_PCODE_SUCCESS:
7788 return 0;
7789 case GEN6_PCODE_ILLEGAL_CMD:
7790 return -ENXIO;
7791 case GEN7_PCODE_TIMEOUT:
7792 return -ETIMEDOUT;
7793 case GEN7_PCODE_ILLEGAL_DATA:
7794 return -EINVAL;
7795 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7796 return -EOVERFLOW;
7797 default:
7798 MISSING_CASE(flags);
7799 return 0;
7800 }
7801}
7802
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007803int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007804{
Lyude87660502016-08-17 15:55:53 -04007805 int status;
7806
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007807 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007808
Chris Wilson3f5582d2016-06-30 15:32:45 +01007809 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7810 * use te fw I915_READ variants to reduce the amount of work
7811 * required when reading/writing.
7812 */
7813
7814 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007815 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7816 return -EAGAIN;
7817 }
7818
Chris Wilson3f5582d2016-06-30 15:32:45 +01007819 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7820 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7821 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007822
Chris Wilson3f5582d2016-06-30 15:32:45 +01007823 if (intel_wait_for_register_fw(dev_priv,
7824 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7825 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007826 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7827 return -ETIMEDOUT;
7828 }
7829
Chris Wilson3f5582d2016-06-30 15:32:45 +01007830 *val = I915_READ_FW(GEN6_PCODE_DATA);
7831 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007832
Lyude87660502016-08-17 15:55:53 -04007833 if (INTEL_GEN(dev_priv) > 6)
7834 status = gen7_check_mailbox_status(dev_priv);
7835 else
7836 status = gen6_check_mailbox_status(dev_priv);
7837
7838 if (status) {
7839 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7840 status);
7841 return status;
7842 }
7843
Ben Widawsky42c05262012-09-26 10:34:00 -07007844 return 0;
7845}
7846
Chris Wilson3f5582d2016-06-30 15:32:45 +01007847int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007848 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007849{
Lyude87660502016-08-17 15:55:53 -04007850 int status;
7851
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007852 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007853
Chris Wilson3f5582d2016-06-30 15:32:45 +01007854 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7855 * use te fw I915_READ variants to reduce the amount of work
7856 * required when reading/writing.
7857 */
7858
7859 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007860 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7861 return -EAGAIN;
7862 }
7863
Chris Wilson3f5582d2016-06-30 15:32:45 +01007864 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007865 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007866 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007867
Chris Wilson3f5582d2016-06-30 15:32:45 +01007868 if (intel_wait_for_register_fw(dev_priv,
7869 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7870 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007871 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7872 return -ETIMEDOUT;
7873 }
7874
Chris Wilson3f5582d2016-06-30 15:32:45 +01007875 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007876
Lyude87660502016-08-17 15:55:53 -04007877 if (INTEL_GEN(dev_priv) > 6)
7878 status = gen7_check_mailbox_status(dev_priv);
7879 else
7880 status = gen6_check_mailbox_status(dev_priv);
7881
7882 if (status) {
7883 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7884 status);
7885 return status;
7886 }
7887
Ben Widawsky42c05262012-09-26 10:34:00 -07007888 return 0;
7889}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007890
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007891static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
7892 u32 request, u32 reply_mask, u32 reply,
7893 u32 *status)
7894{
7895 u32 val = request;
7896
7897 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
7898
7899 return *status || ((val & reply_mask) == reply);
7900}
7901
7902/**
7903 * skl_pcode_request - send PCODE request until acknowledgment
7904 * @dev_priv: device private
7905 * @mbox: PCODE mailbox ID the request is targeted for
7906 * @request: request ID
7907 * @reply_mask: mask used to check for request acknowledgment
7908 * @reply: value used to check for request acknowledgment
7909 * @timeout_base_ms: timeout for polling with preemption enabled
7910 *
7911 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
7912 * reports an error or an overall timeout of @timeout_base_ms+10 ms expires.
7913 * The request is acknowledged once the PCODE reply dword equals @reply after
7914 * applying @reply_mask. Polling is first attempted with preemption enabled
7915 * for @timeout_base_ms and if this times out for another 10 ms with
7916 * preemption disabled.
7917 *
7918 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
7919 * other error as reported by PCODE.
7920 */
7921int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
7922 u32 reply_mask, u32 reply, int timeout_base_ms)
7923{
7924 u32 status;
7925 int ret;
7926
7927 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7928
7929#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
7930 &status)
7931
7932 /*
7933 * Prime the PCODE by doing a request first. Normally it guarantees
7934 * that a subsequent request, at most @timeout_base_ms later, succeeds.
7935 * _wait_for() doesn't guarantee when its passed condition is evaluated
7936 * first, so send the first request explicitly.
7937 */
7938 if (COND) {
7939 ret = 0;
7940 goto out;
7941 }
7942 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
7943 if (!ret)
7944 goto out;
7945
7946 /*
7947 * The above can time out if the number of requests was low (2 in the
7948 * worst case) _and_ PCODE was busy for some reason even after a
7949 * (queued) request and @timeout_base_ms delay. As a workaround retry
7950 * the poll with preemption disabled to maximize the number of
7951 * requests. Increase the timeout from @timeout_base_ms to 10ms to
7952 * account for interrupts that could reduce the number of these
7953 * requests.
7954 */
7955 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
7956 WARN_ON_ONCE(timeout_base_ms > 3);
7957 preempt_disable();
7958 ret = wait_for_atomic(COND, 10);
7959 preempt_enable();
7960
7961out:
7962 return ret ? ret : status;
7963#undef COND
7964}
7965
Ville Syrjälädd06f882014-11-10 22:55:12 +02007966static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7967{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007968 /*
7969 * N = val - 0xb7
7970 * Slow = Fast = GPLL ref * N
7971 */
7972 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007973}
7974
Fengguang Wub55dd642014-07-12 11:21:39 +02007975static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007976{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007977 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007978}
7979
Fengguang Wub55dd642014-07-12 11:21:39 +02007980static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307981{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007982 /*
7983 * N = val / 2
7984 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7985 */
7986 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307987}
7988
Fengguang Wub55dd642014-07-12 11:21:39 +02007989static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307990{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007991 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007992 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307993}
7994
Ville Syrjälä616bc822015-01-23 21:04:25 +02007995int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7996{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007997 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007998 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7999 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008000 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008001 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008002 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008003 return byt_gpu_freq(dev_priv, val);
8004 else
8005 return val * GT_FREQUENCY_MULTIPLIER;
8006}
8007
Ville Syrjälä616bc822015-01-23 21:04:25 +02008008int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8009{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008010 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008011 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8012 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008013 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008014 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008015 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008016 return byt_freq_opcode(dev_priv, val);
8017 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008018 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308019}
8020
Chris Wilson6ad790c2015-04-07 16:20:31 +01008021struct request_boost {
8022 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008023 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008024};
8025
8026static void __intel_rps_boost_work(struct work_struct *work)
8027{
8028 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008029 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008030
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008031 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008032 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008033
Chris Wilsone8a261e2016-07-20 13:31:49 +01008034 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008035 kfree(boost);
8036}
8037
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008038void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008039{
8040 struct request_boost *boost;
8041
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008042 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008043 return;
8044
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008045 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008046 return;
8047
Chris Wilson6ad790c2015-04-07 16:20:31 +01008048 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8049 if (boost == NULL)
8050 return;
8051
Chris Wilsone8a261e2016-07-20 13:31:49 +01008052 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008053
8054 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008055 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008056}
8057
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008058void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008059{
Daniel Vetterf742a552013-12-06 10:17:53 +01008060 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008061 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008062
Chris Wilson54b4f682016-07-21 21:16:19 +01008063 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8064 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008065 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008066
Paulo Zanoni33688d92014-03-07 20:08:19 -03008067 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008068 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008069}