Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org> |
| 3 | * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com> |
| 4 | * |
| 5 | * Permission to use, copy, modify, and distribute this software for any |
| 6 | * purpose with or without fee is hereby granted, provided that the above |
| 7 | * copyright notice and this permission notice appear in all copies. |
| 8 | * |
| 9 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 10 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 11 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 12 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 13 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 14 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 15 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 16 | */ |
| 17 | |
| 18 | #ifndef _ATH5K_H |
| 19 | #define _ATH5K_H |
| 20 | |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 21 | /* TODO: Clean up channel debugging (doesn't work anyway) and start |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 22 | * working on reg. control code using all available eeprom information |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 23 | * (rev. engineering needed) */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 24 | #define CHAN_DEBUG 0 |
| 25 | |
| 26 | #include <linux/io.h> |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 27 | #include <linux/interrupt.h> |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 28 | #include <linux/types.h> |
Bruno Randolf | eef39be | 2010-11-16 10:58:43 +0900 | [diff] [blame] | 29 | #include <linux/average.h> |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 30 | #include <linux/leds.h> |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 31 | #include <net/mac80211.h> |
| 32 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 33 | /* RX/TX descriptor hw structs |
| 34 | * TODO: Driver part should only see sw structs */ |
| 35 | #include "desc.h" |
| 36 | |
| 37 | /* EEPROM structs/offsets |
| 38 | * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities) |
| 39 | * and clean up common bits, then introduce set/get functions in eeprom.c */ |
| 40 | #include "eeprom.h" |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 41 | #include "debug.h" |
Luis R. Rodriguez | db71971 | 2009-09-10 11:20:57 -0700 | [diff] [blame] | 42 | #include "../ath.h" |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 43 | #include "ani.h" |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 44 | |
| 45 | /* PCI IDs */ |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 46 | #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */ |
| 47 | #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */ |
| 48 | #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */ |
| 49 | #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */ |
| 50 | #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */ |
| 51 | #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */ |
| 52 | #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 53 | #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */ |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 54 | #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */ |
| 55 | #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */ |
| 56 | #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */ |
| 57 | #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */ |
| 58 | #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */ |
| 59 | #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */ |
| 60 | #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */ |
| 61 | #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */ |
| 62 | #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */ |
| 63 | #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */ |
| 64 | #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */ |
| 65 | #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */ |
| 66 | #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */ |
| 67 | #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */ |
| 68 | #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */ |
| 69 | #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */ |
| 70 | #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */ |
| 71 | #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */ |
| 72 | #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */ |
| 73 | #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 74 | |
| 75 | /****************************\ |
| 76 | GENERIC DRIVER DEFINITIONS |
| 77 | \****************************/ |
| 78 | |
Pavel Roskin | ef82763 | 2011-07-07 18:13:36 -0400 | [diff] [blame] | 79 | #define ATH5K_PRINTF(fmt, ...) \ |
| 80 | printk(KERN_WARNING "%s: " fmt, __func__, ##__VA_ARGS__) |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 81 | |
| 82 | #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \ |
| 83 | printk(_level "ath5k %s: " _fmt, \ |
| 84 | ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \ |
| 85 | ##__VA_ARGS__) |
| 86 | |
| 87 | #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \ |
| 88 | if (net_ratelimit()) \ |
| 89 | ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \ |
| 90 | } while (0) |
| 91 | |
| 92 | #define ATH5K_INFO(_sc, _fmt, ...) \ |
| 93 | ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__) |
| 94 | |
| 95 | #define ATH5K_WARN(_sc, _fmt, ...) \ |
| 96 | ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__) |
| 97 | |
| 98 | #define ATH5K_ERR(_sc, _fmt, ...) \ |
| 99 | ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__) |
| 100 | |
| 101 | /* |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 102 | * AR5K REGISTER ACCESS |
| 103 | */ |
| 104 | |
| 105 | /* Some macros to read/write fields */ |
| 106 | |
| 107 | /* First shift, then mask */ |
| 108 | #define AR5K_REG_SM(_val, _flags) \ |
| 109 | (((_val) << _flags##_S) & (_flags)) |
| 110 | |
| 111 | /* First mask, then shift */ |
| 112 | #define AR5K_REG_MS(_val, _flags) \ |
| 113 | (((_val) & (_flags)) >> _flags##_S) |
| 114 | |
| 115 | /* Some registers can hold multiple values of interest. For this |
| 116 | * reason when we want to write to these registers we must first |
| 117 | * retrieve the values which we do not want to clear (lets call this |
| 118 | * old_data) and then set the register with this and our new_value: |
| 119 | * ( old_data | new_value) */ |
| 120 | #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \ |
| 121 | ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \ |
| 122 | (((_val) << _flags##_S) & (_flags)), _reg) |
| 123 | |
| 124 | #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \ |
| 125 | ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \ |
| 126 | (_mask)) | (_flags), _reg) |
| 127 | |
| 128 | #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \ |
| 129 | ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg) |
| 130 | |
| 131 | #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \ |
| 132 | ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg) |
| 133 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 134 | /* Access QCU registers per queue */ |
| 135 | #define AR5K_REG_READ_Q(ah, _reg, _queue) \ |
| 136 | (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \ |
| 137 | |
| 138 | #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \ |
| 139 | ath5k_hw_reg_write(ah, (1 << _queue), _reg) |
| 140 | |
| 141 | #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \ |
| 142 | _reg |= 1 << _queue; \ |
| 143 | } while (0) |
| 144 | |
| 145 | #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \ |
| 146 | _reg &= ~(1 << _queue); \ |
| 147 | } while (0) |
| 148 | |
| 149 | /* Used while writing initvals */ |
| 150 | #define AR5K_REG_WAIT(_i) do { \ |
| 151 | if (_i % 64) \ |
| 152 | udelay(1); \ |
| 153 | } while (0) |
| 154 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 155 | /* |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 156 | * Some tunable values (these should be changeable by the user) |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 157 | * TODO: Make use of them and add more options OR use debug/configfs |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 158 | */ |
| 159 | #define AR5K_TUNE_DMA_BEACON_RESP 2 |
| 160 | #define AR5K_TUNE_SW_BEACON_RESP 10 |
| 161 | #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 162 | #define AR5K_TUNE_MIN_TX_FIFO_THRES 1 |
Nick Kossifidis | b612798 | 2010-08-15 13:03:11 -0400 | [diff] [blame] | 163 | #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1) |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 164 | #define AR5K_TUNE_REGISTER_TIMEOUT 20000 |
| 165 | /* Register for RSSI threshold has a mask of 0xff, so 255 seems to |
| 166 | * be the max value. */ |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 167 | #define AR5K_TUNE_RSSI_THRES 129 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 168 | /* This must be set when setting the RSSI threshold otherwise it can |
| 169 | * prevent a reset. If AR5K_RSSI_THR is read after writing to it |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 170 | * the BMISS_THRES will be seen as 0, seems hardware doesn't keep |
| 171 | * track of it. Max value depends on hardware. For AR5210 this is just 7. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 172 | * For AR5211+ this seems to be up to 255. */ |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 173 | #define AR5K_TUNE_BMISS_THRES 7 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 174 | #define AR5K_TUNE_REGISTER_DWELL_TIME 20000 |
| 175 | #define AR5K_TUNE_BEACON_INTERVAL 100 |
| 176 | #define AR5K_TUNE_AIFS 2 |
| 177 | #define AR5K_TUNE_AIFS_11B 2 |
| 178 | #define AR5K_TUNE_AIFS_XR 0 |
| 179 | #define AR5K_TUNE_CWMIN 15 |
| 180 | #define AR5K_TUNE_CWMIN_11B 31 |
| 181 | #define AR5K_TUNE_CWMIN_XR 3 |
| 182 | #define AR5K_TUNE_CWMAX 1023 |
| 183 | #define AR5K_TUNE_CWMAX_11B 1023 |
| 184 | #define AR5K_TUNE_CWMAX_XR 7 |
| 185 | #define AR5K_TUNE_NOISE_FLOOR -72 |
Bob Copeland | e5e2647 | 2009-10-14 14:16:30 -0400 | [diff] [blame] | 186 | #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95 |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 187 | #define AR5K_TUNE_MAX_TXPOWER 63 |
| 188 | #define AR5K_TUNE_DEFAULT_TXPOWER 25 |
| 189 | #define AR5K_TUNE_TPC_TXPOWER false |
Bruno Randolf | 1063b17 | 2010-03-25 14:49:03 +0900 | [diff] [blame] | 190 | #define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */ |
Bruno Randolf | 2111ac0 | 2010-04-02 18:44:08 +0900 | [diff] [blame] | 191 | #define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */ |
Bruno Randolf | afe8628 | 2010-05-19 10:31:10 +0900 | [diff] [blame] | 192 | #define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 193 | |
Bruno Randolf | 4edd761 | 2010-09-17 11:36:56 +0900 | [diff] [blame] | 194 | #define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */ |
| 195 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 196 | #define AR5K_INIT_CARR_SENSE_EN 1 |
| 197 | |
| 198 | /*Swap RX/TX Descriptor for big endian archs*/ |
| 199 | #if defined(__BIG_ENDIAN) |
| 200 | #define AR5K_INIT_CFG ( \ |
| 201 | AR5K_CFG_SWTD | AR5K_CFG_SWRD \ |
| 202 | ) |
| 203 | #else |
| 204 | #define AR5K_INIT_CFG 0x00000000 |
| 205 | #endif |
| 206 | |
| 207 | /* Initial values */ |
Nick Kossifidis | e8f055f | 2009-02-09 06:12:58 +0200 | [diff] [blame] | 208 | #define AR5K_INIT_CYCRSSI_THR1 2 |
Nick Kossifidis | eeb8832 | 2010-11-23 21:19:45 +0200 | [diff] [blame] | 209 | |
Bruno Randolf | 76a9f6f | 2011-01-28 16:52:11 +0900 | [diff] [blame] | 210 | /* Tx retry limit defaults from standard */ |
| 211 | #define AR5K_INIT_RETRY_SHORT 7 |
| 212 | #define AR5K_INIT_RETRY_LONG 4 |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 213 | |
Nick Kossifidis | 3017fca | 2010-11-23 21:09:11 +0200 | [diff] [blame] | 214 | /* Slot time */ |
| 215 | #define AR5K_INIT_SLOT_TIME_TURBO 6 |
| 216 | #define AR5K_INIT_SLOT_TIME_DEFAULT 9 |
| 217 | #define AR5K_INIT_SLOT_TIME_HALF_RATE 13 |
| 218 | #define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21 |
| 219 | #define AR5K_INIT_SLOT_TIME_B 20 |
| 220 | #define AR5K_SLOT_TIME_MAX 0xffff |
| 221 | |
| 222 | /* SIFS */ |
| 223 | #define AR5K_INIT_SIFS_TURBO 6 |
Felix Fietkau | 488a501 | 2011-04-09 23:10:20 +0200 | [diff] [blame] | 224 | #define AR5K_INIT_SIFS_DEFAULT_BG 10 |
Nick Kossifidis | 3017fca | 2010-11-23 21:09:11 +0200 | [diff] [blame] | 225 | #define AR5K_INIT_SIFS_DEFAULT_A 16 |
| 226 | #define AR5K_INIT_SIFS_HALF_RATE 32 |
| 227 | #define AR5K_INIT_SIFS_QUARTER_RATE 64 |
| 228 | |
Nick Kossifidis | 61cde03 | 2010-11-23 21:12:23 +0200 | [diff] [blame] | 229 | /* Used to calculate tx time for non 5/10/40MHz |
| 230 | * operation */ |
| 231 | /* It's preamble time + signal time (16 + 4) */ |
| 232 | #define AR5K_INIT_OFDM_PREAMPLE_TIME 20 |
| 233 | /* Preamble time for 40MHz (turbo) operation (min ?) */ |
| 234 | #define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14 |
| 235 | #define AR5K_INIT_OFDM_SYMBOL_TIME 4 |
| 236 | #define AR5K_INIT_OFDM_PLCP_BITS 22 |
| 237 | |
Nick Kossifidis | c297560 | 2010-11-23 21:00:37 +0200 | [diff] [blame] | 238 | /* Rx latency for 5 and 10MHz operation (max ?) */ |
| 239 | #define AR5K_INIT_RX_LAT_MAX 63 |
| 240 | /* Tx latencies from initvals (5212 only but no problem |
| 241 | * because we only tweak them on 5212) */ |
| 242 | #define AR5K_INIT_TX_LAT_A 54 |
| 243 | #define AR5K_INIT_TX_LAT_BG 384 |
| 244 | /* Tx latency for 40MHz (turbo) operation (min ?) */ |
| 245 | #define AR5K_INIT_TX_LAT_MIN 32 |
Nick Kossifidis | b405086 | 2010-11-23 21:04:43 +0200 | [diff] [blame] | 246 | /* Default Tx/Rx latencies (same for 5211)*/ |
| 247 | #define AR5K_INIT_TX_LATENCY_5210 54 |
| 248 | #define AR5K_INIT_RX_LATENCY_5210 29 |
Nick Kossifidis | c297560 | 2010-11-23 21:00:37 +0200 | [diff] [blame] | 249 | |
| 250 | /* Tx frame to Tx data start delay */ |
| 251 | #define AR5K_INIT_TXF2TXD_START_DEFAULT 14 |
| 252 | #define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12 |
| 253 | #define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13 |
| 254 | |
Nick Kossifidis | b405086 | 2010-11-23 21:04:43 +0200 | [diff] [blame] | 255 | /* We need to increase PHY switch and agc settling time |
| 256 | * on turbo mode */ |
| 257 | #define AR5K_SWITCH_SETTLING 5760 |
| 258 | #define AR5K_SWITCH_SETTLING_TURBO 7168 |
| 259 | |
| 260 | #define AR5K_AGC_SETTLING 28 |
| 261 | /* 38 on 5210 but shouldn't matter */ |
| 262 | #define AR5K_AGC_SETTLING_TURBO 37 |
Nick Kossifidis | c297560 | 2010-11-23 21:00:37 +0200 | [diff] [blame] | 263 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 264 | |
| 265 | /* GENERIC CHIPSET DEFINITIONS */ |
| 266 | |
| 267 | /* MAC Chips */ |
| 268 | enum ath5k_version { |
| 269 | AR5K_AR5210 = 0, |
| 270 | AR5K_AR5211 = 1, |
| 271 | AR5K_AR5212 = 2, |
| 272 | }; |
| 273 | |
| 274 | /* PHY Chips */ |
| 275 | enum ath5k_radio { |
| 276 | AR5K_RF5110 = 0, |
| 277 | AR5K_RF5111 = 1, |
| 278 | AR5K_RF5112 = 2, |
Nick Kossifidis | 8daeef9 | 2008-02-28 14:40:00 -0500 | [diff] [blame] | 279 | AR5K_RF2413 = 3, |
| 280 | AR5K_RF5413 = 4, |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 281 | AR5K_RF2316 = 5, |
| 282 | AR5K_RF2317 = 6, |
| 283 | AR5K_RF2425 = 7, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 284 | }; |
| 285 | |
| 286 | /* |
| 287 | * Common silicon revision/version values |
| 288 | */ |
| 289 | |
| 290 | enum ath5k_srev_type { |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 291 | AR5K_VERSION_MAC, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 292 | AR5K_VERSION_RAD, |
| 293 | }; |
| 294 | |
| 295 | struct ath5k_srev_name { |
| 296 | const char *sr_name; |
| 297 | enum ath5k_srev_type sr_type; |
| 298 | u_int sr_val; |
| 299 | }; |
| 300 | |
| 301 | #define AR5K_SREV_UNKNOWN 0xffff |
| 302 | |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 303 | #define AR5K_SREV_AR5210 0x00 /* Crete */ |
| 304 | #define AR5K_SREV_AR5311 0x10 /* Maui 1 */ |
| 305 | #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */ |
| 306 | #define AR5K_SREV_AR5311B 0x30 /* Spirit */ |
| 307 | #define AR5K_SREV_AR5211 0x40 /* Oahu */ |
| 308 | #define AR5K_SREV_AR5212 0x50 /* Venice */ |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 309 | #define AR5K_SREV_AR5312_R2 0x52 /* AP31 */ |
Bob Copeland | ca5efbe | 2009-08-27 15:17:15 -0400 | [diff] [blame] | 310 | #define AR5K_SREV_AR5212_V4 0x54 /* ??? */ |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 311 | #define AR5K_SREV_AR5213 0x55 /* ??? */ |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 312 | #define AR5K_SREV_AR5312_R7 0x57 /* AP30 */ |
| 313 | #define AR5K_SREV_AR2313_R8 0x58 /* AP43 */ |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 314 | #define AR5K_SREV_AR5213A 0x59 /* Hainan */ |
| 315 | #define AR5K_SREV_AR2413 0x78 /* Griffin lite */ |
| 316 | #define AR5K_SREV_AR2414 0x70 /* Griffin */ |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 317 | #define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */ |
| 318 | #define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */ |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 319 | #define AR5K_SREV_AR5424 0x90 /* Condor */ |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 320 | #define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */ |
| 321 | #define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */ |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 322 | #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */ |
| 323 | #define AR5K_SREV_AR5414 0xa0 /* Eagle */ |
Nick Kossifidis | e8f055f | 2009-02-09 06:12:58 +0200 | [diff] [blame] | 324 | #define AR5K_SREV_AR2415 0xb0 /* Talon */ |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 325 | #define AR5K_SREV_AR5416 0xc0 /* PCI-E */ |
| 326 | #define AR5K_SREV_AR5418 0xca /* PCI-E */ |
| 327 | #define AR5K_SREV_AR2425 0xe0 /* Swan */ |
| 328 | #define AR5K_SREV_AR2417 0xf0 /* Nala */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 329 | |
| 330 | #define AR5K_SREV_RAD_5110 0x00 |
| 331 | #define AR5K_SREV_RAD_5111 0x10 |
| 332 | #define AR5K_SREV_RAD_5111A 0x15 |
| 333 | #define AR5K_SREV_RAD_2111 0x20 |
| 334 | #define AR5K_SREV_RAD_5112 0x30 |
| 335 | #define AR5K_SREV_RAD_5112A 0x35 |
Nick Kossifidis | e5a4ad0 | 2008-07-20 06:34:39 +0300 | [diff] [blame] | 336 | #define AR5K_SREV_RAD_5112B 0x36 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 337 | #define AR5K_SREV_RAD_2112 0x40 |
| 338 | #define AR5K_SREV_RAD_2112A 0x45 |
Nick Kossifidis | e5a4ad0 | 2008-07-20 06:34:39 +0300 | [diff] [blame] | 339 | #define AR5K_SREV_RAD_2112B 0x46 |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 340 | #define AR5K_SREV_RAD_2413 0x50 |
| 341 | #define AR5K_SREV_RAD_5413 0x60 |
Nick Kossifidis | e8f055f | 2009-02-09 06:12:58 +0200 | [diff] [blame] | 342 | #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */ |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 343 | #define AR5K_SREV_RAD_2317 0x80 |
| 344 | #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */ |
| 345 | #define AR5K_SREV_RAD_2425 0xa2 |
| 346 | #define AR5K_SREV_RAD_5133 0xc0 |
| 347 | |
| 348 | #define AR5K_SREV_PHY_5211 0x30 |
| 349 | #define AR5K_SREV_PHY_5212 0x41 |
Nick Kossifidis | 8892e4e | 2009-02-09 06:06:34 +0200 | [diff] [blame] | 350 | #define AR5K_SREV_PHY_5212A 0x42 |
Nick Kossifidis | e8f055f | 2009-02-09 06:12:58 +0200 | [diff] [blame] | 351 | #define AR5K_SREV_PHY_5212B 0x43 |
Nick Kossifidis | 1bef016 | 2008-09-29 02:09:09 +0300 | [diff] [blame] | 352 | #define AR5K_SREV_PHY_2413 0x45 |
| 353 | #define AR5K_SREV_PHY_5413 0x61 |
| 354 | #define AR5K_SREV_PHY_2425 0x70 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 355 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 356 | /* TODO add support to mac80211 for vendor-specific rates and modes */ |
| 357 | |
| 358 | /* |
| 359 | * Some of this information is based on Documentation from: |
| 360 | * |
Pavel Roskin | e4bbf2f | 2011-07-07 18:14:13 -0400 | [diff] [blame] | 361 | * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 362 | * |
| 363 | * Modulation for Atheros' eXtended Range - range enhancing extension that is |
| 364 | * supposed to double the distance an Atheros client device can keep a |
| 365 | * connection with an Atheros access point. This is achieved by increasing |
| 366 | * the receiver sensitivity up to, -105dBm, which is about 20dB above what |
| 367 | * the 802.11 specifications demand. In addition, new (proprietary) data rates |
| 368 | * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s. |
| 369 | * |
| 370 | * Please note that can you either use XR or TURBO but you cannot use both, |
| 371 | * they are exclusive. |
| 372 | * |
| 373 | */ |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 374 | #define MODULATION_XR 0x00000200 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 375 | /* |
| 376 | * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a |
| 377 | * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s |
| 378 | * signaling rate achieved through the bonding of two 54Mbit/s 802.11g |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 379 | * channels. To use this feature your Access Point must also support it. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 380 | * There is also a distinction between "static" and "dynamic" turbo modes: |
| 381 | * |
| 382 | * - Static: is the dumb version: devices set to this mode stick to it until |
| 383 | * the mode is turned off. |
| 384 | * - Dynamic: is the intelligent version, the network decides itself if it |
| 385 | * is ok to use turbo. As soon as traffic is detected on adjacent channels |
| 386 | * (which would get used in turbo mode), or when a non-turbo station joins |
| 387 | * the network, turbo mode won't be used until the situation changes again. |
| 388 | * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which |
| 389 | * monitors the used radio band in order to decide whether turbo mode may |
| 390 | * be used or not. |
| 391 | * |
| 392 | * This article claims Super G sticks to bonding of channels 5 and 6 for |
| 393 | * USA: |
| 394 | * |
| 395 | * http://www.pcworld.com/article/id,113428-page,1/article.html |
| 396 | * |
| 397 | * The channel bonding seems to be driver specific though. In addition to |
| 398 | * deciding what channels will be used, these "Turbo" modes are accomplished |
| 399 | * by also enabling the following features: |
| 400 | * |
| 401 | * - Bursting: allows multiple frames to be sent at once, rather than pausing |
| 402 | * after each frame. Bursting is a standards-compliant feature that can be |
| 403 | * used with any Access Point. |
| 404 | * - Fast frames: increases the amount of information that can be sent per |
| 405 | * frame, also resulting in a reduction of transmission overhead. It is a |
| 406 | * proprietary feature that needs to be supported by the Access Point. |
| 407 | * - Compression: data frames are compressed in real time using a Lempel Ziv |
| 408 | * algorithm. This is done transparently. Once this feature is enabled, |
| 409 | * compression and decompression takes place inside the chipset, without |
| 410 | * putting additional load on the host CPU. |
| 411 | * |
| 412 | */ |
| 413 | #define MODULATION_TURBO 0x00000080 |
| 414 | |
Luis R. Rodriguez | d8ee398 | 2008-02-03 21:51:04 -0500 | [diff] [blame] | 415 | enum ath5k_driver_mode { |
| 416 | AR5K_MODE_11A = 0, |
Nick Kossifidis | 8c2b418a | 2010-11-23 21:51:38 +0200 | [diff] [blame] | 417 | AR5K_MODE_11B = 1, |
| 418 | AR5K_MODE_11G = 2, |
Nick Kossifidis | 8c2b418a | 2010-11-23 21:51:38 +0200 | [diff] [blame] | 419 | AR5K_MODE_MAX = 3 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 420 | }; |
| 421 | |
Nick Kossifidis | 2bed03e | 2009-04-30 15:55:49 -0400 | [diff] [blame] | 422 | enum ath5k_ant_mode { |
| 423 | AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */ |
| 424 | AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */ |
| 425 | AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */ |
| 426 | AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */ |
| 427 | AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */ |
| 428 | AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */ |
| 429 | AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */ |
| 430 | AR5K_ANTMODE_MAX, |
| 431 | }; |
| 432 | |
Nick Kossifidis | fa3d2fe | 2010-11-23 20:58:34 +0200 | [diff] [blame] | 433 | enum ath5k_bw_mode { |
| 434 | AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */ |
| 435 | AR5K_BWMODE_5MHZ = 1, /* Quarter rate */ |
| 436 | AR5K_BWMODE_10MHZ = 2, /* Half rate */ |
| 437 | AR5K_BWMODE_40MHZ = 3 /* Turbo */ |
| 438 | }; |
Bruno Randolf | 19fd6e5 | 2008-03-05 18:35:23 +0900 | [diff] [blame] | 439 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 440 | /****************\ |
| 441 | TX DEFINITIONS |
| 442 | \****************/ |
| 443 | |
| 444 | /* |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 445 | * TX Status descriptor |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 446 | */ |
| 447 | struct ath5k_tx_status { |
| 448 | u16 ts_seqnum; |
| 449 | u16 ts_tstamp; |
| 450 | u8 ts_status; |
Felix Fietkau | 2f7fe87 | 2008-10-05 18:05:48 +0200 | [diff] [blame] | 451 | u8 ts_final_idx; |
Felix Fietkau | ed89508 | 2011-04-10 18:32:17 +0200 | [diff] [blame] | 452 | u8 ts_final_retry; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 453 | s8 ts_rssi; |
| 454 | u8 ts_shortretry; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 455 | u8 ts_virtcol; |
| 456 | u8 ts_antenna; |
| 457 | }; |
| 458 | |
| 459 | #define AR5K_TXSTAT_ALTRATE 0x80 |
| 460 | #define AR5K_TXERR_XRETRY 0x01 |
| 461 | #define AR5K_TXERR_FILT 0x02 |
| 462 | #define AR5K_TXERR_FIFO 0x04 |
| 463 | |
| 464 | /** |
| 465 | * enum ath5k_tx_queue - Queue types used to classify tx queues. |
| 466 | * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue |
| 467 | * @AR5K_TX_QUEUE_DATA: A normal data queue |
| 468 | * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue |
| 469 | * @AR5K_TX_QUEUE_BEACON: The beacon queue |
| 470 | * @AR5K_TX_QUEUE_CAB: The after-beacon queue |
| 471 | * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue |
| 472 | */ |
| 473 | enum ath5k_tx_queue { |
| 474 | AR5K_TX_QUEUE_INACTIVE = 0, |
| 475 | AR5K_TX_QUEUE_DATA, |
| 476 | AR5K_TX_QUEUE_XR_DATA, |
| 477 | AR5K_TX_QUEUE_BEACON, |
| 478 | AR5K_TX_QUEUE_CAB, |
| 479 | AR5K_TX_QUEUE_UAPSD, |
| 480 | }; |
| 481 | |
| 482 | #define AR5K_NUM_TX_QUEUES 10 |
| 483 | #define AR5K_NUM_TX_QUEUES_NOQCU 2 |
| 484 | |
| 485 | /* |
| 486 | * Queue syb-types to classify normal data queues. |
| 487 | * These are the 4 Access Categories as defined in |
| 488 | * WME spec. 0 is the lowest priority and 4 is the |
| 489 | * highest. Normal data that hasn't been classified |
| 490 | * goes to the Best Effort AC. |
| 491 | */ |
| 492 | enum ath5k_tx_queue_subtype { |
| 493 | AR5K_WME_AC_BK = 0, /*Background traffic*/ |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 494 | AR5K_WME_AC_BE, /*Best-effort (normal) traffic*/ |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 495 | AR5K_WME_AC_VI, /*Video traffic*/ |
| 496 | AR5K_WME_AC_VO, /*Voice traffic*/ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 497 | }; |
| 498 | |
| 499 | /* |
| 500 | * Queue ID numbers as returned by the hw functions, each number |
| 501 | * represents a hw queue. If hw does not support hw queues |
| 502 | * (eg 5210) all data goes in one queue. These match |
| 503 | * d80211 definitions (net80211/MadWiFi don't use them). |
| 504 | */ |
| 505 | enum ath5k_tx_queue_id { |
| 506 | AR5K_TX_QUEUE_ID_NOQCU_DATA = 0, |
| 507 | AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1, |
| 508 | AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/ |
John W. Linville | 23ffaa8 | 2011-03-08 16:36:00 -0500 | [diff] [blame] | 509 | AR5K_TX_QUEUE_ID_DATA_MAX = 3, /*IEEE80211_TX_QUEUE_DATA3*/ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 510 | AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/ |
| 511 | AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/ |
| 512 | AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/ |
| 513 | AR5K_TX_QUEUE_ID_UAPSD = 8, |
| 514 | AR5K_TX_QUEUE_ID_XR_DATA = 9, |
| 515 | }; |
| 516 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 517 | /* |
| 518 | * Flags to set hw queue's parameters... |
| 519 | */ |
| 520 | #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */ |
| 521 | #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */ |
| 522 | #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */ |
| 523 | #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */ |
| 524 | #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */ |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 525 | #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */ |
| 526 | #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */ |
| 527 | #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */ |
| 528 | #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */ |
| 529 | #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */ |
| 530 | #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/ |
| 531 | #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */ |
| 532 | #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */ |
| 533 | #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 534 | |
| 535 | /* |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 536 | * Data transmit queue state. One of these exists for each |
| 537 | * hardware transmit queue. Packets sent to us from above |
| 538 | * are assigned to queues based on their priority. Not all |
| 539 | * devices support a complete set of hardware transmit queues. |
| 540 | * For those devices the array sc_ac2q will map multiple |
| 541 | * priorities to fewer hardware queues (typically all to one |
| 542 | * hardware queue). |
| 543 | */ |
| 544 | struct ath5k_txq { |
| 545 | unsigned int qnum; /* hardware q number */ |
| 546 | u32 *link; /* link ptr in last TX desc */ |
| 547 | struct list_head q; /* transmit queue */ |
| 548 | spinlock_t lock; /* lock on q and link */ |
| 549 | bool setup; |
| 550 | int txq_len; /* number of queued buffers */ |
| 551 | int txq_max; /* max allowed num of queued buffers */ |
| 552 | bool txq_poll_mark; |
| 553 | unsigned int txq_stuck; /* informational counter */ |
| 554 | }; |
| 555 | |
| 556 | /* |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 557 | * A struct to hold tx queue's parameters |
| 558 | */ |
| 559 | struct ath5k_txq_info { |
| 560 | enum ath5k_tx_queue tqi_type; |
| 561 | enum ath5k_tx_queue_subtype tqi_subtype; |
| 562 | u16 tqi_flags; /* Tx queue flags (see above) */ |
Bruno Randolf | de8af45 | 2010-09-17 11:37:12 +0900 | [diff] [blame] | 563 | u8 tqi_aifs; /* Arbitrated Interframe Space */ |
| 564 | u16 tqi_cw_min; /* Minimum Contention Window */ |
| 565 | u16 tqi_cw_max; /* Maximum Contention Window */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 566 | u32 tqi_cbr_period; /* Constant bit rate period */ |
| 567 | u32 tqi_cbr_overflow_limit; |
| 568 | u32 tqi_burst_time; |
Bob Copeland | a951ae2 | 2010-01-20 23:51:04 -0500 | [diff] [blame] | 569 | u32 tqi_ready_time; /* Time queue waits after an event */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 570 | }; |
| 571 | |
| 572 | /* |
| 573 | * Transmit packet types. |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 574 | * used on tx control descriptor |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 575 | */ |
| 576 | enum ath5k_pkt_type { |
| 577 | AR5K_PKT_TYPE_NORMAL = 0, |
| 578 | AR5K_PKT_TYPE_ATIM = 1, |
| 579 | AR5K_PKT_TYPE_PSPOLL = 2, |
| 580 | AR5K_PKT_TYPE_BEACON = 3, |
| 581 | AR5K_PKT_TYPE_PROBE_RESP = 4, |
| 582 | AR5K_PKT_TYPE_PIFS = 5, |
| 583 | }; |
| 584 | |
| 585 | /* |
| 586 | * TX power and TPC settings |
| 587 | */ |
| 588 | #define AR5K_TXPOWER_OFDM(_r, _v) ( \ |
| 589 | ((0 & 1) << ((_v) + 6)) | \ |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 590 | (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 591 | ) |
| 592 | |
| 593 | #define AR5K_TXPOWER_CCK(_r, _v) ( \ |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 594 | (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 595 | ) |
| 596 | |
| 597 | /* |
Bruno Randolf | beade63 | 2010-06-16 19:11:25 +0900 | [diff] [blame] | 598 | * DMA size definitions (2^(n+2)) |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 599 | */ |
| 600 | enum ath5k_dmasize { |
| 601 | AR5K_DMASIZE_4B = 0, |
| 602 | AR5K_DMASIZE_8B, |
| 603 | AR5K_DMASIZE_16B, |
| 604 | AR5K_DMASIZE_32B, |
| 605 | AR5K_DMASIZE_64B, |
| 606 | AR5K_DMASIZE_128B, |
| 607 | AR5K_DMASIZE_256B, |
| 608 | AR5K_DMASIZE_512B |
| 609 | }; |
| 610 | |
| 611 | |
| 612 | /****************\ |
| 613 | RX DEFINITIONS |
| 614 | \****************/ |
| 615 | |
| 616 | /* |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 617 | * RX Status descriptor |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 618 | */ |
| 619 | struct ath5k_rx_status { |
| 620 | u16 rs_datalen; |
| 621 | u16 rs_tstamp; |
| 622 | u8 rs_status; |
| 623 | u8 rs_phyerr; |
| 624 | s8 rs_rssi; |
| 625 | u8 rs_keyix; |
| 626 | u8 rs_rate; |
| 627 | u8 rs_antenna; |
| 628 | u8 rs_more; |
| 629 | }; |
| 630 | |
| 631 | #define AR5K_RXERR_CRC 0x01 |
| 632 | #define AR5K_RXERR_PHY 0x02 |
| 633 | #define AR5K_RXERR_FIFO 0x04 |
| 634 | #define AR5K_RXERR_DECRYPT 0x08 |
| 635 | #define AR5K_RXERR_MIC 0x10 |
Pavel Roskin | e4bbf2f | 2011-07-07 18:14:13 -0400 | [diff] [blame] | 636 | #define AR5K_RXKEYIX_INVALID ((u8) -1) |
| 637 | #define AR5K_TXKEYIX_INVALID ((u32) -1) |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 638 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 639 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 640 | /**************************\ |
| 641 | BEACON TIMERS DEFINITIONS |
| 642 | \**************************/ |
| 643 | |
| 644 | #define AR5K_BEACON_PERIOD 0x0000ffff |
| 645 | #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/ |
| 646 | #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/ |
| 647 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 648 | |
| 649 | /* |
| 650 | * TSF to TU conversion: |
| 651 | * |
| 652 | * TSF is a 64bit value in usec (microseconds). |
Bruno Randolf | e535c1a | 2008-01-18 21:51:40 +0900 | [diff] [blame] | 653 | * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of |
| 654 | * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024). |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 655 | */ |
| 656 | #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10) |
| 657 | |
| 658 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 659 | /*******************************\ |
| 660 | GAIN OPTIMIZATION DEFINITIONS |
| 661 | \*******************************/ |
| 662 | |
| 663 | enum ath5k_rfgain { |
| 664 | AR5K_RFGAIN_INACTIVE = 0, |
Nick Kossifidis | 6f3b414 | 2009-02-09 06:03:41 +0200 | [diff] [blame] | 665 | AR5K_RFGAIN_ACTIVE, |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 666 | AR5K_RFGAIN_READ_REQUESTED, |
| 667 | AR5K_RFGAIN_NEED_CHANGE, |
| 668 | }; |
| 669 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 670 | struct ath5k_gain { |
Nick Kossifidis | 6f3b414 | 2009-02-09 06:03:41 +0200 | [diff] [blame] | 671 | u8 g_step_idx; |
| 672 | u8 g_current; |
| 673 | u8 g_target; |
| 674 | u8 g_low; |
| 675 | u8 g_high; |
| 676 | u8 g_f_corr; |
| 677 | u8 g_state; |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 678 | }; |
| 679 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 680 | /********************\ |
| 681 | COMMON DEFINITIONS |
| 682 | \********************/ |
| 683 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 684 | #define AR5K_SLOT_TIME_9 396 |
| 685 | #define AR5K_SLOT_TIME_20 880 |
| 686 | #define AR5K_SLOT_TIME_MAX 0xffff |
| 687 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 688 | /* |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 689 | * The following structure is used to map 2GHz channels to |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 690 | * 5GHz Atheros channels. |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 691 | * TODO: Clean up |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 692 | */ |
| 693 | struct ath5k_athchan_2ghz { |
| 694 | u32 a2_flags; |
| 695 | u16 a2_athchan; |
| 696 | }; |
| 697 | |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 698 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 699 | /******************\ |
| 700 | RATE DEFINITIONS |
| 701 | \******************/ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 702 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 703 | /** |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 704 | * Seems the ar5xxx hardware supports up to 32 rates, indexed by 1-32. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 705 | * |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 706 | * The rate code is used to get the RX rate or set the TX rate on the |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 707 | * hardware descriptors. It is also used for internal modulation control |
| 708 | * and settings. |
| 709 | * |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 710 | * This is the hardware rate map we are aware of: |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 711 | * |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 712 | * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 713 | * rate_kbps 3000 1000 ? ? ? 2000 500 48000 |
| 714 | * |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 715 | * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 716 | * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ? |
| 717 | * |
| 718 | * rate_code 17 18 19 20 21 22 23 24 |
| 719 | * rate_kbps ? ? ? ? ? ? ? 11000 |
| 720 | * |
| 721 | * rate_code 25 26 27 28 29 30 31 32 |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 722 | * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ? |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 723 | * |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 724 | * "S" indicates CCK rates with short preamble. |
| 725 | * |
| 726 | * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the |
| 727 | * lowest 4 bits, so they are the same as below with a 0xF mask. |
| 728 | * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M). |
| 729 | * We handle this in ath5k_setup_bands(). |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 730 | */ |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 731 | #define AR5K_MAX_RATES 32 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 732 | |
Bruno Randolf | 63266a6 | 2008-07-30 17:12:58 +0200 | [diff] [blame] | 733 | /* B */ |
| 734 | #define ATH5K_RATE_CODE_1M 0x1B |
| 735 | #define ATH5K_RATE_CODE_2M 0x1A |
| 736 | #define ATH5K_RATE_CODE_5_5M 0x19 |
| 737 | #define ATH5K_RATE_CODE_11M 0x18 |
| 738 | /* A and G */ |
| 739 | #define ATH5K_RATE_CODE_6M 0x0B |
| 740 | #define ATH5K_RATE_CODE_9M 0x0F |
| 741 | #define ATH5K_RATE_CODE_12M 0x0A |
| 742 | #define ATH5K_RATE_CODE_18M 0x0E |
| 743 | #define ATH5K_RATE_CODE_24M 0x09 |
| 744 | #define ATH5K_RATE_CODE_36M 0x0D |
| 745 | #define ATH5K_RATE_CODE_48M 0x08 |
| 746 | #define ATH5K_RATE_CODE_54M 0x0C |
| 747 | /* XR */ |
| 748 | #define ATH5K_RATE_CODE_XR_500K 0x07 |
| 749 | #define ATH5K_RATE_CODE_XR_1M 0x02 |
| 750 | #define ATH5K_RATE_CODE_XR_2M 0x06 |
| 751 | #define ATH5K_RATE_CODE_XR_3M 0x01 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 752 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 753 | /* adding this flag to rate_code enables short preamble */ |
| 754 | #define AR5K_SET_SHORT_PREAMBLE 0x04 |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 755 | |
| 756 | /* |
| 757 | * Crypto definitions |
| 758 | */ |
| 759 | |
| 760 | #define AR5K_KEYCACHE_SIZE 8 |
Pavel Roskin | f5cbc8b | 2011-06-15 18:03:22 -0400 | [diff] [blame] | 761 | extern int ath5k_modparam_nohwcrypt; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 762 | |
| 763 | /***********************\ |
| 764 | HW RELATED DEFINITIONS |
| 765 | \***********************/ |
| 766 | |
| 767 | /* |
| 768 | * Misc definitions |
| 769 | */ |
Pavel Roskin | e4bbf2f | 2011-07-07 18:14:13 -0400 | [diff] [blame] | 770 | #define AR5K_RSSI_EP_MULTIPLIER (1 << 7) |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 771 | |
| 772 | #define AR5K_ASSERT_ENTRY(_e, _s) do { \ |
| 773 | if (_e >= _s) \ |
Pavel Roskin | fdd55d1 | 2011-07-07 18:13:30 -0400 | [diff] [blame] | 774 | return false; \ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 775 | } while (0) |
| 776 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 777 | /* |
| 778 | * Hardware interrupt abstraction |
| 779 | */ |
| 780 | |
| 781 | /** |
| 782 | * enum ath5k_int - Hardware interrupt masks helpers |
| 783 | * |
| 784 | * @AR5K_INT_RX: mask to identify received frame interrupts, of type |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 785 | * AR5K_ISR_RXOK or AR5K_ISR_RXERR |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 786 | * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?) |
| 787 | * @AR5K_INT_RXNOFRM: No frame received (?) |
| 788 | * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 789 | * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's |
| 790 | * LinkPtr is NULL. For more details, refer to: |
| 791 | * http://www.freepatentsonline.com/20030225739.html |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 792 | * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors). |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 793 | * Note that Rx overrun is not always fatal, on some chips we can continue |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 794 | * operation without resetting the card, that's why int_fatal is not |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 795 | * common for all chips. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 796 | * @AR5K_INT_TX: mask to identify received frame interrupts, of type |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 797 | * AR5K_ISR_TXOK or AR5K_ISR_TXERR |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 798 | * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?) |
| 799 | * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 800 | * We currently do increments on interrupt by |
| 801 | * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2 |
Bruno Randolf | 2111ac0 | 2010-04-02 18:44:08 +0900 | [diff] [blame] | 802 | * @AR5K_INT_MIB: Indicates the either Management Information Base counters or |
| 803 | * one of the PHY error counters reached the maximum value and should be |
| 804 | * read and cleared. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 805 | * @AR5K_INT_RXPHY: RX PHY Error |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 806 | * @AR5K_INT_RXKCM: RX Key cache miss |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 807 | * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 808 | * beacon that must be handled in software. The alternative is if you |
| 809 | * have VEOL support, in that case you let the hardware deal with things. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 810 | * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 811 | * beacons from the AP have associated with, we should probably try to |
| 812 | * reassociate. When in IBSS mode this might mean we have not received |
| 813 | * any beacons from any local stations. Note that every station in an |
| 814 | * IBSS schedules to send beacons at the Target Beacon Transmission Time |
| 815 | * (TBTT) with a random backoff. |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 816 | * @AR5K_INT_BNR: Beacon Not Ready interrupt - ?? |
| 817 | * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 818 | * until properly handled |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 819 | * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 820 | * errors. These types of errors we can enable seem to be of type |
| 821 | * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR. |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 822 | * @AR5K_INT_GLOBAL: Used to clear and set the IER |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 823 | * @AR5K_INT_NOCARD: signals the card has been removed |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 824 | * @AR5K_INT_COMMON: common interrupts shared among MACs with the same |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 825 | * bit value |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 826 | * |
| 827 | * These are mapped to take advantage of some common bits |
| 828 | * between the MACs, to be able to set intr properties |
| 829 | * easier. Some of them are not used yet inside hw.c. Most map |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 830 | * to the respective hw interrupt value as they are common among different |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 831 | * MACs. |
| 832 | */ |
| 833 | enum ath5k_int { |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 834 | AR5K_INT_RXOK = 0x00000001, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 835 | AR5K_INT_RXDESC = 0x00000002, |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 836 | AR5K_INT_RXERR = 0x00000004, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 837 | AR5K_INT_RXNOFRM = 0x00000008, |
| 838 | AR5K_INT_RXEOL = 0x00000010, |
| 839 | AR5K_INT_RXORN = 0x00000020, |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 840 | AR5K_INT_TXOK = 0x00000040, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 841 | AR5K_INT_TXDESC = 0x00000080, |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 842 | AR5K_INT_TXERR = 0x00000100, |
| 843 | AR5K_INT_TXNOFRM = 0x00000200, |
| 844 | AR5K_INT_TXEOL = 0x00000400, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 845 | AR5K_INT_TXURN = 0x00000800, |
| 846 | AR5K_INT_MIB = 0x00001000, |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 847 | AR5K_INT_SWI = 0x00002000, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 848 | AR5K_INT_RXPHY = 0x00004000, |
| 849 | AR5K_INT_RXKCM = 0x00008000, |
| 850 | AR5K_INT_SWBA = 0x00010000, |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 851 | AR5K_INT_BRSSI = 0x00020000, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 852 | AR5K_INT_BMISS = 0x00040000, |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 853 | AR5K_INT_FATAL = 0x00080000, /* Non common */ |
| 854 | AR5K_INT_BNR = 0x00100000, /* Non common */ |
| 855 | AR5K_INT_TIM = 0x00200000, /* Non common */ |
| 856 | AR5K_INT_DTIM = 0x00400000, /* Non common */ |
| 857 | AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */ |
| 858 | AR5K_INT_GPIO = 0x01000000, |
| 859 | AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */ |
| 860 | AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */ |
| 861 | AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */ |
| 862 | AR5K_INT_QCBRORN = 0x10000000, /* Non common */ |
| 863 | AR5K_INT_QCBRURN = 0x20000000, /* Non common */ |
| 864 | AR5K_INT_QTRIG = 0x40000000, /* Non common */ |
| 865 | AR5K_INT_GLOBAL = 0x80000000, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 866 | |
Felix Fietkau | c266c71 | 2011-04-10 18:32:19 +0200 | [diff] [blame] | 867 | AR5K_INT_TX_ALL = AR5K_INT_TXOK |
| 868 | | AR5K_INT_TXDESC |
| 869 | | AR5K_INT_TXERR |
| 870 | | AR5K_INT_TXEOL |
| 871 | | AR5K_INT_TXURN, |
| 872 | |
| 873 | AR5K_INT_RX_ALL = AR5K_INT_RXOK |
| 874 | | AR5K_INT_RXDESC |
| 875 | | AR5K_INT_RXERR |
| 876 | | AR5K_INT_RXNOFRM |
| 877 | | AR5K_INT_RXEOL |
| 878 | | AR5K_INT_RXORN, |
| 879 | |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 880 | AR5K_INT_COMMON = AR5K_INT_RXOK |
| 881 | | AR5K_INT_RXDESC |
| 882 | | AR5K_INT_RXERR |
| 883 | | AR5K_INT_RXNOFRM |
| 884 | | AR5K_INT_RXEOL |
| 885 | | AR5K_INT_RXORN |
| 886 | | AR5K_INT_TXOK |
| 887 | | AR5K_INT_TXDESC |
| 888 | | AR5K_INT_TXERR |
| 889 | | AR5K_INT_TXNOFRM |
| 890 | | AR5K_INT_TXEOL |
| 891 | | AR5K_INT_TXURN |
| 892 | | AR5K_INT_MIB |
| 893 | | AR5K_INT_SWI |
| 894 | | AR5K_INT_RXPHY |
| 895 | | AR5K_INT_RXKCM |
| 896 | | AR5K_INT_SWBA |
| 897 | | AR5K_INT_BRSSI |
| 898 | | AR5K_INT_BMISS |
| 899 | | AR5K_INT_GPIO |
| 900 | | AR5K_INT_GLOBAL, |
| 901 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 902 | AR5K_INT_NOCARD = 0xffffffff |
| 903 | }; |
| 904 | |
Bruno Randolf | e65e1d7 | 2010-03-25 14:49:09 +0900 | [diff] [blame] | 905 | /* mask which calibration is active at the moment */ |
| 906 | enum ath5k_calibration_mask { |
| 907 | AR5K_CALIBRATION_FULL = 0x01, |
| 908 | AR5K_CALIBRATION_SHORT = 0x02, |
Bruno Randolf | 2111ac0 | 2010-04-02 18:44:08 +0900 | [diff] [blame] | 909 | AR5K_CALIBRATION_ANI = 0x04, |
Nick Kossifidis | 6e220662 | 2009-08-10 03:31:31 +0300 | [diff] [blame] | 910 | }; |
| 911 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 912 | /* |
| 913 | * Power management |
| 914 | */ |
| 915 | enum ath5k_power_mode { |
| 916 | AR5K_PM_UNDEFINED = 0, |
| 917 | AR5K_PM_AUTO, |
| 918 | AR5K_PM_AWAKE, |
| 919 | AR5K_PM_FULL_SLEEP, |
| 920 | AR5K_PM_NETWORK_SLEEP, |
| 921 | }; |
| 922 | |
| 923 | /* |
| 924 | * These match net80211 definitions (not used in |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 925 | * mac80211). |
| 926 | * TODO: Clean this up |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 927 | */ |
| 928 | #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/ |
| 929 | #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/ |
| 930 | #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/ |
| 931 | #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/ |
| 932 | #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/ |
| 933 | |
| 934 | /* GPIO-controlled software LED */ |
| 935 | #define AR5K_SOFTLED_PIN 0 |
| 936 | #define AR5K_SOFTLED_ON 0 |
| 937 | #define AR5K_SOFTLED_OFF 1 |
| 938 | |
Luis R. Rodriguez | 400ec45 | 2008-02-03 21:51:49 -0500 | [diff] [blame] | 939 | |
| 940 | /* XXX: we *may* move cap_range stuff to struct wiphy */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 941 | struct ath5k_capabilities { |
| 942 | /* |
| 943 | * Supported PHY modes |
Pavel Roskin | 32c2546 | 2011-07-23 09:29:09 -0400 | [diff] [blame^] | 944 | * (ie. AR5K_MODE_11A, AR5K_MODE_11B, ...) |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 945 | */ |
Luis R. Rodriguez | d8ee398 | 2008-02-03 21:51:04 -0500 | [diff] [blame] | 946 | DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 947 | |
| 948 | /* |
| 949 | * Frequency range (without regulation restrictions) |
| 950 | */ |
| 951 | struct { |
| 952 | u16 range_2ghz_min; |
| 953 | u16 range_2ghz_max; |
| 954 | u16 range_5ghz_min; |
| 955 | u16 range_5ghz_max; |
| 956 | } cap_range; |
| 957 | |
| 958 | /* |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 959 | * Values stored in the EEPROM (some of them...) |
| 960 | */ |
| 961 | struct ath5k_eeprom_info cap_eeprom; |
| 962 | |
| 963 | /* |
| 964 | * Queue information |
| 965 | */ |
| 966 | struct { |
| 967 | u8 q_tx_num; |
| 968 | } cap_queues; |
Bruno Randolf | a8c944f | 2010-03-25 14:49:47 +0900 | [diff] [blame] | 969 | |
| 970 | bool cap_has_phyerr_counters; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 971 | }; |
| 972 | |
Bob Copeland | e5e2647 | 2009-10-14 14:16:30 -0400 | [diff] [blame] | 973 | /* size of noise floor history (keep it a power of two) */ |
| 974 | #define ATH5K_NF_CAL_HIST_MAX 8 |
Pavel Roskin | d2c7f77 | 2011-07-07 18:14:07 -0400 | [diff] [blame] | 975 | struct ath5k_nfcal_hist { |
Bob Copeland | e5e2647 | 2009-10-14 14:16:30 -0400 | [diff] [blame] | 976 | s16 index; /* current index into nfval */ |
| 977 | s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */ |
| 978 | }; |
| 979 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 980 | #define ATH5K_LED_MAX_NAME_LEN 31 |
| 981 | |
| 982 | /* |
| 983 | * State for LED triggers |
| 984 | */ |
| 985 | struct ath5k_led { |
| 986 | char name[ATH5K_LED_MAX_NAME_LEN + 1]; /* name of the LED in sysfs */ |
| 987 | struct ath5k_hw *ah; /* driver state */ |
| 988 | struct led_classdev led_dev; /* led classdev */ |
| 989 | }; |
| 990 | |
| 991 | /* Rfkill */ |
| 992 | struct ath5k_rfkill { |
| 993 | /* GPIO PIN for rfkill */ |
| 994 | u16 gpio; |
| 995 | /* polarity of rfkill GPIO PIN */ |
| 996 | bool polarity; |
| 997 | /* RFKILL toggle tasklet */ |
| 998 | struct tasklet_struct toggleq; |
| 999 | }; |
| 1000 | |
| 1001 | /* statistics */ |
| 1002 | struct ath5k_statistics { |
| 1003 | /* antenna use */ |
| 1004 | unsigned int antenna_rx[5]; /* frames count per antenna RX */ |
| 1005 | unsigned int antenna_tx[5]; /* frames count per antenna TX */ |
| 1006 | |
| 1007 | /* frame errors */ |
| 1008 | unsigned int rx_all_count; /* all RX frames, including errors */ |
| 1009 | unsigned int tx_all_count; /* all TX frames, including errors */ |
| 1010 | unsigned int rx_bytes_count; /* all RX bytes, including errored pkts |
| 1011 | * and the MAC headers for each packet |
| 1012 | */ |
| 1013 | unsigned int tx_bytes_count; /* all TX bytes, including errored pkts |
| 1014 | * and the MAC headers and padding for |
| 1015 | * each packet. |
| 1016 | */ |
| 1017 | unsigned int rxerr_crc; |
| 1018 | unsigned int rxerr_phy; |
| 1019 | unsigned int rxerr_phy_code[32]; |
| 1020 | unsigned int rxerr_fifo; |
| 1021 | unsigned int rxerr_decrypt; |
| 1022 | unsigned int rxerr_mic; |
| 1023 | unsigned int rxerr_proc; |
| 1024 | unsigned int rxerr_jumbo; |
| 1025 | unsigned int txerr_retry; |
| 1026 | unsigned int txerr_fifo; |
| 1027 | unsigned int txerr_filt; |
| 1028 | |
| 1029 | /* MIB counters */ |
| 1030 | unsigned int ack_fail; |
| 1031 | unsigned int rts_fail; |
| 1032 | unsigned int rts_ok; |
| 1033 | unsigned int fcs_error; |
| 1034 | unsigned int beacons; |
| 1035 | |
| 1036 | unsigned int mib_intr; |
| 1037 | unsigned int rxorn_intr; |
| 1038 | unsigned int rxeol_intr; |
| 1039 | }; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1040 | |
| 1041 | /* |
| 1042 | * Misc defines |
| 1043 | */ |
| 1044 | |
| 1045 | #define AR5K_MAX_GPIO 10 |
| 1046 | #define AR5K_MAX_RF_BANKS 8 |
| 1047 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1048 | #if CHAN_DEBUG |
| 1049 | #define ATH_CHAN_MAX (26 + 26 + 26 + 200 + 200) |
| 1050 | #else |
| 1051 | #define ATH_CHAN_MAX (14 + 14 + 14 + 252 + 20) |
| 1052 | #endif |
| 1053 | |
| 1054 | #define ATH_RXBUF 40 /* number of RX buffers */ |
| 1055 | #define ATH_TXBUF 200 /* number of TX buffers */ |
| 1056 | #define ATH_BCBUF 4 /* number of beacon buffers */ |
| 1057 | #define ATH5K_TXQ_LEN_MAX (ATH_TXBUF / 4) /* bufs per queue */ |
| 1058 | #define ATH5K_TXQ_LEN_LOW (ATH5K_TXQ_LEN_MAX / 2) /* low mark */ |
| 1059 | |
| 1060 | /* Driver state associated with an instance of a device */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1061 | struct ath5k_hw { |
Luis R. Rodriguez | db71971 | 2009-09-10 11:20:57 -0700 | [diff] [blame] | 1062 | struct ath_common common; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1063 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1064 | struct pci_dev *pdev; |
| 1065 | struct device *dev; /* for dma mapping */ |
| 1066 | int irq; |
| 1067 | u16 devid; |
| 1068 | void __iomem *iobase; /* address of the device */ |
| 1069 | struct mutex lock; /* dev-level lock */ |
| 1070 | struct ieee80211_hw *hw; /* IEEE 802.11 common */ |
| 1071 | struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS]; |
| 1072 | struct ieee80211_channel channels[ATH_CHAN_MAX]; |
| 1073 | struct ieee80211_rate rates[IEEE80211_NUM_BANDS][AR5K_MAX_RATES]; |
| 1074 | s8 rate_idx[IEEE80211_NUM_BANDS][AR5K_MAX_RATES]; |
| 1075 | enum nl80211_iftype opmode; |
| 1076 | |
| 1077 | #ifdef CONFIG_ATH5K_DEBUG |
| 1078 | struct ath5k_dbg_info debug; /* debug info */ |
| 1079 | #endif /* CONFIG_ATH5K_DEBUG */ |
| 1080 | |
| 1081 | struct ath5k_buf *bufptr; /* allocated buffer ptr */ |
| 1082 | struct ath5k_desc *desc; /* TX/RX descriptors */ |
| 1083 | dma_addr_t desc_daddr; /* DMA (physical) address */ |
| 1084 | size_t desc_len; /* size of TX/RX descriptors */ |
| 1085 | |
| 1086 | DECLARE_BITMAP(status, 6); |
| 1087 | #define ATH_STAT_INVALID 0 /* disable hardware accesses */ |
| 1088 | #define ATH_STAT_MRRETRY 1 /* multi-rate retry support */ |
| 1089 | #define ATH_STAT_PROMISC 2 |
| 1090 | #define ATH_STAT_LEDSOFT 3 /* enable LED gpio status */ |
| 1091 | #define ATH_STAT_STARTED 4 /* opened & irqs enabled */ |
| 1092 | #define ATH_STAT_2G_DISABLED 5 /* multiband radio without 2G */ |
| 1093 | |
| 1094 | unsigned int filter_flags; /* HW flags, AR5K_RX_FILTER_* */ |
| 1095 | struct ieee80211_channel *curchan; /* current h/w channel */ |
| 1096 | |
| 1097 | u16 nvifs; |
| 1098 | |
| 1099 | enum ath5k_int imask; /* interrupt mask copy */ |
| 1100 | |
| 1101 | spinlock_t irqlock; |
| 1102 | bool rx_pending; /* rx tasklet pending */ |
| 1103 | bool tx_pending; /* tx tasklet pending */ |
| 1104 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1105 | u8 bssidmask[ETH_ALEN]; |
| 1106 | |
| 1107 | unsigned int led_pin, /* GPIO pin for driving LED */ |
| 1108 | led_on; /* pin setting for LED on */ |
| 1109 | |
| 1110 | struct work_struct reset_work; /* deferred chip reset */ |
| 1111 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1112 | struct list_head rxbuf; /* receive buffer */ |
| 1113 | spinlock_t rxbuflock; |
| 1114 | u32 *rxlink; /* link ptr in last RX desc */ |
| 1115 | struct tasklet_struct rxtq; /* rx intr tasklet */ |
| 1116 | struct ath5k_led rx_led; /* rx led */ |
| 1117 | |
| 1118 | struct list_head txbuf; /* transmit buffer */ |
| 1119 | spinlock_t txbuflock; |
| 1120 | unsigned int txbuf_len; /* buf count in txbuf list */ |
| 1121 | struct ath5k_txq txqs[AR5K_NUM_TX_QUEUES]; /* tx queues */ |
| 1122 | struct tasklet_struct txtq; /* tx intr tasklet */ |
| 1123 | struct ath5k_led tx_led; /* tx led */ |
| 1124 | |
| 1125 | struct ath5k_rfkill rf_kill; |
| 1126 | |
| 1127 | struct tasklet_struct calib; /* calibration tasklet */ |
| 1128 | |
| 1129 | spinlock_t block; /* protects beacon */ |
| 1130 | struct tasklet_struct beacontq; /* beacon intr tasklet */ |
| 1131 | struct list_head bcbuf; /* beacon buffer */ |
| 1132 | struct ieee80211_vif *bslot[ATH_BCBUF]; |
| 1133 | u16 num_ap_vifs; |
| 1134 | u16 num_adhoc_vifs; |
| 1135 | unsigned int bhalq, /* SW q for outgoing beacons */ |
| 1136 | bmisscount, /* missed beacon transmits */ |
| 1137 | bintval, /* beacon interval in TU */ |
| 1138 | bsent; |
| 1139 | unsigned int nexttbtt; /* next beacon time in TU */ |
| 1140 | struct ath5k_txq *cabq; /* content after beacon */ |
| 1141 | |
| 1142 | int power_level; /* Requested tx power in dBm */ |
| 1143 | bool assoc; /* associate state */ |
| 1144 | bool enable_beacon; /* true if beacons are on */ |
| 1145 | |
| 1146 | struct ath5k_statistics stats; |
| 1147 | |
| 1148 | struct ath5k_ani_state ani_state; |
| 1149 | struct tasklet_struct ani_tasklet; /* ANI calibration */ |
| 1150 | |
| 1151 | struct delayed_work tx_complete_work; |
| 1152 | |
| 1153 | struct survey_info survey; /* collected survey info */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1154 | |
| 1155 | enum ath5k_int ah_imr; |
| 1156 | |
Bob Copeland | 46026e8 | 2009-06-10 22:22:20 -0400 | [diff] [blame] | 1157 | struct ieee80211_channel *ah_current_channel; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1158 | bool ah_calibration; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1159 | bool ah_single_chip; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1160 | |
Bob Copeland | 46026e8 | 2009-06-10 22:22:20 -0400 | [diff] [blame] | 1161 | enum ath5k_version ah_version; |
| 1162 | enum ath5k_radio ah_radio; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1163 | u32 ah_mac_srev; |
| 1164 | u16 ah_mac_version; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1165 | u16 ah_phy_revision; |
| 1166 | u16 ah_radio_5ghz_revision; |
| 1167 | u16 ah_radio_2ghz_revision; |
| 1168 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1169 | #define ah_modes ah_capabilities.cap_mode |
| 1170 | #define ah_ee_version ah_capabilities.cap_eeprom.ee_version |
| 1171 | |
Bruno Randolf | 76a9f6f | 2011-01-28 16:52:11 +0900 | [diff] [blame] | 1172 | u8 ah_retry_long; |
| 1173 | u8 ah_retry_short; |
| 1174 | |
Felix Fietkau | 6340211 | 2011-07-12 09:02:04 +0800 | [diff] [blame] | 1175 | u32 ah_use_32khz_clock; |
| 1176 | |
Lukáš Turek | 6e08d22 | 2009-12-21 22:50:51 +0100 | [diff] [blame] | 1177 | u8 ah_coverage_class; |
Nick Kossifidis | 61cde03 | 2010-11-23 21:12:23 +0200 | [diff] [blame] | 1178 | bool ah_ack_bitrate_high; |
Nick Kossifidis | fa3d2fe | 2010-11-23 20:58:34 +0200 | [diff] [blame] | 1179 | u8 ah_bwmode; |
Felix Fietkau | b1ad1b6 | 2011-04-09 23:10:21 +0200 | [diff] [blame] | 1180 | bool ah_short_slot; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1181 | |
Nick Kossifidis | 2bed03e | 2009-04-30 15:55:49 -0400 | [diff] [blame] | 1182 | /* Antenna Control */ |
| 1183 | u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX]; |
| 1184 | u8 ah_ant_mode; |
| 1185 | u8 ah_tx_ant; |
| 1186 | u8 ah_def_ant; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1187 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1188 | struct ath5k_capabilities ah_capabilities; |
| 1189 | |
| 1190 | struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES]; |
| 1191 | u32 ah_txq_status; |
| 1192 | u32 ah_txq_imr_txok; |
| 1193 | u32 ah_txq_imr_txerr; |
| 1194 | u32 ah_txq_imr_txurn; |
| 1195 | u32 ah_txq_imr_txdesc; |
| 1196 | u32 ah_txq_imr_txeol; |
Nick Kossifidis | 4c674c6 | 2008-10-26 20:40:25 +0200 | [diff] [blame] | 1197 | u32 ah_txq_imr_cbrorn; |
| 1198 | u32 ah_txq_imr_cbrurn; |
| 1199 | u32 ah_txq_imr_qtrig; |
| 1200 | u32 ah_txq_imr_nofrm; |
| 1201 | u32 ah_txq_isr; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1202 | u32 *ah_rf_banks; |
| 1203 | size_t ah_rf_banks_size; |
Nick Kossifidis | 8892e4e | 2009-02-09 06:06:34 +0200 | [diff] [blame] | 1204 | size_t ah_rf_regs_count; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1205 | struct ath5k_gain ah_gain; |
Nick Kossifidis | 8892e4e | 2009-02-09 06:06:34 +0200 | [diff] [blame] | 1206 | u8 ah_offset[AR5K_MAX_RF_BANKS]; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1207 | |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 1208 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1209 | struct { |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 1210 | /* Temporary tables used for interpolation */ |
| 1211 | u8 tmpL[AR5K_EEPROM_N_PD_GAINS] |
| 1212 | [AR5K_EEPROM_POWER_TABLE_SIZE]; |
| 1213 | u8 tmpR[AR5K_EEPROM_N_PD_GAINS] |
| 1214 | [AR5K_EEPROM_POWER_TABLE_SIZE]; |
| 1215 | u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2]; |
| 1216 | u16 txp_rates_power_table[AR5K_MAX_RATES]; |
| 1217 | u8 txp_min_idx; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1218 | bool txp_tpc; |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 1219 | /* Values in 0.25dB units */ |
| 1220 | s16 txp_min_pwr; |
| 1221 | s16 txp_max_pwr; |
Bruno Randolf | 51f0062 | 2010-12-21 17:30:32 +0900 | [diff] [blame] | 1222 | s16 txp_cur_pwr; |
Nick Kossifidis | a082381 | 2009-04-30 15:55:44 -0400 | [diff] [blame] | 1223 | /* Values in 0.5dB units */ |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 1224 | s16 txp_offset; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1225 | s16 txp_ofdm; |
Nick Kossifidis | 8f655dd | 2009-03-15 22:20:35 +0200 | [diff] [blame] | 1226 | s16 txp_cck_ofdm_gainf_delta; |
Nick Kossifidis | a082381 | 2009-04-30 15:55:44 -0400 | [diff] [blame] | 1227 | /* Value in dB units */ |
| 1228 | s16 txp_cck_ofdm_pwr_delta; |
Bruno Randolf | 26c7fc4 | 2010-12-21 17:30:20 +0900 | [diff] [blame] | 1229 | bool txp_setup; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1230 | } ah_txpower; |
| 1231 | |
Bob Copeland | e5e2647 | 2009-10-14 14:16:30 -0400 | [diff] [blame] | 1232 | struct ath5k_nfcal_hist ah_nfcal_hist; |
| 1233 | |
Bruno Randolf | b4ea449 | 2010-03-25 14:49:25 +0900 | [diff] [blame] | 1234 | /* average beacon RSSI in our BSS (used by ANI) */ |
Bruno Randolf | eef39be | 2010-11-16 10:58:43 +0900 | [diff] [blame] | 1235 | struct ewma ah_beacon_rssi_avg; |
Bruno Randolf | b4ea449 | 2010-03-25 14:49:25 +0900 | [diff] [blame] | 1236 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1237 | /* noise floor from last periodic calibration */ |
| 1238 | s32 ah_noise_floor; |
| 1239 | |
Nick Kossifidis | 6e220662 | 2009-08-10 03:31:31 +0300 | [diff] [blame] | 1240 | /* Calibration timestamp */ |
Bruno Randolf | a9167f9 | 2010-03-25 14:49:14 +0900 | [diff] [blame] | 1241 | unsigned long ah_cal_next_full; |
Bruno Randolf | 2111ac0 | 2010-04-02 18:44:08 +0900 | [diff] [blame] | 1242 | unsigned long ah_cal_next_ani; |
Bruno Randolf | afe8628 | 2010-05-19 10:31:10 +0900 | [diff] [blame] | 1243 | unsigned long ah_cal_next_nf; |
Nick Kossifidis | 6e220662 | 2009-08-10 03:31:31 +0300 | [diff] [blame] | 1244 | |
Bruno Randolf | e65e1d7 | 2010-03-25 14:49:09 +0900 | [diff] [blame] | 1245 | /* Calibration mask */ |
| 1246 | u8 ah_cal_mask; |
Nick Kossifidis | 6e220662 | 2009-08-10 03:31:31 +0300 | [diff] [blame] | 1247 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1248 | /* |
| 1249 | * Function pointers |
| 1250 | */ |
| 1251 | int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *, |
Benoit Papillault | 8127fbd | 2010-02-27 23:05:26 +0100 | [diff] [blame] | 1252 | unsigned int, unsigned int, int, enum ath5k_pkt_type, |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1253 | unsigned int, unsigned int, unsigned int, unsigned int, |
Benoit Papillault | 8127fbd | 2010-02-27 23:05:26 +0100 | [diff] [blame] | 1254 | unsigned int, unsigned int, unsigned int, unsigned int); |
Bruno Randolf | b47f407 | 2008-03-05 18:35:45 +0900 | [diff] [blame] | 1255 | int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *, |
| 1256 | struct ath5k_tx_status *); |
| 1257 | int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *, |
| 1258 | struct ath5k_rx_status *); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1259 | }; |
| 1260 | |
Felix Fietkau | 0cb9e06 | 2011-04-13 21:56:43 +0200 | [diff] [blame] | 1261 | struct ath_bus_ops { |
| 1262 | enum ath_bus_type ath_bus_type; |
| 1263 | void (*read_cachesize)(struct ath_common *common, int *csz); |
| 1264 | bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); |
Felix Fietkau | fa9bfd6 | 2011-04-13 21:56:44 +0200 | [diff] [blame] | 1265 | int (*eeprom_read_mac)(struct ath5k_hw *ah, u8 *mac); |
Felix Fietkau | 0cb9e06 | 2011-04-13 21:56:43 +0200 | [diff] [blame] | 1266 | }; |
| 1267 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1268 | /* |
| 1269 | * Prototypes |
| 1270 | */ |
Felix Fietkau | e5b046d | 2010-12-02 10:27:01 +0100 | [diff] [blame] | 1271 | extern const struct ieee80211_ops ath5k_hw_ops; |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1272 | |
Felix Fietkau | 132b1c3 | 2010-12-02 10:26:56 +0100 | [diff] [blame] | 1273 | /* Initialization and detach functions */ |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1274 | int ath5k_init_softc(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops); |
| 1275 | void ath5k_deinit_softc(struct ath5k_hw *ah); |
| 1276 | int ath5k_hw_init(struct ath5k_hw *ah); |
Felix Fietkau | 132b1c3 | 2010-12-02 10:26:56 +0100 | [diff] [blame] | 1277 | void ath5k_hw_deinit(struct ath5k_hw *ah); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1278 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1279 | int ath5k_sysfs_register(struct ath5k_hw *ah); |
| 1280 | void ath5k_sysfs_unregister(struct ath5k_hw *ah); |
Bruno Randolf | 40ca22e | 2010-05-19 10:31:32 +0900 | [diff] [blame] | 1281 | |
Bob Copeland | 1287337 | 2011-02-15 09:19:28 -0500 | [diff] [blame] | 1282 | /* base.c */ |
| 1283 | struct ath5k_buf; |
| 1284 | struct ath5k_txq; |
| 1285 | |
Pavel Roskin | f5cbc8b | 2011-06-15 18:03:22 -0400 | [diff] [blame] | 1286 | void ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable); |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1287 | bool ath5k_any_vif_assoc(struct ath5k_hw *ah); |
Johannes Berg | 7bb4568 | 2011-02-24 14:42:06 +0100 | [diff] [blame] | 1288 | void ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb, |
| 1289 | struct ath5k_txq *txq); |
Pavel Roskin | fabba04 | 2011-07-21 13:36:28 -0400 | [diff] [blame] | 1290 | int ath5k_start(struct ieee80211_hw *hw); |
| 1291 | void ath5k_stop(struct ieee80211_hw *hw); |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1292 | void ath5k_mode_setup(struct ath5k_hw *ah, struct ieee80211_vif *vif); |
| 1293 | void ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah, |
Bob Copeland | 1287337 | 2011-02-15 09:19:28 -0500 | [diff] [blame] | 1294 | struct ieee80211_vif *vif); |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1295 | int ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan); |
| 1296 | void ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf); |
Bob Copeland | 1287337 | 2011-02-15 09:19:28 -0500 | [diff] [blame] | 1297 | int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif); |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1298 | void ath5k_beacon_config(struct ath5k_hw *ah); |
| 1299 | void ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf); |
| 1300 | void ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf); |
Bob Copeland | 1287337 | 2011-02-15 09:19:28 -0500 | [diff] [blame] | 1301 | |
Felix Fietkau | e7aecd3 | 2010-12-02 10:27:06 +0100 | [diff] [blame] | 1302 | /*Chip id helper functions */ |
Felix Fietkau | e5b046d | 2010-12-02 10:27:01 +0100 | [diff] [blame] | 1303 | const char *ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val); |
Felix Fietkau | e7aecd3 | 2010-12-02 10:27:06 +0100 | [diff] [blame] | 1304 | int ath5k_hw_read_srev(struct ath5k_hw *ah); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1305 | |
Bob Copeland | 0ed4548 | 2009-03-08 00:10:20 -0500 | [diff] [blame] | 1306 | /* LED functions */ |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1307 | int ath5k_init_leds(struct ath5k_hw *ah); |
| 1308 | void ath5k_led_enable(struct ath5k_hw *ah); |
| 1309 | void ath5k_led_off(struct ath5k_hw *ah); |
| 1310 | void ath5k_unregister_leds(struct ath5k_hw *ah); |
Bob Copeland | 0ed4548 | 2009-03-08 00:10:20 -0500 | [diff] [blame] | 1311 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1312 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1313 | /* Reset Functions */ |
Pavel Roskin | 32c2546 | 2011-07-23 09:29:09 -0400 | [diff] [blame^] | 1314 | int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, struct ieee80211_channel *channel); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1315 | int ath5k_hw_on_hold(struct ath5k_hw *ah); |
| 1316 | int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode, |
Nick Kossifidis | 8aec7af | 2010-11-23 21:39:28 +0200 | [diff] [blame] | 1317 | struct ieee80211_channel *channel, bool fast, bool skip_pcu); |
Pavel Roskin | ec182d9 | 2010-02-18 20:28:41 -0500 | [diff] [blame] | 1318 | int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val, |
| 1319 | bool is_set); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1320 | /* Power management functions */ |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1321 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1322 | |
| 1323 | /* Clock rate related functions */ |
| 1324 | unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec); |
| 1325 | unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock); |
| 1326 | void ath5k_hw_set_clockrate(struct ath5k_hw *ah); |
| 1327 | |
| 1328 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1329 | /* DMA Related Functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1330 | void ath5k_hw_start_rx_dma(struct ath5k_hw *ah); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1331 | u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah); |
Nick Kossifidis | e8325ed | 2010-11-23 20:52:24 +0200 | [diff] [blame] | 1332 | int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1333 | int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue); |
Nick Kossifidis | 14fae2d | 2010-11-23 20:55:17 +0200 | [diff] [blame] | 1334 | int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1335 | u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue); |
| 1336 | int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue, |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1337 | u32 phys_addr); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1338 | int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1339 | /* Interrupt handling */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1340 | bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah); |
| 1341 | int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask); |
| 1342 | enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask); |
Bruno Randolf | 495391d | 2010-03-25 14:49:36 +0900 | [diff] [blame] | 1343 | void ath5k_hw_update_mib_counters(struct ath5k_hw *ah); |
Nick Kossifidis | d41174f | 2010-11-23 20:41:15 +0200 | [diff] [blame] | 1344 | /* Init/Stop functions */ |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1345 | void ath5k_hw_dma_init(struct ath5k_hw *ah); |
Nick Kossifidis | d41174f | 2010-11-23 20:41:15 +0200 | [diff] [blame] | 1346 | int ath5k_hw_dma_stop(struct ath5k_hw *ah); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1347 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1348 | /* EEPROM access functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1349 | int ath5k_eeprom_init(struct ath5k_hw *ah); |
| 1350 | void ath5k_eeprom_detach(struct ath5k_hw *ah); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1351 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1352 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1353 | /* Protocol Control Unit Functions */ |
Nick Kossifidis | eeb8832 | 2010-11-23 21:19:45 +0200 | [diff] [blame] | 1354 | /* Helpers */ |
| 1355 | int ath5k_hw_get_frame_duration(struct ath5k_hw *ah, |
Felix Fietkau | a27049e | 2011-04-09 23:10:19 +0200 | [diff] [blame] | 1356 | int len, struct ieee80211_rate *rate, bool shortpre); |
Nick Kossifidis | 71ba1c3 | 2010-11-23 21:24:54 +0200 | [diff] [blame] | 1357 | unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah); |
Nick Kossifidis | eeb8832 | 2010-11-23 21:19:45 +0200 | [diff] [blame] | 1358 | unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah); |
Pavel Roskin | f5cbc8b | 2011-06-15 18:03:22 -0400 | [diff] [blame] | 1359 | int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1360 | void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1361 | /* RX filter control*/ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1362 | int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac); |
Nick Kossifidis | 418de6d | 2010-08-15 13:03:10 -0400 | [diff] [blame] | 1363 | void ath5k_hw_set_bssid(struct ath5k_hw *ah); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1364 | void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1365 | void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1); |
| 1366 | u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah); |
| 1367 | void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1368 | /* Receive (DRU) start/stop functions */ |
| 1369 | void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah); |
| 1370 | void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1371 | /* Beacon control functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1372 | u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah); |
| 1373 | void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64); |
| 1374 | void ath5k_hw_reset_tsf(struct ath5k_hw *ah); |
| 1375 | void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval); |
Bruno Randolf | 7f89612 | 2010-09-27 12:22:21 +0900 | [diff] [blame] | 1376 | bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1377 | /* Init function */ |
| 1378 | void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode, |
| 1379 | u8 mode); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1380 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1381 | /* Queue Control Unit, DFS Control Unit Functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1382 | int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, |
| 1383 | struct ath5k_txq_info *queue_info); |
| 1384 | int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue, |
| 1385 | const struct ath5k_txq_info *queue_info); |
| 1386 | int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah, |
| 1387 | enum ath5k_tx_queue queue_type, |
| 1388 | struct ath5k_txq_info *queue_info); |
Bruno Randolf | 76a9f6f | 2011-01-28 16:52:11 +0900 | [diff] [blame] | 1389 | void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah, |
| 1390 | unsigned int queue); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1391 | u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue); |
| 1392 | void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue); |
| 1393 | int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue); |
Nick Kossifidis | eeb8832 | 2010-11-23 21:19:45 +0200 | [diff] [blame] | 1394 | int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1395 | /* Init function */ |
| 1396 | int ath5k_hw_init_queues(struct ath5k_hw *ah); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1397 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1398 | /* Hardware Descriptor Functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1399 | int ath5k_hw_init_desc_functions(struct ath5k_hw *ah); |
Bruno Randolf | a666819 | 2010-06-16 19:12:01 +0900 | [diff] [blame] | 1400 | int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc, |
| 1401 | u32 size, unsigned int flags); |
| 1402 | int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc, |
| 1403 | unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2, |
| 1404 | u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1405 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1406 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1407 | /* GPIO Functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1408 | void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state); |
| 1409 | int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio); |
| 1410 | int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio); |
| 1411 | u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio); |
| 1412 | int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val); |
| 1413 | void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, |
| 1414 | u32 interrupt_level); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1415 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1416 | |
| 1417 | /* RFkill Functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1418 | void ath5k_rfkill_hw_start(struct ath5k_hw *ah); |
| 1419 | void ath5k_rfkill_hw_stop(struct ath5k_hw *ah); |
Tobias Doerffel | e6a3b61 | 2009-06-09 17:33:27 +0200 | [diff] [blame] | 1420 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1421 | |
| 1422 | /* Misc functions TODO: Cleanup */ |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1423 | int ath5k_hw_set_capabilities(struct ath5k_hw *ah); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1424 | int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id); |
| 1425 | int ath5k_hw_disable_pspoll(struct ath5k_hw *ah); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1426 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1427 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1428 | /* Initial register settings functions */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1429 | int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel); |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1430 | |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1431 | |
| 1432 | /* PHY functions */ |
| 1433 | /* Misc PHY functions */ |
Pavel Roskin | 32c2546 | 2011-07-23 09:29:09 -0400 | [diff] [blame^] | 1434 | u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, enum ieee80211_band band); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1435 | int ath5k_hw_phy_disable(struct ath5k_hw *ah); |
| 1436 | /* Gain_F optimization */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1437 | enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah); |
| 1438 | int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1439 | /* PHY/RF channel functions */ |
Pavel Roskin | 32c2546 | 2011-07-23 09:29:09 -0400 | [diff] [blame^] | 1440 | bool ath5k_channel_ok(struct ath5k_hw *ah, struct ieee80211_channel *channel); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1441 | /* PHY calibration */ |
Bob Copeland | e5e2647 | 2009-10-14 14:16:30 -0400 | [diff] [blame] | 1442 | void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah); |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1443 | int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, |
| 1444 | struct ieee80211_channel *channel); |
Bruno Randolf | 9e04a7e | 2010-05-19 10:31:00 +0900 | [diff] [blame] | 1445 | void ath5k_hw_update_noise_floor(struct ath5k_hw *ah); |
Nick Kossifidis | 57e6c56 | 2009-04-30 15:55:50 -0400 | [diff] [blame] | 1446 | /* Spur mitigation */ |
| 1447 | bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah, |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1448 | struct ieee80211_channel *channel); |
Nick Kossifidis | 2bed03e | 2009-04-30 15:55:49 -0400 | [diff] [blame] | 1449 | /* Antenna control */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1450 | void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode); |
Bruno Randolf | 0ca7402 | 2010-06-07 13:11:30 +0900 | [diff] [blame] | 1451 | void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1452 | /* TX power setup */ |
Pavel Roskin | a25d1e4 | 2010-02-18 20:28:23 -0500 | [diff] [blame] | 1453 | int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower); |
Nick Kossifidis | 9320b5c4 | 2010-11-23 20:36:45 +0200 | [diff] [blame] | 1454 | /* Init function */ |
| 1455 | int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel, |
Bruno Randolf | 0207c0c | 2010-12-21 17:30:43 +0900 | [diff] [blame] | 1456 | u8 mode, bool fast); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1457 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1458 | /* |
Pavel Roskin | 6a2a0e7 | 2011-07-09 00:17:51 -0400 | [diff] [blame] | 1459 | * Functions used internally |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1460 | */ |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1461 | |
Luis R. Rodriguez | e5aa847 | 2009-09-10 16:55:11 -0700 | [diff] [blame] | 1462 | static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah) |
| 1463 | { |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 1464 | return &ah->common; |
Luis R. Rodriguez | e5aa847 | 2009-09-10 16:55:11 -0700 | [diff] [blame] | 1465 | } |
| 1466 | |
| 1467 | static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah) |
| 1468 | { |
Pavel Roskin | 0a5d381 | 2011-07-07 18:13:24 -0400 | [diff] [blame] | 1469 | return &(ath5k_hw_common(ah)->regulatory); |
Luis R. Rodriguez | e5aa847 | 2009-09-10 16:55:11 -0700 | [diff] [blame] | 1470 | } |
| 1471 | |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 1472 | #ifdef CONFIG_ATHEROS_AR231X |
| 1473 | #define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000) |
| 1474 | |
| 1475 | static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg) |
| 1476 | { |
| 1477 | /* On AR2315 and AR2317 the PCI clock domain registers |
| 1478 | * are outside of the WMAC register space */ |
| 1479 | if (unlikely((reg >= 0x4000) && (reg < 0x5000) && |
Pavel Roskin | e4bbf2f | 2011-07-07 18:14:13 -0400 | [diff] [blame] | 1480 | (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6))) |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 1481 | return AR5K_AR2315_PCI_BASE + reg; |
| 1482 | |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1483 | return ah->iobase + reg; |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 1484 | } |
| 1485 | |
| 1486 | static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg) |
| 1487 | { |
| 1488 | return __raw_readl(ath5k_ahb_reg(ah, reg)); |
| 1489 | } |
| 1490 | |
| 1491 | static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg) |
| 1492 | { |
| 1493 | __raw_writel(val, ath5k_ahb_reg(ah, reg)); |
| 1494 | } |
| 1495 | |
| 1496 | #else |
| 1497 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1498 | static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg) |
| 1499 | { |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1500 | return ioread32(ah->iobase + reg); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1501 | } |
| 1502 | |
| 1503 | static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg) |
| 1504 | { |
Pavel Roskin | e0d687b | 2011-07-14 20:21:55 -0400 | [diff] [blame] | 1505 | iowrite32(val, ah->iobase + reg); |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1506 | } |
| 1507 | |
Felix Fietkau | a0b907e | 2010-12-02 10:27:16 +0100 | [diff] [blame] | 1508 | #endif |
| 1509 | |
| 1510 | static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah) |
| 1511 | { |
| 1512 | return ath5k_hw_common(ah)->bus_ops->ath_bus_type; |
| 1513 | } |
| 1514 | |
Felix Fietkau | 132b1c3 | 2010-12-02 10:26:56 +0100 | [diff] [blame] | 1515 | static inline void ath5k_read_cachesize(struct ath_common *common, int *csz) |
| 1516 | { |
| 1517 | common->bus_ops->read_cachesize(common, csz); |
| 1518 | } |
| 1519 | |
Felix Fietkau | 4aa5d78 | 2010-12-02 10:27:01 +0100 | [diff] [blame] | 1520 | static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data) |
| 1521 | { |
| 1522 | struct ath_common *common = ath5k_hw_common(ah); |
| 1523 | return common->bus_ops->eeprom_read(common, off, data); |
| 1524 | } |
| 1525 | |
Nick Kossifidis | c6e387a | 2008-08-29 22:45:39 +0300 | [diff] [blame] | 1526 | static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits) |
| 1527 | { |
| 1528 | u32 retval = 0, bit, i; |
| 1529 | |
| 1530 | for (i = 0; i < bits; i++) { |
| 1531 | bit = (val >> i) & 1; |
| 1532 | retval = (retval << 1) | bit; |
| 1533 | } |
| 1534 | |
| 1535 | return retval; |
| 1536 | } |
| 1537 | |
Jiri Slaby | fa1c114 | 2007-08-12 17:33:16 +0200 | [diff] [blame] | 1538 | #endif |