blob: 32d35f32d28985ed71c4c851ce5c65db670f3028 [file] [log] [blame]
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_ringbuffer.h"
27#include "intel_lrc.h"
28
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030029/* Haswell does have the CXT_SIZE register however it does not appear to be
30 * valid. Now, docs explain in dwords what is in the context object. The full
31 * size is 70720 bytes, however, the power context and execlist context will
32 * never be saved (power context is stored elsewhere, and execlists don't work
33 * on HSW) - so the final size, including the extra state required for the
34 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
35 */
36#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
37/* Same as Haswell, but 72064 bytes now. */
38#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
39
40#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
41#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
42
43#define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
44
Oscar Mateob8400f02017-04-10 07:34:32 -070045struct engine_class_info {
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010046 const char *name;
Oscar Mateob8400f02017-04-10 07:34:32 -070047 int (*init_legacy)(struct intel_engine_cs *engine);
48 int (*init_execlists)(struct intel_engine_cs *engine);
49};
50
51static const struct engine_class_info intel_engine_classes[] = {
52 [RENDER_CLASS] = {
53 .name = "rcs",
54 .init_execlists = logical_render_ring_init,
55 .init_legacy = intel_init_render_ring_buffer,
56 },
57 [COPY_ENGINE_CLASS] = {
58 .name = "bcs",
59 .init_execlists = logical_xcs_ring_init,
60 .init_legacy = intel_init_blt_ring_buffer,
61 },
62 [VIDEO_DECODE_CLASS] = {
63 .name = "vcs",
64 .init_execlists = logical_xcs_ring_init,
65 .init_legacy = intel_init_bsd_ring_buffer,
66 },
67 [VIDEO_ENHANCEMENT_CLASS] = {
68 .name = "vecs",
69 .init_execlists = logical_xcs_ring_init,
70 .init_legacy = intel_init_vebox_ring_buffer,
71 },
72};
73
74struct engine_info {
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000075 unsigned int hw_id;
Chris Wilson1d39f282017-04-11 13:43:06 +010076 unsigned int uabi_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070077 u8 class;
78 u8 instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010079 u32 mmio_base;
80 unsigned irq_shift;
Oscar Mateob8400f02017-04-10 07:34:32 -070081};
82
83static const struct engine_info intel_engines[] = {
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010084 [RCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010085 .hw_id = RCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +010086 .uabi_id = I915_EXEC_RENDER,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070087 .class = RENDER_CLASS,
88 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010089 .mmio_base = RENDER_RING_BASE,
90 .irq_shift = GEN8_RCS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010091 },
92 [BCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010093 .hw_id = BCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +010094 .uabi_id = I915_EXEC_BLT,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070095 .class = COPY_ENGINE_CLASS,
96 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010097 .mmio_base = BLT_RING_BASE,
98 .irq_shift = GEN8_BCS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010099 },
100 [VCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100101 .hw_id = VCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100102 .uabi_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700103 .class = VIDEO_DECODE_CLASS,
104 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100105 .mmio_base = GEN6_BSD_RING_BASE,
106 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100107 },
108 [VCS2] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100109 .hw_id = VCS2_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100110 .uabi_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700111 .class = VIDEO_DECODE_CLASS,
112 .instance = 1,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100113 .mmio_base = GEN8_BSD2_RING_BASE,
114 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100115 },
116 [VECS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100117 .hw_id = VECS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100118 .uabi_id = I915_EXEC_VEBOX,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700119 .class = VIDEO_ENHANCEMENT_CLASS,
120 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100121 .mmio_base = VEBOX_RING_BASE,
122 .irq_shift = GEN8_VECS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100123 },
124};
125
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300126/**
127 * ___intel_engine_context_size() - return the size of the context for an engine
128 * @dev_priv: i915 device private
129 * @class: engine class
130 *
131 * Each engine class may require a different amount of space for a context
132 * image.
133 *
134 * Return: size (in bytes) of an engine class specific context image
135 *
136 * Note: this size includes the HWSP, which is part of the context image
137 * in LRC mode, but does not include the "shared data page" used with
138 * GuC submission. The caller should account for this if using the GuC.
139 */
140static u32
141__intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
142{
143 u32 cxt_size;
144
145 BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
146
147 switch (class) {
148 case RENDER_CLASS:
149 switch (INTEL_GEN(dev_priv)) {
150 default:
151 MISSING_CASE(INTEL_GEN(dev_priv));
Rodrigo Vivif65f8412017-07-06 14:06:24 -0700152 case 10:
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300153 case 9:
154 return GEN9_LR_CONTEXT_RENDER_SIZE;
155 case 8:
156 return i915.enable_execlists ?
157 GEN8_LR_CONTEXT_RENDER_SIZE :
158 GEN8_CXT_TOTAL_SIZE;
159 case 7:
160 if (IS_HASWELL(dev_priv))
161 return HSW_CXT_TOTAL_SIZE;
162
163 cxt_size = I915_READ(GEN7_CXT_SIZE);
164 return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
165 PAGE_SIZE);
166 case 6:
167 cxt_size = I915_READ(CXT_SIZE);
168 return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
169 PAGE_SIZE);
170 case 5:
171 case 4:
172 case 3:
173 case 2:
174 /* For the special day when i810 gets merged. */
175 case 1:
176 return 0;
177 }
178 break;
179 default:
180 MISSING_CASE(class);
181 case VIDEO_DECODE_CLASS:
182 case VIDEO_ENHANCEMENT_CLASS:
183 case COPY_ENGINE_CLASS:
184 if (INTEL_GEN(dev_priv) < 8)
185 return 0;
186 return GEN8_LR_CONTEXT_OTHER_SIZE;
187 }
188}
189
Akash Goel3b3f1652016-10-13 22:44:48 +0530190static int
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100191intel_engine_setup(struct drm_i915_private *dev_priv,
192 enum intel_engine_id id)
193{
194 const struct engine_info *info = &intel_engines[id];
Oscar Mateob8400f02017-04-10 07:34:32 -0700195 const struct engine_class_info *class_info;
Akash Goel3b3f1652016-10-13 22:44:48 +0530196 struct intel_engine_cs *engine;
197
Oscar Mateob8400f02017-04-10 07:34:32 -0700198 GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
199 class_info = &intel_engine_classes[info->class];
200
Akash Goel3b3f1652016-10-13 22:44:48 +0530201 GEM_BUG_ON(dev_priv->engine[id]);
202 engine = kzalloc(sizeof(*engine), GFP_KERNEL);
203 if (!engine)
204 return -ENOMEM;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100205
206 engine->id = id;
207 engine->i915 = dev_priv;
Oscar Mateo6e516142017-04-10 07:34:31 -0700208 WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
Oscar Mateob8400f02017-04-10 07:34:32 -0700209 class_info->name, info->instance) >=
210 sizeof(engine->name));
Chris Wilson1d39f282017-04-11 13:43:06 +0100211 engine->uabi_id = info->uabi_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100212 engine->hw_id = engine->guc_id = info->hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100213 engine->mmio_base = info->mmio_base;
214 engine->irq_shift = info->irq_shift;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700215 engine->class = info->class;
216 engine->instance = info->instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100217
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300218 engine->context_size = __intel_engine_context_size(dev_priv,
219 engine->class);
220 if (WARN_ON(engine->context_size > BIT(20)))
221 engine->context_size = 0;
222
Chris Wilson0de91362016-11-14 20:41:01 +0000223 /* Nothing to do here, execute in order of dependencies */
224 engine->schedule = NULL;
225
Changbin Du3fc03062017-03-13 10:47:11 +0800226 ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
227
Akash Goel3b3f1652016-10-13 22:44:48 +0530228 dev_priv->engine[id] = engine;
229 return 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100230}
231
232/**
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300233 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000234 * @dev_priv: i915 device private
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100235 *
236 * Return: non-zero if the initialization failed.
237 */
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300238int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100239{
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100240 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
Chris Wilson5f9be052017-04-11 17:56:58 +0100241 const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
Akash Goel3b3f1652016-10-13 22:44:48 +0530242 struct intel_engine_cs *engine;
243 enum intel_engine_id id;
Chris Wilson5f9be052017-04-11 17:56:58 +0100244 unsigned int mask = 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100245 unsigned int i;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000246 int err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100247
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100248 WARN_ON(ring_mask == 0);
249 WARN_ON(ring_mask &
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100250 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
251
252 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
253 if (!HAS_ENGINE(dev_priv, i))
254 continue;
255
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000256 err = intel_engine_setup(dev_priv, i);
257 if (err)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100258 goto cleanup;
259
260 mask |= ENGINE_MASK(i);
261 }
262
263 /*
264 * Catch failures to update intel_engines table when the new engines
265 * are added to the driver by a warning and disabling the forgotten
266 * engines.
267 */
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100268 if (WARN_ON(mask != ring_mask))
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100269 device_info->ring_mask = mask;
270
Chris Wilson5f9be052017-04-11 17:56:58 +0100271 /* We always presume we have at least RCS available for later probing */
272 if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
273 err = -ENODEV;
274 goto cleanup;
275 }
276
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100277 device_info->num_rings = hweight32(mask);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100278
279 return 0;
280
281cleanup:
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000282 for_each_engine(engine, dev_priv, id)
283 kfree(engine);
284 return err;
285}
286
287/**
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300288 * intel_engines_init() - init the Engine Command Streamers
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000289 * @dev_priv: i915 device private
290 *
291 * Return: non-zero if the initialization failed.
292 */
293int intel_engines_init(struct drm_i915_private *dev_priv)
294{
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000295 struct intel_engine_cs *engine;
296 enum intel_engine_id id, err_id;
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100297 int err;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000298
Akash Goel3b3f1652016-10-13 22:44:48 +0530299 for_each_engine(engine, dev_priv, id) {
Oscar Mateob8400f02017-04-10 07:34:32 -0700300 const struct engine_class_info *class_info =
301 &intel_engine_classes[engine->class];
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000302 int (*init)(struct intel_engine_cs *engine);
303
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100304 if (i915.enable_execlists)
Oscar Mateob8400f02017-04-10 07:34:32 -0700305 init = class_info->init_execlists;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000306 else
Oscar Mateob8400f02017-04-10 07:34:32 -0700307 init = class_info->init_legacy;
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100308
309 err = -EINVAL;
310 err_id = id;
311
312 if (GEM_WARN_ON(!init))
313 goto cleanup;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000314
315 err = init(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100316 if (err)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000317 goto cleanup;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000318
Chris Wilsonff44ad52017-03-16 17:13:03 +0000319 GEM_BUG_ON(!engine->submit_request);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000320 }
321
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000322 return 0;
323
324cleanup:
325 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100326 if (id >= err_id) {
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000327 kfree(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100328 dev_priv->engine[id] = NULL;
329 } else {
Tvrtko Ursulin8ee7c6e2017-02-16 12:23:22 +0000330 dev_priv->gt.cleanup_engine(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100331 }
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100332 }
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000333 return err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100334}
335
Chris Wilson73cb9702016-10-28 13:58:46 +0100336void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson57f275a2016-08-15 10:49:00 +0100337{
338 struct drm_i915_private *dev_priv = engine->i915;
339
340 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
341 * so long as the semaphore value in the register/page is greater
342 * than the sync value), so whenever we reset the seqno,
343 * so long as we reset the tracking semaphore value to 0, it will
344 * always be before the next request's seqno. If we don't reset
345 * the semaphore value, then when the seqno moves backwards all
346 * future waits will complete instantly (causing rendering corruption).
347 */
348 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
349 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
350 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
351 if (HAS_VEBOX(dev_priv))
352 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
353 }
Chris Wilson51d545d2016-08-15 10:49:02 +0100354 if (dev_priv->semaphore) {
355 struct page *page = i915_vma_first_page(dev_priv->semaphore);
356 void *semaphores;
357
358 /* Semaphores are in noncoherent memory, flush to be safe */
Chris Wilson24caf652017-03-20 14:56:09 +0000359 semaphores = kmap_atomic(page);
Chris Wilson57f275a2016-08-15 10:49:00 +0100360 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
361 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson51d545d2016-08-15 10:49:02 +0100362 drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
363 I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson24caf652017-03-20 14:56:09 +0000364 kunmap_atomic(semaphores);
Chris Wilson57f275a2016-08-15 10:49:00 +0100365 }
Chris Wilson57f275a2016-08-15 10:49:00 +0100366
367 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Chris Wilson14a6bbf2017-03-14 11:14:52 +0000368 clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson73cb9702016-10-28 13:58:46 +0100369
Chris Wilson57f275a2016-08-15 10:49:00 +0100370 /* After manually advancing the seqno, fake the interrupt in case
371 * there are any waiters for that seqno.
372 */
373 intel_engine_wakeup(engine);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100374
375 GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
Chris Wilson57f275a2016-08-15 10:49:00 +0100376}
377
Chris Wilson73cb9702016-10-28 13:58:46 +0100378static void intel_engine_init_timeline(struct intel_engine_cs *engine)
Chris Wilsondcff85c2016-08-05 10:14:11 +0100379{
Chris Wilson73cb9702016-10-28 13:58:46 +0100380 engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
Chris Wilsondcff85c2016-08-05 10:14:11 +0100381}
382
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100383/**
384 * intel_engines_setup_common - setup engine state not requiring hw access
385 * @engine: Engine to setup.
386 *
387 * Initializes @engine@ structure members shared between legacy and execlists
388 * submission modes which do not require hardware access.
389 *
390 * Typically done early in the submission mode specific engine setup stage.
391 */
392void intel_engine_setup_common(struct intel_engine_cs *engine)
393{
Chris Wilson20311bd2016-11-14 20:41:03 +0000394 engine->execlist_queue = RB_ROOT;
395 engine->execlist_first = NULL;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100396
Chris Wilson73cb9702016-10-28 13:58:46 +0100397 intel_engine_init_timeline(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100398 intel_engine_init_hangcheck(engine);
Chris Wilson115003e92016-08-04 16:32:19 +0100399 i915_gem_batch_pool_init(engine, &engine->batch_pool);
Chris Wilson7756e452016-08-18 17:17:10 +0100400
401 intel_engine_init_cmd_parser(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100402}
403
Chris Wilsonadc320c2016-08-15 10:48:59 +0100404int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
405{
406 struct drm_i915_gem_object *obj;
407 struct i915_vma *vma;
408 int ret;
409
410 WARN_ON(engine->scratch);
411
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000412 obj = i915_gem_object_create_stolen(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100413 if (!obj)
Chris Wilson920cf412016-10-28 13:58:30 +0100414 obj = i915_gem_object_create_internal(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100415 if (IS_ERR(obj)) {
416 DRM_ERROR("Failed to allocate scratch page\n");
417 return PTR_ERR(obj);
418 }
419
Chris Wilsona01cb372017-01-16 15:21:30 +0000420 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100421 if (IS_ERR(vma)) {
422 ret = PTR_ERR(vma);
423 goto err_unref;
424 }
425
426 ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
427 if (ret)
428 goto err_unref;
429
430 engine->scratch = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100431 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
432 engine->name, i915_ggtt_offset(vma));
Chris Wilsonadc320c2016-08-15 10:48:59 +0100433 return 0;
434
435err_unref:
436 i915_gem_object_put(obj);
437 return ret;
438}
439
440static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
441{
Chris Wilson19880c42016-08-15 10:49:05 +0100442 i915_vma_unpin_and_release(&engine->scratch);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100443}
444
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100445static void cleanup_phys_status_page(struct intel_engine_cs *engine)
446{
447 struct drm_i915_private *dev_priv = engine->i915;
448
449 if (!dev_priv->status_page_dmah)
450 return;
451
452 drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
453 engine->status_page.page_addr = NULL;
454}
455
456static void cleanup_status_page(struct intel_engine_cs *engine)
457{
458 struct i915_vma *vma;
459 struct drm_i915_gem_object *obj;
460
461 vma = fetch_and_zero(&engine->status_page.vma);
462 if (!vma)
463 return;
464
465 obj = vma->obj;
466
467 i915_vma_unpin(vma);
468 i915_vma_close(vma);
469
470 i915_gem_object_unpin_map(obj);
471 __i915_gem_object_release_unless_active(obj);
472}
473
474static int init_status_page(struct intel_engine_cs *engine)
475{
476 struct drm_i915_gem_object *obj;
477 struct i915_vma *vma;
478 unsigned int flags;
479 void *vaddr;
480 int ret;
481
482 obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
483 if (IS_ERR(obj)) {
484 DRM_ERROR("Failed to allocate status page\n");
485 return PTR_ERR(obj);
486 }
487
488 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
489 if (ret)
490 goto err;
491
492 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
493 if (IS_ERR(vma)) {
494 ret = PTR_ERR(vma);
495 goto err;
496 }
497
498 flags = PIN_GLOBAL;
499 if (!HAS_LLC(engine->i915))
500 /* On g33, we cannot place HWS above 256MiB, so
501 * restrict its pinning to the low mappable arena.
502 * Though this restriction is not documented for
503 * gen4, gen5, or byt, they also behave similarly
504 * and hang if the HWS is placed at the top of the
505 * GTT. To generalise, it appears that all !llc
506 * platforms have issues with us placing the HWS
507 * above the mappable region (even though we never
508 * actually map it).
509 */
510 flags |= PIN_MAPPABLE;
Chris Wilson34a04e52017-09-13 09:56:03 +0100511 else
512 flags |= PIN_HIGH;
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100513 ret = i915_vma_pin(vma, 0, 4096, flags);
514 if (ret)
515 goto err;
516
517 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
518 if (IS_ERR(vaddr)) {
519 ret = PTR_ERR(vaddr);
520 goto err_unpin;
521 }
522
523 engine->status_page.vma = vma;
524 engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
525 engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
526
527 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
528 engine->name, i915_ggtt_offset(vma));
529 return 0;
530
531err_unpin:
532 i915_vma_unpin(vma);
533err:
534 i915_gem_object_put(obj);
535 return ret;
536}
537
538static int init_phys_status_page(struct intel_engine_cs *engine)
539{
540 struct drm_i915_private *dev_priv = engine->i915;
541
542 GEM_BUG_ON(engine->id != RCS);
543
544 dev_priv->status_page_dmah =
545 drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
546 if (!dev_priv->status_page_dmah)
547 return -ENOMEM;
548
549 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
550 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
551
552 return 0;
553}
554
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100555/**
556 * intel_engines_init_common - initialize cengine state which might require hw access
557 * @engine: Engine to initialize.
558 *
559 * Initializes @engine@ structure members shared between legacy and execlists
560 * submission modes which do require hardware access.
561 *
562 * Typcally done at later stages of submission mode specific engine setup.
563 *
564 * Returns zero on success or an error code on failure.
565 */
566int intel_engine_init_common(struct intel_engine_cs *engine)
567{
Chris Wilson266a2402017-05-04 10:33:08 +0100568 struct intel_ring *ring;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100569 int ret;
570
Chris Wilsonff44ad52017-03-16 17:13:03 +0000571 engine->set_default_submission(engine);
572
Chris Wilsone8a9c582016-12-18 15:37:20 +0000573 /* We may need to do things with the shrinker which
574 * require us to immediately switch back to the default
575 * context. This can cause a problem as pinning the
576 * default context also requires GTT space which may not
577 * be available. To avoid this we always pin the default
578 * context.
579 */
Chris Wilson266a2402017-05-04 10:33:08 +0100580 ring = engine->context_pin(engine, engine->i915->kernel_context);
581 if (IS_ERR(ring))
582 return PTR_ERR(ring);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100583
Chris Wilsone8a9c582016-12-18 15:37:20 +0000584 ret = intel_engine_init_breadcrumbs(engine);
585 if (ret)
586 goto err_unpin;
587
Chris Wilson4e50f082016-10-28 13:58:31 +0100588 ret = i915_gem_render_state_init(engine);
589 if (ret)
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100590 goto err_breadcrumbs;
591
592 if (HWS_NEEDS_PHYSICAL(engine->i915))
593 ret = init_phys_status_page(engine);
594 else
595 ret = init_status_page(engine);
596 if (ret)
597 goto err_rs_fini;
Chris Wilson4e50f082016-10-28 13:58:31 +0100598
Chris Wilson7756e452016-08-18 17:17:10 +0100599 return 0;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000600
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100601err_rs_fini:
602 i915_gem_render_state_fini(engine);
603err_breadcrumbs:
604 intel_engine_fini_breadcrumbs(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000605err_unpin:
606 engine->context_unpin(engine, engine->i915->kernel_context);
607 return ret;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100608}
Chris Wilson96a945a2016-08-03 13:19:16 +0100609
610/**
611 * intel_engines_cleanup_common - cleans up the engine state created by
612 * the common initiailizers.
613 * @engine: Engine to cleanup.
614 *
615 * This cleans up everything created by the common helpers.
616 */
617void intel_engine_cleanup_common(struct intel_engine_cs *engine)
618{
Chris Wilsonadc320c2016-08-15 10:48:59 +0100619 intel_engine_cleanup_scratch(engine);
620
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100621 if (HWS_NEEDS_PHYSICAL(engine->i915))
622 cleanup_phys_status_page(engine);
623 else
624 cleanup_status_page(engine);
625
Chris Wilson4e50f082016-10-28 13:58:31 +0100626 i915_gem_render_state_fini(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100627 intel_engine_fini_breadcrumbs(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100628 intel_engine_cleanup_cmd_parser(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100629 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000630
631 engine->context_unpin(engine, engine->i915->kernel_context);
Chris Wilson96a945a2016-08-03 13:19:16 +0100632}
Chris Wilson1b365952016-10-04 21:11:31 +0100633
634u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
635{
636 struct drm_i915_private *dev_priv = engine->i915;
637 u64 acthd;
638
639 if (INTEL_GEN(dev_priv) >= 8)
640 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
641 RING_ACTHD_UDW(engine->mmio_base));
642 else if (INTEL_GEN(dev_priv) >= 4)
643 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
644 else
645 acthd = I915_READ(ACTHD);
646
647 return acthd;
648}
649
650u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
651{
652 struct drm_i915_private *dev_priv = engine->i915;
653 u64 bbaddr;
654
655 if (INTEL_GEN(dev_priv) >= 8)
656 bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
657 RING_BBADDR_UDW(engine->mmio_base));
658 else
659 bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
660
661 return bbaddr;
662}
Chris Wilson0e704472016-10-12 10:05:17 +0100663
664const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
665{
666 switch (type) {
667 case I915_CACHE_NONE: return " uncached";
668 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
669 case I915_CACHE_L3_LLC: return " L3+LLC";
670 case I915_CACHE_WT: return " WT";
671 default: return "";
672 }
673}
674
675static inline uint32_t
676read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
677 int subslice, i915_reg_t reg)
678{
679 uint32_t mcr;
680 uint32_t ret;
681 enum forcewake_domains fw_domains;
682
683 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
684 FW_REG_READ);
685 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
686 GEN8_MCR_SELECTOR,
687 FW_REG_READ | FW_REG_WRITE);
688
689 spin_lock_irq(&dev_priv->uncore.lock);
690 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
691
692 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
693 /*
694 * The HW expects the slice and sublice selectors to be reset to 0
695 * after reading out the registers.
696 */
697 WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
698 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
699 mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
700 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
701
702 ret = I915_READ_FW(reg);
703
704 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
705 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
706
707 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
708 spin_unlock_irq(&dev_priv->uncore.lock);
709
710 return ret;
711}
712
713/* NB: please notice the memset */
714void intel_engine_get_instdone(struct intel_engine_cs *engine,
715 struct intel_instdone *instdone)
716{
717 struct drm_i915_private *dev_priv = engine->i915;
718 u32 mmio_base = engine->mmio_base;
719 int slice;
720 int subslice;
721
722 memset(instdone, 0, sizeof(*instdone));
723
724 switch (INTEL_GEN(dev_priv)) {
725 default:
726 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
727
728 if (engine->id != RCS)
729 break;
730
731 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
732 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
733 instdone->sampler[slice][subslice] =
734 read_subslice_reg(dev_priv, slice, subslice,
735 GEN7_SAMPLER_INSTDONE);
736 instdone->row[slice][subslice] =
737 read_subslice_reg(dev_priv, slice, subslice,
738 GEN7_ROW_INSTDONE);
739 }
740 break;
741 case 7:
742 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
743
744 if (engine->id != RCS)
745 break;
746
747 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
748 instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
749 instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
750
751 break;
752 case 6:
753 case 5:
754 case 4:
755 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
756
757 if (engine->id == RCS)
758 /* HACK: Using the wrong struct member */
759 instdone->slice_common = I915_READ(GEN4_INSTDONE1);
760 break;
761 case 3:
762 case 2:
763 instdone->instdone = I915_READ(GEN2_INSTDONE);
764 break;
765 }
766}
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000767
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000768static int wa_add(struct drm_i915_private *dev_priv,
769 i915_reg_t addr,
770 const u32 mask, const u32 val)
771{
772 const u32 idx = dev_priv->workarounds.count;
773
774 if (WARN_ON(idx >= I915_MAX_WA_REGS))
775 return -ENOSPC;
776
777 dev_priv->workarounds.reg[idx].addr = addr;
778 dev_priv->workarounds.reg[idx].value = val;
779 dev_priv->workarounds.reg[idx].mask = mask;
780
781 dev_priv->workarounds.count++;
782
783 return 0;
784}
785
786#define WA_REG(addr, mask, val) do { \
787 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
788 if (r) \
789 return r; \
790 } while (0)
791
792#define WA_SET_BIT_MASKED(addr, mask) \
793 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
794
795#define WA_CLR_BIT_MASKED(addr, mask) \
796 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
797
798#define WA_SET_FIELD_MASKED(addr, mask, value) \
799 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
800
801#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
802#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
803
804#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
805
806static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
807 i915_reg_t reg)
808{
809 struct drm_i915_private *dev_priv = engine->i915;
810 struct i915_workarounds *wa = &dev_priv->workarounds;
811 const uint32_t index = wa->hw_whitelist_count[engine->id];
812
813 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
814 return -EINVAL;
815
816 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
817 i915_mmio_reg_offset(reg));
818 wa->hw_whitelist_count[engine->id]++;
819
820 return 0;
821}
822
823static int gen8_init_workarounds(struct intel_engine_cs *engine)
824{
825 struct drm_i915_private *dev_priv = engine->i915;
826
827 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
828
829 /* WaDisableAsyncFlipPerfMode:bdw,chv */
830 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
831
832 /* WaDisablePartialInstShootdown:bdw,chv */
833 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
834 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
835
836 /* Use Force Non-Coherent whenever executing a 3D context. This is a
837 * workaround for for a possible hang in the unlikely event a TLB
838 * invalidation occurs during a PSD flush.
839 */
840 /* WaForceEnableNonCoherent:bdw,chv */
841 /* WaHdcDisableFetchWhenMasked:bdw,chv */
842 WA_SET_BIT_MASKED(HDC_CHICKEN0,
843 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
844 HDC_FORCE_NON_COHERENT);
845
846 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
847 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
848 * polygons in the same 8x4 pixel/sample area to be processed without
849 * stalling waiting for the earlier ones to write to Hierarchical Z
850 * buffer."
851 *
852 * This optimization is off by default for BDW and CHV; turn it on.
853 */
854 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
855
856 /* Wa4x4STCOptimizationDisable:bdw,chv */
857 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
858
859 /*
860 * BSpec recommends 8x4 when MSAA is used,
861 * however in practice 16x4 seems fastest.
862 *
863 * Note that PS/WM thread counts depend on the WIZ hashing
864 * disable bit, which we don't touch here, but it's good
865 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
866 */
867 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
868 GEN6_WIZ_HASHING_MASK,
869 GEN6_WIZ_HASHING_16x4);
870
871 return 0;
872}
873
874static int bdw_init_workarounds(struct intel_engine_cs *engine)
875{
876 struct drm_i915_private *dev_priv = engine->i915;
877 int ret;
878
879 ret = gen8_init_workarounds(engine);
880 if (ret)
881 return ret;
882
883 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
884 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
885
886 /* WaDisableDopClockGating:bdw
887 *
888 * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
889 * to disable EUTC clock gating.
890 */
891 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
892 DOP_CLOCK_GATING_DISABLE);
893
894 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
895 GEN8_SAMPLER_POWER_BYPASS_DIS);
896
897 WA_SET_BIT_MASKED(HDC_CHICKEN0,
898 /* WaForceContextSaveRestoreNonCoherent:bdw */
899 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
900 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
901 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
902
903 return 0;
904}
905
906static int chv_init_workarounds(struct intel_engine_cs *engine)
907{
908 struct drm_i915_private *dev_priv = engine->i915;
909 int ret;
910
911 ret = gen8_init_workarounds(engine);
912 if (ret)
913 return ret;
914
915 /* WaDisableThreadStallDopClockGating:chv */
916 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
917
918 /* Improve HiZ throughput on CHV. */
919 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
920
921 return 0;
922}
923
924static int gen9_init_workarounds(struct intel_engine_cs *engine)
925{
926 struct drm_i915_private *dev_priv = engine->i915;
927 int ret;
928
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700929 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000930 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
931
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700932 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000933 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
934 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
935
Rodrigo Vivi98eed3d2017-06-19 14:21:47 -0700936 /* WaDisableKillLogic:bxt,skl,kbl */
937 if (!IS_COFFEELAKE(dev_priv))
938 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
939 ECOCHK_DIS_TLB);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000940
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700941 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
942 /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000943 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
944 FLOW_CONTROL_ENABLE |
945 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
946
947 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700948 if (!IS_COFFEELAKE(dev_priv))
949 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
950 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000951
952 /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
953 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
954 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
955 GEN9_DG_MIRROR_FIX_ENABLE);
956
957 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
958 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
959 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
960 GEN9_RHWO_OPTIMIZATION_DISABLE);
961 /*
962 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
963 * but we do that in per ctx batchbuffer as there is an issue
964 * with this register not getting restored on ctx restore
965 */
966 }
967
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700968 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
969 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000970 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
Arkadiusz Hiler0b71cea2017-05-12 13:20:15 +0200971 GEN9_ENABLE_YV12_BUGFIX |
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000972 GEN9_ENABLE_GPGPU_PREEMPTION);
973
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700974 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
975 /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000976 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
977 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
978
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700979 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000980 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
981 GEN9_CCS_TLB_PREFETCH_ENABLE);
982
983 /* WaDisableMaskBasedCammingInRCC:bxt */
984 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
985 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
986 PIXEL_MASK_CAMMING_DISABLE);
987
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700988 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000989 WA_SET_BIT_MASKED(HDC_CHICKEN0,
990 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
991 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
992
993 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
994 * both tied to WaForceContextSaveRestoreNonCoherent
995 * in some hsds for skl. We keep the tie for all gen9. The
996 * documentation is a bit hazy and so we want to get common behaviour,
997 * even though there is no clear evidence we would need both on kbl/bxt.
998 * This area has been source of system hangs so we play it safe
999 * and mimic the skl regardless of what bspec says.
1000 *
1001 * Use Force Non-Coherent whenever executing a 3D context. This
1002 * is a workaround for a possible hang in the unlikely event
1003 * a TLB invalidation occurs during a PSD flush.
1004 */
1005
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001006 /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001007 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1008 HDC_FORCE_NON_COHERENT);
1009
Rodrigo Vivi98eed3d2017-06-19 14:21:47 -07001010 /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
1011 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1012 BDW_DISABLE_HDC_INVALIDATION);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001013
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001014 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001015 if (IS_SKYLAKE(dev_priv) ||
1016 IS_KABYLAKE(dev_priv) ||
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001017 IS_COFFEELAKE(dev_priv) ||
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001018 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1019 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1020 GEN8_SAMPLER_POWER_BYPASS_DIS);
1021
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001022 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001023 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1024
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001025 /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001026 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1027 GEN8_LQSC_FLUSH_COHERENT_LINES));
1028
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001029 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001030 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1031 if (ret)
1032 return ret;
1033
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001034 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001035 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1036 if (ret)
1037 return ret;
1038
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001039 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001040 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1041 if (ret)
1042 return ret;
1043
1044 return 0;
1045}
1046
1047static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1048{
1049 struct drm_i915_private *dev_priv = engine->i915;
1050 u8 vals[3] = { 0, 0, 0 };
1051 unsigned int i;
1052
1053 for (i = 0; i < 3; i++) {
1054 u8 ss;
1055
1056 /*
1057 * Only consider slices where one, and only one, subslice has 7
1058 * EUs
1059 */
1060 if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
1061 continue;
1062
1063 /*
1064 * subslice_7eu[i] != 0 (because of the check above) and
1065 * ss_max == 4 (maximum number of subslices possible per slice)
1066 *
1067 * -> 0 <= ss <= 3;
1068 */
1069 ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
1070 vals[i] = 3 - ss;
1071 }
1072
1073 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1074 return 0;
1075
1076 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1077 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1078 GEN9_IZ_HASHING_MASK(2) |
1079 GEN9_IZ_HASHING_MASK(1) |
1080 GEN9_IZ_HASHING_MASK(0),
1081 GEN9_IZ_HASHING(2, vals[2]) |
1082 GEN9_IZ_HASHING(1, vals[1]) |
1083 GEN9_IZ_HASHING(0, vals[0]));
1084
1085 return 0;
1086}
1087
1088static int skl_init_workarounds(struct intel_engine_cs *engine)
1089{
1090 struct drm_i915_private *dev_priv = engine->i915;
1091 int ret;
1092
1093 ret = gen9_init_workarounds(engine);
1094 if (ret)
1095 return ret;
1096
1097 /*
1098 * Actual WA is to disable percontext preemption granularity control
1099 * until D0 which is the default case so this is equivalent to
1100 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1101 */
1102 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1103 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1104
1105 /* WaEnableGapsTsvCreditFix:skl */
1106 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1107 GEN9_GAPS_TSV_CREDIT_DISABLE));
1108
1109 /* WaDisableGafsUnitClkGating:skl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001110 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1111 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001112
1113 /* WaInPlaceDecompressionHang:skl */
1114 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
Oscar Mateoefc886c2017-09-07 08:40:04 -07001115 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1116 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1117 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001118
1119 /* WaDisableLSQCROPERFforOCL:skl */
1120 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1121 if (ret)
1122 return ret;
1123
1124 return skl_tune_iz_hashing(engine);
1125}
1126
1127static int bxt_init_workarounds(struct intel_engine_cs *engine)
1128{
1129 struct drm_i915_private *dev_priv = engine->i915;
1130 int ret;
1131
1132 ret = gen9_init_workarounds(engine);
1133 if (ret)
1134 return ret;
1135
1136 /* WaStoreMultiplePTEenable:bxt */
1137 /* This is a requirement according to Hardware specification */
1138 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1139 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1140
1141 /* WaSetClckGatingDisableMedia:bxt */
1142 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1143 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1144 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1145 }
1146
1147 /* WaDisableThreadStallDopClockGating:bxt */
1148 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1149 STALL_DOP_GATING_DISABLE);
1150
1151 /* WaDisablePooledEuLoadBalancingFix:bxt */
1152 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
Oscar Mateo212154b2017-09-07 08:40:09 -07001153 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1154 _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001155 }
1156
1157 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1158 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
1159 WA_SET_BIT_MASKED(
1160 GEN7_HALF_SLICE_CHICKEN1,
1161 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1162 }
1163
1164 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1165 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1166 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1167 /* WaDisableLSQCROPERFforOCL:bxt */
1168 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1169 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1170 if (ret)
1171 return ret;
1172
1173 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1174 if (ret)
1175 return ret;
1176 }
1177
1178 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
1179 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
1180 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1181 L3_HIGH_PRIO_CREDITS(2));
1182
1183 /* WaToEnableHwFixForPushConstHWBug:bxt */
1184 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
1185 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1186 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1187
1188 /* WaInPlaceDecompressionHang:bxt */
1189 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
Oscar Mateoefc886c2017-09-07 08:40:04 -07001190 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1191 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1192 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001193
1194 return 0;
1195}
1196
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001197static int cnl_init_workarounds(struct intel_engine_cs *engine)
1198{
1199 struct drm_i915_private *dev_priv = engine->i915;
1200 int ret;
1201
Oscar Mateo6cf20a02017-09-07 08:40:05 -07001202 /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07001203 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
Oscar Mateo6cf20a02017-09-07 08:40:05 -07001204 I915_WRITE(GAMT_CHKN_BIT_REG,
1205 (I915_READ(GAMT_CHKN_BIT_REG) |
1206 GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07001207
Rodrigo Viviacfb5552017-08-23 13:35:04 -07001208 /* WaForceContextSaveRestoreNonCoherent:cnl */
1209 WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
1210 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
1211
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07001212 /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
1213 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
1214 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
1215
Rodrigo Vivie6d1a4f2017-08-15 16:16:49 -07001216 /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
1217 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1218 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1219
Rodrigo Vivid1d24752017-08-15 16:16:50 -07001220 /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
1221 if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
1222 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1223 GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
1224
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001225 /* WaInPlaceDecompressionHang:cnl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001226 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1227 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1228 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001229
Oscar Mateo2cbecff2017-08-23 12:56:31 -07001230 /* WaPushConstantDereferenceHoldDisable:cnl */
Oscar Mateob27f5902017-09-07 08:40:06 -07001231 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
Oscar Mateo2cbecff2017-08-23 12:56:31 -07001232
Rodrigo Vivi392572f2017-08-29 16:07:23 -07001233 /* FtrEnableFastAnisoL1BankingFix: cnl */
1234 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
1235
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001236 /* WaEnablePreemptionGranularityControlByUMD:cnl */
1237 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1238 if (ret)
1239 return ret;
1240
1241 return 0;
1242}
1243
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001244static int kbl_init_workarounds(struct intel_engine_cs *engine)
1245{
1246 struct drm_i915_private *dev_priv = engine->i915;
1247 int ret;
1248
1249 ret = gen9_init_workarounds(engine);
1250 if (ret)
1251 return ret;
1252
1253 /* WaEnableGapsTsvCreditFix:kbl */
1254 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1255 GEN9_GAPS_TSV_CREDIT_DISABLE));
1256
1257 /* WaDisableDynamicCreditSharing:kbl */
1258 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
Oscar Mateoc6ea497c2017-09-07 08:40:08 -07001259 I915_WRITE(GAMT_CHKN_BIT_REG,
1260 (I915_READ(GAMT_CHKN_BIT_REG) |
1261 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001262
1263 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1264 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1265 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1266 HDC_FENCE_DEST_SLM_DISABLE);
1267
1268 /* WaToEnableHwFixForPushConstHWBug:kbl */
1269 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
1270 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1271 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1272
1273 /* WaDisableGafsUnitClkGating:kbl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001274 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1275 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001276
1277 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1278 WA_SET_BIT_MASKED(
1279 GEN7_HALF_SLICE_CHICKEN1,
1280 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1281
1282 /* WaInPlaceDecompressionHang:kbl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001283 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1284 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1285 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001286
1287 /* WaDisableLSQCROPERFforOCL:kbl */
1288 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1289 if (ret)
1290 return ret;
1291
1292 return 0;
1293}
1294
1295static int glk_init_workarounds(struct intel_engine_cs *engine)
1296{
1297 struct drm_i915_private *dev_priv = engine->i915;
1298 int ret;
1299
1300 ret = gen9_init_workarounds(engine);
1301 if (ret)
1302 return ret;
1303
1304 /* WaToEnableHwFixForPushConstHWBug:glk */
1305 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1306 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1307
1308 return 0;
1309}
1310
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001311static int cfl_init_workarounds(struct intel_engine_cs *engine)
1312{
1313 struct drm_i915_private *dev_priv = engine->i915;
1314 int ret;
1315
1316 ret = gen9_init_workarounds(engine);
1317 if (ret)
1318 return ret;
1319
1320 /* WaEnableGapsTsvCreditFix:cfl */
1321 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1322 GEN9_GAPS_TSV_CREDIT_DISABLE));
1323
1324 /* WaToEnableHwFixForPushConstHWBug:cfl */
1325 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1326 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1327
1328 /* WaDisableGafsUnitClkGating:cfl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001329 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1330 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001331
1332 /* WaDisableSbeCacheDispatchPortSharing:cfl */
1333 WA_SET_BIT_MASKED(
1334 GEN7_HALF_SLICE_CHICKEN1,
1335 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1336
1337 /* WaInPlaceDecompressionHang:cfl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001338 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1339 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1340 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001341
1342 return 0;
1343}
1344
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001345int init_workarounds_ring(struct intel_engine_cs *engine)
1346{
1347 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson02e012f2017-03-01 12:11:31 +00001348 int err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001349
1350 WARN_ON(engine->id != RCS);
1351
1352 dev_priv->workarounds.count = 0;
Chris Wilson02e012f2017-03-01 12:11:31 +00001353 dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001354
1355 if (IS_BROADWELL(dev_priv))
Chris Wilson02e012f2017-03-01 12:11:31 +00001356 err = bdw_init_workarounds(engine);
1357 else if (IS_CHERRYVIEW(dev_priv))
1358 err = chv_init_workarounds(engine);
1359 else if (IS_SKYLAKE(dev_priv))
1360 err = skl_init_workarounds(engine);
1361 else if (IS_BROXTON(dev_priv))
1362 err = bxt_init_workarounds(engine);
1363 else if (IS_KABYLAKE(dev_priv))
1364 err = kbl_init_workarounds(engine);
1365 else if (IS_GEMINILAKE(dev_priv))
1366 err = glk_init_workarounds(engine);
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001367 else if (IS_COFFEELAKE(dev_priv))
1368 err = cfl_init_workarounds(engine);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001369 else if (IS_CANNONLAKE(dev_priv))
1370 err = cnl_init_workarounds(engine);
Chris Wilson02e012f2017-03-01 12:11:31 +00001371 else
1372 err = 0;
1373 if (err)
1374 return err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001375
Chris Wilson02e012f2017-03-01 12:11:31 +00001376 DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
1377 engine->name, dev_priv->workarounds.count);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001378 return 0;
1379}
1380
1381int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
1382{
1383 struct i915_workarounds *w = &req->i915->workarounds;
1384 u32 *cs;
1385 int ret, i;
1386
1387 if (w->count == 0)
1388 return 0;
1389
1390 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1391 if (ret)
1392 return ret;
1393
1394 cs = intel_ring_begin(req, (w->count * 2 + 2));
1395 if (IS_ERR(cs))
1396 return PTR_ERR(cs);
1397
1398 *cs++ = MI_LOAD_REGISTER_IMM(w->count);
1399 for (i = 0; i < w->count; i++) {
1400 *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
1401 *cs++ = w->reg[i].value;
1402 }
1403 *cs++ = MI_NOOP;
1404
1405 intel_ring_advance(req, cs);
1406
1407 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1408 if (ret)
1409 return ret;
1410
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001411 return 0;
1412}
1413
Chris Wilsona091d4e2017-05-30 13:13:33 +01001414static bool ring_is_idle(struct intel_engine_cs *engine)
1415{
1416 struct drm_i915_private *dev_priv = engine->i915;
1417 bool idle = true;
1418
1419 intel_runtime_pm_get(dev_priv);
1420
Chris Wilsonaed2fc12017-05-30 13:13:34 +01001421 /* First check that no commands are left in the ring */
1422 if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
1423 (I915_READ_TAIL(engine) & TAIL_ADDR))
1424 idle = false;
1425
Chris Wilsona091d4e2017-05-30 13:13:33 +01001426 /* No bit for gen2, so assume the CS parser is idle */
1427 if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
1428 idle = false;
1429
1430 intel_runtime_pm_put(dev_priv);
1431
1432 return idle;
1433}
1434
Chris Wilson54003672017-03-03 12:19:46 +00001435/**
1436 * intel_engine_is_idle() - Report if the engine has finished process all work
1437 * @engine: the intel_engine_cs
1438 *
1439 * Return true if there are no requests pending, nothing left to be submitted
1440 * to hardware, and that the engine is idle.
1441 */
1442bool intel_engine_is_idle(struct intel_engine_cs *engine)
1443{
1444 struct drm_i915_private *dev_priv = engine->i915;
1445
Chris Wilsona8e9a412017-04-11 20:00:42 +01001446 /* More white lies, if wedged, hw state is inconsistent */
1447 if (i915_terminally_wedged(&dev_priv->gpu_error))
1448 return true;
1449
Chris Wilson54003672017-03-03 12:19:46 +00001450 /* Any inflight/incomplete requests? */
1451 if (!i915_seqno_passed(intel_engine_get_seqno(engine),
1452 intel_engine_last_submit(engine)))
1453 return false;
1454
Chris Wilson8968a362017-04-12 00:44:26 +01001455 if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
1456 return true;
1457
Chris Wilson54003672017-03-03 12:19:46 +00001458 /* Interrupt/tasklet pending? */
1459 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
1460 return false;
1461
1462 /* Both ports drained, no more ELSP submission? */
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001463 if (port_request(&engine->execlist_port[0]))
Chris Wilson54003672017-03-03 12:19:46 +00001464 return false;
1465
Chris Wilsond6edb6e2017-07-21 13:32:24 +01001466 /* ELSP is empty, but there are ready requests? */
1467 if (READ_ONCE(engine->execlist_first))
1468 return false;
1469
Chris Wilson54003672017-03-03 12:19:46 +00001470 /* Ring stopped? */
Chris Wilsona091d4e2017-05-30 13:13:33 +01001471 if (!ring_is_idle(engine))
Chris Wilson54003672017-03-03 12:19:46 +00001472 return false;
1473
1474 return true;
1475}
1476
Chris Wilson05425242017-03-03 12:19:47 +00001477bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
1478{
1479 struct intel_engine_cs *engine;
1480 enum intel_engine_id id;
1481
Chris Wilson8490ae202017-03-30 15:50:37 +01001482 if (READ_ONCE(dev_priv->gt.active_requests))
1483 return false;
1484
1485 /* If the driver is wedged, HW state may be very inconsistent and
1486 * report that it is still busy, even though we have stopped using it.
1487 */
1488 if (i915_terminally_wedged(&dev_priv->gpu_error))
1489 return true;
1490
Chris Wilson05425242017-03-03 12:19:47 +00001491 for_each_engine(engine, dev_priv, id) {
1492 if (!intel_engine_is_idle(engine))
1493 return false;
1494 }
1495
1496 return true;
1497}
1498
Chris Wilsonff44ad52017-03-16 17:13:03 +00001499void intel_engines_reset_default_submission(struct drm_i915_private *i915)
1500{
1501 struct intel_engine_cs *engine;
1502 enum intel_engine_id id;
1503
1504 for_each_engine(engine, i915, id)
1505 engine->set_default_submission(engine);
1506}
1507
Chris Wilson6c067572017-05-17 13:10:03 +01001508void intel_engines_mark_idle(struct drm_i915_private *i915)
1509{
1510 struct intel_engine_cs *engine;
1511 enum intel_engine_id id;
1512
1513 for_each_engine(engine, i915, id) {
1514 intel_engine_disarm_breadcrumbs(engine);
1515 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson9cd90012017-06-27 16:25:10 +01001516 tasklet_kill(&engine->irq_tasklet);
Chris Wilson6c067572017-05-17 13:10:03 +01001517 engine->no_priolist = false;
1518 }
1519}
1520
Chris Wilson90cad092017-09-06 16:28:59 +01001521bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
1522{
1523 switch (INTEL_GEN(engine->i915)) {
1524 case 2:
1525 return false; /* uses physical not virtual addresses */
1526 case 3:
1527 /* maybe only uses physical not virtual addresses */
1528 return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
1529 case 6:
1530 return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
1531 default:
1532 return true;
1533 }
1534}
1535
Chris Wilsonf97fbf92017-02-13 17:15:14 +00001536#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1537#include "selftests/mock_engine.c"
1538#endif