blob: 237b4c99d5feb39cf882631f71b65c5980a95cb4 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajda30b89132017-08-24 15:33:50 +020016#include <linux/iopoll.h>
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090017#include <linux/mfd/syscon.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090018#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090019#include <linux/of_gpio.h>
20#include <linux/pm_runtime.h>
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090021#include <linux/regmap.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090022
23#include <video/exynos5433_decon.h>
24
25#include "exynos_drm_drv.h"
26#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010027#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090028#include "exynos_drm_plane.h"
29#include "exynos_drm_iommu.h"
30
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090031#define DSD_CFG_MUX 0x1004
32#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
33
Joonyoung Shimc8466a92015-06-12 21:59:00 +090034#define WINDOWS_NR 3
35#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
36
Inki Dae9ac26de2016-04-18 17:59:01 +090037#define IFTYPE_I80 (1 << 0)
38#define I80_HW_TRG (1 << 1)
39#define IFTYPE_HDMI (1 << 2)
40
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020041static const char * const decon_clks_name[] = {
42 "pclk",
43 "aclk_decon",
44 "aclk_smmu_decon0x",
45 "aclk_xiu_decon0x",
46 "pclk_smmu_decon0x",
47 "sclk_decon_vclk",
48 "sclk_decon_eclk",
49};
50
Joonyoung Shimc8466a92015-06-12 21:59:00 +090051struct decon_context {
52 struct device *dev;
53 struct drm_device *drm_dev;
54 struct exynos_drm_crtc *crtc;
55 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010056 struct exynos_drm_plane_config configs[WINDOWS_NR];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090057 void __iomem *addr;
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090058 struct regmap *sysreg;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020059 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Andrzej Hajdab37d53a2017-04-05 09:28:32 +020060 unsigned int irq;
61 unsigned int te_irq;
Inki Dae9ac26de2016-04-18 17:59:01 +090062 unsigned long out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +090063 int first_win;
Andrzej Hajda73488332017-03-14 09:27:57 +010064 spinlock_t vblank_lock;
65 u32 frame_id;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090066};
67
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090068static const uint32_t decon_formats[] = {
69 DRM_FORMAT_XRGB1555,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_ARGB8888,
73};
74
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010075static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
76 DRM_PLANE_TYPE_PRIMARY,
77 DRM_PLANE_TYPE_OVERLAY,
78 DRM_PLANE_TYPE_CURSOR,
79};
80
Andrzej Hajdab2192072015-10-20 11:22:37 +020081static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
82 u32 val)
83{
84 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
85 writel(val, ctx->addr + reg);
86}
87
Joonyoung Shimc8466a92015-06-12 21:59:00 +090088static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
89{
90 struct decon_context *ctx = crtc->ctx;
91 u32 val;
92
Andrzej Hajda3ba80842017-03-15 15:41:09 +010093 val = VIDINTCON0_INTEN;
94 if (ctx->out_type & IFTYPE_I80)
95 val |= VIDINTCON0_FRAMEDONE;
96 else
97 val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090098
Andrzej Hajda3ba80842017-03-15 15:41:09 +010099 writel(val, ctx->addr + DECON_VIDINTCON0);
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200100
101 enable_irq(ctx->irq);
102 if (!(ctx->out_type & I80_HW_TRG))
103 enable_irq(ctx->te_irq);
104
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900105 return 0;
106}
107
108static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
109{
110 struct decon_context *ctx = crtc->ctx;
111
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200112 if (!(ctx->out_type & I80_HW_TRG))
113 disable_irq_nosync(ctx->te_irq);
114 disable_irq_nosync(ctx->irq);
115
Andrzej Hajda3ba80842017-03-15 15:41:09 +0100116 writel(0, ctx->addr + DECON_VIDINTCON0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900117}
118
Andrzej Hajda73488332017-03-14 09:27:57 +0100119/* return number of starts/ends of frame transmissions since reset */
120static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
121{
122 u32 frm, pfrm, status, cnt = 2;
123
124 /* To get consistent result repeat read until frame id is stable.
125 * Usually the loop will be executed once, in rare cases when the loop
126 * is executed at frame change time 2nd pass will be needed.
127 */
128 frm = readl(ctx->addr + DECON_CRFMID);
129 do {
130 status = readl(ctx->addr + DECON_VIDCON1);
131 pfrm = frm;
132 frm = readl(ctx->addr + DECON_CRFMID);
133 } while (frm != pfrm && --cnt);
134
135 /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
136 * of RGB, it should be taken into account.
137 */
138 if (!frm)
139 return 0;
140
141 switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
142 case VIDCON1_VSTATUS_VS:
143 if (!(ctx->out_type & IFTYPE_I80))
144 --frm;
145 break;
146 case VIDCON1_VSTATUS_BP:
147 --frm;
148 break;
149 case VIDCON1_I80_ACTIVE:
150 case VIDCON1_VSTATUS_AC:
151 if (end)
152 --frm;
153 break;
154 default:
155 break;
156 }
157
158 return frm;
159}
160
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100161static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
162{
163 struct decon_context *ctx = crtc->ctx;
164
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100165 return decon_get_frame_count(ctx, false);
166}
167
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900168static void decon_setup_trigger(struct decon_context *ctx)
169{
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900170 if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
171 return;
172
173 if (!(ctx->out_type & I80_HW_TRG)) {
Andrzej Hajdaf07d9c22017-03-14 09:28:00 +0100174 writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
175 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900176 ctx->addr + DECON_TRIGCON);
177 return;
178 }
179
180 writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
181 | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
182
183 if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
184 DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
185 DRM_ERROR("Cannot update sysreg.\n");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900186}
187
188static void decon_commit(struct exynos_drm_crtc *crtc)
189{
190 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200191 struct drm_display_mode *m = &crtc->base.mode;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100192 bool interlaced = false;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900193 u32 val;
194
Inki Dae9ac26de2016-04-18 17:59:01 +0900195 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900196 m->crtc_hsync_start = m->crtc_hdisplay + 10;
197 m->crtc_hsync_end = m->crtc_htotal - 92;
198 m->crtc_vsync_start = m->crtc_vdisplay + 1;
199 m->crtc_vsync_end = m->crtc_vsync_start + 1;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100200 if (m->flags & DRM_MODE_FLAG_INTERLACE)
201 interlaced = true;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900202 }
203
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900204 decon_setup_trigger(ctx);
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200205
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900206 /* lcd on and use command if */
207 val = VIDOUT_LCD_ON;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100208 if (interlaced)
209 val |= VIDOUT_INTERLACE_EN_F;
Inki Dae9ac26de2016-04-18 17:59:01 +0900210 if (ctx->out_type & IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900211 val |= VIDOUT_COMMAND_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900212 } else {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900213 val |= VIDOUT_RGB_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900214 }
215
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900216 writel(val, ctx->addr + DECON_VIDOUTCON0);
217
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100218 if (interlaced)
219 val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
220 VIDTCON2_HOZVAL(m->hdisplay - 1);
221 else
222 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
223 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900224 writel(val, ctx->addr + DECON_VIDTCON2);
225
Inki Dae9ac26de2016-04-18 17:59:01 +0900226 if (!(ctx->out_type & IFTYPE_I80)) {
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100227 int vbp = m->crtc_vtotal - m->crtc_vsync_end;
228 int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
229
230 if (interlaced)
231 vbp = vbp / 2 - 1;
232 val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900233 writel(val, ctx->addr + DECON_VIDTCON00);
234
235 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200236 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900237 writel(val, ctx->addr + DECON_VIDTCON01);
238
239 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200240 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900241 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200242 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900243 writel(val, ctx->addr + DECON_VIDTCON10);
244
245 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200246 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900247 writel(val, ctx->addr + DECON_VIDTCON11);
248 }
249
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900250 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900251 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100252
253 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900254}
255
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900256static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
257 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900258{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900259 unsigned long val;
260
261 val = readl(ctx->addr + DECON_WINCONx(win));
262 val &= ~WINCONx_BPPMODE_MASK;
263
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200264 switch (fb->format->format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900265 case DRM_FORMAT_XRGB1555:
266 val |= WINCONx_BPPMODE_16BPP_I1555;
267 val |= WINCONx_HAWSWP_F;
268 val |= WINCONx_BURSTLEN_16WORD;
269 break;
270 case DRM_FORMAT_RGB565:
271 val |= WINCONx_BPPMODE_16BPP_565;
272 val |= WINCONx_HAWSWP_F;
273 val |= WINCONx_BURSTLEN_16WORD;
274 break;
275 case DRM_FORMAT_XRGB8888:
276 val |= WINCONx_BPPMODE_24BPP_888;
277 val |= WINCONx_WSWP_F;
278 val |= WINCONx_BURSTLEN_16WORD;
279 break;
280 case DRM_FORMAT_ARGB8888:
281 val |= WINCONx_BPPMODE_32BPP_A8888;
282 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
283 val |= WINCONx_BURSTLEN_16WORD;
284 break;
285 default:
286 DRM_ERROR("Proper pixel format is not set\n");
287 return;
288 }
289
Ville Syrjälä272725c2016-12-14 23:32:20 +0200290 DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900291
292 /*
293 * In case of exynos, setting dma-burst to 16Word causes permanent
294 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
295 * switching which is based on plane size is not recommended as
296 * plane size varies a lot towards the end of the screen and rapid
297 * movement causes unstable DMA which results into iommu crash/tear.
298 */
299
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900300 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900301 val &= ~WINCONx_BURSTLEN_MASK;
302 val |= WINCONx_BURSTLEN_8WORD;
303 }
304
305 writel(val, ctx->addr + DECON_WINCONx(win));
306}
307
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100308static void decon_shadow_protect(struct decon_context *ctx, bool protect)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900309{
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100310 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
Andrzej Hajdab2192072015-10-20 11:22:37 +0200311 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900312}
313
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100314static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900315{
316 struct decon_context *ctx = crtc->ctx;
317
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100318 decon_shadow_protect(ctx, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900319}
320
Andrzej Hajdab8182832015-10-20 18:22:41 +0900321#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
322#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
323#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
324
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900325static void decon_update_plane(struct exynos_drm_crtc *crtc,
326 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900327{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100328 struct exynos_drm_plane_state *state =
329 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900330 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100331 struct drm_framebuffer *fb = state->base.fb;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100332 unsigned int win = plane->index;
Ville Syrjälä272725c2016-12-14 23:32:20 +0200333 unsigned int bpp = fb->format->cpp[0];
Marek Szyprowski0488f502015-11-30 14:53:21 +0100334 unsigned int pitch = fb->pitches[0];
335 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900336 u32 val;
337
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100338 if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
339 val = COORDINATE_X(state->crtc.x) |
340 COORDINATE_Y(state->crtc.y / 2);
341 writel(val, ctx->addr + DECON_VIDOSDxA(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900342
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100343 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
344 COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
345 writel(val, ctx->addr + DECON_VIDOSDxB(win));
346 } else {
347 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
348 writel(val, ctx->addr + DECON_VIDOSDxA(win));
349
350 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
351 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
352 writel(val, ctx->addr + DECON_VIDOSDxB(win));
353 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900354
355 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
356 VIDOSD_Wx_ALPHA_B_F(0x0);
357 writel(val, ctx->addr + DECON_VIDOSDxC(win));
358
359 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
360 VIDOSD_Wx_ALPHA_B_F(0x0);
361 writel(val, ctx->addr + DECON_VIDOSDxD(win));
362
Marek Szyprowski0488f502015-11-30 14:53:21 +0100363 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900364
Marek Szyprowski0114f402015-11-30 14:53:22 +0100365 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900366 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
367
Inki Dae9ac26de2016-04-18 17:59:01 +0900368 if (!(ctx->out_type & IFTYPE_HDMI))
Marek Szyprowski0114f402015-11-30 14:53:22 +0100369 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
370 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900371 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100372 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
373 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900374 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
375
Marek Szyprowski0488f502015-11-30 14:53:21 +0100376 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900377
378 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200379 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900380}
381
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900382static void decon_disable_plane(struct exynos_drm_crtc *crtc,
383 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900384{
385 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100386 unsigned int win = plane->index;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900387
Andrzej Hajdab2192072015-10-20 11:22:37 +0200388 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900389}
390
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100391static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900392{
393 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda73488332017-03-14 09:27:57 +0100394 unsigned long flags;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900395
Andrzej Hajda73488332017-03-14 09:27:57 +0100396 spin_lock_irqsave(&ctx->vblank_lock, flags);
397
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100398 decon_shadow_protect(ctx, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900399
Andrzej Hajdaf8172eb32017-03-15 15:41:08 +0100400 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100401
Andrzej Hajda73488332017-03-14 09:27:57 +0100402 ctx->frame_id = decon_get_frame_count(ctx, true);
403
Andrzej Hajdaa3922762017-03-14 09:27:56 +0100404 exynos_crtc_handle_event(crtc);
Andrzej Hajda73488332017-03-14 09:27:57 +0100405
406 spin_unlock_irqrestore(&ctx->vblank_lock, flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900407}
408
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900409static void decon_swreset(struct decon_context *ctx)
410{
Andrzej Hajda73488332017-03-14 09:27:57 +0100411 unsigned long flags;
Andrzej Hajda30b89132017-08-24 15:33:50 +0200412 u32 val;
413 int ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900414
415 writel(0, ctx->addr + DECON_VIDCON0);
Andrzej Hajda30b89132017-08-24 15:33:50 +0200416 readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
417 ~val & VIDCON0_STOP_STATUS, 12, 20000);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900418
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900419 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
Andrzej Hajda30b89132017-08-24 15:33:50 +0200420 ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
421 ~val & VIDCON0_SWRESET, 12, 20000);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900422
Andrzej Hajda30b89132017-08-24 15:33:50 +0200423 WARN(ret < 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900424
Andrzej Hajda73488332017-03-14 09:27:57 +0100425 spin_lock_irqsave(&ctx->vblank_lock, flags);
426 ctx->frame_id = 0;
427 spin_unlock_irqrestore(&ctx->vblank_lock, flags);
428
Inki Dae9ac26de2016-04-18 17:59:01 +0900429 if (!(ctx->out_type & IFTYPE_HDMI))
Andrzej Hajdab8182832015-10-20 18:22:41 +0900430 return;
431
432 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
433 decon_set_bits(ctx, DECON_CMU,
434 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
435 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
436 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
437 ctx->addr + DECON_CRCCTRL);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900438}
439
440static void decon_enable(struct exynos_drm_crtc *crtc)
441{
442 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900443
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900444 pm_runtime_get_sync(ctx->dev);
445
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100446 exynos_drm_pipe_clk_enable(crtc, true);
447
Andrzej Hajdae87b3c62016-03-23 14:15:17 +0100448 decon_swreset(ctx);
449
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900450 decon_commit(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900451}
452
453static void decon_disable(struct exynos_drm_crtc *crtc)
454{
455 struct decon_context *ctx = crtc->ctx;
456 int i;
457
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200458 if (!(ctx->out_type & I80_HW_TRG))
459 synchronize_irq(ctx->te_irq);
460 synchronize_irq(ctx->irq);
461
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900462 /*
463 * We need to make sure that all windows are disabled before we
464 * suspend that connector. Otherwise we might try to scan from
465 * a destroyed buffer later.
466 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900467 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900468 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900469
470 decon_swreset(ctx);
471
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100472 exynos_drm_pipe_clk_enable(crtc, false);
473
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900474 pm_runtime_put_sync(ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900475}
476
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200477static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900478{
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200479 struct decon_context *ctx = dev_id;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900480
Andrzej Hajda358eccc02017-04-05 09:28:33 +0200481 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200482
483 return IRQ_HANDLED;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900484}
485
486static void decon_clear_channels(struct exynos_drm_crtc *crtc)
487{
488 struct decon_context *ctx = crtc->ctx;
489 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900490
491 DRM_DEBUG_KMS("%s\n", __FILE__);
492
493 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
494 ret = clk_prepare_enable(ctx->clks[i]);
495 if (ret < 0)
496 goto err;
497 }
498
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100499 decon_shadow_protect(ctx, true);
500 for (win = 0; win < WINDOWS_NR; win++)
Andrzej Hajdab2192072015-10-20 11:22:37 +0200501 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100502 decon_shadow_protect(ctx, false);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100503
504 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
505
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900506 /* TODO: wait for possible vsync */
507 msleep(50);
508
509err:
510 while (--i >= 0)
511 clk_disable_unprepare(ctx->clks[i]);
512}
513
Bhumika Goyalfc36ec72017-01-09 23:24:53 +0530514static const struct exynos_drm_crtc_ops decon_crtc_ops = {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900515 .enable = decon_enable,
516 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900517 .enable_vblank = decon_enable_vblank,
518 .disable_vblank = decon_disable_vblank,
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100519 .get_vblank_counter = decon_get_vblank_counter,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900520 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900521 .update_plane = decon_update_plane,
522 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900523 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900524};
525
526static int decon_bind(struct device *dev, struct device *master, void *data)
527{
528 struct decon_context *ctx = dev_get_drvdata(dev);
529 struct drm_device *drm_dev = data;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900530 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900531 enum exynos_drm_output_type out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900532 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900533 int ret;
534
535 ctx->drm_dev = drm_dev;
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100536 drm_dev->max_vblank_count = 0xffffffff;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900537
Andrzej Hajdab8182832015-10-20 18:22:41 +0900538 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
539 int tmp = (win == ctx->first_win) ? 0 : win;
540
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100541 ctx->configs[win].pixel_formats = decon_formats;
542 ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
543 ctx->configs[win].zpos = win;
544 ctx->configs[win].type = decon_win_types[tmp];
545
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100546 ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
Andrzej Hajda2c826072017-03-15 15:41:05 +0100547 &ctx->configs[win]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900548 if (ret)
549 return ret;
550 }
551
Andrzej Hajdab8182832015-10-20 18:22:41 +0900552 exynos_plane = &ctx->planes[ctx->first_win];
Inki Dae9ac26de2016-04-18 17:59:01 +0900553 out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
Andrzej Hajdab8182832015-10-20 18:22:41 +0900554 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900555 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdad6449512017-05-29 10:05:25 +0900556 out_type, &decon_crtc_ops, ctx);
Andrzej Hajdaf44d3d22017-03-15 15:41:04 +0100557 if (IS_ERR(ctx->crtc))
558 return PTR_ERR(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900559
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900560 decon_clear_channels(ctx->crtc);
561
Andrzej Hajdaf44d3d22017-03-15 15:41:04 +0100562 return drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900563}
564
565static void decon_unbind(struct device *dev, struct device *master, void *data)
566{
567 struct decon_context *ctx = dev_get_drvdata(dev);
568
569 decon_disable(ctx->crtc);
570
571 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900572 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900573}
574
575static const struct component_ops decon_component_ops = {
576 .bind = decon_bind,
577 .unbind = decon_unbind,
578};
579
Andrzej Hajda73488332017-03-14 09:27:57 +0100580static void decon_handle_vblank(struct decon_context *ctx)
581{
582 u32 frm;
583
584 spin_lock(&ctx->vblank_lock);
585
586 frm = decon_get_frame_count(ctx, true);
587
588 if (frm != ctx->frame_id) {
589 /* handle only if incremented, take care of wrap-around */
590 if ((s32)(frm - ctx->frame_id) > 0)
591 drm_crtc_handle_vblank(&ctx->crtc->base);
592 ctx->frame_id = frm;
593 }
594
595 spin_unlock(&ctx->vblank_lock);
596}
597
Andrzej Hajdab8182832015-10-20 18:22:41 +0900598static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900599{
600 struct decon_context *ctx = dev_id;
601 u32 val;
602
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900603 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900604 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
605
606 if (val) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900607 writel(val, ctx->addr + DECON_VIDINTCON1);
Andrzej Hajda1514d502017-01-20 07:52:24 +0100608 if (ctx->out_type & IFTYPE_HDMI) {
609 val = readl(ctx->addr + DECON_VIDOUTCON0);
610 val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
611 if (val ==
612 (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
613 return IRQ_HANDLED;
614 }
Andrzej Hajda73488332017-03-14 09:27:57 +0100615 decon_handle_vblank(ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900616 }
617
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900618 return IRQ_HANDLED;
619}
620
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900621#ifdef CONFIG_PM
622static int exynos5433_decon_suspend(struct device *dev)
623{
624 struct decon_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100625 int i = ARRAY_SIZE(decon_clks_name);
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900626
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100627 while (--i >= 0)
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900628 clk_disable_unprepare(ctx->clks[i]);
629
630 return 0;
631}
632
633static int exynos5433_decon_resume(struct device *dev)
634{
635 struct decon_context *ctx = dev_get_drvdata(dev);
636 int i, ret;
637
638 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
639 ret = clk_prepare_enable(ctx->clks[i]);
640 if (ret < 0)
641 goto err;
642 }
643
644 return 0;
645
646err:
647 while (--i >= 0)
648 clk_disable_unprepare(ctx->clks[i]);
649
650 return ret;
651}
652#endif
653
654static const struct dev_pm_ops exynos5433_decon_pm_ops = {
655 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
656 NULL)
657};
658
Andrzej Hajdab8182832015-10-20 18:22:41 +0900659static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
660 {
661 .compatible = "samsung,exynos5433-decon",
Inki Dae9ac26de2016-04-18 17:59:01 +0900662 .data = (void *)I80_HW_TRG
Andrzej Hajdab8182832015-10-20 18:22:41 +0900663 },
664 {
665 .compatible = "samsung,exynos5433-decon-tv",
Inki Dae9ac26de2016-04-18 17:59:01 +0900666 .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900667 },
668 {},
669};
670MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
671
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200672static int decon_conf_irq(struct decon_context *ctx, const char *name,
673 irq_handler_t handler, unsigned long int flags, bool required)
674{
675 struct platform_device *pdev = to_platform_device(ctx->dev);
676 int ret, irq = platform_get_irq_byname(pdev, name);
677
678 if (irq < 0) {
679 if (irq == -EPROBE_DEFER)
680 return irq;
681 if (required)
682 dev_err(ctx->dev, "cannot get %s IRQ\n", name);
683 else
684 irq = 0;
685 return irq;
686 }
687 irq_set_status_flags(irq, IRQ_NOAUTOEN);
688 ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
689 if (ret < 0) {
690 dev_err(ctx->dev, "IRQ %s request failed\n", name);
691 return ret;
692 }
693
694 return irq;
695}
696
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900697static int exynos5433_decon_probe(struct platform_device *pdev)
698{
699 struct device *dev = &pdev->dev;
700 struct decon_context *ctx;
701 struct resource *res;
702 int ret;
703 int i;
704
705 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
706 if (!ctx)
707 return -ENOMEM;
708
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900709 ctx->dev = dev;
Inki Dae9ac26de2016-04-18 17:59:01 +0900710 ctx->out_type = (unsigned long)of_device_get_match_data(dev);
Andrzej Hajda73488332017-03-14 09:27:57 +0100711 spin_lock_init(&ctx->vblank_lock);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900712
Inki Dae9ac26de2016-04-18 17:59:01 +0900713 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900714 ctx->first_win = 1;
Inki Dae9ac26de2016-04-18 17:59:01 +0900715 } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200716 ctx->out_type |= IFTYPE_I80;
Inki Dae9ac26de2016-04-18 17:59:01 +0900717 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900718
719 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
720 struct clk *clk;
721
722 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
723 if (IS_ERR(clk))
724 return PTR_ERR(clk);
725
726 ctx->clks[i] = clk;
727 }
728
729 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
730 if (!res) {
731 dev_err(dev, "cannot find IO resource\n");
732 return -ENXIO;
733 }
734
735 ctx->addr = devm_ioremap_resource(dev, res);
736 if (IS_ERR(ctx->addr)) {
737 dev_err(dev, "ioremap failed\n");
738 return PTR_ERR(ctx->addr);
739 }
740
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200741 if (ctx->out_type & IFTYPE_I80) {
742 ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0, true);
743 if (ret < 0)
744 return ret;
745 ctx->irq = ret;
746
747 ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
748 IRQF_TRIGGER_RISING, false);
749 if (ret < 0)
750 return ret;
751 if (ret) {
752 ctx->te_irq = ret;
753 ctx->out_type &= ~I80_HW_TRG;
754 }
755 } else {
756 ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0, true);
757 if (ret < 0)
758 return ret;
759 ctx->irq = ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900760 }
761
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200762 if (ctx->out_type & I80_HW_TRG) {
763 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
764 "samsung,disp-sysreg");
765 if (IS_ERR(ctx->sysreg)) {
766 dev_err(dev, "failed to get system register\n");
767 return PTR_ERR(ctx->sysreg);
768 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900769 }
770
771 platform_set_drvdata(pdev, ctx);
772
773 pm_runtime_enable(dev);
774
775 ret = component_add(dev, &decon_component_ops);
776 if (ret)
777 goto err_disable_pm_runtime;
778
779 return 0;
780
781err_disable_pm_runtime:
782 pm_runtime_disable(dev);
783
784 return ret;
785}
786
787static int exynos5433_decon_remove(struct platform_device *pdev)
788{
789 pm_runtime_disable(&pdev->dev);
790
791 component_del(&pdev->dev, &decon_component_ops);
792
793 return 0;
794}
795
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900796struct platform_driver exynos5433_decon_driver = {
797 .probe = exynos5433_decon_probe,
798 .remove = exynos5433_decon_remove,
799 .driver = {
800 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900801 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900802 .of_match_table = exynos5433_decon_driver_dt_match,
803 },
804};