blob: bae3eb5eb2fa9a9cac6d5006dedd6fdb2052a288 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090016#include <linux/mfd/syscon.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090017#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090018#include <linux/of_gpio.h>
19#include <linux/pm_runtime.h>
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090020#include <linux/regmap.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090021
22#include <video/exynos5433_decon.h>
23
24#include "exynos_drm_drv.h"
25#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010026#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090027#include "exynos_drm_plane.h"
28#include "exynos_drm_iommu.h"
29
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090030#define DSD_CFG_MUX 0x1004
31#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
32
Joonyoung Shimc8466a92015-06-12 21:59:00 +090033#define WINDOWS_NR 3
34#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
35
Inki Dae9ac26de2016-04-18 17:59:01 +090036#define IFTYPE_I80 (1 << 0)
37#define I80_HW_TRG (1 << 1)
38#define IFTYPE_HDMI (1 << 2)
39
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020040static const char * const decon_clks_name[] = {
41 "pclk",
42 "aclk_decon",
43 "aclk_smmu_decon0x",
44 "aclk_xiu_decon0x",
45 "pclk_smmu_decon0x",
46 "sclk_decon_vclk",
47 "sclk_decon_eclk",
48};
49
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020050enum decon_flag_bits {
51 BIT_CLKS_ENABLED,
52 BIT_IRQS_ENABLED,
53 BIT_WIN_UPDATED,
Andrzej Hajda821b40b2017-01-13 10:20:58 +010054 BIT_SUSPENDED,
55 BIT_REQUEST_UPDATE
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020056};
57
Joonyoung Shimc8466a92015-06-12 21:59:00 +090058struct decon_context {
59 struct device *dev;
60 struct drm_device *drm_dev;
61 struct exynos_drm_crtc *crtc;
62 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010063 struct exynos_drm_plane_config configs[WINDOWS_NR];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090064 void __iomem *addr;
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090065 struct regmap *sysreg;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020066 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090067 int pipe;
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020068 unsigned long flags;
Inki Dae9ac26de2016-04-18 17:59:01 +090069 unsigned long out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +090070 int first_win;
Andrzej Hajda73488332017-03-14 09:27:57 +010071 spinlock_t vblank_lock;
72 u32 frame_id;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090073};
74
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090075static const uint32_t decon_formats[] = {
76 DRM_FORMAT_XRGB1555,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_ARGB8888,
80};
81
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010082static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
83 DRM_PLANE_TYPE_PRIMARY,
84 DRM_PLANE_TYPE_OVERLAY,
85 DRM_PLANE_TYPE_CURSOR,
86};
87
Andrzej Hajdab2192072015-10-20 11:22:37 +020088static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
89 u32 val)
90{
91 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
92 writel(val, ctx->addr + reg);
93}
94
Joonyoung Shimc8466a92015-06-12 21:59:00 +090095static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
96{
97 struct decon_context *ctx = crtc->ctx;
98 u32 val;
99
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200100 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900101 return -EPERM;
102
Marek Szyprowskif3fb3d82016-02-03 13:42:54 +0100103 if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900104 val = VIDINTCON0_INTEN;
Inki Dae9ac26de2016-04-18 17:59:01 +0900105 if (ctx->out_type & IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900106 val |= VIDINTCON0_FRAMEDONE;
107 else
Andrzej Hajdaf3cce672017-03-14 09:27:58 +0100108 val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900109
110 writel(val, ctx->addr + DECON_VIDINTCON0);
111 }
112
113 return 0;
114}
115
116static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
117{
118 struct decon_context *ctx = crtc->ctx;
119
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200120 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900121 return;
122
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200123 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900124 writel(0, ctx->addr + DECON_VIDINTCON0);
125}
126
Andrzej Hajda73488332017-03-14 09:27:57 +0100127/* return number of starts/ends of frame transmissions since reset */
128static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
129{
130 u32 frm, pfrm, status, cnt = 2;
131
132 /* To get consistent result repeat read until frame id is stable.
133 * Usually the loop will be executed once, in rare cases when the loop
134 * is executed at frame change time 2nd pass will be needed.
135 */
136 frm = readl(ctx->addr + DECON_CRFMID);
137 do {
138 status = readl(ctx->addr + DECON_VIDCON1);
139 pfrm = frm;
140 frm = readl(ctx->addr + DECON_CRFMID);
141 } while (frm != pfrm && --cnt);
142
143 /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
144 * of RGB, it should be taken into account.
145 */
146 if (!frm)
147 return 0;
148
149 switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
150 case VIDCON1_VSTATUS_VS:
151 if (!(ctx->out_type & IFTYPE_I80))
152 --frm;
153 break;
154 case VIDCON1_VSTATUS_BP:
155 --frm;
156 break;
157 case VIDCON1_I80_ACTIVE:
158 case VIDCON1_VSTATUS_AC:
159 if (end)
160 --frm;
161 break;
162 default:
163 break;
164 }
165
166 return frm;
167}
168
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100169static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
170{
171 struct decon_context *ctx = crtc->ctx;
172
173 if (test_bit(BIT_SUSPENDED, &ctx->flags))
174 return 0;
175
176 return decon_get_frame_count(ctx, false);
177}
178
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900179static void decon_setup_trigger(struct decon_context *ctx)
180{
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900181 if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
182 return;
183
184 if (!(ctx->out_type & I80_HW_TRG)) {
Andrzej Hajdaf07d9c22017-03-14 09:28:00 +0100185 writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
186 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900187 ctx->addr + DECON_TRIGCON);
188 return;
189 }
190
191 writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
192 | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
193
194 if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
195 DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
196 DRM_ERROR("Cannot update sysreg.\n");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900197}
198
199static void decon_commit(struct exynos_drm_crtc *crtc)
200{
201 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200202 struct drm_display_mode *m = &crtc->base.mode;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100203 bool interlaced = false;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900204 u32 val;
205
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200206 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900207 return;
208
Inki Dae9ac26de2016-04-18 17:59:01 +0900209 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900210 m->crtc_hsync_start = m->crtc_hdisplay + 10;
211 m->crtc_hsync_end = m->crtc_htotal - 92;
212 m->crtc_vsync_start = m->crtc_vdisplay + 1;
213 m->crtc_vsync_end = m->crtc_vsync_start + 1;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100214 if (m->flags & DRM_MODE_FLAG_INTERLACE)
215 interlaced = true;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900216 }
217
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900218 decon_setup_trigger(ctx);
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200219
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900220 /* lcd on and use command if */
221 val = VIDOUT_LCD_ON;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100222 if (interlaced)
223 val |= VIDOUT_INTERLACE_EN_F;
Inki Dae9ac26de2016-04-18 17:59:01 +0900224 if (ctx->out_type & IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900225 val |= VIDOUT_COMMAND_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900226 } else {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900227 val |= VIDOUT_RGB_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900228 }
229
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900230 writel(val, ctx->addr + DECON_VIDOUTCON0);
231
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100232 if (interlaced)
233 val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
234 VIDTCON2_HOZVAL(m->hdisplay - 1);
235 else
236 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
237 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900238 writel(val, ctx->addr + DECON_VIDTCON2);
239
Inki Dae9ac26de2016-04-18 17:59:01 +0900240 if (!(ctx->out_type & IFTYPE_I80)) {
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100241 int vbp = m->crtc_vtotal - m->crtc_vsync_end;
242 int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
243
244 if (interlaced)
245 vbp = vbp / 2 - 1;
246 val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900247 writel(val, ctx->addr + DECON_VIDTCON00);
248
249 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200250 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900251 writel(val, ctx->addr + DECON_VIDTCON01);
252
253 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200254 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900255 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200256 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900257 writel(val, ctx->addr + DECON_VIDTCON10);
258
259 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200260 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900261 writel(val, ctx->addr + DECON_VIDTCON11);
262 }
263
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900264 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900265 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100266
267 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900268}
269
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900270static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
271 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900272{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900273 unsigned long val;
274
275 val = readl(ctx->addr + DECON_WINCONx(win));
276 val &= ~WINCONx_BPPMODE_MASK;
277
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200278 switch (fb->format->format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900279 case DRM_FORMAT_XRGB1555:
280 val |= WINCONx_BPPMODE_16BPP_I1555;
281 val |= WINCONx_HAWSWP_F;
282 val |= WINCONx_BURSTLEN_16WORD;
283 break;
284 case DRM_FORMAT_RGB565:
285 val |= WINCONx_BPPMODE_16BPP_565;
286 val |= WINCONx_HAWSWP_F;
287 val |= WINCONx_BURSTLEN_16WORD;
288 break;
289 case DRM_FORMAT_XRGB8888:
290 val |= WINCONx_BPPMODE_24BPP_888;
291 val |= WINCONx_WSWP_F;
292 val |= WINCONx_BURSTLEN_16WORD;
293 break;
294 case DRM_FORMAT_ARGB8888:
295 val |= WINCONx_BPPMODE_32BPP_A8888;
296 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
297 val |= WINCONx_BURSTLEN_16WORD;
298 break;
299 default:
300 DRM_ERROR("Proper pixel format is not set\n");
301 return;
302 }
303
Ville Syrjälä272725c2016-12-14 23:32:20 +0200304 DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900305
306 /*
307 * In case of exynos, setting dma-burst to 16Word causes permanent
308 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
309 * switching which is based on plane size is not recommended as
310 * plane size varies a lot towards the end of the screen and rapid
311 * movement causes unstable DMA which results into iommu crash/tear.
312 */
313
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900314 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900315 val &= ~WINCONx_BURSTLEN_MASK;
316 val |= WINCONx_BURSTLEN_8WORD;
317 }
318
319 writel(val, ctx->addr + DECON_WINCONx(win));
320}
321
322static void decon_shadow_protect_win(struct decon_context *ctx, int win,
323 bool protect)
324{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200325 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
326 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900327}
328
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100329static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900330{
331 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100332 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900333
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200334 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900335 return;
336
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100337 for (i = ctx->first_win; i < WINDOWS_NR; i++)
338 decon_shadow_protect_win(ctx, i, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900339}
340
Andrzej Hajdab8182832015-10-20 18:22:41 +0900341#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
342#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
343#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
344
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900345static void decon_update_plane(struct exynos_drm_crtc *crtc,
346 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900347{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100348 struct exynos_drm_plane_state *state =
349 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900350 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100351 struct drm_framebuffer *fb = state->base.fb;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100352 unsigned int win = plane->index;
Ville Syrjälä272725c2016-12-14 23:32:20 +0200353 unsigned int bpp = fb->format->cpp[0];
Marek Szyprowski0488f502015-11-30 14:53:21 +0100354 unsigned int pitch = fb->pitches[0];
355 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900356 u32 val;
357
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200358 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900359 return;
360
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100361 if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
362 val = COORDINATE_X(state->crtc.x) |
363 COORDINATE_Y(state->crtc.y / 2);
364 writel(val, ctx->addr + DECON_VIDOSDxA(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900365
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100366 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
367 COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
368 writel(val, ctx->addr + DECON_VIDOSDxB(win));
369 } else {
370 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
371 writel(val, ctx->addr + DECON_VIDOSDxA(win));
372
373 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
374 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
375 writel(val, ctx->addr + DECON_VIDOSDxB(win));
376 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900377
378 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
379 VIDOSD_Wx_ALPHA_B_F(0x0);
380 writel(val, ctx->addr + DECON_VIDOSDxC(win));
381
382 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
383 VIDOSD_Wx_ALPHA_B_F(0x0);
384 writel(val, ctx->addr + DECON_VIDOSDxD(win));
385
Marek Szyprowski0488f502015-11-30 14:53:21 +0100386 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900387
Marek Szyprowski0114f402015-11-30 14:53:22 +0100388 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900389 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
390
Inki Dae9ac26de2016-04-18 17:59:01 +0900391 if (!(ctx->out_type & IFTYPE_HDMI))
Marek Szyprowski0114f402015-11-30 14:53:22 +0100392 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
393 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900394 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100395 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
396 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900397 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
398
Marek Szyprowski0488f502015-11-30 14:53:21 +0100399 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900400
401 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200402 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Andrzej Hajda821b40b2017-01-13 10:20:58 +0100403 set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900404}
405
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900406static void decon_disable_plane(struct exynos_drm_crtc *crtc,
407 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900408{
409 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100410 unsigned int win = plane->index;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900411
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200412 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900413 return;
414
Andrzej Hajdab2192072015-10-20 11:22:37 +0200415 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Andrzej Hajda821b40b2017-01-13 10:20:58 +0100416 set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900417}
418
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100419static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900420{
421 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda73488332017-03-14 09:27:57 +0100422 unsigned long flags;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100423 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900424
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200425 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900426 return;
427
Andrzej Hajda73488332017-03-14 09:27:57 +0100428 spin_lock_irqsave(&ctx->vblank_lock, flags);
429
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100430 for (i = ctx->first_win; i < WINDOWS_NR; i++)
431 decon_shadow_protect_win(ctx, i, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900432
Andrzej Hajda821b40b2017-01-13 10:20:58 +0100433 if (test_and_clear_bit(BIT_REQUEST_UPDATE, &ctx->flags))
Andrzej Hajdaf65a7c92017-01-09 15:33:02 +0100434 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100435
Inki Dae9ac26de2016-04-18 17:59:01 +0900436 if (ctx->out_type & IFTYPE_I80)
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200437 set_bit(BIT_WIN_UPDATED, &ctx->flags);
Andrzej Hajda73488332017-03-14 09:27:57 +0100438
439 ctx->frame_id = decon_get_frame_count(ctx, true);
440
Andrzej Hajdaa3922762017-03-14 09:27:56 +0100441 exynos_crtc_handle_event(crtc);
Andrzej Hajda73488332017-03-14 09:27:57 +0100442
443 spin_unlock_irqrestore(&ctx->vblank_lock, flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900444}
445
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900446static void decon_swreset(struct decon_context *ctx)
447{
448 unsigned int tries;
Andrzej Hajda73488332017-03-14 09:27:57 +0100449 unsigned long flags;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900450
451 writel(0, ctx->addr + DECON_VIDCON0);
452 for (tries = 2000; tries; --tries) {
453 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
454 break;
455 udelay(10);
456 }
457
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900458 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
459 for (tries = 2000; tries; --tries) {
460 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
461 break;
462 udelay(10);
463 }
464
465 WARN(tries == 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900466
Andrzej Hajda73488332017-03-14 09:27:57 +0100467 spin_lock_irqsave(&ctx->vblank_lock, flags);
468 ctx->frame_id = 0;
469 spin_unlock_irqrestore(&ctx->vblank_lock, flags);
470
Inki Dae9ac26de2016-04-18 17:59:01 +0900471 if (!(ctx->out_type & IFTYPE_HDMI))
Andrzej Hajdab8182832015-10-20 18:22:41 +0900472 return;
473
474 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
475 decon_set_bits(ctx, DECON_CMU,
476 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
477 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
478 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
479 ctx->addr + DECON_CRCCTRL);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900480}
481
482static void decon_enable(struct exynos_drm_crtc *crtc)
483{
484 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900485
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200486 if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900487 return;
488
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900489 pm_runtime_get_sync(ctx->dev);
490
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100491 exynos_drm_pipe_clk_enable(crtc, true);
492
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200493 set_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900494
Andrzej Hajdae87b3c62016-03-23 14:15:17 +0100495 decon_swreset(ctx);
496
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900497 /* if vblank was enabled status, enable it again. */
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200498 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900499 decon_enable_vblank(ctx->crtc);
500
501 decon_commit(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900502}
503
504static void decon_disable(struct exynos_drm_crtc *crtc)
505{
506 struct decon_context *ctx = crtc->ctx;
507 int i;
508
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200509 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900510 return;
511
512 /*
513 * We need to make sure that all windows are disabled before we
514 * suspend that connector. Otherwise we might try to scan from
515 * a destroyed buffer later.
516 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900517 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900518 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900519
520 decon_swreset(ctx);
521
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200522 clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900523
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100524 exynos_drm_pipe_clk_enable(crtc, false);
525
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900526 pm_runtime_put_sync(ctx->dev);
527
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200528 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900529}
530
Andrzej Hajda9844d6e2016-02-11 12:55:46 +0100531static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900532{
533 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900534
Andrzej Hajda3f4c8e52016-04-29 15:42:48 +0200535 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
536 (ctx->out_type & I80_HW_TRG))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900537 return;
538
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200539 if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
Andrzej Hajdab2192072015-10-20 11:22:37 +0200540 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900541}
542
543static void decon_clear_channels(struct exynos_drm_crtc *crtc)
544{
545 struct decon_context *ctx = crtc->ctx;
546 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900547
548 DRM_DEBUG_KMS("%s\n", __FILE__);
549
550 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
551 ret = clk_prepare_enable(ctx->clks[i]);
552 if (ret < 0)
553 goto err;
554 }
555
556 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200557 decon_shadow_protect_win(ctx, win, true);
558 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
559 decon_shadow_protect_win(ctx, win, false);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900560 }
Andrzej Hajda92ead492016-03-23 14:15:16 +0100561
562 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
563
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900564 /* TODO: wait for possible vsync */
565 msleep(50);
566
567err:
568 while (--i >= 0)
569 clk_disable_unprepare(ctx->clks[i]);
570}
571
Bhumika Goyalfc36ec72017-01-09 23:24:53 +0530572static const struct exynos_drm_crtc_ops decon_crtc_ops = {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900573 .enable = decon_enable,
574 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900575 .enable_vblank = decon_enable_vblank,
576 .disable_vblank = decon_disable_vblank,
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100577 .get_vblank_counter = decon_get_vblank_counter,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900578 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900579 .update_plane = decon_update_plane,
580 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900581 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900582 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900583};
584
585static int decon_bind(struct device *dev, struct device *master, void *data)
586{
587 struct decon_context *ctx = dev_get_drvdata(dev);
588 struct drm_device *drm_dev = data;
589 struct exynos_drm_private *priv = drm_dev->dev_private;
590 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900591 enum exynos_drm_output_type out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900592 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900593 int ret;
594
595 ctx->drm_dev = drm_dev;
596 ctx->pipe = priv->pipe++;
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100597 drm_dev->max_vblank_count = 0xffffffff;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900598
Andrzej Hajdab8182832015-10-20 18:22:41 +0900599 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
600 int tmp = (win == ctx->first_win) ? 0 : win;
601
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100602 ctx->configs[win].pixel_formats = decon_formats;
603 ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
604 ctx->configs[win].zpos = win;
605 ctx->configs[win].type = decon_win_types[tmp];
606
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100607 ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100608 1 << ctx->pipe, &ctx->configs[win]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900609 if (ret)
610 return ret;
611 }
612
Andrzej Hajdab8182832015-10-20 18:22:41 +0900613 exynos_plane = &ctx->planes[ctx->first_win];
Inki Dae9ac26de2016-04-18 17:59:01 +0900614 out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
Andrzej Hajdab8182832015-10-20 18:22:41 +0900615 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900616 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900617 ctx->pipe, out_type,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900618 &decon_crtc_ops, ctx);
619 if (IS_ERR(ctx->crtc)) {
620 ret = PTR_ERR(ctx->crtc);
621 goto err;
622 }
623
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900624 decon_clear_channels(ctx->crtc);
625
626 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900627 if (ret)
628 goto err;
629
630 return ret;
631err:
632 priv->pipe--;
633 return ret;
634}
635
636static void decon_unbind(struct device *dev, struct device *master, void *data)
637{
638 struct decon_context *ctx = dev_get_drvdata(dev);
639
640 decon_disable(ctx->crtc);
641
642 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900643 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900644}
645
646static const struct component_ops decon_component_ops = {
647 .bind = decon_bind,
648 .unbind = decon_unbind,
649};
650
Andrzej Hajda73488332017-03-14 09:27:57 +0100651static void decon_handle_vblank(struct decon_context *ctx)
652{
653 u32 frm;
654
655 spin_lock(&ctx->vblank_lock);
656
657 frm = decon_get_frame_count(ctx, true);
658
659 if (frm != ctx->frame_id) {
660 /* handle only if incremented, take care of wrap-around */
661 if ((s32)(frm - ctx->frame_id) > 0)
662 drm_crtc_handle_vblank(&ctx->crtc->base);
663 ctx->frame_id = frm;
664 }
665
666 spin_unlock(&ctx->vblank_lock);
667}
668
Andrzej Hajdab8182832015-10-20 18:22:41 +0900669static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900670{
671 struct decon_context *ctx = dev_id;
672 u32 val;
673
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200674 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900675 goto out;
676
677 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900678 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
679
680 if (val) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900681 writel(val, ctx->addr + DECON_VIDINTCON1);
Andrzej Hajda1514d502017-01-20 07:52:24 +0100682 if (ctx->out_type & IFTYPE_HDMI) {
683 val = readl(ctx->addr + DECON_VIDOUTCON0);
684 val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
685 if (val ==
686 (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
687 return IRQ_HANDLED;
688 }
Andrzej Hajda73488332017-03-14 09:27:57 +0100689 decon_handle_vblank(ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900690 }
691
692out:
693 return IRQ_HANDLED;
694}
695
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900696#ifdef CONFIG_PM
697static int exynos5433_decon_suspend(struct device *dev)
698{
699 struct decon_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100700 int i = ARRAY_SIZE(decon_clks_name);
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900701
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100702 while (--i >= 0)
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900703 clk_disable_unprepare(ctx->clks[i]);
704
705 return 0;
706}
707
708static int exynos5433_decon_resume(struct device *dev)
709{
710 struct decon_context *ctx = dev_get_drvdata(dev);
711 int i, ret;
712
713 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
714 ret = clk_prepare_enable(ctx->clks[i]);
715 if (ret < 0)
716 goto err;
717 }
718
719 return 0;
720
721err:
722 while (--i >= 0)
723 clk_disable_unprepare(ctx->clks[i]);
724
725 return ret;
726}
727#endif
728
729static const struct dev_pm_ops exynos5433_decon_pm_ops = {
730 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
731 NULL)
732};
733
Andrzej Hajdab8182832015-10-20 18:22:41 +0900734static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
735 {
736 .compatible = "samsung,exynos5433-decon",
Inki Dae9ac26de2016-04-18 17:59:01 +0900737 .data = (void *)I80_HW_TRG
Andrzej Hajdab8182832015-10-20 18:22:41 +0900738 },
739 {
740 .compatible = "samsung,exynos5433-decon-tv",
Inki Dae9ac26de2016-04-18 17:59:01 +0900741 .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900742 },
743 {},
744};
745MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
746
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900747static int exynos5433_decon_probe(struct platform_device *pdev)
748{
749 struct device *dev = &pdev->dev;
750 struct decon_context *ctx;
751 struct resource *res;
752 int ret;
753 int i;
754
755 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
756 if (!ctx)
757 return -ENOMEM;
758
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200759 __set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900760 ctx->dev = dev;
Inki Dae9ac26de2016-04-18 17:59:01 +0900761 ctx->out_type = (unsigned long)of_device_get_match_data(dev);
Andrzej Hajda73488332017-03-14 09:27:57 +0100762 spin_lock_init(&ctx->vblank_lock);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900763
Inki Dae9ac26de2016-04-18 17:59:01 +0900764 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900765 ctx->first_win = 1;
Inki Dae9ac26de2016-04-18 17:59:01 +0900766 } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200767 ctx->out_type |= IFTYPE_I80;
Inki Dae9ac26de2016-04-18 17:59:01 +0900768 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900769
Dan Carpenterac7ce782017-02-14 10:46:20 +0300770 if (ctx->out_type & I80_HW_TRG) {
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900771 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
772 "samsung,disp-sysreg");
773 if (IS_ERR(ctx->sysreg)) {
774 dev_err(dev, "failed to get system register\n");
775 return PTR_ERR(ctx->sysreg);
776 }
777 }
778
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900779 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
780 struct clk *clk;
781
782 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
783 if (IS_ERR(clk))
784 return PTR_ERR(clk);
785
786 ctx->clks[i] = clk;
787 }
788
789 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
790 if (!res) {
791 dev_err(dev, "cannot find IO resource\n");
792 return -ENXIO;
793 }
794
795 ctx->addr = devm_ioremap_resource(dev, res);
796 if (IS_ERR(ctx->addr)) {
797 dev_err(dev, "ioremap failed\n");
798 return PTR_ERR(ctx->addr);
799 }
800
801 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
Inki Dae9ac26de2016-04-18 17:59:01 +0900802 (ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900803 if (!res) {
804 dev_err(dev, "cannot find IRQ resource\n");
805 return -ENXIO;
806 }
807
Andrzej Hajdab8182832015-10-20 18:22:41 +0900808 ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
809 "drm_decon", ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900810 if (ret < 0) {
811 dev_err(dev, "lcd_sys irq request failed\n");
812 return ret;
813 }
814
815 platform_set_drvdata(pdev, ctx);
816
817 pm_runtime_enable(dev);
818
819 ret = component_add(dev, &decon_component_ops);
820 if (ret)
821 goto err_disable_pm_runtime;
822
823 return 0;
824
825err_disable_pm_runtime:
826 pm_runtime_disable(dev);
827
828 return ret;
829}
830
831static int exynos5433_decon_remove(struct platform_device *pdev)
832{
833 pm_runtime_disable(&pdev->dev);
834
835 component_del(&pdev->dev, &decon_component_ops);
836
837 return 0;
838}
839
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900840struct platform_driver exynos5433_decon_driver = {
841 .probe = exynos5433_decon_probe,
842 .remove = exynos5433_decon_remove,
843 .driver = {
844 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900845 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900846 .of_match_table = exynos5433_decon_driver_dt_match,
847 },
848};