blob: e00b2679964f834123cdffeb7073b41689585683 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Tomi Valkeinen35a339a2016-02-19 16:54:36 +020028#include "omapdss.h"
29
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053030#ifdef pr_fmt
31#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#endif
33
34#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053037#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038#endif
39
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define DSSDBG(format, ...) \
41 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
43#ifdef DSS_SUBSYS_NAME
44#define DSSERR(format, ...) \
45 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
46 ## __VA_ARGS__)
47#else
48#define DSSERR(format, ...) \
49 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
50#endif
51
52#ifdef DSS_SUBSYS_NAME
53#define DSSINFO(format, ...) \
54 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
55 ## __VA_ARGS__)
56#else
57#define DSSINFO(format, ...) \
58 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
59#endif
60
61#ifdef DSS_SUBSYS_NAME
62#define DSSWARN(format, ...) \
63 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
64 ## __VA_ARGS__)
65#else
66#define DSSWARN(format, ...) \
67 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
68#endif
69
70/* OMAP TRM gives bitfields as start:end, where start is the higher bit
71 number. For example 7:0 */
72#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
73#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
74#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
75#define FLD_MOD(orig, val, start, end) \
76 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
77
Archit Taneja569969d2011-08-22 17:41:57 +053078enum dss_io_pad_mode {
79 DSS_IO_PAD_MODE_RESET,
80 DSS_IO_PAD_MODE_RFBI,
81 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082};
83
Mythri P K7ed024a2011-03-09 16:31:38 +053084enum dss_hdmi_venc_clk_source_select {
85 DSS_VENC_TV_CLK = 0,
86 DSS_HDMI_M_PCLK = 1,
87};
88
Archit Taneja6ff8aa32011-08-25 18:35:58 +053089enum dss_dsi_content_type {
90 DSS_DSI_CONTENT_DCS,
91 DSS_DSI_CONTENT_GENERIC,
92};
93
Archit Tanejad9ac7732012-09-22 12:38:19 +053094enum dss_writeback_channel {
95 DSS_WB_LCD1_MGR = 0,
96 DSS_WB_LCD2_MGR = 1,
97 DSS_WB_TV_MGR = 2,
98 DSS_WB_OVL0 = 3,
99 DSS_WB_OVL1 = 4,
100 DSS_WB_OVL2 = 5,
101 DSS_WB_OVL3 = 6,
102 DSS_WB_LCD3_MGR = 7,
103};
104
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200105enum dss_pll_id {
106 DSS_PLL_DSI1,
107 DSS_PLL_DSI2,
108 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200109 DSS_PLL_VIDEO1,
110 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200111};
112
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300113struct dss_pll;
114
115#define DSS_PLL_MAX_HSDIVS 4
116
117/*
118 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
119 * Type-B PLLs: clkout[0] refers to m2.
120 */
121struct dss_pll_clock_info {
122 /* rates that we get with dividers below */
123 unsigned long fint;
124 unsigned long clkdco;
125 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
126
127 /* dividers */
128 u16 n;
129 u16 m;
130 u32 mf;
131 u16 mX[DSS_PLL_MAX_HSDIVS];
132 u16 sd;
133};
134
135struct dss_pll_ops {
136 int (*enable)(struct dss_pll *pll);
137 void (*disable)(struct dss_pll *pll);
138 int (*set_config)(struct dss_pll *pll,
139 const struct dss_pll_clock_info *cinfo);
140};
141
142struct dss_pll_hw {
143 unsigned n_max;
144 unsigned m_min;
145 unsigned m_max;
146 unsigned mX_max;
147
148 unsigned long fint_min, fint_max;
149 unsigned long clkdco_min, clkdco_low, clkdco_max;
150
151 u8 n_msb, n_lsb;
152 u8 m_msb, m_lsb;
153 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
154
155 bool has_stopmode;
156 bool has_freqsel;
157 bool has_selfreqdco;
158 bool has_refsel;
159};
160
161struct dss_pll {
162 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200163 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300164
165 struct clk *clkin;
166 struct regulator *regulator;
167
168 void __iomem *base;
169
170 const struct dss_pll_hw *hw;
171
172 const struct dss_pll_ops *ops;
173
174 struct dss_pll_clock_info cinfo;
175};
176
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200177struct dispc_clock_info {
178 /* rates that we get with dividers below */
179 unsigned long lck;
180 unsigned long pck;
181
182 /* dividers */
183 u16 lck_div;
184 u16 pck_div;
185};
186
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530187struct dss_lcd_mgr_config {
188 enum dss_io_pad_mode io_pad_mode;
189
190 bool stallmode;
191 bool fifohandcheck;
192
193 struct dispc_clock_info clock_info;
194
195 int video_port_width;
196
197 int lcden_sig_polarity;
198};
199
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200200struct seq_file;
201struct platform_device;
202
203/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300204struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200205int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
206void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200207int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200208int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200209
210/* display */
Tomi Valkeinen94140f02013-02-13 13:40:19 +0200211int display_init_sysfs(struct platform_device *pdev);
212void display_uninit_sysfs(struct platform_device *pdev);
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200213
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200214/* manager */
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +0300215int dss_init_overlay_managers(void);
216void dss_uninit_overlay_managers(void);
217int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
218void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200219int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
220 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530221int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
222 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200223int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200224 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530225 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530226 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200227 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200228
Archit Tanejaf476ae92012-06-29 14:37:03 +0530229static inline bool dss_mgr_is_lcd(enum omap_channel id)
230{
231 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
232 id == OMAP_DSS_CHANNEL_LCD3)
233 return true;
234 else
235 return false;
236}
237
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300238int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
239 struct platform_device *pdev);
240void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
241
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200242/* overlay */
243void dss_init_overlays(struct platform_device *pdev);
244void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200245void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200246int dss_ovl_simple_check(struct omap_overlay *ovl,
247 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530248int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
249 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530250bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
251 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300252int dss_overlay_kobj_init(struct omap_overlay *ovl,
253 struct platform_device *pdev);
254void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
256/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200257int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000258void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259
Tomi Valkeinen99767542014-07-04 13:38:27 +0530260int dss_runtime_get(void);
261void dss_runtime_put(void);
262
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200263unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530264int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530265void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300266enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530267const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000268void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200269
Tomi Valkeinen99767542014-07-04 13:38:27 +0530270/* DSS VIDEO PLL */
271struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
272 struct regulator *regulator);
273void dss_video_pll_uninit(struct dss_pll *pll);
274
Archit Tanejaef691ff2014-04-22 17:43:48 +0530275/* dss-of */
276struct device_node *dss_of_port_get_parent_device(struct device_node *port);
277u32 dss_of_port_get_port_number(struct device_node *port);
278
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530279#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000280void dss_debug_dump_clocks(struct seq_file *s);
281#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530283void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
284void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
285 enum omap_channel channel);
286
Archit Taneja889b4fd2012-07-20 17:18:49 +0530287void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288int dss_sdi_enable(void);
289void dss_sdi_disable(void);
290
Archit Taneja5a8b5722011-05-12 17:26:29 +0530291void dss_select_dsi_clk_source(int dsi_module,
292 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600293void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530294 enum omap_dss_clk_source clk_src);
295enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530296enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530297enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200298
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200299void dss_set_venc_output(enum omap_dss_venc_type type);
300void dss_set_dac_pwrdn_bgz(bool enable);
301
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200302int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200303
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200304typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200305bool dss_div_calc(unsigned long pck, unsigned long fck_min,
306 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200307
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200309int sdi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300310void sdi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200311
Archit Taneja387ce9f2014-05-22 17:01:57 +0530312#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300313int sdi_init_port(struct platform_device *pdev, struct device_node *port);
314void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530315#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300316static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530317 struct device_node *port)
318{
319 return 0;
320}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300321static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530322{
323}
324#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200325
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200326/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300327
Jani Nikula368a1482010-05-07 11:58:41 +0200328#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530329
330struct dentry;
331struct file_operations;
332
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200333int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300334void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200335
336void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200337
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200338void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530339u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
340
Jani Nikula368a1482010-05-07 11:58:41 +0200341#else
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530342static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
343{
Dan Carpenter85d90b12015-12-04 16:14:58 +0300344 WARN(1, "%s: DSI not compiled in, returning pixel_size as 0\n",
345 __func__);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530346 return 0;
347}
Jani Nikula368a1482010-05-07 11:58:41 +0200348#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349
350/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200351int dpi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300352void dpi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353
Archit Taneja387ce9f2014-05-22 17:01:57 +0530354#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300355int dpi_init_port(struct platform_device *pdev, struct device_node *port);
356void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530357#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300358static inline int dpi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530359 struct device_node *port)
360{
361 return 0;
362}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300363static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530364{
365}
366#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200367
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200369int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300370void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372
373void dispc_enable_sidle(void);
374void dispc_disable_sidle(void);
375
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376void dispc_lcd_enable_signal(bool enable);
377void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300378void dispc_enable_fifomerge(bool enable);
379void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300380
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200381typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
382 unsigned long pck, void *data);
383bool dispc_div_calc(unsigned long dispc,
384 unsigned long pck_min, unsigned long pck_max,
385 dispc_div_calc_func func, void *data);
386
Archit Taneja8f366162012-04-16 12:53:44 +0530387bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530388 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300389int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
390 struct dispc_clock_info *cinfo);
391
392
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200393void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200394void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300395 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
396 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300397
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530398void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200399 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300400int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000401 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300402void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530404u32 dispc_wb_get_framedone_irq(void);
405bool dispc_wb_go_busy(void);
406void dispc_wb_go(void);
407void dispc_wb_enable(bool enable);
408bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530409void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530410int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530411 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530412
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200413/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200414int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300415void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200416
Mythri P Kc3198a52011-03-12 12:04:27 +0530417/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530418int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300419void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530420
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200421int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300422void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200423
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200424/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200425int rfbi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300426void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200428
429#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
430static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
431{
432 int b;
433 for (b = 0; b < 32; ++b) {
434 if (irqstatus & (1 << b))
435 irq_arr[b]++;
436 }
437}
438#endif
439
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300440/* PLL */
441typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
442 unsigned long clkdco, void *data);
443typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
444 void *data);
445
446int dss_pll_register(struct dss_pll *pll);
447void dss_pll_unregister(struct dss_pll *pll);
448struct dss_pll *dss_pll_find(const char *name);
449int dss_pll_enable(struct dss_pll *pll);
450void dss_pll_disable(struct dss_pll *pll);
451int dss_pll_set_config(struct dss_pll *pll,
452 const struct dss_pll_clock_info *cinfo);
453
454bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
455 unsigned long out_min, unsigned long out_max,
456 dss_hsdiv_calc_func func, void *data);
457bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
458 unsigned long pll_min, unsigned long pll_max,
459 dss_pll_calc_func func, void *data);
460int dss_pll_write_config_type_a(struct dss_pll *pll,
461 const struct dss_pll_clock_info *cinfo);
462int dss_pll_write_config_type_b(struct dss_pll *pll,
463 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200464int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300465
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200466#endif