blob: 1367fa94105f198db72eedaef848c2f823390374 [file] [log] [blame]
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07001#ifndef __LINUX_GPIO_DRIVER_H
2#define __LINUX_GPIO_DRIVER_H
3
Linus Walleijff2b1352015-10-20 11:10:38 +02004#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07005#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01006#include <linux/irq.h>
7#include <linux/irqchip/chained_irq.h>
8#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +03009#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010010#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030011#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070012
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090014struct of_phandle_args;
15struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110016struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020017struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040018struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070019
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090020#ifdef CONFIG_GPIOLIB
21
Thierry Redingc44eafd2017-11-07 19:15:45 +010022#ifdef CONFIG_GPIOLIB_IRQCHIP
23/**
24 * struct gpio_irq_chip - GPIO interrupt controller
25 */
26struct gpio_irq_chip {
27 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010028 * @chip:
29 *
30 * GPIO IRQ chip implementation, provided by GPIO driver.
31 */
32 struct irq_chip *chip;
33
34 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010035 * @domain:
36 *
37 * Interrupt translation domain; responsible for mapping between GPIO
38 * hwirq number and Linux IRQ number.
39 */
40 struct irq_domain *domain;
41
42 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010043 * @domain_ops:
44 *
45 * Table of interrupt domain operations for this IRQ chip.
46 */
47 const struct irq_domain_ops *domain_ops;
48
49 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010050 * @handler:
51 *
52 * The IRQ handler to use (often a predefined IRQ core function) for
53 * GPIO IRQs, provided by GPIO driver.
54 */
55 irq_flow_handler_t handler;
56
57 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010058 * @default_type:
59 *
60 * Default IRQ triggering type applied during GPIO driver
61 * initialization, provided by GPIO driver.
62 */
63 unsigned int default_type;
64
65 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010066 * @parent_handler:
67 *
68 * The interrupt handler for the GPIO chip's parent interrupts, may be
69 * NULL if the parent interrupts are nested rather than cascaded.
70 */
71 irq_flow_handler_t parent_handler;
72
73 /**
74 * @parent_handler_data:
75 *
76 * Data associated, and passed to, the handler for the parent
77 * interrupt.
78 */
79 void *parent_handler_data;
80};
Thierry Redingda80ff82017-11-07 19:15:46 +010081
82static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
83{
84 return container_of(chip, struct gpio_irq_chip, chip);
85}
Thierry Redingc44eafd2017-11-07 19:15:45 +010086#endif
87
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070088/**
89 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +010090 * @label: a functional name for the GPIO device, such as a part
91 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +020092 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +010093 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070094 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070095 * @request: optional hook for chip-specific activation, such as
96 * enabling module power and clock; may sleep
97 * @free: optional hook for chip-specific deactivation, such as
98 * disabling module power and clock; may sleep
99 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
100 * (same as GPIOF_DIR_XXX), or negative error
101 * @direction_input: configures signal "offset" as input, or returns error
102 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200103 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200104 * @get_multiple: reads values for multiple signals defined by "mask" and
105 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700106 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100107 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300108 * @set_config: optional hook for all kinds of settings. Uses the same
109 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700110 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
111 * implementation may not sleep
112 * @dbg_show: optional routine to show contents in debugfs; default code
113 * will be used when this is omitted, but custom code can show extra
114 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200115 * @base: identifies the first GPIO number handled by this chip;
116 * or, if negative during registration, requests dynamic ID allocation.
117 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200118 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200119 * let gpiolib select the chip base in all possible cases. We want to
120 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700121 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
122 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700123 * @names: if set, must be an array of strings to use as alternative
124 * names for the GPIOs in this chip. Any entry in the array
125 * may be NULL if there is no alias for the GPIO, however the
126 * array must be @ngpio entries long. A name can include a single printk
127 * format specifier for an unsigned int. It is substituted by the actual
128 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100129 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200130 * must while accessing GPIO expander chips over I2C or SPI. This
131 * implies that if the chip supports IRQs, these IRQs need to be threaded
132 * as the chip access may sleep when e.g. reading out the IRQ status
133 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100134 * @read_reg: reader function for generic GPIO
135 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200136 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
137 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
138 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100139 * @reg_dat: data (in) register for generic GPIO
140 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600141 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100142 * @reg_dir: direction setting register for generic GPIO
143 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
144 * <register width> * 8
145 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
146 * shadowed and real data registers writes together.
147 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
148 * safely.
149 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
150 * direction safely.
Linus Walleijd245b3f2016-11-24 10:57:25 +0100151 * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
152 * provided by GPIO driver for chained interrupt (not for nested
153 * interrupts).
154 * @irq_nested: True if set the interrupt handling is nested.
Mika Westerberg79b804c2016-09-20 15:15:21 +0300155 * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
156 * bits set to one
157 * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
158 * be included in IRQ domain of the chip
Grygorii Strashko41d6bb42015-08-17 15:35:24 +0300159 * @lock_key: per GPIO IRQ chip lockdep class
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700160 *
161 * A gpio_chip can help platforms abstract various sources of GPIOs so
162 * they can all be accessed through a common programing interface.
163 * Example sources would be SOC controllers, FPGAs, multifunction
164 * chips, dedicated GPIO expanders, and so on.
165 *
166 * Each chip controls a number of signals, identified in method calls
167 * by "offset" values in the range 0..(@ngpio - 1). When those signals
168 * are referenced through calls like gpio_get_value(gpio), the offset
169 * is calculated by subtracting @base from the gpio number.
170 */
171struct gpio_chip {
172 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200173 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100174 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700175 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700176
177 int (*request)(struct gpio_chip *chip,
178 unsigned offset);
179 void (*free)(struct gpio_chip *chip,
180 unsigned offset);
181 int (*get_direction)(struct gpio_chip *chip,
182 unsigned offset);
183 int (*direction_input)(struct gpio_chip *chip,
184 unsigned offset);
185 int (*direction_output)(struct gpio_chip *chip,
186 unsigned offset, int value);
187 int (*get)(struct gpio_chip *chip,
188 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200189 int (*get_multiple)(struct gpio_chip *chip,
190 unsigned long *mask,
191 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700192 void (*set)(struct gpio_chip *chip,
193 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100194 void (*set_multiple)(struct gpio_chip *chip,
195 unsigned long *mask,
196 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300197 int (*set_config)(struct gpio_chip *chip,
198 unsigned offset,
199 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700200 int (*to_irq)(struct gpio_chip *chip,
201 unsigned offset);
202
203 void (*dbg_show)(struct seq_file *s,
204 struct gpio_chip *chip);
205 int base;
206 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700207 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100208 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700209
Linus Walleij0f4630f2015-12-04 14:02:58 +0100210#if IS_ENABLED(CONFIG_GPIO_GENERIC)
211 unsigned long (*read_reg)(void __iomem *reg);
212 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200213 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100214 void __iomem *reg_dat;
215 void __iomem *reg_set;
216 void __iomem *reg_clr;
217 void __iomem *reg_dir;
218 int bgpio_bits;
219 spinlock_t bgpio_lock;
220 unsigned long bgpio_data;
221 unsigned long bgpio_dir;
222#endif
223
Linus Walleij14250522014-03-25 10:40:18 +0100224#ifdef CONFIG_GPIOLIB_IRQCHIP
225 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200226 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100227 * to handle IRQs for most practical cases.
228 */
Thierry Reding6f793092017-04-03 18:05:21 +0200229 unsigned int irq_chained_parent;
Linus Walleijd245b3f2016-11-24 10:57:25 +0100230 bool irq_nested;
Mika Westerberg79b804c2016-09-20 15:15:21 +0300231 bool irq_need_valid_mask;
232 unsigned long *irq_valid_mask;
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300233 struct lock_class_key *lock_key;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100234
235 /**
236 * @irq:
237 *
238 * Integrates interrupt chip functionality with the GPIO chip. Can be
239 * used to handle IRQs for most practical cases.
240 */
241 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100242#endif
243
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700244#if defined(CONFIG_OF_GPIO)
245 /*
246 * If CONFIG_OF is enabled, then all GPIO controllers described in the
247 * device tree automatically may have an OF translation
248 */
Thierry Reding67049c52017-07-24 16:57:23 +0200249
250 /**
251 * @of_node:
252 *
253 * Pointer to a device tree node representing this GPIO controller.
254 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700255 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200256
257 /**
258 * @of_gpio_n_cells:
259 *
260 * Number of cells used to form the GPIO specifier.
261 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200262 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200263
264 /**
265 * @of_xlate:
266 *
267 * Callback to translate a device tree GPIO specifier into a chip-
268 * relative GPIO number and flags.
269 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700270 int (*of_xlate)(struct gpio_chip *gc,
271 const struct of_phandle_args *gpiospec, u32 *flags);
272#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700273};
274
275extern const char *gpiochip_is_requested(struct gpio_chip *chip,
276 unsigned offset);
277
278/* add/remove chips */
Linus Walleijb08ea352015-12-03 15:14:13 +0100279extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
280static inline int gpiochip_add(struct gpio_chip *chip)
281{
282 return gpiochip_add_data(chip, NULL);
283}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200284extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530285extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
286 void *data);
287extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
288
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700289extern struct gpio_chip *gpiochip_find(void *data,
290 int (*match)(struct gpio_chip *chip, void *data));
291
292/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900293int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
294void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100295bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700296
Linus Walleij143b65d2016-02-16 15:41:42 +0100297/* Line status inquiry for drivers */
298bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
299bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
300
Charles Keepax05f479b2017-05-23 15:47:29 +0100301/* Sleep persistence inquiry for drivers */
302bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
303
Linus Walleijb08ea352015-12-03 15:14:13 +0100304/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100305void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100306
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900307struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
308
Linus Walleij0f4630f2015-12-04 14:02:58 +0100309struct bgpio_pdata {
310 const char *label;
311 int base;
312 int ngpio;
313};
314
Arnd Bergmannc474e342016-01-09 22:16:42 +0100315#if IS_ENABLED(CONFIG_GPIO_GENERIC)
316
Linus Walleij0f4630f2015-12-04 14:02:58 +0100317int bgpio_init(struct gpio_chip *gc, struct device *dev,
318 unsigned long sz, void __iomem *dat, void __iomem *set,
319 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
320 unsigned long flags);
321
322#define BGPIOF_BIG_ENDIAN BIT(0)
323#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
324#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
325#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
326#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
327#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
328
329#endif
330
Linus Walleij14250522014-03-25 10:40:18 +0100331#ifdef CONFIG_GPIOLIB_IRQCHIP
332
333void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
334 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200335 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100336 irq_flow_handler_t parent_handler);
337
Linus Walleijd245b3f2016-11-24 10:57:25 +0100338void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
339 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200340 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100341
Linus Walleij739e6f52017-01-11 13:37:07 +0100342int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
343 struct irq_chip *irqchip,
344 unsigned int first_irq,
345 irq_flow_handler_t handler,
346 unsigned int type,
347 bool nested,
348 struct lock_class_key *lock_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300349
Linus Walleij739e6f52017-01-11 13:37:07 +0100350#ifdef CONFIG_LOCKDEP
351
352/*
353 * Lockdep requires that each irqchip instance be created with a
354 * unique key so as to avoid unnecessary warnings. This upfront
355 * boilerplate static inlines provides such a key for each
356 * unique instance.
357 */
358static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
359 struct irq_chip *irqchip,
360 unsigned int first_irq,
361 irq_flow_handler_t handler,
362 unsigned int type)
363{
364 static struct lock_class_key key;
365
366 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
367 handler, type, false, &key);
368}
369
Linus Walleijd245b3f2016-11-24 10:57:25 +0100370static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
371 struct irq_chip *irqchip,
372 unsigned int first_irq,
373 irq_flow_handler_t handler,
374 unsigned int type)
375{
Linus Walleij739e6f52017-01-11 13:37:07 +0100376
377 static struct lock_class_key key;
378
379 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
380 handler, type, true, &key);
381}
382#else
383static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
384 struct irq_chip *irqchip,
385 unsigned int first_irq,
386 irq_flow_handler_t handler,
387 unsigned int type)
388{
389 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
390 handler, type, false, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100391}
392
Linus Walleij739e6f52017-01-11 13:37:07 +0100393static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
394 struct irq_chip *irqchip,
395 unsigned int first_irq,
396 irq_flow_handler_t handler,
397 unsigned int type)
398{
399 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
400 handler, type, true, NULL);
401}
402#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100403
Paul Bolle7d75a872014-09-05 13:09:25 +0200404#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100405
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200406int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
407void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300408int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
409 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200410
Linus Walleij964cb342015-03-18 01:56:17 +0100411#ifdef CONFIG_PINCTRL
412
413/**
414 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200415 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100416 * @pctldev: pinctrl device which handles corresponding pins
417 * @range: actual range of pins controlled by a gpio controller
418 */
Linus Walleij964cb342015-03-18 01:56:17 +0100419struct gpio_pin_range {
420 struct list_head node;
421 struct pinctrl_dev *pctldev;
422 struct pinctrl_gpio_range range;
423};
424
425int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
426 unsigned int gpio_offset, unsigned int pin_offset,
427 unsigned int npins);
428int gpiochip_add_pingroup_range(struct gpio_chip *chip,
429 struct pinctrl_dev *pctldev,
430 unsigned int gpio_offset, const char *pin_group);
431void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
432
433#else
434
435static inline int
436gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
437 unsigned int gpio_offset, unsigned int pin_offset,
438 unsigned int npins)
439{
440 return 0;
441}
442static inline int
443gpiochip_add_pingroup_range(struct gpio_chip *chip,
444 struct pinctrl_dev *pctldev,
445 unsigned int gpio_offset, const char *pin_group)
446{
447 return 0;
448}
449
450static inline void
451gpiochip_remove_pin_ranges(struct gpio_chip *chip)
452{
453}
454
455#endif /* CONFIG_PINCTRL */
456
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700457struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
458 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700459void gpiochip_free_own_desc(struct gpio_desc *desc);
460
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900461#else /* CONFIG_GPIOLIB */
462
463static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
464{
465 /* GPIO can never have been requested */
466 WARN_ON(1);
467 return ERR_PTR(-ENODEV);
468}
469
470#endif /* CONFIG_GPIOLIB */
471
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700472#endif