blob: 6a34f562b563d7adf929f375b881b5fe56b8602b [file] [log] [blame]
Steve Sakomancc175572008-10-30 21:35:26 -07001/*
2 * ALSA SoC TWL4030 codec driver
3 *
4 * Author: Steve Sakoman, <steve@sakoman.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
18 * 02110-1301 USA
19 *
20 */
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/init.h>
25#include <linux/delay.h>
26#include <linux/pm.h>
27#include <linux/i2c.h>
28#include <linux/platform_device.h>
Santosh Shilimkarb07682b2009-12-13 20:05:51 +010029#include <linux/i2c/twl.h>
Steve Sakomancc175572008-10-30 21:35:26 -070030#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/soc.h>
34#include <sound/soc-dapm.h>
35#include <sound/initval.h>
Peter Ujfalusic10b82c2008-11-24 13:49:35 +020036#include <sound/tlv.h>
Steve Sakomancc175572008-10-30 21:35:26 -070037
38#include "twl4030.h"
39
40/*
41 * twl4030 register cache & default register settings
42 */
43static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
44 0x00, /* this register not used */
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +020045 0x91, /* REG_CODEC_MODE (0x1) */
Steve Sakomancc175572008-10-30 21:35:26 -070046 0xc3, /* REG_OPTION (0x2) */
47 0x00, /* REG_UNKNOWN (0x3) */
48 0x00, /* REG_MICBIAS_CTL (0x4) */
Grazvydas Ignotas5920b452008-12-02 20:48:58 +020049 0x20, /* REG_ANAMICL (0x5) */
50 0x00, /* REG_ANAMICR (0x6) */
51 0x00, /* REG_AVADC_CTL (0x7) */
Steve Sakomancc175572008-10-30 21:35:26 -070052 0x00, /* REG_ADCMICSEL (0x8) */
53 0x00, /* REG_DIGMIXING (0x9) */
54 0x0c, /* REG_ATXL1PGA (0xA) */
55 0x0c, /* REG_ATXR1PGA (0xB) */
56 0x00, /* REG_AVTXL2PGA (0xC) */
57 0x00, /* REG_AVTXR2PGA (0xD) */
Peter Ujfalusic42a59e2010-02-09 15:24:04 +020058 0x00, /* REG_AUDIO_IF (0xE) */
Steve Sakomancc175572008-10-30 21:35:26 -070059 0x00, /* REG_VOICE_IF (0xF) */
60 0x00, /* REG_ARXR1PGA (0x10) */
61 0x00, /* REG_ARXL1PGA (0x11) */
62 0x6c, /* REG_ARXR2PGA (0x12) */
63 0x6c, /* REG_ARXL2PGA (0x13) */
64 0x00, /* REG_VRXPGA (0x14) */
65 0x00, /* REG_VSTPGA (0x15) */
66 0x00, /* REG_VRX2ARXPGA (0x16) */
Peter Ujfalusic8124592010-01-28 15:57:04 +020067 0x00, /* REG_AVDAC_CTL (0x17) */
Steve Sakomancc175572008-10-30 21:35:26 -070068 0x00, /* REG_ARX2VTXPGA (0x18) */
69 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
70 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
Peter Ujfalusic8124592010-01-28 15:57:04 +020071 0x4a, /* REG_ARXL2_APGA_CTL (0x1B) */
72 0x4a, /* REG_ARXR2_APGA_CTL (0x1C) */
Steve Sakomancc175572008-10-30 21:35:26 -070073 0x00, /* REG_ATX2ARXPGA (0x1D) */
74 0x00, /* REG_BT_IF (0x1E) */
75 0x00, /* REG_BTPGA (0x1F) */
76 0x00, /* REG_BTSTPGA (0x20) */
77 0x00, /* REG_EAR_CTL (0x21) */
Peter Ujfalusie47c7962010-02-17 09:49:54 +020078 0x00, /* REG_HS_SEL (0x22) */
79 0x00, /* REG_HS_GAIN_SET (0x23) */
Steve Sakomancc175572008-10-30 21:35:26 -070080 0x00, /* REG_HS_POPN_SET (0x24) */
81 0x00, /* REG_PREDL_CTL (0x25) */
82 0x00, /* REG_PREDR_CTL (0x26) */
83 0x00, /* REG_PRECKL_CTL (0x27) */
84 0x00, /* REG_PRECKR_CTL (0x28) */
85 0x00, /* REG_HFL_CTL (0x29) */
86 0x00, /* REG_HFR_CTL (0x2A) */
87 0x00, /* REG_ALC_CTL (0x2B) */
88 0x00, /* REG_ALC_SET1 (0x2C) */
89 0x00, /* REG_ALC_SET2 (0x2D) */
90 0x00, /* REG_BOOST_CTL (0x2E) */
Peter Ujfalusif8d05bd2008-11-24 08:25:45 +020091 0x00, /* REG_SOFTVOL_CTL (0x2F) */
Steve Sakomancc175572008-10-30 21:35:26 -070092 0x00, /* REG_DTMF_FREQSEL (0x30) */
93 0x00, /* REG_DTMF_TONEXT1H (0x31) */
94 0x00, /* REG_DTMF_TONEXT1L (0x32) */
95 0x00, /* REG_DTMF_TONEXT2H (0x33) */
96 0x00, /* REG_DTMF_TONEXT2L (0x34) */
97 0x00, /* REG_DTMF_TONOFF (0x35) */
98 0x00, /* REG_DTMF_WANONOFF (0x36) */
99 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
100 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
101 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
Peter Ujfalusic8124592010-01-28 15:57:04 +0200102 0x06, /* REG_APLL_CTL (0x3A) */
Steve Sakomancc175572008-10-30 21:35:26 -0700103 0x00, /* REG_DTMF_CTL (0x3B) */
104 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
105 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
106 0x00, /* REG_MISC_SET_1 (0x3E) */
107 0x00, /* REG_PCMBTMUX (0x3F) */
108 0x00, /* not used (0x40) */
109 0x00, /* not used (0x41) */
110 0x00, /* not used (0x42) */
111 0x00, /* REG_RX_PATH_SEL (0x43) */
112 0x00, /* REG_VDL_APGA_CTL (0x44) */
113 0x00, /* REG_VIBRA_CTL (0x45) */
114 0x00, /* REG_VIBRA_SET (0x46) */
115 0x00, /* REG_VIBRA_PWM_SET (0x47) */
116 0x00, /* REG_ANAMIC_GAIN (0x48) */
117 0x00, /* REG_MISC_SET_2 (0x49) */
Peter Ujfalusif3b5d302009-05-25 11:12:12 +0300118 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
Steve Sakomancc175572008-10-30 21:35:26 -0700119};
120
Peter Ujfalusi73939582009-01-29 14:57:50 +0200121/* codec private data */
122struct twl4030_priv {
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300123 struct snd_soc_codec codec;
124
Peter Ujfalusi73939582009-01-29 14:57:50 +0200125 unsigned int codec_powered;
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300126
127 /* reference counts of AIF/APLL users */
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200128 unsigned int apll_enabled;
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +0200129
130 struct snd_pcm_substream *master_substream;
131 struct snd_pcm_substream *slave_substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +0300132
133 unsigned int configured;
134 unsigned int rate;
135 unsigned int sample_bits;
136 unsigned int channels;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300137
138 unsigned int sysclk;
139
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200140 /* Output (with associated amp) states */
141 u8 hsl_enabled, hsr_enabled;
142 u8 earpiece_enabled;
143 u8 predrivel_enabled, predriver_enabled;
144 u8 carkitl_enabled, carkitr_enabled;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200145};
146
Steve Sakomancc175572008-10-30 21:35:26 -0700147/*
148 * read twl4030 register cache
149 */
150static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
151 unsigned int reg)
152{
Takashi Iwaid08664f2009-06-04 09:58:18 +0200153 u8 *cache = codec->reg_cache;
Steve Sakomancc175572008-10-30 21:35:26 -0700154
Ian Molton91432e92009-01-17 17:44:23 +0000155 if (reg >= TWL4030_CACHEREGNUM)
156 return -EIO;
157
Steve Sakomancc175572008-10-30 21:35:26 -0700158 return cache[reg];
159}
160
161/*
162 * write twl4030 register cache
163 */
164static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
165 u8 reg, u8 value)
166{
167 u8 *cache = codec->reg_cache;
168
169 if (reg >= TWL4030_CACHEREGNUM)
170 return;
171 cache[reg] = value;
172}
173
174/*
175 * write to the twl4030 register space
176 */
177static int twl4030_write(struct snd_soc_codec *codec,
178 unsigned int reg, unsigned int value)
179{
Mark Brownb2c812e2010-04-14 15:35:19 +0900180 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200181 int write_to_reg = 0;
182
Steve Sakomancc175572008-10-30 21:35:26 -0700183 twl4030_write_reg_cache(codec, reg, value);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200184 if (likely(reg < TWL4030_REG_SW_SHADOW)) {
185 /* Decide if the given register can be written */
186 switch (reg) {
187 case TWL4030_REG_EAR_CTL:
188 if (twl4030->earpiece_enabled)
189 write_to_reg = 1;
190 break;
191 case TWL4030_REG_PREDL_CTL:
192 if (twl4030->predrivel_enabled)
193 write_to_reg = 1;
194 break;
195 case TWL4030_REG_PREDR_CTL:
196 if (twl4030->predriver_enabled)
197 write_to_reg = 1;
198 break;
199 case TWL4030_REG_PRECKL_CTL:
200 if (twl4030->carkitl_enabled)
201 write_to_reg = 1;
202 break;
203 case TWL4030_REG_PRECKR_CTL:
204 if (twl4030->carkitr_enabled)
205 write_to_reg = 1;
206 break;
207 case TWL4030_REG_HS_GAIN_SET:
208 if (twl4030->hsl_enabled || twl4030->hsr_enabled)
209 write_to_reg = 1;
210 break;
211 default:
212 /* All other register can be written */
213 write_to_reg = 1;
214 break;
215 }
216 if (write_to_reg)
217 return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
218 value, reg);
219 }
220 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700221}
222
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200223static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
Steve Sakomancc175572008-10-30 21:35:26 -0700224{
Mark Brownb2c812e2010-04-14 15:35:19 +0900225 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300226 int mode;
Steve Sakomancc175572008-10-30 21:35:26 -0700227
Peter Ujfalusi73939582009-01-29 14:57:50 +0200228 if (enable == twl4030->codec_powered)
229 return;
230
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200231 if (enable)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300232 mode = twl4030_codec_enable_resource(TWL4030_CODEC_RES_POWER);
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200233 else
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300234 mode = twl4030_codec_disable_resource(TWL4030_CODEC_RES_POWER);
Steve Sakomancc175572008-10-30 21:35:26 -0700235
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300236 if (mode >= 0) {
237 twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
238 twl4030->codec_powered = enable;
239 }
Steve Sakomancc175572008-10-30 21:35:26 -0700240
241 /* REVISIT: this delay is present in TI sample drivers */
242 /* but there seems to be no TRM requirement for it */
243 udelay(10);
244}
245
246static void twl4030_init_chip(struct snd_soc_codec *codec)
247{
Peter Ujfalusi16a30fb2009-05-29 09:22:37 +0300248 u8 *cache = codec->reg_cache;
Steve Sakomancc175572008-10-30 21:35:26 -0700249 int i;
250
251 /* clear CODECPDZ prior to setting register defaults */
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200252 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -0700253
254 /* set all audio section registers to reasonable defaults */
255 for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
Peter Ujfalusi68d01952009-11-04 09:58:20 +0200256 if (i != TWL4030_REG_APLL_CTL)
257 twl4030_write(codec, i, cache[i]);
Steve Sakomancc175572008-10-30 21:35:26 -0700258
259}
260
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200261static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
Peter Ujfalusi73939582009-01-29 14:57:50 +0200262{
Mark Brownb2c812e2010-04-14 15:35:19 +0900263 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300264 int status = -1;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200265
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300266 if (enable) {
267 twl4030->apll_enabled++;
268 if (twl4030->apll_enabled == 1)
269 status = twl4030_codec_enable_resource(
270 TWL4030_CODEC_RES_APLL);
271 } else {
272 twl4030->apll_enabled--;
273 if (!twl4030->apll_enabled)
274 status = twl4030_codec_disable_resource(
275 TWL4030_CODEC_RES_APLL);
276 }
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300277
278 if (status >= 0)
279 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
Peter Ujfalusi73939582009-01-29 14:57:50 +0200280}
281
Peter Ujfalusi006f367e2009-01-27 11:29:43 +0200282static void twl4030_power_up(struct snd_soc_codec *codec)
283{
Mark Brownb2c812e2010-04-14 15:35:19 +0900284 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi006f367e2009-01-27 11:29:43 +0200285 u8 anamicl, regmisc1, byte;
286 int i = 0;
287
Peter Ujfalusi73939582009-01-29 14:57:50 +0200288 if (twl4030->codec_powered)
289 return;
290
Peter Ujfalusi006f367e2009-01-27 11:29:43 +0200291 /* set CODECPDZ to turn on codec */
292 twl4030_codec_enable(codec, 1);
293
294 /* initiate offset cancellation */
295 anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
296 twl4030_write(codec, TWL4030_REG_ANAMICL,
297 anamicl | TWL4030_CNCL_OFFSET_START);
298
299 /* wait for offset cancellation to complete */
300 do {
301 /* this takes a little while, so don't slam i2c */
302 udelay(2000);
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100303 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
Peter Ujfalusi006f367e2009-01-27 11:29:43 +0200304 TWL4030_REG_ANAMICL);
305 } while ((i++ < 100) &&
306 ((byte & TWL4030_CNCL_OFFSET_START) ==
307 TWL4030_CNCL_OFFSET_START));
308
309 /* Make sure that the reg_cache has the same value as the HW */
310 twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
311
312 /* anti-pop when changing analog gain */
313 regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
314 twl4030_write(codec, TWL4030_REG_MISC_SET_1,
315 regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
316
317 /* toggle CODECPDZ as per TRM */
318 twl4030_codec_enable(codec, 0);
319 twl4030_codec_enable(codec, 1);
320}
321
Peter Ujfalusi73939582009-01-29 14:57:50 +0200322/*
323 * Unconditional power down
324 */
Peter Ujfalusi006f367e2009-01-27 11:29:43 +0200325static void twl4030_power_down(struct snd_soc_codec *codec)
326{
327 /* power down */
328 twl4030_codec_enable(codec, 0);
329}
330
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200331/* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900332static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
333 SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
334 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
335 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
336 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
337};
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200338
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200339/* PreDrive Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900340static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
341 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
342 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
343 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
344 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
345};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200346
347/* PreDrive Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900348static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
349 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
350 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
351 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
352 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
353};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200354
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200355/* Headset Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900356static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
357 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
358 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
359 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
360};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200361
362/* Headset Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900363static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
364 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
365 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
366 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
367};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200368
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200369/* Carkit Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900370static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
371 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
372 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
373 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
374};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200375
376/* Carkit Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900377static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
378 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
379 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
380 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
381};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200382
Peter Ujfalusidf339802008-12-09 12:35:51 +0200383/* Handsfree Left */
384static const char *twl4030_handsfreel_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900385 {"Voice", "AudioL1", "AudioL2", "AudioR2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200386
387static const struct soc_enum twl4030_handsfreel_enum =
388 SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
389 ARRAY_SIZE(twl4030_handsfreel_texts),
390 twl4030_handsfreel_texts);
391
392static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
393SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
394
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300395/* Handsfree Left virtual mute */
396static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
397 SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
398
Peter Ujfalusidf339802008-12-09 12:35:51 +0200399/* Handsfree Right */
400static const char *twl4030_handsfreer_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900401 {"Voice", "AudioR1", "AudioR2", "AudioL2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200402
403static const struct soc_enum twl4030_handsfreer_enum =
404 SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
405 ARRAY_SIZE(twl4030_handsfreer_texts),
406 twl4030_handsfreer_texts);
407
408static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
409SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
410
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300411/* Handsfree Right virtual mute */
412static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
413 SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
414
Peter Ujfalusi376f7832009-05-05 08:55:47 +0300415/* Vibra */
416/* Vibra audio path selection */
417static const char *twl4030_vibra_texts[] =
418 {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
419
420static const struct soc_enum twl4030_vibra_enum =
421 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
422 ARRAY_SIZE(twl4030_vibra_texts),
423 twl4030_vibra_texts);
424
425static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
426SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
427
428/* Vibra path selection: local vibrator (PWM) or audio driven */
429static const char *twl4030_vibrapath_texts[] =
430 {"Local vibrator", "Audio"};
431
432static const struct soc_enum twl4030_vibrapath_enum =
433 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
434 ARRAY_SIZE(twl4030_vibrapath_texts),
435 twl4030_vibrapath_texts);
436
437static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
438SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
439
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200440/* Left analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900441static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300442 SOC_DAPM_SINGLE("Main Mic Capture Switch",
443 TWL4030_REG_ANAMICL, 0, 1, 0),
444 SOC_DAPM_SINGLE("Headset Mic Capture Switch",
445 TWL4030_REG_ANAMICL, 1, 1, 0),
446 SOC_DAPM_SINGLE("AUXL Capture Switch",
447 TWL4030_REG_ANAMICL, 2, 1, 0),
448 SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
449 TWL4030_REG_ANAMICL, 3, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900450};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200451
452/* Right analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900453static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300454 SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
455 SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900456};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200457
458/* TX1 L/R Analog/Digital microphone selection */
459static const char *twl4030_micpathtx1_texts[] =
460 {"Analog", "Digimic0"};
461
462static const struct soc_enum twl4030_micpathtx1_enum =
463 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
464 ARRAY_SIZE(twl4030_micpathtx1_texts),
465 twl4030_micpathtx1_texts);
466
467static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
468SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
469
470/* TX2 L/R Analog/Digital microphone selection */
471static const char *twl4030_micpathtx2_texts[] =
472 {"Analog", "Digimic1"};
473
474static const struct soc_enum twl4030_micpathtx2_enum =
475 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
476 ARRAY_SIZE(twl4030_micpathtx2_texts),
477 twl4030_micpathtx2_texts);
478
479static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
480SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
481
Peter Ujfalusi73939582009-01-29 14:57:50 +0200482/* Analog bypass for AudioR1 */
483static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
484 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
485
486/* Analog bypass for AudioL1 */
487static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
488 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
489
490/* Analog bypass for AudioR2 */
491static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
492 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
493
494/* Analog bypass for AudioL2 */
495static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
496 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
497
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -0500498/* Analog bypass for Voice */
499static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
500 SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
501
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200502/* Digital bypass gain, 0 mutes the bypass */
503static const unsigned int twl4030_dapm_dbypass_tlv[] = {
504 TLV_DB_RANGE_HEAD(2),
505 0, 3, TLV_DB_SCALE_ITEM(-2400, 0, 1),
506 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
507};
508
509/* Digital bypass left (TX1L -> RX2L) */
510static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
511 SOC_DAPM_SINGLE_TLV("Volume",
512 TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
513 twl4030_dapm_dbypass_tlv);
514
515/* Digital bypass right (TX1R -> RX2R) */
516static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
517 SOC_DAPM_SINGLE_TLV("Volume",
518 TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
519 twl4030_dapm_dbypass_tlv);
520
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -0500521/*
522 * Voice Sidetone GAIN volume control:
523 * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
524 */
525static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
526
527/* Digital bypass voice: sidetone (VUL -> VDL)*/
528static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
529 SOC_DAPM_SINGLE_TLV("Volume",
530 TWL4030_REG_VSTPGA, 0, 0x29, 0,
531 twl4030_dapm_dbypassv_tlv);
532
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200533static int micpath_event(struct snd_soc_dapm_widget *w,
534 struct snd_kcontrol *kcontrol, int event)
535{
536 struct soc_enum *e = (struct soc_enum *)w->kcontrols->private_value;
537 unsigned char adcmicsel, micbias_ctl;
538
539 adcmicsel = twl4030_read_reg_cache(w->codec, TWL4030_REG_ADCMICSEL);
540 micbias_ctl = twl4030_read_reg_cache(w->codec, TWL4030_REG_MICBIAS_CTL);
541 /* Prepare the bits for the given TX path:
542 * shift_l == 0: TX1 microphone path
543 * shift_l == 2: TX2 microphone path */
544 if (e->shift_l) {
545 /* TX2 microphone path */
546 if (adcmicsel & TWL4030_TX2IN_SEL)
547 micbias_ctl |= TWL4030_MICBIAS2_CTL; /* digimic */
548 else
549 micbias_ctl &= ~TWL4030_MICBIAS2_CTL;
550 } else {
551 /* TX1 microphone path */
552 if (adcmicsel & TWL4030_TX1IN_SEL)
553 micbias_ctl |= TWL4030_MICBIAS1_CTL; /* digimic */
554 else
555 micbias_ctl &= ~TWL4030_MICBIAS1_CTL;
556 }
557
558 twl4030_write(w->codec, TWL4030_REG_MICBIAS_CTL, micbias_ctl);
559
560 return 0;
561}
562
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300563/*
564 * Output PGA builder:
565 * Handle the muting and unmuting of the given output (turning off the
566 * amplifier associated with the output pin)
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200567 * On mute bypass the reg_cache and write 0 to the register
568 * On unmute: restore the register content from the reg_cache
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300569 * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
570 */
571#define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
572static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
573 struct snd_kcontrol *kcontrol, int event) \
574{ \
Mark Brownb2c812e2010-04-14 15:35:19 +0900575 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300576 \
577 switch (event) { \
578 case SND_SOC_DAPM_POST_PMU: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200579 twl4030->pin_name##_enabled = 1; \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300580 twl4030_write(w->codec, reg, \
581 twl4030_read_reg_cache(w->codec, reg)); \
582 break; \
583 case SND_SOC_DAPM_POST_PMD: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200584 twl4030->pin_name##_enabled = 0; \
585 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
586 0, reg); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300587 break; \
588 } \
589 return 0; \
590}
591
592TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
593TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
594TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
595TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
596TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
597
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300598static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
Stanley.Miao49d92c72008-12-11 23:28:10 +0800599{
Stanley.Miao49d92c72008-12-11 23:28:10 +0800600 unsigned char hs_ctl;
601
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300602 hs_ctl = twl4030_read_reg_cache(codec, reg);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800603
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300604 if (ramp) {
605 /* HF ramp-up */
606 hs_ctl |= TWL4030_HF_CTL_REF_EN;
607 twl4030_write(codec, reg, hs_ctl);
608 udelay(10);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800609 hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300610 twl4030_write(codec, reg, hs_ctl);
611 udelay(40);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800612 hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
Stanley.Miao49d92c72008-12-11 23:28:10 +0800613 hs_ctl |= TWL4030_HF_CTL_HB_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300614 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800615 } else {
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300616 /* HF ramp-down */
617 hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
618 hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
619 twl4030_write(codec, reg, hs_ctl);
620 hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
621 twl4030_write(codec, reg, hs_ctl);
622 udelay(40);
623 hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
624 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800625 }
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300626}
Stanley.Miao49d92c72008-12-11 23:28:10 +0800627
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300628static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
629 struct snd_kcontrol *kcontrol, int event)
630{
631 switch (event) {
632 case SND_SOC_DAPM_POST_PMU:
633 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
634 break;
635 case SND_SOC_DAPM_POST_PMD:
636 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
637 break;
638 }
639 return 0;
640}
641
642static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
643 struct snd_kcontrol *kcontrol, int event)
644{
645 switch (event) {
646 case SND_SOC_DAPM_POST_PMU:
647 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
648 break;
649 case SND_SOC_DAPM_POST_PMD:
650 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
651 break;
652 }
Stanley.Miao49d92c72008-12-11 23:28:10 +0800653 return 0;
654}
655
Jari Vanhala86139a12009-10-29 11:58:09 +0200656static int vibramux_event(struct snd_soc_dapm_widget *w,
657 struct snd_kcontrol *kcontrol, int event)
658{
659 twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
660 return 0;
661}
662
Peter Ujfalusi7729cf72009-10-29 11:58:10 +0200663static int apll_event(struct snd_soc_dapm_widget *w,
664 struct snd_kcontrol *kcontrol, int event)
665{
666 switch (event) {
667 case SND_SOC_DAPM_PRE_PMU:
668 twl4030_apll_enable(w->codec, 1);
669 break;
670 case SND_SOC_DAPM_POST_PMD:
671 twl4030_apll_enable(w->codec, 0);
672 break;
673 }
674 return 0;
675}
676
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300677static int aif_event(struct snd_soc_dapm_widget *w,
678 struct snd_kcontrol *kcontrol, int event)
679{
680 u8 audio_if;
681
682 audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
683 switch (event) {
684 case SND_SOC_DAPM_PRE_PMU:
685 /* Enable AIF */
686 /* enable the PLL before we use it to clock the DAI */
687 twl4030_apll_enable(w->codec, 1);
688
689 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
690 audio_if | TWL4030_AIF_EN);
691 break;
692 case SND_SOC_DAPM_POST_PMD:
693 /* disable the DAI before we stop it's source PLL */
694 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
695 audio_if & ~TWL4030_AIF_EN);
696 twl4030_apll_enable(w->codec, 0);
697 break;
698 }
699 return 0;
700}
701
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300702static void headset_ramp(struct snd_soc_codec *codec, int ramp)
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200703{
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500704 struct snd_soc_device *socdev = codec->socdev;
705 struct twl4030_setup_data *setup = socdev->codec_data;
706
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200707 unsigned char hs_gain, hs_pop;
Mark Brownb2c812e2010-04-14 15:35:19 +0900708 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300709 /* Base values for ramp delay calculation: 2^19 - 2^26 */
710 unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
711 8388608, 16777216, 33554432, 67108864};
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200712
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300713 hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
714 hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200715
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500716 /* Enable external mute control, this dramatically reduces
717 * the pop-noise */
718 if (setup && setup->hs_extmute) {
719 if (setup->set_hs_extmute) {
720 setup->set_hs_extmute(1);
721 } else {
722 hs_pop |= TWL4030_EXTMUTE;
723 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
724 }
725 }
726
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300727 if (ramp) {
728 /* Headset ramp-up according to the TRM */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200729 hs_pop |= TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300730 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200731 /* Actually write to the register */
732 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
733 hs_gain,
734 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200735 hs_pop |= TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300736 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500737 /* Wait ramp delay time + 1, so the VMID can settle */
738 mdelay((ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
739 twl4030->sysclk) + 1);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300740 } else {
741 /* Headset ramp-down _not_ according to
742 * the TRM, but in a way that it is working */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200743 hs_pop &= ~TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300744 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
745 /* Wait ramp delay time + 1, so the VMID can settle */
746 mdelay((ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
747 twl4030->sysclk) + 1);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200748 /* Bypass the reg_cache to mute the headset */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100749 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200750 hs_gain & (~0x0f),
751 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300752
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200753 hs_pop &= ~TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300754 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
755 }
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500756
757 /* Disable external mute */
758 if (setup && setup->hs_extmute) {
759 if (setup->set_hs_extmute) {
760 setup->set_hs_extmute(0);
761 } else {
762 hs_pop &= ~TWL4030_EXTMUTE;
763 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
764 }
765 }
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300766}
767
768static int headsetlpga_event(struct snd_soc_dapm_widget *w,
769 struct snd_kcontrol *kcontrol, int event)
770{
Mark Brownb2c812e2010-04-14 15:35:19 +0900771 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300772
773 switch (event) {
774 case SND_SOC_DAPM_POST_PMU:
775 /* Do the ramp-up only once */
776 if (!twl4030->hsr_enabled)
777 headset_ramp(w->codec, 1);
778
779 twl4030->hsl_enabled = 1;
780 break;
781 case SND_SOC_DAPM_POST_PMD:
782 /* Do the ramp-down only if both headsetL/R is disabled */
783 if (!twl4030->hsr_enabled)
784 headset_ramp(w->codec, 0);
785
786 twl4030->hsl_enabled = 0;
787 break;
788 }
789 return 0;
790}
791
792static int headsetrpga_event(struct snd_soc_dapm_widget *w,
793 struct snd_kcontrol *kcontrol, int event)
794{
Mark Brownb2c812e2010-04-14 15:35:19 +0900795 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300796
797 switch (event) {
798 case SND_SOC_DAPM_POST_PMU:
799 /* Do the ramp-up only once */
800 if (!twl4030->hsl_enabled)
801 headset_ramp(w->codec, 1);
802
803 twl4030->hsr_enabled = 1;
804 break;
805 case SND_SOC_DAPM_POST_PMD:
806 /* Do the ramp-down only if both headsetL/R is disabled */
807 if (!twl4030->hsl_enabled)
808 headset_ramp(w->codec, 0);
809
810 twl4030->hsr_enabled = 0;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200811 break;
812 }
813 return 0;
814}
815
Peter Ujfalusic10b82c2008-11-24 13:49:35 +0200816/*
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200817 * Some of the gain controls in TWL (mostly those which are associated with
818 * the outputs) are implemented in an interesting way:
819 * 0x0 : Power down (mute)
820 * 0x1 : 6dB
821 * 0x2 : 0 dB
822 * 0x3 : -6 dB
823 * Inverting not going to help with these.
824 * Custom volsw and volsw_2r get/put functions to handle these gain bits.
825 */
826#define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
827 xinvert, tlv_array) \
828{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
829 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
830 SNDRV_CTL_ELEM_ACCESS_READWRITE,\
831 .tlv.p = (tlv_array), \
832 .info = snd_soc_info_volsw, \
833 .get = snd_soc_get_volsw_twl4030, \
834 .put = snd_soc_put_volsw_twl4030, \
835 .private_value = (unsigned long)&(struct soc_mixer_control) \
836 {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
837 .max = xmax, .invert = xinvert} }
838#define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
839 xinvert, tlv_array) \
840{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
841 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
842 SNDRV_CTL_ELEM_ACCESS_READWRITE,\
843 .tlv.p = (tlv_array), \
844 .info = snd_soc_info_volsw_2r, \
845 .get = snd_soc_get_volsw_r2_twl4030,\
846 .put = snd_soc_put_volsw_r2_twl4030, \
847 .private_value = (unsigned long)&(struct soc_mixer_control) \
848 {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
Mark Brown64089b82008-12-08 19:17:58 +0000849 .rshift = xshift, .max = xmax, .invert = xinvert} }
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200850#define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
851 SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
852 xinvert, tlv_array)
853
854static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
855 struct snd_ctl_elem_value *ucontrol)
856{
857 struct soc_mixer_control *mc =
858 (struct soc_mixer_control *)kcontrol->private_value;
859 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
860 unsigned int reg = mc->reg;
861 unsigned int shift = mc->shift;
862 unsigned int rshift = mc->rshift;
863 int max = mc->max;
864 int mask = (1 << fls(max)) - 1;
865
866 ucontrol->value.integer.value[0] =
867 (snd_soc_read(codec, reg) >> shift) & mask;
868 if (ucontrol->value.integer.value[0])
869 ucontrol->value.integer.value[0] =
870 max + 1 - ucontrol->value.integer.value[0];
871
872 if (shift != rshift) {
873 ucontrol->value.integer.value[1] =
874 (snd_soc_read(codec, reg) >> rshift) & mask;
875 if (ucontrol->value.integer.value[1])
876 ucontrol->value.integer.value[1] =
877 max + 1 - ucontrol->value.integer.value[1];
878 }
879
880 return 0;
881}
882
883static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
884 struct snd_ctl_elem_value *ucontrol)
885{
886 struct soc_mixer_control *mc =
887 (struct soc_mixer_control *)kcontrol->private_value;
888 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
889 unsigned int reg = mc->reg;
890 unsigned int shift = mc->shift;
891 unsigned int rshift = mc->rshift;
892 int max = mc->max;
893 int mask = (1 << fls(max)) - 1;
894 unsigned short val, val2, val_mask;
895
896 val = (ucontrol->value.integer.value[0] & mask);
897
898 val_mask = mask << shift;
899 if (val)
900 val = max + 1 - val;
901 val = val << shift;
902 if (shift != rshift) {
903 val2 = (ucontrol->value.integer.value[1] & mask);
904 val_mask |= mask << rshift;
905 if (val2)
906 val2 = max + 1 - val2;
907 val |= val2 << rshift;
908 }
909 return snd_soc_update_bits(codec, reg, val_mask, val);
910}
911
912static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
913 struct snd_ctl_elem_value *ucontrol)
914{
915 struct soc_mixer_control *mc =
916 (struct soc_mixer_control *)kcontrol->private_value;
917 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
918 unsigned int reg = mc->reg;
919 unsigned int reg2 = mc->rreg;
920 unsigned int shift = mc->shift;
921 int max = mc->max;
922 int mask = (1<<fls(max))-1;
923
924 ucontrol->value.integer.value[0] =
925 (snd_soc_read(codec, reg) >> shift) & mask;
926 ucontrol->value.integer.value[1] =
927 (snd_soc_read(codec, reg2) >> shift) & mask;
928
929 if (ucontrol->value.integer.value[0])
930 ucontrol->value.integer.value[0] =
931 max + 1 - ucontrol->value.integer.value[0];
932 if (ucontrol->value.integer.value[1])
933 ucontrol->value.integer.value[1] =
934 max + 1 - ucontrol->value.integer.value[1];
935
936 return 0;
937}
938
939static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
940 struct snd_ctl_elem_value *ucontrol)
941{
942 struct soc_mixer_control *mc =
943 (struct soc_mixer_control *)kcontrol->private_value;
944 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
945 unsigned int reg = mc->reg;
946 unsigned int reg2 = mc->rreg;
947 unsigned int shift = mc->shift;
948 int max = mc->max;
949 int mask = (1 << fls(max)) - 1;
950 int err;
951 unsigned short val, val2, val_mask;
952
953 val_mask = mask << shift;
954 val = (ucontrol->value.integer.value[0] & mask);
955 val2 = (ucontrol->value.integer.value[1] & mask);
956
957 if (val)
958 val = max + 1 - val;
959 if (val2)
960 val2 = max + 1 - val2;
961
962 val = val << shift;
963 val2 = val2 << shift;
964
965 err = snd_soc_update_bits(codec, reg, val_mask, val);
966 if (err < 0)
967 return err;
968
969 err = snd_soc_update_bits(codec, reg2, val_mask, val2);
970 return err;
971}
972
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -0500973/* Codec operation modes */
974static const char *twl4030_op_modes_texts[] = {
975 "Option 2 (voice/audio)", "Option 1 (audio)"
976};
977
978static const struct soc_enum twl4030_op_modes_enum =
979 SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
980 ARRAY_SIZE(twl4030_op_modes_texts),
981 twl4030_op_modes_texts);
982
Mark Brown423c2382009-06-20 13:54:02 +0100983static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -0500984 struct snd_ctl_elem_value *ucontrol)
985{
986 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900987 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -0500988 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
989 unsigned short val;
990 unsigned short mask, bitmask;
991
992 if (twl4030->configured) {
993 printk(KERN_ERR "twl4030 operation mode cannot be "
994 "changed on-the-fly\n");
995 return -EBUSY;
996 }
997
998 for (bitmask = 1; bitmask < e->max; bitmask <<= 1)
999 ;
1000 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1001 return -EINVAL;
1002
1003 val = ucontrol->value.enumerated.item[0] << e->shift_l;
1004 mask = (bitmask - 1) << e->shift_l;
1005 if (e->shift_l != e->shift_r) {
1006 if (ucontrol->value.enumerated.item[1] > e->max - 1)
1007 return -EINVAL;
1008 val |= ucontrol->value.enumerated.item[1] << e->shift_r;
1009 mask |= (bitmask - 1) << e->shift_r;
1010 }
1011
1012 return snd_soc_update_bits(codec, e->reg, mask, val);
1013}
1014
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +02001015/*
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001016 * FGAIN volume control:
1017 * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
1018 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001019static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001020
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001021/*
1022 * CGAIN volume control:
1023 * 0 dB to 12 dB in 6 dB steps
1024 * value 2 and 3 means 12 dB
1025 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001026static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
1027
1028/*
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001029 * Voice Downlink GAIN volume control:
1030 * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
1031 */
1032static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
1033
1034/*
Peter Ujfalusid889a722008-12-01 10:03:46 +02001035 * Analog playback gain
1036 * -24 dB to 12 dB in 2 dB steps
1037 */
1038static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001039
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001040/*
Peter Ujfalusi42902392008-12-01 10:03:47 +02001041 * Gain controls tied to outputs
1042 * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
1043 */
1044static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
1045
1046/*
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001047 * Gain control for earpiece amplifier
1048 * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
1049 */
1050static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
1051
1052/*
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001053 * Capture gain after the ADCs
1054 * from 0 dB to 31 dB in 1 dB steps
1055 */
1056static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
1057
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001058/*
1059 * Gain control for input amplifiers
1060 * 0 dB to 30 dB in 6 dB steps
1061 */
1062static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
1063
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001064/* AVADC clock priority */
1065static const char *twl4030_avadc_clk_priority_texts[] = {
1066 "Voice high priority", "HiFi high priority"
1067};
1068
1069static const struct soc_enum twl4030_avadc_clk_priority_enum =
1070 SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
1071 ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
1072 twl4030_avadc_clk_priority_texts);
1073
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001074static const char *twl4030_rampdelay_texts[] = {
1075 "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
1076 "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
1077 "3495/2581/1748 ms"
1078};
1079
1080static const struct soc_enum twl4030_rampdelay_enum =
1081 SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
1082 ARRAY_SIZE(twl4030_rampdelay_texts),
1083 twl4030_rampdelay_texts);
1084
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001085/* Vibra H-bridge direction mode */
1086static const char *twl4030_vibradirmode_texts[] = {
1087 "Vibra H-bridge direction", "Audio data MSB",
1088};
1089
1090static const struct soc_enum twl4030_vibradirmode_enum =
1091 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
1092 ARRAY_SIZE(twl4030_vibradirmode_texts),
1093 twl4030_vibradirmode_texts);
1094
1095/* Vibra H-bridge direction */
1096static const char *twl4030_vibradir_texts[] = {
1097 "Positive polarity", "Negative polarity",
1098};
1099
1100static const struct soc_enum twl4030_vibradir_enum =
1101 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
1102 ARRAY_SIZE(twl4030_vibradir_texts),
1103 twl4030_vibradir_texts);
1104
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001105/* Digimic Left and right swapping */
1106static const char *twl4030_digimicswap_texts[] = {
1107 "Not swapped", "Swapped",
1108};
1109
1110static const struct soc_enum twl4030_digimicswap_enum =
1111 SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
1112 ARRAY_SIZE(twl4030_digimicswap_texts),
1113 twl4030_digimicswap_texts);
1114
Steve Sakomancc175572008-10-30 21:35:26 -07001115static const struct snd_kcontrol_new twl4030_snd_controls[] = {
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001116 /* Codec operation mode control */
1117 SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
1118 snd_soc_get_enum_double,
1119 snd_soc_put_twl4030_opmode_enum_double),
1120
Peter Ujfalusid889a722008-12-01 10:03:46 +02001121 /* Common playback gain controls */
1122 SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
1123 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1124 0, 0x3f, 0, digital_fine_tlv),
1125 SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
1126 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1127 0, 0x3f, 0, digital_fine_tlv),
1128
1129 SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
1130 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1131 6, 0x2, 0, digital_coarse_tlv),
1132 SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
1133 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1134 6, 0x2, 0, digital_coarse_tlv),
1135
1136 SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
1137 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1138 3, 0x12, 1, analog_tlv),
1139 SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
1140 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1141 3, 0x12, 1, analog_tlv),
Peter Ujfalusi44c55872008-12-09 08:45:44 +02001142 SOC_DOUBLE_R("DAC1 Analog Playback Switch",
1143 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1144 1, 1, 0),
1145 SOC_DOUBLE_R("DAC2 Analog Playback Switch",
1146 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1147 1, 1, 0),
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001148
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001149 /* Common voice downlink gain controls */
1150 SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
1151 TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
1152
1153 SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
1154 TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
1155
1156 SOC_SINGLE("DAC Voice Analog Downlink Switch",
1157 TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
1158
Peter Ujfalusi42902392008-12-01 10:03:47 +02001159 /* Separate output gain controls */
1160 SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
1161 TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
1162 4, 3, 0, output_tvl),
1163
1164 SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
1165 TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
1166
1167 SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
1168 TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
1169 4, 3, 0, output_tvl),
1170
1171 SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001172 TWL4030_REG_EAR_CTL, 4, 3, 0, output_ear_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001173
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001174 /* Common capture gain controls */
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001175 SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001176 TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
1177 0, 0x1f, 0, digital_capture_tlv),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001178 SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
1179 TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
1180 0, 0x1f, 0, digital_capture_tlv),
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001181
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001182 SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001183 0, 3, 5, 0, input_gain_tlv),
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001184
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001185 SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
1186
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001187 SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001188
1189 SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
1190 SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001191
1192 SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
Steve Sakomancc175572008-10-30 21:35:26 -07001193};
1194
Steve Sakomancc175572008-10-30 21:35:26 -07001195static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001196 /* Left channel inputs */
1197 SND_SOC_DAPM_INPUT("MAINMIC"),
1198 SND_SOC_DAPM_INPUT("HSMIC"),
1199 SND_SOC_DAPM_INPUT("AUXL"),
1200 SND_SOC_DAPM_INPUT("CARKITMIC"),
1201 /* Right channel inputs */
1202 SND_SOC_DAPM_INPUT("SUBMIC"),
1203 SND_SOC_DAPM_INPUT("AUXR"),
1204 /* Digital microphones (Stereo) */
1205 SND_SOC_DAPM_INPUT("DIGIMIC0"),
1206 SND_SOC_DAPM_INPUT("DIGIMIC1"),
Steve Sakomancc175572008-10-30 21:35:26 -07001207
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001208 /* Outputs */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001209 SND_SOC_DAPM_OUTPUT("EARPIECE"),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001210 SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
1211 SND_SOC_DAPM_OUTPUT("PREDRIVER"),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001212 SND_SOC_DAPM_OUTPUT("HSOL"),
1213 SND_SOC_DAPM_OUTPUT("HSOR"),
Peter Ujfalusi6a1bee42008-12-10 12:51:46 +02001214 SND_SOC_DAPM_OUTPUT("CARKITL"),
1215 SND_SOC_DAPM_OUTPUT("CARKITR"),
Peter Ujfalusidf339802008-12-09 12:35:51 +02001216 SND_SOC_DAPM_OUTPUT("HFL"),
1217 SND_SOC_DAPM_OUTPUT("HFR"),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001218 SND_SOC_DAPM_OUTPUT("VIBRA"),
Steve Sakomancc175572008-10-30 21:35:26 -07001219
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001220 /* AIF and APLL clocks for running DAIs (including loopback) */
1221 SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
1222 SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
1223 SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
1224
Peter Ujfalusi53b50472008-12-09 08:45:43 +02001225 /* DACs */
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001226 SND_SOC_DAPM_DAC("DAC Right1", "Right Front HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001227 SND_SOC_NOPM, 0, 0),
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001228 SND_SOC_DAPM_DAC("DAC Left1", "Left Front HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001229 SND_SOC_NOPM, 0, 0),
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001230 SND_SOC_DAPM_DAC("DAC Right2", "Right Rear HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001231 SND_SOC_NOPM, 0, 0),
Peter Ujfalusib4852b72009-05-22 15:12:15 +03001232 SND_SOC_DAPM_DAC("DAC Left2", "Left Rear HiFi Playback",
Peter Ujfalusi73939582009-01-29 14:57:50 +02001233 SND_SOC_NOPM, 0, 0),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001234 SND_SOC_DAPM_DAC("DAC Voice", "Voice Playback",
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001235 SND_SOC_NOPM, 0, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001236
Peter Ujfalusi73939582009-01-29 14:57:50 +02001237 /* Analog bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001238 SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1239 &twl4030_dapm_abypassr1_control),
1240 SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1241 &twl4030_dapm_abypassl1_control),
1242 SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1243 &twl4030_dapm_abypassr2_control),
1244 SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1245 &twl4030_dapm_abypassl2_control),
1246 SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
1247 &twl4030_dapm_abypassv_control),
1248
1249 /* Master analog loopback switch */
1250 SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
1251 NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001252
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001253 /* Digital bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001254 SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
1255 &twl4030_dapm_dbypassl_control),
1256 SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
1257 &twl4030_dapm_dbypassr_control),
1258 SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
1259 &twl4030_dapm_dbypassv_control),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001260
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001261 /* Digital mixers, power control for the physical DACs */
1262 SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
1263 TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
1264 SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
1265 TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
1266 SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
1267 TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
1268 SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
1269 TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
1270 SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
1271 TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
1272
1273 /* Analog mixers, power control for the physical PGAs */
1274 SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
1275 TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
1276 SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
1277 TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
1278 SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
1279 TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
1280 SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
1281 TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
1282 SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
1283 TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001284
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001285 SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
1286 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
1287
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001288 SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
1289 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001290
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001291 /* Output MIXER controls */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001292 /* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001293 SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
1294 &twl4030_dapm_earpiece_controls[0],
1295 ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001296 SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
1297 0, 0, NULL, 0, earpiecepga_event,
1298 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001299 /* PreDrivL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001300 SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
1301 &twl4030_dapm_predrivel_controls[0],
1302 ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001303 SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
1304 0, 0, NULL, 0, predrivelpga_event,
1305 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001306 SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
1307 &twl4030_dapm_predriver_controls[0],
1308 ARRAY_SIZE(twl4030_dapm_predriver_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001309 SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
1310 0, 0, NULL, 0, predriverpga_event,
1311 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001312 /* HeadsetL/R */
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001313 SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001314 &twl4030_dapm_hsol_controls[0],
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001315 ARRAY_SIZE(twl4030_dapm_hsol_controls)),
1316 SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
1317 0, 0, NULL, 0, headsetlpga_event,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001318 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1319 SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
1320 &twl4030_dapm_hsor_controls[0],
1321 ARRAY_SIZE(twl4030_dapm_hsor_controls)),
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001322 SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
1323 0, 0, NULL, 0, headsetrpga_event,
1324 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001325 /* CarkitL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001326 SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
1327 &twl4030_dapm_carkitl_controls[0],
1328 ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001329 SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
1330 0, 0, NULL, 0, carkitlpga_event,
1331 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001332 SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
1333 &twl4030_dapm_carkitr_controls[0],
1334 ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001335 SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
1336 0, 0, NULL, 0, carkitrpga_event,
1337 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001338
1339 /* Output MUX controls */
Peter Ujfalusidf339802008-12-09 12:35:51 +02001340 /* HandsfreeL/R */
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001341 SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
1342 &twl4030_dapm_handsfreel_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001343 SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001344 &twl4030_dapm_handsfreelmute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001345 SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
1346 0, 0, NULL, 0, handsfreelpga_event,
1347 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1348 SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
1349 &twl4030_dapm_handsfreer_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001350 SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001351 &twl4030_dapm_handsfreermute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001352 SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
1353 0, 0, NULL, 0, handsfreerpga_event,
1354 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001355 /* Vibra */
Jari Vanhala86139a12009-10-29 11:58:09 +02001356 SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
1357 &twl4030_dapm_vibra_control, vibramux_event,
1358 SND_SOC_DAPM_PRE_PMU),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001359 SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
1360 &twl4030_dapm_vibrapath_control),
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001361
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001362 /* Introducing four virtual ADC, since TWL4030 have four channel for
1363 capture */
1364 SND_SOC_DAPM_ADC("ADC Virtual Left1", "Left Front Capture",
1365 SND_SOC_NOPM, 0, 0),
1366 SND_SOC_DAPM_ADC("ADC Virtual Right1", "Right Front Capture",
1367 SND_SOC_NOPM, 0, 0),
1368 SND_SOC_DAPM_ADC("ADC Virtual Left2", "Left Rear Capture",
1369 SND_SOC_NOPM, 0, 0),
1370 SND_SOC_DAPM_ADC("ADC Virtual Right2", "Right Rear Capture",
1371 SND_SOC_NOPM, 0, 0),
1372
1373 /* Analog/Digital mic path selection.
1374 TX1 Left/Right: either analog Left/Right or Digimic0
1375 TX2 Left/Right: either analog Left/Right or Digimic1 */
1376 SND_SOC_DAPM_MUX_E("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
1377 &twl4030_dapm_micpathtx1_control, micpath_event,
1378 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
1379 SND_SOC_DAPM_POST_REG),
1380 SND_SOC_DAPM_MUX_E("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
1381 &twl4030_dapm_micpathtx2_control, micpath_event,
1382 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
1383 SND_SOC_DAPM_POST_REG),
1384
Joonyoung Shim97b80962009-05-11 20:36:08 +09001385 /* Analog input mixers for the capture amplifiers */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001386 SND_SOC_DAPM_MIXER("Analog Left",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001387 TWL4030_REG_ANAMICL, 4, 0,
1388 &twl4030_dapm_analoglmic_controls[0],
1389 ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
Peter Ujfalusi90289352009-08-14 08:44:00 +03001390 SND_SOC_DAPM_MIXER("Analog Right",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001391 TWL4030_REG_ANAMICR, 4, 0,
1392 &twl4030_dapm_analogrmic_controls[0],
1393 ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001394
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001395 SND_SOC_DAPM_PGA("ADC Physical Left",
1396 TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
1397 SND_SOC_DAPM_PGA("ADC Physical Right",
1398 TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001399
1400 SND_SOC_DAPM_PGA("Digimic0 Enable",
1401 TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0),
1402 SND_SOC_DAPM_PGA("Digimic1 Enable",
1403 TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0),
1404
1405 SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
1406 SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
1407 SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001408
Steve Sakomancc175572008-10-30 21:35:26 -07001409};
1410
1411static const struct snd_soc_dapm_route intercon[] = {
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001412 {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
1413 {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
1414 {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
1415 {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
1416 {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001417
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001418 /* Supply for the digital part (APLL) */
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001419 {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
1420
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001421 {"Digital R1 Playback Mixer", NULL, "AIF Enable"},
1422 {"Digital L1 Playback Mixer", NULL, "AIF Enable"},
1423 {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
1424 {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
1425
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001426 {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
1427 {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
1428 {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
1429 {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
1430 {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001431
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001432 /* Internal playback routings */
1433 /* Earpiece */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001434 {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
1435 {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1436 {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1437 {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001438 {"Earpiece PGA", NULL, "Earpiece Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001439 /* PreDrivL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001440 {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
1441 {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1442 {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1443 {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001444 {"PredriveL PGA", NULL, "PredriveL Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001445 /* PreDrivR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001446 {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
1447 {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1448 {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
1449 {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001450 {"PredriveR PGA", NULL, "PredriveR Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001451 /* HeadsetL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001452 {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
1453 {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1454 {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001455 {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001456 /* HeadsetR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001457 {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
1458 {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1459 {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001460 {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001461 /* CarkitL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001462 {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
1463 {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1464 {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001465 {"CarkitL PGA", NULL, "CarkitL Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001466 /* CarkitR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001467 {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
1468 {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1469 {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001470 {"CarkitR PGA", NULL, "CarkitR Mixer"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001471 /* HandsfreeL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001472 {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
1473 {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
1474 {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
1475 {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001476 {"HandsfreeL", "Switch", "HandsfreeL Mux"},
1477 {"HandsfreeL PGA", NULL, "HandsfreeL"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001478 /* HandsfreeR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001479 {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
1480 {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
1481 {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
1482 {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001483 {"HandsfreeR", "Switch", "HandsfreeR Mux"},
1484 {"HandsfreeR PGA", NULL, "HandsfreeR"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001485 /* Vibra */
1486 {"Vibra Mux", "AudioL1", "DAC Left1"},
1487 {"Vibra Mux", "AudioR1", "DAC Right1"},
1488 {"Vibra Mux", "AudioL2", "DAC Left2"},
1489 {"Vibra Mux", "AudioR2", "DAC Right2"},
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001490
Steve Sakomancc175572008-10-30 21:35:26 -07001491 /* outputs */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001492 /* Must be always connected (for AIF and APLL) */
1493 {"Virtual HiFi OUT", NULL, "Digital L1 Playback Mixer"},
1494 {"Virtual HiFi OUT", NULL, "Digital R1 Playback Mixer"},
1495 {"Virtual HiFi OUT", NULL, "Digital L2 Playback Mixer"},
1496 {"Virtual HiFi OUT", NULL, "Digital R2 Playback Mixer"},
1497 /* Must be always connected (for APLL) */
1498 {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
1499 /* Physical outputs */
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001500 {"EARPIECE", NULL, "Earpiece PGA"},
1501 {"PREDRIVEL", NULL, "PredriveL PGA"},
1502 {"PREDRIVER", NULL, "PredriveR PGA"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001503 {"HSOL", NULL, "HeadsetL PGA"},
1504 {"HSOR", NULL, "HeadsetR PGA"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001505 {"CARKITL", NULL, "CarkitL PGA"},
1506 {"CARKITR", NULL, "CarkitR PGA"},
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001507 {"HFL", NULL, "HandsfreeL PGA"},
1508 {"HFR", NULL, "HandsfreeR PGA"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001509 {"Vibra Route", "Audio", "Vibra Mux"},
1510 {"VIBRA", NULL, "Vibra Route"},
Steve Sakomancc175572008-10-30 21:35:26 -07001511
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001512 /* Capture path */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001513 /* Must be always connected (for AIF and APLL) */
1514 {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
1515 {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
1516 {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
1517 {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
1518 /* Physical inputs */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001519 {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
1520 {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
1521 {"Analog Left", "AUXL Capture Switch", "AUXL"},
1522 {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001523
Peter Ujfalusi90289352009-08-14 08:44:00 +03001524 {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
1525 {"Analog Right", "AUXR Capture Switch", "AUXR"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001526
Peter Ujfalusi90289352009-08-14 08:44:00 +03001527 {"ADC Physical Left", NULL, "Analog Left"},
1528 {"ADC Physical Right", NULL, "Analog Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001529
1530 {"Digimic0 Enable", NULL, "DIGIMIC0"},
1531 {"Digimic1 Enable", NULL, "DIGIMIC1"},
1532
1533 /* TX1 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001534 {"TX1 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001535 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1536 /* TX1 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001537 {"TX1 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001538 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1539 /* TX2 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001540 {"TX2 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001541 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1542 /* TX2 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001543 {"TX2 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001544 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1545
1546 {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
1547 {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
1548 {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
1549 {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
1550
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001551 {"ADC Virtual Left1", NULL, "AIF Enable"},
1552 {"ADC Virtual Right1", NULL, "AIF Enable"},
1553 {"ADC Virtual Left2", NULL, "AIF Enable"},
1554 {"ADC Virtual Right2", NULL, "AIF Enable"},
1555
Peter Ujfalusi73939582009-01-29 14:57:50 +02001556 /* Analog bypass routes */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001557 {"Right1 Analog Loopback", "Switch", "Analog Right"},
1558 {"Left1 Analog Loopback", "Switch", "Analog Left"},
1559 {"Right2 Analog Loopback", "Switch", "Analog Right"},
1560 {"Left2 Analog Loopback", "Switch", "Analog Left"},
1561 {"Voice Analog Loopback", "Switch", "Analog Left"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001562
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001563 /* Supply for the Analog loopbacks */
1564 {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
1565 {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
1566 {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
1567 {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
1568 {"Voice Analog Loopback", NULL, "FM Loop Enable"},
1569
Peter Ujfalusi73939582009-01-29 14:57:50 +02001570 {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
1571 {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
1572 {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
1573 {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001574 {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001575
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001576 /* Digital bypass routes */
1577 {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
1578 {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -05001579 {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001580
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001581 {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
1582 {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
1583 {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001584
Steve Sakomancc175572008-10-30 21:35:26 -07001585};
1586
1587static int twl4030_add_widgets(struct snd_soc_codec *codec)
1588{
1589 snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
1590 ARRAY_SIZE(twl4030_dapm_widgets));
1591
1592 snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
1593
Steve Sakomancc175572008-10-30 21:35:26 -07001594 return 0;
1595}
1596
Steve Sakomancc175572008-10-30 21:35:26 -07001597static int twl4030_set_bias_level(struct snd_soc_codec *codec,
1598 enum snd_soc_bias_level level)
1599{
1600 switch (level) {
1601 case SND_SOC_BIAS_ON:
Steve Sakomancc175572008-10-30 21:35:26 -07001602 break;
1603 case SND_SOC_BIAS_PREPARE:
Steve Sakomancc175572008-10-30 21:35:26 -07001604 break;
1605 case SND_SOC_BIAS_STANDBY:
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001606 if (codec->bias_level == SND_SOC_BIAS_OFF)
1607 twl4030_power_up(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001608 break;
1609 case SND_SOC_BIAS_OFF:
1610 twl4030_power_down(codec);
1611 break;
1612 }
1613 codec->bias_level = level;
1614
1615 return 0;
1616}
1617
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001618static void twl4030_constraints(struct twl4030_priv *twl4030,
1619 struct snd_pcm_substream *mst_substream)
1620{
1621 struct snd_pcm_substream *slv_substream;
1622
1623 /* Pick the stream, which need to be constrained */
1624 if (mst_substream == twl4030->master_substream)
1625 slv_substream = twl4030->slave_substream;
1626 else if (mst_substream == twl4030->slave_substream)
1627 slv_substream = twl4030->master_substream;
1628 else /* This should not happen.. */
1629 return;
1630
1631 /* Set the constraints according to the already configured stream */
1632 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1633 SNDRV_PCM_HW_PARAM_RATE,
1634 twl4030->rate,
1635 twl4030->rate);
1636
1637 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1638 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1639 twl4030->sample_bits,
1640 twl4030->sample_bits);
1641
1642 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1643 SNDRV_PCM_HW_PARAM_CHANNELS,
1644 twl4030->channels,
1645 twl4030->channels);
1646}
1647
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001648/* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
1649 * capture has to be enabled/disabled. */
1650static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
1651 int enable)
1652{
1653 u8 reg, mask;
1654
1655 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1656
1657 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1658 mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
1659 else
1660 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
1661
1662 if (enable)
1663 reg |= mask;
1664 else
1665 reg &= ~mask;
1666
1667 twl4030_write(codec, TWL4030_REG_OPTION, reg);
1668}
1669
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001670static int twl4030_startup(struct snd_pcm_substream *substream,
1671 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001672{
1673 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1674 struct snd_soc_device *socdev = rtd->socdev;
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001675 struct snd_soc_codec *codec = socdev->card->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001676 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001677
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001678 if (twl4030->master_substream) {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001679 twl4030->slave_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001680 /* The DAI has one configuration for playback and capture, so
1681 * if the DAI has been already configured then constrain this
1682 * substream to match it. */
1683 if (twl4030->configured)
1684 twl4030_constraints(twl4030, twl4030->master_substream);
1685 } else {
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001686 if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
1687 TWL4030_OPTION_1)) {
1688 /* In option2 4 channel is not supported, set the
1689 * constraint for the first stream for channels, the
1690 * second stream will 'inherit' this cosntraint */
1691 snd_pcm_hw_constraint_minmax(substream->runtime,
1692 SNDRV_PCM_HW_PARAM_CHANNELS,
1693 2, 2);
1694 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001695 twl4030->master_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001696 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001697
1698 return 0;
1699}
1700
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001701static void twl4030_shutdown(struct snd_pcm_substream *substream,
1702 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001703{
1704 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1705 struct snd_soc_device *socdev = rtd->socdev;
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001706 struct snd_soc_codec *codec = socdev->card->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001707 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001708
1709 if (twl4030->master_substream == substream)
1710 twl4030->master_substream = twl4030->slave_substream;
1711
1712 twl4030->slave_substream = NULL;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001713
1714 /* If all streams are closed, or the remaining stream has not yet
1715 * been configured than set the DAI as not configured. */
1716 if (!twl4030->master_substream)
1717 twl4030->configured = 0;
1718 else if (!twl4030->master_substream->runtime->channels)
1719 twl4030->configured = 0;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001720
1721 /* If the closing substream had 4 channel, do the necessary cleanup */
1722 if (substream->runtime->channels == 4)
1723 twl4030_tdm_enable(codec, substream->stream, 0);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001724}
1725
Steve Sakomancc175572008-10-30 21:35:26 -07001726static int twl4030_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001727 struct snd_pcm_hw_params *params,
1728 struct snd_soc_dai *dai)
Steve Sakomancc175572008-10-30 21:35:26 -07001729{
1730 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1731 struct snd_soc_device *socdev = rtd->socdev;
Mark Brown6627a652009-01-23 22:55:23 +00001732 struct snd_soc_codec *codec = socdev->card->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001733 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001734 u8 mode, old_mode, format, old_format;
1735
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001736 /* If the substream has 4 channel, do the necessary setup */
1737 if (params_channels(params) == 4) {
Peter Ujfalusieaf1ac82009-06-01 14:06:40 +03001738 format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1739 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
1740
1741 /* Safety check: are we in the correct operating mode and
1742 * the interface is in TDM mode? */
1743 if ((mode & TWL4030_OPTION_1) &&
1744 ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001745 twl4030_tdm_enable(codec, substream->stream, 1);
1746 else
1747 return -EINVAL;
1748 }
1749
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001750 if (twl4030->configured)
1751 /* Ignoring hw_params for already configured DAI */
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001752 return 0;
1753
Steve Sakomancc175572008-10-30 21:35:26 -07001754 /* bit rate */
1755 old_mode = twl4030_read_reg_cache(codec,
1756 TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
1757 mode = old_mode & ~TWL4030_APLL_RATE;
1758
1759 switch (params_rate(params)) {
1760 case 8000:
1761 mode |= TWL4030_APLL_RATE_8000;
1762 break;
1763 case 11025:
1764 mode |= TWL4030_APLL_RATE_11025;
1765 break;
1766 case 12000:
1767 mode |= TWL4030_APLL_RATE_12000;
1768 break;
1769 case 16000:
1770 mode |= TWL4030_APLL_RATE_16000;
1771 break;
1772 case 22050:
1773 mode |= TWL4030_APLL_RATE_22050;
1774 break;
1775 case 24000:
1776 mode |= TWL4030_APLL_RATE_24000;
1777 break;
1778 case 32000:
1779 mode |= TWL4030_APLL_RATE_32000;
1780 break;
1781 case 44100:
1782 mode |= TWL4030_APLL_RATE_44100;
1783 break;
1784 case 48000:
1785 mode |= TWL4030_APLL_RATE_48000;
1786 break;
Peter Ujfalusi103f2112009-04-03 14:39:05 +03001787 case 96000:
1788 mode |= TWL4030_APLL_RATE_96000;
1789 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001790 default:
1791 printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
1792 params_rate(params));
1793 return -EINVAL;
1794 }
1795
1796 if (mode != old_mode) {
1797 /* change rate and set CODECPDZ */
Peter Ujfalusi73939582009-01-29 14:57:50 +02001798 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001799 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +02001800 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001801 }
1802
1803 /* sample size */
1804 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1805 format = old_format;
1806 format &= ~TWL4030_DATA_WIDTH;
1807 switch (params_format(params)) {
1808 case SNDRV_PCM_FORMAT_S16_LE:
1809 format |= TWL4030_DATA_WIDTH_16S_16W;
1810 break;
1811 case SNDRV_PCM_FORMAT_S24_LE:
1812 format |= TWL4030_DATA_WIDTH_32S_24W;
1813 break;
1814 default:
1815 printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
1816 params_format(params));
1817 return -EINVAL;
1818 }
1819
1820 if (format != old_format) {
1821
1822 /* clear CODECPDZ before changing format (codec requirement) */
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +02001823 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001824
1825 /* change format */
1826 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1827
1828 /* set CODECPDZ afterwards */
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +02001829 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001830 }
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001831
1832 /* Store the important parameters for the DAI configuration and set
1833 * the DAI as configured */
1834 twl4030->configured = 1;
1835 twl4030->rate = params_rate(params);
1836 twl4030->sample_bits = hw_param_interval(params,
1837 SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
1838 twl4030->channels = params_channels(params);
1839
1840 /* If both playback and capture streams are open, and one of them
1841 * is setting the hw parameters right now (since we are here), set
1842 * constraints to the other stream to match the current one. */
1843 if (twl4030->slave_substream)
1844 twl4030_constraints(twl4030, substream);
1845
Steve Sakomancc175572008-10-30 21:35:26 -07001846 return 0;
1847}
1848
1849static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1850 int clk_id, unsigned int freq, int dir)
1851{
1852 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001853 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001854
1855 switch (freq) {
1856 case 19200000:
Steve Sakomancc175572008-10-30 21:35:26 -07001857 case 26000000:
Steve Sakomancc175572008-10-30 21:35:26 -07001858 case 38400000:
Steve Sakomancc175572008-10-30 21:35:26 -07001859 break;
1860 default:
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001861 dev_err(codec->dev, "Unsupported APLL mclk: %u\n", freq);
Steve Sakomancc175572008-10-30 21:35:26 -07001862 return -EINVAL;
1863 }
1864
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001865 if ((freq / 1000) != twl4030->sysclk) {
1866 dev_err(codec->dev,
1867 "Mismatch in APLL mclk: %u (configured: %u)\n",
1868 freq, twl4030->sysclk * 1000);
1869 return -EINVAL;
1870 }
Steve Sakomancc175572008-10-30 21:35:26 -07001871
1872 return 0;
1873}
1874
1875static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
1876 unsigned int fmt)
1877{
1878 struct snd_soc_codec *codec = codec_dai->codec;
1879 u8 old_format, format;
1880
1881 /* get format */
1882 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1883 format = old_format;
1884
1885 /* set master/slave audio interface */
1886 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1887 case SND_SOC_DAIFMT_CBM_CFM:
1888 format &= ~(TWL4030_AIF_SLAVE_EN);
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001889 format &= ~(TWL4030_CLK256FS_EN);
Steve Sakomancc175572008-10-30 21:35:26 -07001890 break;
1891 case SND_SOC_DAIFMT_CBS_CFS:
Steve Sakomancc175572008-10-30 21:35:26 -07001892 format |= TWL4030_AIF_SLAVE_EN;
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001893 format |= TWL4030_CLK256FS_EN;
Steve Sakomancc175572008-10-30 21:35:26 -07001894 break;
1895 default:
1896 return -EINVAL;
1897 }
1898
1899 /* interface format */
1900 format &= ~TWL4030_AIF_FORMAT;
1901 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1902 case SND_SOC_DAIFMT_I2S:
1903 format |= TWL4030_AIF_FORMAT_CODEC;
1904 break;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001905 case SND_SOC_DAIFMT_DSP_A:
1906 format |= TWL4030_AIF_FORMAT_TDM;
1907 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001908 default:
1909 return -EINVAL;
1910 }
1911
1912 if (format != old_format) {
1913
1914 /* clear CODECPDZ before changing format (codec requirement) */
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +02001915 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001916
1917 /* change format */
1918 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1919
1920 /* set CODECPDZ afterwards */
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +02001921 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001922 }
1923
1924 return 0;
1925}
1926
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05001927static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
1928{
1929 struct snd_soc_codec *codec = dai->codec;
1930 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1931
1932 if (tristate)
1933 reg |= TWL4030_AIF_TRI_EN;
1934 else
1935 reg &= ~TWL4030_AIF_TRI_EN;
1936
1937 return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
1938}
1939
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05001940/* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
1941 * (VTXL, VTXR) for uplink has to be enabled/disabled. */
1942static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
1943 int enable)
1944{
1945 u8 reg, mask;
1946
1947 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1948
1949 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1950 mask = TWL4030_ARXL1_VRX_EN;
1951 else
1952 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
1953
1954 if (enable)
1955 reg |= mask;
1956 else
1957 reg &= ~mask;
1958
1959 twl4030_write(codec, TWL4030_REG_OPTION, reg);
1960}
1961
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09001962static int twl4030_voice_startup(struct snd_pcm_substream *substream,
1963 struct snd_soc_dai *dai)
1964{
1965 struct snd_soc_pcm_runtime *rtd = substream->private_data;
1966 struct snd_soc_device *socdev = rtd->socdev;
1967 struct snd_soc_codec *codec = socdev->card->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001968 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09001969 u8 mode;
1970
1971 /* If the system master clock is not 26MHz, the voice PCM interface is
1972 * not avilable.
1973 */
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001974 if (twl4030->sysclk != 26000) {
1975 dev_err(codec->dev, "The board is configured for %u Hz, while"
1976 "the Voice interface needs 26MHz APLL mclk\n",
1977 twl4030->sysclk * 1000);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09001978 return -EINVAL;
1979 }
1980
1981 /* If the codec mode is not option2, the voice PCM interface is not
1982 * avilable.
1983 */
1984 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
1985 & TWL4030_OPT_MODE;
1986
1987 if (mode != TWL4030_OPTION_2) {
1988 printk(KERN_ERR "TWL4030 voice startup: "
1989 "the codec mode is not option2\n");
1990 return -EINVAL;
1991 }
1992
1993 return 0;
1994}
1995
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05001996static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
1997 struct snd_soc_dai *dai)
1998{
1999 struct snd_soc_pcm_runtime *rtd = substream->private_data;
2000 struct snd_soc_device *socdev = rtd->socdev;
2001 struct snd_soc_codec *codec = socdev->card->codec;
2002
2003 /* Enable voice digital filters */
2004 twl4030_voice_enable(codec, substream->stream, 0);
2005}
2006
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002007static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
2008 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2009{
2010 struct snd_soc_pcm_runtime *rtd = substream->private_data;
2011 struct snd_soc_device *socdev = rtd->socdev;
2012 struct snd_soc_codec *codec = socdev->card->codec;
2013 u8 old_mode, mode;
2014
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002015 /* Enable voice digital filters */
2016 twl4030_voice_enable(codec, substream->stream, 1);
2017
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002018 /* bit rate */
2019 old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2020 & ~(TWL4030_CODECPDZ);
2021 mode = old_mode;
2022
2023 switch (params_rate(params)) {
2024 case 8000:
2025 mode &= ~(TWL4030_SEL_16K);
2026 break;
2027 case 16000:
2028 mode |= TWL4030_SEL_16K;
2029 break;
2030 default:
2031 printk(KERN_ERR "TWL4030 voice hw params: unknown rate %d\n",
2032 params_rate(params));
2033 return -EINVAL;
2034 }
2035
2036 if (mode != old_mode) {
2037 /* change rate and set CODECPDZ */
2038 twl4030_codec_enable(codec, 0);
2039 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2040 twl4030_codec_enable(codec, 1);
2041 }
2042
2043 return 0;
2044}
2045
2046static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
2047 int clk_id, unsigned int freq, int dir)
2048{
2049 struct snd_soc_codec *codec = codec_dai->codec;
Takashi Iwaid4a8ca22010-04-20 08:20:31 +02002050 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002051
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002052 if (freq != 26000000) {
2053 dev_err(codec->dev, "Unsupported APLL mclk: %u, the Voice"
2054 "interface needs 26MHz APLL mclk\n", freq);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002055 return -EINVAL;
2056 }
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002057 if ((freq / 1000) != twl4030->sysclk) {
2058 dev_err(codec->dev,
2059 "Mismatch in APLL mclk: %u (configured: %u)\n",
2060 freq, twl4030->sysclk * 1000);
2061 return -EINVAL;
2062 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002063 return 0;
2064}
2065
2066static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
2067 unsigned int fmt)
2068{
2069 struct snd_soc_codec *codec = codec_dai->codec;
2070 u8 old_format, format;
2071
2072 /* get format */
2073 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2074 format = old_format;
2075
2076 /* set master/slave audio interface */
2077 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Lopez Cruz, Misaelc2643012009-06-19 03:23:42 -05002078 case SND_SOC_DAIFMT_CBM_CFM:
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002079 format &= ~(TWL4030_VIF_SLAVE_EN);
2080 break;
2081 case SND_SOC_DAIFMT_CBS_CFS:
2082 format |= TWL4030_VIF_SLAVE_EN;
2083 break;
2084 default:
2085 return -EINVAL;
2086 }
2087
2088 /* clock inversion */
2089 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2090 case SND_SOC_DAIFMT_IB_NF:
2091 format &= ~(TWL4030_VIF_FORMAT);
2092 break;
2093 case SND_SOC_DAIFMT_NB_IF:
2094 format |= TWL4030_VIF_FORMAT;
2095 break;
2096 default:
2097 return -EINVAL;
2098 }
2099
2100 if (format != old_format) {
2101 /* change format and set CODECPDZ */
2102 twl4030_codec_enable(codec, 0);
2103 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2104 twl4030_codec_enable(codec, 1);
2105 }
2106
2107 return 0;
2108}
2109
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002110static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
2111{
2112 struct snd_soc_codec *codec = dai->codec;
2113 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2114
2115 if (tristate)
2116 reg |= TWL4030_VIF_TRI_EN;
2117 else
2118 reg &= ~TWL4030_VIF_TRI_EN;
2119
2120 return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
2121}
2122
Jarkko Nikulabbba9442008-11-12 17:05:41 +02002123#define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
Steve Sakomancc175572008-10-30 21:35:26 -07002124#define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
2125
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002126static struct snd_soc_dai_ops twl4030_dai_ops = {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02002127 .startup = twl4030_startup,
2128 .shutdown = twl4030_shutdown,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002129 .hw_params = twl4030_hw_params,
2130 .set_sysclk = twl4030_set_dai_sysclk,
2131 .set_fmt = twl4030_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002132 .set_tristate = twl4030_set_tristate,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002133};
2134
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002135static struct snd_soc_dai_ops twl4030_dai_voice_ops = {
2136 .startup = twl4030_voice_startup,
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002137 .shutdown = twl4030_voice_shutdown,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002138 .hw_params = twl4030_voice_hw_params,
2139 .set_sysclk = twl4030_voice_set_dai_sysclk,
2140 .set_fmt = twl4030_voice_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002141 .set_tristate = twl4030_voice_set_tristate,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002142};
2143
2144struct snd_soc_dai twl4030_dai[] = {
2145{
Steve Sakomancc175572008-10-30 21:35:26 -07002146 .name = "twl4030",
2147 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002148 .stream_name = "HiFi Playback",
Steve Sakomancc175572008-10-30 21:35:26 -07002149 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002150 .channels_max = 4,
Peter Ujfalusi31ad0f32009-03-27 10:39:07 +02002151 .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
Steve Sakomancc175572008-10-30 21:35:26 -07002152 .formats = TWL4030_FORMATS,},
2153 .capture = {
2154 .stream_name = "Capture",
2155 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002156 .channels_max = 4,
Steve Sakomancc175572008-10-30 21:35:26 -07002157 .rates = TWL4030_RATES,
2158 .formats = TWL4030_FORMATS,},
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002159 .ops = &twl4030_dai_ops,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002160},
2161{
2162 .name = "twl4030 Voice",
2163 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002164 .stream_name = "Voice Playback",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002165 .channels_min = 1,
2166 .channels_max = 1,
2167 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2168 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2169 .capture = {
2170 .stream_name = "Capture",
2171 .channels_min = 1,
2172 .channels_max = 2,
2173 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2174 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2175 .ops = &twl4030_dai_voice_ops,
2176},
Steve Sakomancc175572008-10-30 21:35:26 -07002177};
2178EXPORT_SYMBOL_GPL(twl4030_dai);
2179
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002180static int twl4030_soc_suspend(struct platform_device *pdev, pm_message_t state)
Steve Sakomancc175572008-10-30 21:35:26 -07002181{
2182 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
Mark Brown6627a652009-01-23 22:55:23 +00002183 struct snd_soc_codec *codec = socdev->card->codec;
Steve Sakomancc175572008-10-30 21:35:26 -07002184
2185 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
2186
2187 return 0;
2188}
2189
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002190static int twl4030_soc_resume(struct platform_device *pdev)
Steve Sakomancc175572008-10-30 21:35:26 -07002191{
2192 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
Mark Brown6627a652009-01-23 22:55:23 +00002193 struct snd_soc_codec *codec = socdev->card->codec;
Steve Sakomancc175572008-10-30 21:35:26 -07002194
2195 twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Steve Sakomancc175572008-10-30 21:35:26 -07002196 return 0;
2197}
2198
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002199static struct snd_soc_codec *twl4030_codec;
Steve Sakomancc175572008-10-30 21:35:26 -07002200
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002201static int twl4030_soc_probe(struct platform_device *pdev)
Steve Sakomancc175572008-10-30 21:35:26 -07002202{
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002203 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
Peter Ujfalusi9da28c72009-05-22 10:13:15 +03002204 struct twl4030_setup_data *setup = socdev->codec_data;
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002205 struct snd_soc_codec *codec;
2206 struct twl4030_priv *twl4030;
2207 int ret;
Steve Sakomancc175572008-10-30 21:35:26 -07002208
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002209 BUG_ON(!twl4030_codec);
Steve Sakomancc175572008-10-30 21:35:26 -07002210
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002211 codec = twl4030_codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002212 twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002213 socdev->card->codec = codec;
Steve Sakomancc175572008-10-30 21:35:26 -07002214
Peter Ujfalusi9da28c72009-05-22 10:13:15 +03002215 /* Configuration for headset ramp delay from setup data */
2216 if (setup) {
2217 unsigned char hs_pop;
2218
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002219 if (setup->sysclk != twl4030->sysclk)
2220 dev_warn(&pdev->dev,
2221 "Mismatch in APLL mclk: %u (configured: %u)\n",
2222 setup->sysclk, twl4030->sysclk);
Peter Ujfalusi9da28c72009-05-22 10:13:15 +03002223
2224 hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
2225 hs_pop &= ~TWL4030_RAMP_DELAY;
2226 hs_pop |= (setup->ramp_delay_value << 2);
2227 twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Peter Ujfalusi9da28c72009-05-22 10:13:15 +03002228 }
2229
Steve Sakomancc175572008-10-30 21:35:26 -07002230 /* register pcms */
2231 ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
2232 if (ret < 0) {
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002233 dev_err(&pdev->dev, "failed to create pcms\n");
2234 return ret;
Steve Sakomancc175572008-10-30 21:35:26 -07002235 }
2236
Ian Molton3e8e1952009-01-09 00:23:21 +00002237 snd_soc_add_controls(codec, twl4030_snd_controls,
2238 ARRAY_SIZE(twl4030_snd_controls));
Steve Sakomancc175572008-10-30 21:35:26 -07002239 twl4030_add_widgets(codec);
2240
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002241 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -07002242}
2243
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002244static int twl4030_soc_remove(struct platform_device *pdev)
Steve Sakomancc175572008-10-30 21:35:26 -07002245{
2246 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
Mark Brown6627a652009-01-23 22:55:23 +00002247 struct snd_soc_codec *codec = socdev->card->codec;
Steve Sakomancc175572008-10-30 21:35:26 -07002248
Peter Ujfalusi73939582009-01-29 14:57:50 +02002249 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Peter Ujfalusic6d1662b2009-01-08 15:52:43 +02002250 snd_soc_free_pcms(socdev);
2251 snd_soc_dapm_free(socdev);
Steve Sakomancc175572008-10-30 21:35:26 -07002252
2253 return 0;
2254}
2255
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002256static int __devinit twl4030_codec_probe(struct platform_device *pdev)
2257{
2258 struct twl4030_codec_audio_data *pdata = pdev->dev.platform_data;
2259 struct snd_soc_codec *codec;
2260 struct twl4030_priv *twl4030;
2261 int ret;
2262
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002263 if (!pdata) {
2264 dev_err(&pdev->dev, "platform_data is missing\n");
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002265 return -EINVAL;
2266 }
2267
2268 twl4030 = kzalloc(sizeof(struct twl4030_priv), GFP_KERNEL);
2269 if (twl4030 == NULL) {
2270 dev_err(&pdev->dev, "Can not allocate memroy\n");
2271 return -ENOMEM;
2272 }
2273
2274 codec = &twl4030->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002275 snd_soc_codec_set_drvdata(codec, twl4030);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002276 codec->dev = &pdev->dev;
2277 twl4030_dai[0].dev = &pdev->dev;
2278 twl4030_dai[1].dev = &pdev->dev;
2279
2280 mutex_init(&codec->mutex);
2281 INIT_LIST_HEAD(&codec->dapm_widgets);
2282 INIT_LIST_HEAD(&codec->dapm_paths);
2283
2284 codec->name = "twl4030";
2285 codec->owner = THIS_MODULE;
2286 codec->read = twl4030_read_reg_cache;
2287 codec->write = twl4030_write;
2288 codec->set_bias_level = twl4030_set_bias_level;
2289 codec->dai = twl4030_dai;
Peter Ujfalusifd63df22010-01-13 12:37:49 +02002290 codec->num_dai = ARRAY_SIZE(twl4030_dai);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002291 codec->reg_cache_size = sizeof(twl4030_reg);
2292 codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
2293 GFP_KERNEL);
2294 if (codec->reg_cache == NULL) {
2295 ret = -ENOMEM;
2296 goto error_cache;
2297 }
2298
2299 platform_set_drvdata(pdev, twl4030);
2300 twl4030_codec = codec;
2301
2302 /* Set the defaults, and power up the codec */
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002303 twl4030->sysclk = twl4030_codec_get_mclk() / 1000;
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002304 twl4030_init_chip(codec);
Peter Ujfalusib3f5a272009-11-02 14:34:54 +02002305 codec->bias_level = SND_SOC_BIAS_OFF;
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002306 twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2307
2308 ret = snd_soc_register_codec(codec);
2309 if (ret != 0) {
2310 dev_err(codec->dev, "Failed to register codec: %d\n", ret);
2311 goto error_codec;
2312 }
2313
2314 ret = snd_soc_register_dais(&twl4030_dai[0], ARRAY_SIZE(twl4030_dai));
2315 if (ret != 0) {
2316 dev_err(codec->dev, "Failed to register DAIs: %d\n", ret);
2317 snd_soc_unregister_codec(codec);
2318 goto error_codec;
2319 }
2320
2321 return 0;
2322
2323error_codec:
2324 twl4030_power_down(codec);
2325 kfree(codec->reg_cache);
2326error_cache:
2327 kfree(twl4030);
2328 return ret;
2329}
2330
2331static int __devexit twl4030_codec_remove(struct platform_device *pdev)
2332{
2333 struct twl4030_priv *twl4030 = platform_get_drvdata(pdev);
2334
Peter Ujfalusicb672862010-02-04 09:10:10 +02002335 snd_soc_unregister_dais(&twl4030_dai[0], ARRAY_SIZE(twl4030_dai));
2336 snd_soc_unregister_codec(&twl4030->codec);
2337 kfree(twl4030->codec.reg_cache);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002338 kfree(twl4030);
2339
2340 twl4030_codec = NULL;
2341 return 0;
2342}
2343
2344MODULE_ALIAS("platform:twl4030_codec_audio");
2345
2346static struct platform_driver twl4030_codec_driver = {
2347 .probe = twl4030_codec_probe,
2348 .remove = __devexit_p(twl4030_codec_remove),
2349 .driver = {
2350 .name = "twl4030_codec_audio",
2351 .owner = THIS_MODULE,
2352 },
Steve Sakomancc175572008-10-30 21:35:26 -07002353};
Steve Sakomancc175572008-10-30 21:35:26 -07002354
Takashi Iwai24e07db2008-12-10 07:40:24 +01002355static int __init twl4030_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00002356{
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002357 return platform_driver_register(&twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002358}
Takashi Iwai24e07db2008-12-10 07:40:24 +01002359module_init(twl4030_modinit);
Mark Brown64089b82008-12-08 19:17:58 +00002360
2361static void __exit twl4030_exit(void)
2362{
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002363 platform_driver_unregister(&twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002364}
2365module_exit(twl4030_exit);
2366
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002367struct snd_soc_codec_device soc_codec_dev_twl4030 = {
2368 .probe = twl4030_soc_probe,
2369 .remove = twl4030_soc_remove,
2370 .suspend = twl4030_soc_suspend,
2371 .resume = twl4030_soc_resume,
2372};
2373EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
2374
Steve Sakomancc175572008-10-30 21:35:26 -07002375MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
2376MODULE_AUTHOR("Steve Sakoman");
2377MODULE_LICENSE("GPL");