blob: b1b9e3f1be901a1dba6d0c18791be341a6a2cd78 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053094 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +053096 u16 width, u16 height, u16 out_width, u16 out_height,
97 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030098 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030099
100 /* swap GFX & WB fifos */
101 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530102};
103
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300104#define DISPC_MAX_NR_FIFOS 5
105
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000107 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109
110 int ctx_loss_cnt;
111
archit tanejaaffe3602011-02-23 08:41:03 +0000112 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300113 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300115 u32 fifo_size[DISPC_MAX_NR_FIFOS];
116 /* maps which plane is using a fifo. fifo-id -> plane-id */
117 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
119 spinlock_t irq_lock;
120 u32 irq_error_mask;
121 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
122 u32 error_irqs;
123 struct work_struct error_work;
124
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300125 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530128 const struct dispc_features *feat;
129
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
131 spinlock_t irq_stats_lock;
132 struct dispc_irq_stats irq_stats;
133#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134} dispc;
135
Amber Jain0d66cbb2011-05-19 19:47:54 +0530136enum omap_color_component {
137 /* used for all color formats for OMAP3 and earlier
138 * and for RGB and Y color component on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
141 /* used for UV component for
142 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
143 * color formats on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_UV = 1 << 1,
146};
147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530148enum mgr_reg_fields {
149 DISPC_MGR_FLD_ENABLE,
150 DISPC_MGR_FLD_STNTFT,
151 DISPC_MGR_FLD_GO,
152 DISPC_MGR_FLD_TFTDATALINES,
153 DISPC_MGR_FLD_STALLMODE,
154 DISPC_MGR_FLD_TCKENABLE,
155 DISPC_MGR_FLD_TCKSELECTION,
156 DISPC_MGR_FLD_CPR,
157 DISPC_MGR_FLD_FIFOHANDCHECK,
158 /* used to maintain a count of the above fields */
159 DISPC_MGR_FLD_NUM,
160};
161
162static const struct {
163 const char *name;
164 u32 vsync_irq;
165 u32 framedone_irq;
166 u32 sync_lost_irq;
167 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
168} mgr_desc[] = {
169 [OMAP_DSS_CHANNEL_LCD] = {
170 .name = "LCD",
171 .vsync_irq = DISPC_IRQ_VSYNC,
172 .framedone_irq = DISPC_IRQ_FRAMEDONE,
173 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
174 .reg_desc = {
175 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
176 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
177 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
178 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
179 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
180 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
181 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
182 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
183 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
184 },
185 },
186 [OMAP_DSS_CHANNEL_DIGIT] = {
187 .name = "DIGIT",
188 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
189 .framedone_irq = 0,
190 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
191 .reg_desc = {
192 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
193 [DISPC_MGR_FLD_STNTFT] = { },
194 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
195 [DISPC_MGR_FLD_TFTDATALINES] = { },
196 [DISPC_MGR_FLD_STALLMODE] = { },
197 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
198 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
199 [DISPC_MGR_FLD_CPR] = { },
200 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
201 },
202 },
203 [OMAP_DSS_CHANNEL_LCD2] = {
204 .name = "LCD2",
205 .vsync_irq = DISPC_IRQ_VSYNC2,
206 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
207 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
208 .reg_desc = {
209 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
210 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
211 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
212 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
213 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
214 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
215 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
216 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
217 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
218 },
219 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530220 [OMAP_DSS_CHANNEL_LCD3] = {
221 .name = "LCD3",
222 .vsync_irq = DISPC_IRQ_VSYNC3,
223 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
224 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
225 .reg_desc = {
226 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
227 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
228 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
229 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
230 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
231 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
232 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
233 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
234 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
235 },
236 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530237};
238
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530240static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
241static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200242
Archit Taneja55978cc2011-05-06 11:45:51 +0530243static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Taneja55978cc2011-05-06 11:45:51 +0530245 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246}
247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530253static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
254{
255 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
256 return REG_GET(rfld.reg, rfld.high, rfld.low);
257}
258
259static void mgr_fld_write(enum omap_channel channel,
260 enum mgr_reg_fields regfld, int val) {
261 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
262 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
263}
264
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530266 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530268 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300270static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271{
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 DSSDBG("dispc_save_context\n");
275
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276 SR(IRQENABLE);
277 SR(CONTROL);
278 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530280 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
281 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300282 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000283 if (dss_has_feature(FEAT_MGR_LCD2)) {
284 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000285 SR(CONFIG2);
286 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530287 if (dss_has_feature(FEAT_MGR_LCD3)) {
288 SR(CONTROL3);
289 SR(CONFIG3);
290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
293 SR(DEFAULT_COLOR(i));
294 SR(TRANS_COLOR(i));
295 SR(SIZE_MGR(i));
296 if (i == OMAP_DSS_CHANNEL_DIGIT)
297 continue;
298 SR(TIMING_H(i));
299 SR(TIMING_V(i));
300 SR(POL_FREQ(i));
301 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 SR(DATA_CYCLE1(i));
304 SR(DATA_CYCLE2(i));
305 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 SR(CPR_COEF_R(i));
309 SR(CPR_COEF_G(i));
310 SR(CPR_COEF_B(i));
311 }
312 }
313
314 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
315 SR(OVL_BA0(i));
316 SR(OVL_BA1(i));
317 SR(OVL_POSITION(i));
318 SR(OVL_SIZE(i));
319 SR(OVL_ATTRIBUTES(i));
320 SR(OVL_FIFO_THRESHOLD(i));
321 SR(OVL_ROW_INC(i));
322 SR(OVL_PIXEL_INC(i));
323 if (dss_has_feature(FEAT_PRELOAD))
324 SR(OVL_PRELOAD(i));
325 if (i == OMAP_DSS_GFX) {
326 SR(OVL_WINDOW_SKIP(i));
327 SR(OVL_TABLE_BA(i));
328 continue;
329 }
330 SR(OVL_FIR(i));
331 SR(OVL_PICTURE_SIZE(i));
332 SR(OVL_ACCU0(i));
333 SR(OVL_ACCU1(i));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_H(i, j));
337
338 for (j = 0; j < 8; j++)
339 SR(OVL_FIR_COEF_HV(i, j));
340
341 for (j = 0; j < 5; j++)
342 SR(OVL_CONV_COEF(i, j));
343
344 if (dss_has_feature(FEAT_FIR_COEF_V)) {
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300347 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000348
Archit Tanejac6104b82011-08-05 19:06:02 +0530349 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
350 SR(OVL_BA0_UV(i));
351 SR(OVL_BA1_UV(i));
352 SR(OVL_FIR2(i));
353 SR(OVL_ACCU2_0(i));
354 SR(OVL_ACCU2_1(i));
355
356 for (j = 0; j < 8; j++)
357 SR(OVL_FIR_COEF_H2(i, j));
358
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_HV2(i, j));
361
362 for (j = 0; j < 8; j++)
363 SR(OVL_FIR_COEF_V2(i, j));
364 }
365 if (dss_has_feature(FEAT_ATTR2))
366 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600369 if (dss_has_feature(FEAT_CORE_CLK_DIV))
370 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300371
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200372 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300373 dispc.ctx_valid = true;
374
375 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376}
377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379{
Archit Tanejac6104b82011-08-05 19:06:02 +0530380 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381
382 DSSDBG("dispc_restore_context\n");
383
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384 if (!dispc.ctx_valid)
385 return;
386
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200387 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300388
389 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
390 return;
391
392 DSSDBG("ctx_loss_count: saved %d, current %d\n",
393 dispc.ctx_loss_cnt, ctx);
394
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200395 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200396 /*RR(CONTROL);*/
397 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530399 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
400 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300401 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530402 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000403 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530404 if (dss_has_feature(FEAT_MGR_LCD3))
405 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
408 RR(DEFAULT_COLOR(i));
409 RR(TRANS_COLOR(i));
410 RR(SIZE_MGR(i));
411 if (i == OMAP_DSS_CHANNEL_DIGIT)
412 continue;
413 RR(TIMING_H(i));
414 RR(TIMING_V(i));
415 RR(POL_FREQ(i));
416 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530417
Archit Tanejac6104b82011-08-05 19:06:02 +0530418 RR(DATA_CYCLE1(i));
419 RR(DATA_CYCLE2(i));
420 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000421
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(CPR_COEF_R(i));
424 RR(CPR_COEF_G(i));
425 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300426 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
430 RR(OVL_BA0(i));
431 RR(OVL_BA1(i));
432 RR(OVL_POSITION(i));
433 RR(OVL_SIZE(i));
434 RR(OVL_ATTRIBUTES(i));
435 RR(OVL_FIFO_THRESHOLD(i));
436 RR(OVL_ROW_INC(i));
437 RR(OVL_PIXEL_INC(i));
438 if (dss_has_feature(FEAT_PRELOAD))
439 RR(OVL_PRELOAD(i));
440 if (i == OMAP_DSS_GFX) {
441 RR(OVL_WINDOW_SKIP(i));
442 RR(OVL_TABLE_BA(i));
443 continue;
444 }
445 RR(OVL_FIR(i));
446 RR(OVL_PICTURE_SIZE(i));
447 RR(OVL_ACCU0(i));
448 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Archit Tanejac6104b82011-08-05 19:06:02 +0530453 for (j = 0; j < 8; j++)
454 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (j = 0; j < 5; j++)
457 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458
Archit Tanejac6104b82011-08-05 19:06:02 +0530459 if (dss_has_feature(FEAT_FIR_COEF_V)) {
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_V(i, j));
462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
465 RR(OVL_BA0_UV(i));
466 RR(OVL_BA1_UV(i));
467 RR(OVL_FIR2(i));
468 RR(OVL_ACCU2_0(i));
469 RR(OVL_ACCU2_1(i));
470
471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_H2(i, j));
473
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_HV2(i, j));
476
477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_V2(i, j));
479 }
480 if (dss_has_feature(FEAT_ATTR2))
481 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600484 if (dss_has_feature(FEAT_CORE_CLK_DIV))
485 RR(DIVISOR);
486
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 /* enable last, because LCD & DIGIT enable are here */
488 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 if (dss_has_feature(FEAT_MGR_LCD2))
490 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530491 if (dss_has_feature(FEAT_MGR_LCD3))
492 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200493 /* clear spurious SYNC_LOST_DIGIT interrupts */
494 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
495
496 /*
497 * enable last so IRQs won't trigger before
498 * the context is fully restored
499 */
500 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300501
502 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200503}
504
505#undef SR
506#undef RR
507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508int dispc_runtime_get(void)
509{
510 int r;
511
512 DSSDBG("dispc_runtime_get\n");
513
514 r = pm_runtime_get_sync(&dispc.pdev->dev);
515 WARN_ON(r < 0);
516 return r < 0 ? r : 0;
517}
518
519void dispc_runtime_put(void)
520{
521 int r;
522
523 DSSDBG("dispc_runtime_put\n");
524
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200525 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300526 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300527}
528
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200529u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
530{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530531 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200532}
533
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200534u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
535{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200537}
538
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300539bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200540{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530541 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542}
543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300544void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000546 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530549 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000550
551 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300552 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000555
556 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300558 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559 }
560
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530561 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530563 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564}
565
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300566static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567{
Archit Taneja9b372c22011-05-06 11:45:49 +0530568 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569}
570
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Archit Taneja9b372c22011-05-06 11:45:49 +0530573 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
575
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300576static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577{
Archit Taneja9b372c22011-05-06 11:45:49 +0530578 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579}
580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300581static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530582{
583 BUG_ON(plane == OMAP_DSS_GFX);
584
585 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
586}
587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
589 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530590{
591 BUG_ON(plane == OMAP_DSS_GFX);
592
593 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
594}
595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300596static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530597{
598 BUG_ON(plane == OMAP_DSS_GFX);
599
600 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
601}
602
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530603static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
604 int fir_vinc, int five_taps,
605 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530607 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608 int i;
609
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530610 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
611 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612
613 for (i = 0; i < 8; i++) {
614 u32 h, hv;
615
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530616 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
617 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
618 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
619 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
620 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
621 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
622 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
623 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
Amber Jain0d66cbb2011-05-19 19:47:54 +0530625 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626 dispc_ovl_write_firh_reg(plane, i, h);
627 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530628 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629 dispc_ovl_write_firh2_reg(plane, i, h);
630 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530631 }
632
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633 }
634
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200635 if (five_taps) {
636 for (i = 0; i < 8; i++) {
637 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530638 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
639 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300643 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200644 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 }
646}
647
648static void _dispc_setup_color_conv_coef(void)
649{
Archit Tanejaac01c292011-08-05 19:06:03 +0530650 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 const struct color_conv_coef {
652 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
653 int full_range;
654 } ctbl_bt601_5 = {
655 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
656 };
657
658 const struct color_conv_coef *ct;
659
660#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
661
662 ct = &ctbl_bt601_5;
663
Archit Tanejaac01c292011-08-05 19:06:03 +0530664 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
665 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
666 CVAL(ct->rcr, ct->ry));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
668 CVAL(ct->gy, ct->rcb));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
670 CVAL(ct->gcb, ct->gcr));
671 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
672 CVAL(ct->bcr, ct->by));
673 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
674 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675
Archit Tanejaac01c292011-08-05 19:06:03 +0530676 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
677 11, 11);
678 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679
680#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
683
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300684static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Taneja9b372c22011-05-06 11:45:49 +0530686 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687}
688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690{
Archit Taneja9b372c22011-05-06 11:45:49 +0530691 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692}
693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530695{
696 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530700{
701 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
702}
703
Archit Tanejad79db852012-09-22 12:30:17 +0530704static void dispc_ovl_set_pos(enum omap_plane plane,
705 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200706{
Archit Tanejad79db852012-09-22 12:30:17 +0530707 u32 val;
708
709 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
710 return;
711
712 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530713
714 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200715}
716
Archit Taneja78b687f2012-09-21 14:51:49 +0530717static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
718 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530721
722 if (plane == OMAP_DSS_GFX)
723 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
724 else
725 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726}
727
Archit Taneja78b687f2012-09-21 14:51:49 +0530728static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
729 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
731 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732
733 BUG_ON(plane == OMAP_DSS_GFX);
734
735 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530736
737 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200738}
739
Archit Taneja5b54ed32012-09-26 16:55:27 +0530740static void dispc_ovl_set_zorder(enum omap_plane plane,
741 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530742{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530743 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530744 return;
745
746 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
747}
748
749static void dispc_ovl_enable_zorder_planes(void)
750{
751 int i;
752
753 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
754 return;
755
756 for (i = 0; i < dss_feat_get_num_ovls(); i++)
757 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
758}
759
Archit Taneja5b54ed32012-09-26 16:55:27 +0530760static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
761 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100762{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530763 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100764 return;
765
Archit Taneja9b372c22011-05-06 11:45:49 +0530766 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100767}
768
Archit Taneja5b54ed32012-09-26 16:55:27 +0530769static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
770 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530772 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300773 int shift;
774
Archit Taneja5b54ed32012-09-26 16:55:27 +0530775 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100776 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530777
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300778 shift = shifts[plane];
779 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200780}
781
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300782static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200783{
Archit Taneja9b372c22011-05-06 11:45:49 +0530784 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785}
786
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300787static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788{
Archit Taneja9b372c22011-05-06 11:45:49 +0530789 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200790}
791
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300792static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793 enum omap_color_mode color_mode)
794{
795 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530796 if (plane != OMAP_DSS_GFX) {
797 switch (color_mode) {
798 case OMAP_DSS_COLOR_NV12:
799 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530800 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530801 m = 0x1; break;
802 case OMAP_DSS_COLOR_RGBA16:
803 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530804 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530805 m = 0x4; break;
806 case OMAP_DSS_COLOR_ARGB16:
807 m = 0x5; break;
808 case OMAP_DSS_COLOR_RGB16:
809 m = 0x6; break;
810 case OMAP_DSS_COLOR_ARGB16_1555:
811 m = 0x7; break;
812 case OMAP_DSS_COLOR_RGB24U:
813 m = 0x8; break;
814 case OMAP_DSS_COLOR_RGB24P:
815 m = 0x9; break;
816 case OMAP_DSS_COLOR_YUV2:
817 m = 0xa; break;
818 case OMAP_DSS_COLOR_UYVY:
819 m = 0xb; break;
820 case OMAP_DSS_COLOR_ARGB32:
821 m = 0xc; break;
822 case OMAP_DSS_COLOR_RGBA32:
823 m = 0xd; break;
824 case OMAP_DSS_COLOR_RGBX32:
825 m = 0xe; break;
826 case OMAP_DSS_COLOR_XRGB16_1555:
827 m = 0xf; break;
828 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300829 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530830 }
831 } else {
832 switch (color_mode) {
833 case OMAP_DSS_COLOR_CLUT1:
834 m = 0x0; break;
835 case OMAP_DSS_COLOR_CLUT2:
836 m = 0x1; break;
837 case OMAP_DSS_COLOR_CLUT4:
838 m = 0x2; break;
839 case OMAP_DSS_COLOR_CLUT8:
840 m = 0x3; break;
841 case OMAP_DSS_COLOR_RGB12U:
842 m = 0x4; break;
843 case OMAP_DSS_COLOR_ARGB16:
844 m = 0x5; break;
845 case OMAP_DSS_COLOR_RGB16:
846 m = 0x6; break;
847 case OMAP_DSS_COLOR_ARGB16_1555:
848 m = 0x7; break;
849 case OMAP_DSS_COLOR_RGB24U:
850 m = 0x8; break;
851 case OMAP_DSS_COLOR_RGB24P:
852 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530853 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530854 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530855 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530856 m = 0xb; break;
857 case OMAP_DSS_COLOR_ARGB32:
858 m = 0xc; break;
859 case OMAP_DSS_COLOR_RGBA32:
860 m = 0xd; break;
861 case OMAP_DSS_COLOR_RGBX32:
862 m = 0xe; break;
863 case OMAP_DSS_COLOR_XRGB16_1555:
864 m = 0xf; break;
865 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300866 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530867 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200868 }
869
Archit Taneja9b372c22011-05-06 11:45:49 +0530870 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200871}
872
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530873static void dispc_ovl_configure_burst_type(enum omap_plane plane,
874 enum omap_dss_rotation_type rotation_type)
875{
876 if (dss_has_feature(FEAT_BURST_2D) == 0)
877 return;
878
879 if (rotation_type == OMAP_DSS_ROT_TILER)
880 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
881 else
882 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
883}
884
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300885void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200886{
887 int shift;
888 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000889 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200890
891 switch (plane) {
892 case OMAP_DSS_GFX:
893 shift = 8;
894 break;
895 case OMAP_DSS_VIDEO1:
896 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530897 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200898 shift = 16;
899 break;
900 default:
901 BUG();
902 return;
903 }
904
Archit Taneja9b372c22011-05-06 11:45:49 +0530905 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000906 if (dss_has_feature(FEAT_MGR_LCD2)) {
907 switch (channel) {
908 case OMAP_DSS_CHANNEL_LCD:
909 chan = 0;
910 chan2 = 0;
911 break;
912 case OMAP_DSS_CHANNEL_DIGIT:
913 chan = 1;
914 chan2 = 0;
915 break;
916 case OMAP_DSS_CHANNEL_LCD2:
917 chan = 0;
918 chan2 = 1;
919 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530920 case OMAP_DSS_CHANNEL_LCD3:
921 if (dss_has_feature(FEAT_MGR_LCD3)) {
922 chan = 0;
923 chan2 = 2;
924 } else {
925 BUG();
926 return;
927 }
928 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000929 default:
930 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300931 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000932 }
933
934 val = FLD_MOD(val, chan, shift, shift);
935 val = FLD_MOD(val, chan2, 31, 30);
936 } else {
937 val = FLD_MOD(val, channel, shift, shift);
938 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530939 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200940}
941
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200942static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
943{
944 int shift;
945 u32 val;
946 enum omap_channel channel;
947
948 switch (plane) {
949 case OMAP_DSS_GFX:
950 shift = 8;
951 break;
952 case OMAP_DSS_VIDEO1:
953 case OMAP_DSS_VIDEO2:
954 case OMAP_DSS_VIDEO3:
955 shift = 16;
956 break;
957 default:
958 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300959 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200960 }
961
962 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
963
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530964 if (dss_has_feature(FEAT_MGR_LCD3)) {
965 if (FLD_GET(val, 31, 30) == 0)
966 channel = FLD_GET(val, shift, shift);
967 else if (FLD_GET(val, 31, 30) == 1)
968 channel = OMAP_DSS_CHANNEL_LCD2;
969 else
970 channel = OMAP_DSS_CHANNEL_LCD3;
971 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200972 if (FLD_GET(val, 31, 30) == 0)
973 channel = FLD_GET(val, shift, shift);
974 else
975 channel = OMAP_DSS_CHANNEL_LCD2;
976 } else {
977 channel = FLD_GET(val, shift, shift);
978 }
979
980 return channel;
981}
982
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300983static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984 enum omap_burst_size burst_size)
985{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530986 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300989 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300990 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200991}
992
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300993static void dispc_configure_burst_sizes(void)
994{
995 int i;
996 const int burst_size = BURST_SIZE_X8;
997
998 /* Configure burst size always to maximum size */
999 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001000 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001001}
1002
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001003static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001004{
1005 unsigned unit = dss_feat_get_burst_size_unit();
1006 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1007 return unit * 8;
1008}
1009
Mythri P Kd3862612011-03-11 18:02:49 +05301010void dispc_enable_gamma_table(bool enable)
1011{
1012 /*
1013 * This is partially implemented to support only disabling of
1014 * the gamma table.
1015 */
1016 if (enable) {
1017 DSSWARN("Gamma table enabling for TV not yet supported");
1018 return;
1019 }
1020
1021 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1022}
1023
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001024static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001025{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301026 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001027 return;
1028
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301029 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001030}
1031
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001032static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001033 struct omap_dss_cpr_coefs *coefs)
1034{
1035 u32 coef_r, coef_g, coef_b;
1036
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301037 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001038 return;
1039
1040 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1041 FLD_VAL(coefs->rb, 9, 0);
1042 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1043 FLD_VAL(coefs->gb, 9, 0);
1044 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1045 FLD_VAL(coefs->bb, 9, 0);
1046
1047 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1048 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1049 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1050}
1051
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001052static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053{
1054 u32 val;
1055
1056 BUG_ON(plane == OMAP_DSS_GFX);
1057
Archit Taneja9b372c22011-05-06 11:45:49 +05301058 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301060 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001061}
1062
Archit Tanejad79db852012-09-22 12:30:17 +05301063static void dispc_ovl_enable_replication(enum omap_plane plane,
1064 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001065{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301066 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001067 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001068
Archit Tanejad79db852012-09-22 12:30:17 +05301069 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1070 return;
1071
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001072 shift = shifts[plane];
1073 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001074}
1075
Archit Taneja8f366162012-04-16 12:53:44 +05301076static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301077 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001078{
1079 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301080
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301082 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001083}
1084
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001085static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001086{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001087 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001088 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301089 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001090 u32 unit;
1091
1092 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001093
Archit Tanejaa0acb552010-09-15 19:20:00 +05301094 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001095
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001096 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1097 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001098 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001099 dispc.fifo_size[fifo] = size;
1100
1101 /*
1102 * By default fifos are mapped directly to overlays, fifo 0 to
1103 * ovl 0, fifo 1 to ovl 1, etc.
1104 */
1105 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001106 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001107
1108 /*
1109 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1110 * causes problems with certain use cases, like using the tiler in 2D
1111 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1112 * giving GFX plane a larger fifo. WB but should work fine with a
1113 * smaller fifo.
1114 */
1115 if (dispc.feat->gfx_fifo_workaround) {
1116 u32 v;
1117
1118 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1119
1120 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1121 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1122 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1123 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1124
1125 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1126
1127 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1128 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1129 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130}
1131
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001132static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001134 int fifo;
1135 u32 size = 0;
1136
1137 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1138 if (dispc.fifo_assignment[fifo] == plane)
1139 size += dispc.fifo_size[fifo];
1140 }
1141
1142 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143}
1144
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001145void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301147 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001148 u32 unit;
1149
1150 unit = dss_feat_get_buffer_size_unit();
1151
1152 WARN_ON(low % unit != 0);
1153 WARN_ON(high % unit != 0);
1154
1155 low /= unit;
1156 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301157
Archit Taneja9b372c22011-05-06 11:45:49 +05301158 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1159 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1160
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001161 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001162 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301163 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001164 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301165 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001166 hi_start, hi_end) * unit,
1167 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168
Archit Taneja9b372c22011-05-06 11:45:49 +05301169 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301170 FLD_VAL(high, hi_start, hi_end) |
1171 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172}
1173
1174void dispc_enable_fifomerge(bool enable)
1175{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001176 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1177 WARN_ON(enable);
1178 return;
1179 }
1180
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001181 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1182 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001183}
1184
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001185void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001186 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1187 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001188{
1189 /*
1190 * All sizes are in bytes. Both the buffer and burst are made of
1191 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1192 */
1193
1194 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001195 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1196 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001197
1198 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001199 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001200
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001201 if (use_fifomerge) {
1202 total_fifo_size = 0;
1203 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1204 total_fifo_size += dispc_ovl_get_fifo_size(i);
1205 } else {
1206 total_fifo_size = ovl_fifo_size;
1207 }
1208
1209 /*
1210 * We use the same low threshold for both fifomerge and non-fifomerge
1211 * cases, but for fifomerge we calculate the high threshold using the
1212 * combined fifo size
1213 */
1214
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001215 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001216 *fifo_low = ovl_fifo_size - burst_size * 2;
1217 *fifo_high = total_fifo_size - burst_size;
1218 } else {
1219 *fifo_low = ovl_fifo_size - burst_size;
1220 *fifo_high = total_fifo_size - buf_unit;
1221 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001222}
1223
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001224static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301225 int hinc, int vinc,
1226 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001227{
1228 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001229
Amber Jain0d66cbb2011-05-19 19:47:54 +05301230 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1231 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301232
Amber Jain0d66cbb2011-05-19 19:47:54 +05301233 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1234 &hinc_start, &hinc_end);
1235 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1236 &vinc_start, &vinc_end);
1237 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1238 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301239
Amber Jain0d66cbb2011-05-19 19:47:54 +05301240 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1241 } else {
1242 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1243 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1244 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001245}
1246
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001247static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248{
1249 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301250 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251
Archit Taneja87a74842011-03-02 11:19:50 +05301252 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1253 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1254
1255 val = FLD_VAL(vaccu, vert_start, vert_end) |
1256 FLD_VAL(haccu, hor_start, hor_end);
1257
Archit Taneja9b372c22011-05-06 11:45:49 +05301258 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259}
1260
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001261static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001262{
1263 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301264 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001265
Archit Taneja87a74842011-03-02 11:19:50 +05301266 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1267 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1268
1269 val = FLD_VAL(vaccu, vert_start, vert_end) |
1270 FLD_VAL(haccu, hor_start, hor_end);
1271
Archit Taneja9b372c22011-05-06 11:45:49 +05301272 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001273}
1274
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001275static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1276 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301277{
1278 u32 val;
1279
1280 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1281 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1282}
1283
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001284static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1285 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301286{
1287 u32 val;
1288
1289 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1290 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1291}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001292
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001293static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001294 u16 orig_width, u16 orig_height,
1295 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301296 bool five_taps, u8 rotation,
1297 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301299 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001300
Amber Jained14a3c2011-05-19 19:47:51 +05301301 fir_hinc = 1024 * orig_width / out_width;
1302 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301304 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1305 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001306 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301307}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001308
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301309static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1310 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1311 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1312{
1313 int h_accu2_0, h_accu2_1;
1314 int v_accu2_0, v_accu2_1;
1315 int chroma_hinc, chroma_vinc;
1316 int idx;
1317
1318 struct accu {
1319 s8 h0_m, h0_n;
1320 s8 h1_m, h1_n;
1321 s8 v0_m, v0_n;
1322 s8 v1_m, v1_n;
1323 };
1324
1325 const struct accu *accu_table;
1326 const struct accu *accu_val;
1327
1328 static const struct accu accu_nv12[4] = {
1329 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1330 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1331 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1332 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1333 };
1334
1335 static const struct accu accu_nv12_ilace[4] = {
1336 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1337 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1338 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1339 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1340 };
1341
1342 static const struct accu accu_yuv[4] = {
1343 { 0, 1, 0, 1, 0, 1, 0, 1 },
1344 { 0, 1, 0, 1, 0, 1, 0, 1 },
1345 { -1, 1, 0, 1, 0, 1, 0, 1 },
1346 { 0, 1, 0, 1, -1, 1, 0, 1 },
1347 };
1348
1349 switch (rotation) {
1350 case OMAP_DSS_ROT_0:
1351 idx = 0;
1352 break;
1353 case OMAP_DSS_ROT_90:
1354 idx = 1;
1355 break;
1356 case OMAP_DSS_ROT_180:
1357 idx = 2;
1358 break;
1359 case OMAP_DSS_ROT_270:
1360 idx = 3;
1361 break;
1362 default:
1363 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001364 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301365 }
1366
1367 switch (color_mode) {
1368 case OMAP_DSS_COLOR_NV12:
1369 if (ilace)
1370 accu_table = accu_nv12_ilace;
1371 else
1372 accu_table = accu_nv12;
1373 break;
1374 case OMAP_DSS_COLOR_YUV2:
1375 case OMAP_DSS_COLOR_UYVY:
1376 accu_table = accu_yuv;
1377 break;
1378 default:
1379 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001380 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301381 }
1382
1383 accu_val = &accu_table[idx];
1384
1385 chroma_hinc = 1024 * orig_width / out_width;
1386 chroma_vinc = 1024 * orig_height / out_height;
1387
1388 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1389 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1390 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1391 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1392
1393 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1394 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1395}
1396
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001397static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301398 u16 orig_width, u16 orig_height,
1399 u16 out_width, u16 out_height,
1400 bool ilace, bool five_taps,
1401 bool fieldmode, enum omap_color_mode color_mode,
1402 u8 rotation)
1403{
1404 int accu0 = 0;
1405 int accu1 = 0;
1406 u32 l;
1407
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001408 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301409 out_width, out_height, five_taps,
1410 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301411 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001412
Archit Taneja87a74842011-03-02 11:19:50 +05301413 /* RESIZEENABLE and VERTICALTAPS */
1414 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301415 l |= (orig_width != out_width) ? (1 << 5) : 0;
1416 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001417 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301418
1419 /* VRESIZECONF and HRESIZECONF */
1420 if (dss_has_feature(FEAT_RESIZECONF)) {
1421 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301422 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1423 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301424 }
1425
1426 /* LINEBUFFERSPLIT */
1427 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1428 l &= ~(0x1 << 22);
1429 l |= five_taps ? (1 << 22) : 0;
1430 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001431
Archit Taneja9b372c22011-05-06 11:45:49 +05301432 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001433
1434 /*
1435 * field 0 = even field = bottom field
1436 * field 1 = odd field = top field
1437 */
1438 if (ilace && !fieldmode) {
1439 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301440 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001441 if (accu0 >= 1024/2) {
1442 accu1 = 1024/2;
1443 accu0 -= accu1;
1444 }
1445 }
1446
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001447 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1448 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449}
1450
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001451static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301452 u16 orig_width, u16 orig_height,
1453 u16 out_width, u16 out_height,
1454 bool ilace, bool five_taps,
1455 bool fieldmode, enum omap_color_mode color_mode,
1456 u8 rotation)
1457{
1458 int scale_x = out_width != orig_width;
1459 int scale_y = out_height != orig_height;
Archit Taneja20fbb502012-08-22 17:04:48 +05301460 bool chroma_upscale = true;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301461
1462 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1463 return;
1464 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1465 color_mode != OMAP_DSS_COLOR_UYVY &&
1466 color_mode != OMAP_DSS_COLOR_NV12)) {
1467 /* reset chroma resampling for RGB formats */
1468 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1469 return;
1470 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001471
1472 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1473 out_height, ilace, color_mode, rotation);
1474
Amber Jain0d66cbb2011-05-19 19:47:54 +05301475 switch (color_mode) {
1476 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301477 if (chroma_upscale) {
1478 /* UV is subsampled by 2 horizontally and vertically */
1479 orig_height >>= 1;
1480 orig_width >>= 1;
1481 } else {
1482 /* UV is downsampled by 2 horizontally and vertically */
1483 orig_height <<= 1;
1484 orig_width <<= 1;
1485 }
1486
Amber Jain0d66cbb2011-05-19 19:47:54 +05301487 break;
1488 case OMAP_DSS_COLOR_YUV2:
1489 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301490 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301491 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301492 rotation == OMAP_DSS_ROT_180) {
1493 if (chroma_upscale)
1494 /* UV is subsampled by 2 horizontally */
1495 orig_width >>= 1;
1496 else
1497 /* UV is downsampled by 2 horizontally */
1498 orig_width <<= 1;
1499 }
1500
Amber Jain0d66cbb2011-05-19 19:47:54 +05301501 /* must use FIR for YUV422 if rotated */
1502 if (rotation != OMAP_DSS_ROT_0)
1503 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301504
Amber Jain0d66cbb2011-05-19 19:47:54 +05301505 break;
1506 default:
1507 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001508 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301509 }
1510
1511 if (out_width != orig_width)
1512 scale_x = true;
1513 if (out_height != orig_height)
1514 scale_y = true;
1515
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001516 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301517 out_width, out_height, five_taps,
1518 rotation, DISPC_COLOR_COMPONENT_UV);
1519
1520 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1521 (scale_x || scale_y) ? 1 : 0, 8, 8);
1522 /* set H scaling */
1523 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1524 /* set V scaling */
1525 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301526}
1527
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001528static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301529 u16 orig_width, u16 orig_height,
1530 u16 out_width, u16 out_height,
1531 bool ilace, bool five_taps,
1532 bool fieldmode, enum omap_color_mode color_mode,
1533 u8 rotation)
1534{
1535 BUG_ON(plane == OMAP_DSS_GFX);
1536
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001537 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301538 orig_width, orig_height,
1539 out_width, out_height,
1540 ilace, five_taps,
1541 fieldmode, color_mode,
1542 rotation);
1543
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001544 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301545 orig_width, orig_height,
1546 out_width, out_height,
1547 ilace, five_taps,
1548 fieldmode, color_mode,
1549 rotation);
1550}
1551
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001552static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001553 bool mirroring, enum omap_color_mode color_mode)
1554{
Archit Taneja87a74842011-03-02 11:19:50 +05301555 bool row_repeat = false;
1556 int vidrot = 0;
1557
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001558 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1559 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001560
1561 if (mirroring) {
1562 switch (rotation) {
1563 case OMAP_DSS_ROT_0:
1564 vidrot = 2;
1565 break;
1566 case OMAP_DSS_ROT_90:
1567 vidrot = 1;
1568 break;
1569 case OMAP_DSS_ROT_180:
1570 vidrot = 0;
1571 break;
1572 case OMAP_DSS_ROT_270:
1573 vidrot = 3;
1574 break;
1575 }
1576 } else {
1577 switch (rotation) {
1578 case OMAP_DSS_ROT_0:
1579 vidrot = 0;
1580 break;
1581 case OMAP_DSS_ROT_90:
1582 vidrot = 1;
1583 break;
1584 case OMAP_DSS_ROT_180:
1585 vidrot = 2;
1586 break;
1587 case OMAP_DSS_ROT_270:
1588 vidrot = 3;
1589 break;
1590 }
1591 }
1592
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001593 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301594 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001595 else
Archit Taneja87a74842011-03-02 11:19:50 +05301596 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001597 }
Archit Taneja87a74842011-03-02 11:19:50 +05301598
Archit Taneja9b372c22011-05-06 11:45:49 +05301599 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301600 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301601 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1602 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603}
1604
1605static int color_mode_to_bpp(enum omap_color_mode color_mode)
1606{
1607 switch (color_mode) {
1608 case OMAP_DSS_COLOR_CLUT1:
1609 return 1;
1610 case OMAP_DSS_COLOR_CLUT2:
1611 return 2;
1612 case OMAP_DSS_COLOR_CLUT4:
1613 return 4;
1614 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301615 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001616 return 8;
1617 case OMAP_DSS_COLOR_RGB12U:
1618 case OMAP_DSS_COLOR_RGB16:
1619 case OMAP_DSS_COLOR_ARGB16:
1620 case OMAP_DSS_COLOR_YUV2:
1621 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301622 case OMAP_DSS_COLOR_RGBA16:
1623 case OMAP_DSS_COLOR_RGBX16:
1624 case OMAP_DSS_COLOR_ARGB16_1555:
1625 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001626 return 16;
1627 case OMAP_DSS_COLOR_RGB24P:
1628 return 24;
1629 case OMAP_DSS_COLOR_RGB24U:
1630 case OMAP_DSS_COLOR_ARGB32:
1631 case OMAP_DSS_COLOR_RGBA32:
1632 case OMAP_DSS_COLOR_RGBX32:
1633 return 32;
1634 default:
1635 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001636 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001637 }
1638}
1639
1640static s32 pixinc(int pixels, u8 ps)
1641{
1642 if (pixels == 1)
1643 return 1;
1644 else if (pixels > 1)
1645 return 1 + (pixels - 1) * ps;
1646 else if (pixels < 0)
1647 return 1 - (-pixels + 1) * ps;
1648 else
1649 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001650 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001651}
1652
1653static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1654 u16 screen_width,
1655 u16 width, u16 height,
1656 enum omap_color_mode color_mode, bool fieldmode,
1657 unsigned int field_offset,
1658 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301659 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001660{
1661 u8 ps;
1662
1663 /* FIXME CLUT formats */
1664 switch (color_mode) {
1665 case OMAP_DSS_COLOR_CLUT1:
1666 case OMAP_DSS_COLOR_CLUT2:
1667 case OMAP_DSS_COLOR_CLUT4:
1668 case OMAP_DSS_COLOR_CLUT8:
1669 BUG();
1670 return;
1671 case OMAP_DSS_COLOR_YUV2:
1672 case OMAP_DSS_COLOR_UYVY:
1673 ps = 4;
1674 break;
1675 default:
1676 ps = color_mode_to_bpp(color_mode) / 8;
1677 break;
1678 }
1679
1680 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1681 width, height);
1682
1683 /*
1684 * field 0 = even field = bottom field
1685 * field 1 = odd field = top field
1686 */
1687 switch (rotation + mirror * 4) {
1688 case OMAP_DSS_ROT_0:
1689 case OMAP_DSS_ROT_180:
1690 /*
1691 * If the pixel format is YUV or UYVY divide the width
1692 * of the image by 2 for 0 and 180 degree rotation.
1693 */
1694 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1695 color_mode == OMAP_DSS_COLOR_UYVY)
1696 width = width >> 1;
1697 case OMAP_DSS_ROT_90:
1698 case OMAP_DSS_ROT_270:
1699 *offset1 = 0;
1700 if (field_offset)
1701 *offset0 = field_offset * screen_width * ps;
1702 else
1703 *offset0 = 0;
1704
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301705 *row_inc = pixinc(1 +
1706 (y_predecim * screen_width - x_predecim * width) +
1707 (fieldmode ? screen_width : 0), ps);
1708 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001709 break;
1710
1711 case OMAP_DSS_ROT_0 + 4:
1712 case OMAP_DSS_ROT_180 + 4:
1713 /* If the pixel format is YUV or UYVY divide the width
1714 * of the image by 2 for 0 degree and 180 degree
1715 */
1716 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1717 color_mode == OMAP_DSS_COLOR_UYVY)
1718 width = width >> 1;
1719 case OMAP_DSS_ROT_90 + 4:
1720 case OMAP_DSS_ROT_270 + 4:
1721 *offset1 = 0;
1722 if (field_offset)
1723 *offset0 = field_offset * screen_width * ps;
1724 else
1725 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301726 *row_inc = pixinc(1 -
1727 (y_predecim * screen_width + x_predecim * width) -
1728 (fieldmode ? screen_width : 0), ps);
1729 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730 break;
1731
1732 default:
1733 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001734 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001735 }
1736}
1737
1738static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1739 u16 screen_width,
1740 u16 width, u16 height,
1741 enum omap_color_mode color_mode, bool fieldmode,
1742 unsigned int field_offset,
1743 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301744 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001745{
1746 u8 ps;
1747 u16 fbw, fbh;
1748
1749 /* FIXME CLUT formats */
1750 switch (color_mode) {
1751 case OMAP_DSS_COLOR_CLUT1:
1752 case OMAP_DSS_COLOR_CLUT2:
1753 case OMAP_DSS_COLOR_CLUT4:
1754 case OMAP_DSS_COLOR_CLUT8:
1755 BUG();
1756 return;
1757 default:
1758 ps = color_mode_to_bpp(color_mode) / 8;
1759 break;
1760 }
1761
1762 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1763 width, height);
1764
1765 /* width & height are overlay sizes, convert to fb sizes */
1766
1767 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1768 fbw = width;
1769 fbh = height;
1770 } else {
1771 fbw = height;
1772 fbh = width;
1773 }
1774
1775 /*
1776 * field 0 = even field = bottom field
1777 * field 1 = odd field = top field
1778 */
1779 switch (rotation + mirror * 4) {
1780 case OMAP_DSS_ROT_0:
1781 *offset1 = 0;
1782 if (field_offset)
1783 *offset0 = *offset1 + field_offset * screen_width * ps;
1784 else
1785 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301786 *row_inc = pixinc(1 +
1787 (y_predecim * screen_width - fbw * x_predecim) +
1788 (fieldmode ? screen_width : 0), ps);
1789 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1790 color_mode == OMAP_DSS_COLOR_UYVY)
1791 *pix_inc = pixinc(x_predecim, 2 * ps);
1792 else
1793 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001794 break;
1795 case OMAP_DSS_ROT_90:
1796 *offset1 = screen_width * (fbh - 1) * ps;
1797 if (field_offset)
1798 *offset0 = *offset1 + field_offset * ps;
1799 else
1800 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301801 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1802 y_predecim + (fieldmode ? 1 : 0), ps);
1803 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001804 break;
1805 case OMAP_DSS_ROT_180:
1806 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1807 if (field_offset)
1808 *offset0 = *offset1 - field_offset * screen_width * ps;
1809 else
1810 *offset0 = *offset1;
1811 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301812 (y_predecim * screen_width - fbw * x_predecim) -
1813 (fieldmode ? screen_width : 0), ps);
1814 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1815 color_mode == OMAP_DSS_COLOR_UYVY)
1816 *pix_inc = pixinc(-x_predecim, 2 * ps);
1817 else
1818 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001819 break;
1820 case OMAP_DSS_ROT_270:
1821 *offset1 = (fbw - 1) * ps;
1822 if (field_offset)
1823 *offset0 = *offset1 - field_offset * ps;
1824 else
1825 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301826 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1827 y_predecim - (fieldmode ? 1 : 0), ps);
1828 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001829 break;
1830
1831 /* mirroring */
1832 case OMAP_DSS_ROT_0 + 4:
1833 *offset1 = (fbw - 1) * ps;
1834 if (field_offset)
1835 *offset0 = *offset1 + field_offset * screen_width * ps;
1836 else
1837 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301838 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001839 (fieldmode ? screen_width : 0),
1840 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301841 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1842 color_mode == OMAP_DSS_COLOR_UYVY)
1843 *pix_inc = pixinc(-x_predecim, 2 * ps);
1844 else
1845 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001846 break;
1847
1848 case OMAP_DSS_ROT_90 + 4:
1849 *offset1 = 0;
1850 if (field_offset)
1851 *offset0 = *offset1 + field_offset * ps;
1852 else
1853 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301854 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1855 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001856 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301857 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001858 break;
1859
1860 case OMAP_DSS_ROT_180 + 4:
1861 *offset1 = screen_width * (fbh - 1) * ps;
1862 if (field_offset)
1863 *offset0 = *offset1 - field_offset * screen_width * ps;
1864 else
1865 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301866 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001867 (fieldmode ? screen_width : 0),
1868 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301869 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1870 color_mode == OMAP_DSS_COLOR_UYVY)
1871 *pix_inc = pixinc(x_predecim, 2 * ps);
1872 else
1873 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001874 break;
1875
1876 case OMAP_DSS_ROT_270 + 4:
1877 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1878 if (field_offset)
1879 *offset0 = *offset1 - field_offset * ps;
1880 else
1881 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301882 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1883 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001884 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301885 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001886 break;
1887
1888 default:
1889 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001890 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001891 }
1892}
1893
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301894static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1895 enum omap_color_mode color_mode, bool fieldmode,
1896 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1897 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1898{
1899 u8 ps;
1900
1901 switch (color_mode) {
1902 case OMAP_DSS_COLOR_CLUT1:
1903 case OMAP_DSS_COLOR_CLUT2:
1904 case OMAP_DSS_COLOR_CLUT4:
1905 case OMAP_DSS_COLOR_CLUT8:
1906 BUG();
1907 return;
1908 default:
1909 ps = color_mode_to_bpp(color_mode) / 8;
1910 break;
1911 }
1912
1913 DSSDBG("scrw %d, width %d\n", screen_width, width);
1914
1915 /*
1916 * field 0 = even field = bottom field
1917 * field 1 = odd field = top field
1918 */
1919 *offset1 = 0;
1920 if (field_offset)
1921 *offset0 = *offset1 + field_offset * screen_width * ps;
1922 else
1923 *offset0 = *offset1;
1924 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1925 (fieldmode ? screen_width : 0), ps);
1926 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1927 color_mode == OMAP_DSS_COLOR_UYVY)
1928 *pix_inc = pixinc(x_predecim, 2 * ps);
1929 else
1930 *pix_inc = pixinc(x_predecim, ps);
1931}
1932
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301933/*
1934 * This function is used to avoid synclosts in OMAP3, because of some
1935 * undocumented horizontal position and timing related limitations.
1936 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301937static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301938 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301939 u16 width, u16 height, u16 out_width, u16 out_height)
1940{
1941 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301942 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301943 static const u8 limits[3] = { 8, 10, 20 };
1944 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301945 unsigned long pclk = dispc_plane_pclk_rate(plane);
1946 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301947 int i;
1948
Archit Taneja81ab95b2012-05-08 15:53:20 +05301949 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301950
1951 i = 0;
1952 if (out_height < height)
1953 i++;
1954 if (out_width < width)
1955 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301956 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301957 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1958 if (blank <= limits[i])
1959 return -EINVAL;
1960
1961 /*
1962 * Pixel data should be prepared before visible display point starts.
1963 * So, atleast DS-2 lines must have already been fetched by DISPC
1964 * during nonactive - pos_x period.
1965 */
1966 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1967 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1968 val, max(0, DS - 2) * width);
1969 if (val < max(0, DS - 2) * width)
1970 return -EINVAL;
1971
1972 /*
1973 * All lines need to be refilled during the nonactive period of which
1974 * only one line can be loaded during the active period. So, atleast
1975 * DS - 1 lines should be loaded during nonactive period.
1976 */
1977 val = div_u64((u64)nonactive * lclk, pclk);
1978 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1979 val, max(0, DS - 1) * width);
1980 if (val < max(0, DS - 1) * width)
1981 return -EINVAL;
1982
1983 return 0;
1984}
1985
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301986static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301987 const struct omap_video_timings *mgr_timings, u16 width,
1988 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001989 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001990{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301991 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301992 u64 tmp;
1993 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001994
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301995 if (height <= out_height && width <= out_width)
1996 return (unsigned long) pclk;
1997
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001998 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05301999 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000
2001 tmp = pclk * height * out_width;
2002 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302003 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002004
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002005 if (height > 2 * out_height) {
2006 if (ppl == out_width)
2007 return 0;
2008
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002009 tmp = pclk * (height - 2 * out_height) * out_width;
2010 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302011 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012 }
2013 }
2014
2015 if (width > out_width) {
2016 tmp = pclk * width;
2017 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302018 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002019
2020 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302021 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002022 }
2023
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302024 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025}
2026
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302027static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302028 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302029{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302030 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302031
2032 if (height > out_height && width > out_width)
2033 return pclk * 4;
2034 else
2035 return pclk * 2;
2036}
2037
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302038static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302039 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002040{
2041 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302042 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043
2044 /*
2045 * FIXME how to determine the 'A' factor
2046 * for the no downscaling case ?
2047 */
2048
2049 if (width > 3 * out_width)
2050 hf = 4;
2051 else if (width > 2 * out_width)
2052 hf = 3;
2053 else if (width > out_width)
2054 hf = 2;
2055 else
2056 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057 if (height > out_height)
2058 vf = 2;
2059 else
2060 vf = 1;
2061
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302062 return pclk * vf * hf;
2063}
2064
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302065static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302066 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302067{
Archit Taneja8ba85302012-09-26 17:00:37 +05302068 unsigned long pclk;
2069
2070 /*
2071 * If the overlay/writeback is in mem to mem mode, there are no
2072 * downscaling limitations with respect to pixel clock, return 1 as
2073 * required core clock to represent that we have sufficient enough
2074 * core clock to do maximum downscaling
2075 */
2076 if (mem_to_mem)
2077 return 1;
2078
2079 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302080
2081 if (width > out_width)
2082 return DIV_ROUND_UP(pclk, out_width) * width;
2083 else
2084 return pclk;
2085}
2086
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302087static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302088 const struct omap_video_timings *mgr_timings,
2089 u16 width, u16 height, u16 out_width, u16 out_height,
2090 enum omap_color_mode color_mode, bool *five_taps,
2091 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302092 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302093{
2094 int error;
2095 u16 in_width, in_height;
2096 int min_factor = min(*decim_x, *decim_y);
2097 const int maxsinglelinewidth =
2098 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302099
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302100 *five_taps = false;
2101
2102 do {
2103 in_height = DIV_ROUND_UP(height, *decim_y);
2104 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302105 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302106 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302107 error = (in_width > maxsinglelinewidth || !*core_clk ||
2108 *core_clk > dispc_core_clk_rate());
2109 if (error) {
2110 if (*decim_x == *decim_y) {
2111 *decim_x = min_factor;
2112 ++*decim_y;
2113 } else {
2114 swap(*decim_x, *decim_y);
2115 if (*decim_x < *decim_y)
2116 ++*decim_x;
2117 }
2118 }
2119 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2120
2121 if (in_width > maxsinglelinewidth) {
2122 DSSERR("Cannot scale max input width exceeded");
2123 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302124 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302125 return 0;
2126}
2127
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302128static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302129 const struct omap_video_timings *mgr_timings,
2130 u16 width, u16 height, u16 out_width, u16 out_height,
2131 enum omap_color_mode color_mode, bool *five_taps,
2132 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302133 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302134{
2135 int error;
2136 u16 in_width, in_height;
2137 int min_factor = min(*decim_x, *decim_y);
2138 const int maxsinglelinewidth =
2139 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2140
2141 do {
2142 in_height = DIV_ROUND_UP(height, *decim_y);
2143 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302144 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302145 in_width, in_height, out_width, out_height, color_mode);
2146
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302147 error = check_horiz_timing_omap3(plane, mgr_timings,
2148 pos_x, in_width, in_height, out_width,
2149 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302150
2151 if (in_width > maxsinglelinewidth)
2152 if (in_height > out_height &&
2153 in_height < out_height * 2)
2154 *five_taps = false;
2155 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302156 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302157 in_height, out_width, out_height,
2158 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302159
2160 error = (error || in_width > maxsinglelinewidth * 2 ||
2161 (in_width > maxsinglelinewidth && *five_taps) ||
2162 !*core_clk || *core_clk > dispc_core_clk_rate());
2163 if (error) {
2164 if (*decim_x == *decim_y) {
2165 *decim_x = min_factor;
2166 ++*decim_y;
2167 } else {
2168 swap(*decim_x, *decim_y);
2169 if (*decim_x < *decim_y)
2170 ++*decim_x;
2171 }
2172 }
2173 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2174
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302175 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302176 out_width, out_height)){
2177 DSSERR("horizontal timing too tight\n");
2178 return -EINVAL;
2179 }
2180
2181 if (in_width > (maxsinglelinewidth * 2)) {
2182 DSSERR("Cannot setup scaling");
2183 DSSERR("width exceeds maximum width possible");
2184 return -EINVAL;
2185 }
2186
2187 if (in_width > maxsinglelinewidth && *five_taps) {
2188 DSSERR("cannot setup scaling with five taps");
2189 return -EINVAL;
2190 }
2191 return 0;
2192}
2193
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302194static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302195 const struct omap_video_timings *mgr_timings,
2196 u16 width, u16 height, u16 out_width, u16 out_height,
2197 enum omap_color_mode color_mode, bool *five_taps,
2198 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302199 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302200{
2201 u16 in_width, in_width_max;
2202 int decim_x_min = *decim_x;
2203 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2204 const int maxsinglelinewidth =
2205 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302206 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja8ba85302012-09-26 17:00:37 +05302207 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302208
Archit Taneja8ba85302012-09-26 17:00:37 +05302209 if (mem_to_mem)
2210 in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
2211 else
2212 in_width_max = dispc_core_clk_rate() /
2213 DIV_ROUND_UP(pclk, out_width);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302214
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302215 *decim_x = DIV_ROUND_UP(width, in_width_max);
2216
2217 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2218 if (*decim_x > *x_predecim)
2219 return -EINVAL;
2220
2221 do {
2222 in_width = DIV_ROUND_UP(width, *decim_x);
2223 } while (*decim_x <= *x_predecim &&
2224 in_width > maxsinglelinewidth && ++*decim_x);
2225
2226 if (in_width > maxsinglelinewidth) {
2227 DSSERR("Cannot scale width exceeds max line width");
2228 return -EINVAL;
2229 }
2230
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302231 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302232 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302233 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002234}
2235
Archit Taneja79ad75f2011-09-08 13:15:11 +05302236static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302237 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302238 const struct omap_video_timings *mgr_timings,
2239 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302240 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302241 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302242 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302243{
Archit Taneja0373cac2011-09-08 13:25:17 +05302244 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302245 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302246 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302247 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302248
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002249 if (width == out_width && height == out_height)
2250 return 0;
2251
Archit Taneja5b54ed32012-09-26 16:55:27 +05302252 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002253 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302254
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302255 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302256 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2257 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302258
2259 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2260 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2261 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2262 color_mode == OMAP_DSS_COLOR_CLUT8) {
2263 *x_predecim = 1;
2264 *y_predecim = 1;
2265 *five_taps = false;
2266 return 0;
2267 }
2268
2269 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2270 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2271
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302272 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302273 return -EINVAL;
2274
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302275 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302276 return -EINVAL;
2277
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302278 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2279 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302280 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2281 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302282 if (ret)
2283 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302284
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302285 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2286 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302287
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302288 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302289 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302290 "required core clk rate = %lu Hz, "
2291 "current core clk rate = %lu Hz\n",
2292 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302293 return -EINVAL;
2294 }
2295
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302296 *x_predecim = decim_x;
2297 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302298 return 0;
2299}
2300
Archit Taneja84a880f2012-09-26 16:57:37 +05302301static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302302 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2303 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2304 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2305 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2306 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302307 bool replication, const struct omap_video_timings *mgr_timings,
2308 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002309{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302310 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002311 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302312 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002313 unsigned offset0, offset1;
2314 s32 row_inc;
2315 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302316 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002317 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302318 u16 in_height = height;
2319 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302320 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302321 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002322
Archit Taneja84a880f2012-09-26 16:57:37 +05302323 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002324 return -EINVAL;
2325
Archit Taneja84a880f2012-09-26 16:57:37 +05302326 out_width = out_width == 0 ? width : out_width;
2327 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002328
Archit Taneja84a880f2012-09-26 16:57:37 +05302329 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002330 fieldmode = 1;
2331
2332 if (ilace) {
2333 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302334 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302335 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302336 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002337
2338 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302339 "out_height %d\n", in_height, pos_y,
2340 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002341 }
2342
Archit Taneja84a880f2012-09-26 16:57:37 +05302343 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302344 return -EINVAL;
2345
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302346 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302347 in_height, out_width, out_height, color_mode,
2348 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302349 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302350 if (r)
2351 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002352
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302353 in_width = DIV_ROUND_UP(in_width, x_predecim);
2354 in_height = DIV_ROUND_UP(in_height, y_predecim);
2355
Archit Taneja84a880f2012-09-26 16:57:37 +05302356 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2357 color_mode == OMAP_DSS_COLOR_UYVY ||
2358 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302359 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002360
2361 if (ilace && !fieldmode) {
2362 /*
2363 * when downscaling the bottom field may have to start several
2364 * source lines below the top field. Unfortunately ACCUI
2365 * registers will only hold the fractional part of the offset
2366 * so the integer part must be added to the base address of the
2367 * bottom field.
2368 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302369 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002370 field_offset = 0;
2371 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302372 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002373 }
2374
2375 /* Fields are independent but interleaved in memory. */
2376 if (fieldmode)
2377 field_offset = 1;
2378
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002379 offset0 = 0;
2380 offset1 = 0;
2381 row_inc = 0;
2382 pix_inc = 0;
2383
Archit Taneja84a880f2012-09-26 16:57:37 +05302384 if (rotation_type == OMAP_DSS_ROT_TILER)
2385 calc_tiler_rotation_offset(screen_width, in_width,
2386 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302387 &offset0, &offset1, &row_inc, &pix_inc,
2388 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302389 else if (rotation_type == OMAP_DSS_ROT_DMA)
2390 calc_dma_rotation_offset(rotation, mirror,
2391 screen_width, in_width, frame_height,
2392 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302393 &offset0, &offset1, &row_inc, &pix_inc,
2394 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002395 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302396 calc_vrfb_rotation_offset(rotation, mirror,
2397 screen_width, in_width, frame_height,
2398 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302399 &offset0, &offset1, &row_inc, &pix_inc,
2400 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002401
2402 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2403 offset0, offset1, row_inc, pix_inc);
2404
Archit Taneja84a880f2012-09-26 16:57:37 +05302405 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002406
Archit Taneja84a880f2012-09-26 16:57:37 +05302407 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302408
Archit Taneja84a880f2012-09-26 16:57:37 +05302409 dispc_ovl_set_ba0(plane, paddr + offset0);
2410 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411
Archit Taneja84a880f2012-09-26 16:57:37 +05302412 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2413 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2414 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302415 }
2416
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002417 dispc_ovl_set_row_inc(plane, row_inc);
2418 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002419
Archit Taneja84a880f2012-09-26 16:57:37 +05302420 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302421 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
Archit Taneja84a880f2012-09-26 16:57:37 +05302423 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424
Archit Taneja78b687f2012-09-21 14:51:49 +05302425 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002426
Archit Taneja5b54ed32012-09-26 16:55:27 +05302427 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302428 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2429 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302430 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302431 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002432 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433 }
2434
Archit Taneja84a880f2012-09-26 16:57:37 +05302435 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002436
Archit Taneja84a880f2012-09-26 16:57:37 +05302437 dispc_ovl_set_zorder(plane, caps, zorder);
2438 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2439 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
Archit Tanejad79db852012-09-22 12:30:17 +05302441 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302442
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002443 return 0;
2444}
2445
Archit Taneja84a880f2012-09-26 16:57:37 +05302446int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302447 bool replication, const struct omap_video_timings *mgr_timings,
2448 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302449{
2450 int r;
2451 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2452 enum omap_channel channel;
2453
2454 channel = dispc_ovl_get_channel_out(plane);
2455
2456 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2457 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2458 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2459 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2460 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2461
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302462 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2463 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2464 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2465 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302466 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302467
2468 return r;
2469}
2470
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002471int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002472{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002473 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2474
Archit Taneja9b372c22011-05-06 11:45:49 +05302475 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002476
2477 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002478}
2479
2480static void dispc_disable_isr(void *data, u32 mask)
2481{
2482 struct completion *compl = data;
2483 complete(compl);
2484}
2485
Sumit Semwal2a205f32010-12-02 11:27:12 +00002486static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002487{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302488 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2489 /* flush posted write */
2490 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002491}
2492
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002493static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494{
2495 struct completion frame_done_completion;
2496 bool is_on;
2497 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002498 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002499
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002500 /* When we disable LCD output, we need to wait until frame is done.
2501 * Otherwise the DSS is still working, and turning off the clocks
2502 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302503 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002504
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302505 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506
2507 if (!enable && is_on) {
2508 init_completion(&frame_done_completion);
2509
2510 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002511 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002512
2513 if (r)
2514 DSSERR("failed to register FRAMEDONE isr\n");
2515 }
2516
Sumit Semwal2a205f32010-12-02 11:27:12 +00002517 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
2519 if (!enable && is_on) {
2520 if (!wait_for_completion_timeout(&frame_done_completion,
2521 msecs_to_jiffies(100)))
2522 DSSERR("timeout waiting for FRAME DONE\n");
2523
2524 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002525 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526
2527 if (r)
2528 DSSERR("failed to unregister FRAMEDONE isr\n");
2529 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002530}
2531
2532static void _enable_digit_out(bool enable)
2533{
2534 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002535 /* flush posted write */
2536 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002537}
2538
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002539static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002540{
2541 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002542 enum dss_hdmi_venc_clk_source_select src;
2543 int r, i;
2544 u32 irq_mask;
2545 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002546
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002547 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002548 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002549
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002550 src = dss_get_hdmi_venc_clk_source();
2551
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552 if (enable) {
2553 unsigned long flags;
2554 /* When we enable digit output, we'll get an extra digit
2555 * sync lost interrupt, that we need to ignore */
2556 spin_lock_irqsave(&dispc.irq_lock, flags);
2557 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2558 _omap_dispc_set_irqs();
2559 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2560 }
2561
2562 /* When we disable digit output, we need to wait until fields are done.
2563 * Otherwise the DSS is still working, and turning off the clocks
2564 * prevents DSS from going to OFF mode. And when enabling, we need to
2565 * wait for the extra sync losts */
2566 init_completion(&frame_done_completion);
2567
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002568 if (src == DSS_HDMI_M_PCLK && enable == false) {
2569 irq_mask = DISPC_IRQ_FRAMEDONETV;
2570 num_irqs = 1;
2571 } else {
2572 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2573 /* XXX I understand from TRM that we should only wait for the
2574 * current field to complete. But it seems we have to wait for
2575 * both fields */
2576 num_irqs = 2;
2577 }
2578
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002580 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002581 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002582 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002583
2584 _enable_digit_out(enable);
2585
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002586 for (i = 0; i < num_irqs; ++i) {
2587 if (!wait_for_completion_timeout(&frame_done_completion,
2588 msecs_to_jiffies(100)))
2589 DSSERR("timeout waiting for digit out to %s\n",
2590 enable ? "start" : "stop");
2591 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002592
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002593 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2594 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002596 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002597
2598 if (enable) {
2599 unsigned long flags;
2600 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002601 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002602 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2603 _omap_dispc_set_irqs();
2604 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2605 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606}
2607
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002608bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002609{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302610 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002611}
2612
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002613void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002614{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302615 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002616 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002617 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002618 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002619 else
2620 BUG();
2621}
2622
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623void dispc_lcd_enable_signal_polarity(bool act_high)
2624{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002625 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2626 return;
2627
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002628 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629}
2630
2631void dispc_lcd_enable_signal(bool enable)
2632{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002633 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2634 return;
2635
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002636 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002637}
2638
2639void dispc_pck_free_enable(bool enable)
2640{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002641 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2642 return;
2643
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002644 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645}
2646
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002647void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302649 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650}
2651
2652
Archit Tanejad21f43b2012-06-21 09:45:11 +05302653void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002654{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302655 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656}
2657
2658void dispc_set_loadmode(enum omap_dss_load_mode mode)
2659{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661}
2662
2663
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002664static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002665{
Sumit Semwal8613b002010-12-02 11:27:09 +00002666 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667}
2668
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002669static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670 enum omap_dss_trans_key_type type,
2671 u32 trans_key)
2672{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302673 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002674
Sumit Semwal8613b002010-12-02 11:27:09 +00002675 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676}
2677
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002678static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302680 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681}
Archit Taneja11354dd2011-09-26 11:47:29 +05302682
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002683static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2684 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685{
Archit Taneja11354dd2011-09-26 11:47:29 +05302686 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687 return;
2688
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689 if (ch == OMAP_DSS_CHANNEL_LCD)
2690 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002691 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693}
Archit Taneja11354dd2011-09-26 11:47:29 +05302694
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002695void dispc_mgr_setup(enum omap_channel channel,
2696 struct omap_overlay_manager_info *info)
2697{
2698 dispc_mgr_set_default_color(channel, info->default_color);
2699 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2700 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2701 dispc_mgr_enable_alpha_fixed_zorder(channel,
2702 info->partial_alpha_enabled);
2703 if (dss_has_feature(FEAT_CPR)) {
2704 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2705 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2706 }
2707}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002709void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002710{
2711 int code;
2712
2713 switch (data_lines) {
2714 case 12:
2715 code = 0;
2716 break;
2717 case 16:
2718 code = 1;
2719 break;
2720 case 18:
2721 code = 2;
2722 break;
2723 case 24:
2724 code = 3;
2725 break;
2726 default:
2727 BUG();
2728 return;
2729 }
2730
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302731 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732}
2733
Archit Taneja569969d2011-08-22 17:41:57 +05302734void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002735{
2736 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302737 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738
2739 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302740 case DSS_IO_PAD_MODE_RESET:
2741 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742 gpout1 = 0;
2743 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302744 case DSS_IO_PAD_MODE_RFBI:
2745 gpout0 = 1;
2746 gpout1 = 0;
2747 break;
2748 case DSS_IO_PAD_MODE_BYPASS:
2749 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750 gpout1 = 1;
2751 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752 default:
2753 BUG();
2754 return;
2755 }
2756
Archit Taneja569969d2011-08-22 17:41:57 +05302757 l = dispc_read_reg(DISPC_CONTROL);
2758 l = FLD_MOD(l, gpout0, 15, 15);
2759 l = FLD_MOD(l, gpout1, 16, 16);
2760 dispc_write_reg(DISPC_CONTROL, l);
2761}
2762
2763void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2764{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302765 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766}
2767
Archit Taneja8f366162012-04-16 12:53:44 +05302768static bool _dispc_mgr_size_ok(u16 width, u16 height)
2769{
2770 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2771 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2772}
2773
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2775 int vsw, int vfp, int vbp)
2776{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302777 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2778 hfp < 1 || hfp > dispc.feat->hp_max ||
2779 hbp < 1 || hbp > dispc.feat->hp_max ||
2780 vsw < 1 || vsw > dispc.feat->sw_max ||
2781 vfp < 0 || vfp > dispc.feat->vp_max ||
2782 vbp < 0 || vbp > dispc.feat->vp_max)
2783 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784 return true;
2785}
2786
Archit Taneja8f366162012-04-16 12:53:44 +05302787bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302788 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789{
Archit Taneja8f366162012-04-16 12:53:44 +05302790 bool timings_ok;
2791
2792 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2793
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302794 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302795 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2796 timings->hfp, timings->hbp,
2797 timings->vsw, timings->vfp,
2798 timings->vbp);
2799
2800 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002801}
2802
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002803static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302804 int hfp, int hbp, int vsw, int vfp, int vbp,
2805 enum omap_dss_signal_level vsync_level,
2806 enum omap_dss_signal_level hsync_level,
2807 enum omap_dss_signal_edge data_pclk_edge,
2808 enum omap_dss_signal_level de_level,
2809 enum omap_dss_signal_edge sync_pclk_edge)
2810
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002811{
Archit Taneja655e2942012-06-21 10:37:43 +05302812 u32 timing_h, timing_v, l;
2813 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302815 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2816 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2817 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2818 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2819 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2820 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002821
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002822 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2823 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302824
2825 switch (data_pclk_edge) {
2826 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2827 ipc = false;
2828 break;
2829 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2830 ipc = true;
2831 break;
2832 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2833 default:
2834 BUG();
2835 }
2836
2837 switch (sync_pclk_edge) {
2838 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2839 onoff = false;
2840 rf = false;
2841 break;
2842 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2843 onoff = true;
2844 rf = false;
2845 break;
2846 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2847 onoff = true;
2848 rf = true;
2849 break;
2850 default:
2851 BUG();
2852 };
2853
2854 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2855 l |= FLD_VAL(onoff, 17, 17);
2856 l |= FLD_VAL(rf, 16, 16);
2857 l |= FLD_VAL(de_level, 15, 15);
2858 l |= FLD_VAL(ipc, 14, 14);
2859 l |= FLD_VAL(hsync_level, 13, 13);
2860 l |= FLD_VAL(vsync_level, 12, 12);
2861 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002862}
2863
2864/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302865void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002866 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867{
2868 unsigned xtot, ytot;
2869 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302870 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871
Archit Taneja2aefad42012-05-18 14:36:54 +05302872 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302873
Archit Taneja2aefad42012-05-18 14:36:54 +05302874 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302875 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002876 return;
2877 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302878
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302879 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302880 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302881 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2882 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302883
Archit Taneja2aefad42012-05-18 14:36:54 +05302884 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2885 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302886
2887 ht = (timings->pixel_clock * 1000) / xtot;
2888 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2889
2890 DSSDBG("pck %u\n", timings->pixel_clock);
2891 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302892 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302893 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2894 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2895 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896
Archit Tanejac51d9212012-04-16 12:53:43 +05302897 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302898 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302899 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302900 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302901 }
Archit Taneja8f366162012-04-16 12:53:44 +05302902
Archit Taneja2aefad42012-05-18 14:36:54 +05302903 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904}
2905
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002906static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002907 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908{
2909 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002910 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002912 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914}
2915
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002916static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002917 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002918{
2919 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002920 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921 *lck_div = FLD_GET(l, 23, 16);
2922 *pck_div = FLD_GET(l, 7, 0);
2923}
2924
2925unsigned long dispc_fclk_rate(void)
2926{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302927 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928 unsigned long r = 0;
2929
Taneja, Archit66534e82011-03-08 05:50:34 -06002930 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302931 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002932 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002933 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302934 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935 dsidev = dsi_get_dsidev_from_id(0);
2936 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002937 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302938 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2939 dsidev = dsi_get_dsidev_from_id(1);
2940 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2941 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002942 default:
2943 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002944 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002945 }
2946
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002947 return r;
2948}
2949
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002950unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953 int lcd;
2954 unsigned long r;
2955 u32 l;
2956
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002957 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958
2959 lcd = FLD_GET(l, 23, 16);
2960
Taneja, Architea751592011-03-08 05:50:35 -06002961 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302962 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002963 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002964 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302965 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 dsidev = dsi_get_dsidev_from_id(0);
2967 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002968 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302969 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2970 dsidev = dsi_get_dsidev_from_id(1);
2971 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2972 break;
Taneja, Architea751592011-03-08 05:50:35 -06002973 default:
2974 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002975 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002976 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977
2978 return r / lcd;
2979}
2980
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002981unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002982{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002983 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002984
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302985 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302986 int pcd;
2987 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302989 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002990
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302991 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002992
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302993 r = dispc_mgr_lclk_rate(channel);
2994
2995 return r / pcd;
2996 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302997 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302998
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302999 source = dss_get_hdmi_venc_clk_source();
3000
3001 switch (source) {
3002 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303003 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303004 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303005 return hdmi_get_pixel_clock();
3006 default:
3007 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003008 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303009 }
3010 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011}
3012
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303013unsigned long dispc_core_clk_rate(void)
3014{
3015 int lcd;
3016 unsigned long fclk = dispc_fclk_rate();
3017
3018 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3019 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3020 else
3021 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3022
3023 return fclk / lcd;
3024}
3025
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303026static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3027{
3028 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3029
3030 return dispc_mgr_pclk_rate(channel);
3031}
3032
3033static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3034{
3035 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3036
3037 if (dss_mgr_is_lcd(channel))
3038 return dispc_mgr_lclk_rate(channel);
3039 else
3040 return dispc_fclk_rate();
3041
3042}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303043static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003044{
3045 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303046 enum omap_dss_clk_source lcd_clk_src;
3047
3048 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3049
3050 lcd_clk_src = dss_get_lcd_clk_source(channel);
3051
3052 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3053 dss_get_generic_clk_source_name(lcd_clk_src),
3054 dss_feat_get_clk_source_name(lcd_clk_src));
3055
3056 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3057
3058 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3059 dispc_mgr_lclk_rate(channel), lcd);
3060 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3061 dispc_mgr_pclk_rate(channel), pcd);
3062}
3063
3064void dispc_dump_clocks(struct seq_file *s)
3065{
3066 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003067 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303068 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003069
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003070 if (dispc_runtime_get())
3071 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003072
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003073 seq_printf(s, "- DISPC -\n");
3074
Archit Taneja067a57e2011-03-02 11:57:25 +05303075 seq_printf(s, "dispc fclk source = %s (%s)\n",
3076 dss_get_generic_clk_source_name(dispc_clk_src),
3077 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003078
3079 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003080
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003081 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3082 seq_printf(s, "- DISPC-CORE-CLK -\n");
3083 l = dispc_read_reg(DISPC_DIVISOR);
3084 lcd = FLD_GET(l, 23, 16);
3085
3086 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3087 (dispc_fclk_rate()/lcd), lcd);
3088 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003089
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303090 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003091
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303092 if (dss_has_feature(FEAT_MGR_LCD2))
3093 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3094 if (dss_has_feature(FEAT_MGR_LCD3))
3095 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003096
3097 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003098}
3099
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003100#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3101void dispc_dump_irqs(struct seq_file *s)
3102{
3103 unsigned long flags;
3104 struct dispc_irq_stats stats;
3105
3106 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3107
3108 stats = dispc.irq_stats;
3109 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3110 dispc.irq_stats.last_reset = jiffies;
3111
3112 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3113
3114 seq_printf(s, "period %u ms\n",
3115 jiffies_to_msecs(jiffies - stats.last_reset));
3116
3117 seq_printf(s, "irqs %d\n", stats.irq_count);
3118#define PIS(x) \
3119 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3120
3121 PIS(FRAMEDONE);
3122 PIS(VSYNC);
3123 PIS(EVSYNC_EVEN);
3124 PIS(EVSYNC_ODD);
3125 PIS(ACBIAS_COUNT_STAT);
3126 PIS(PROG_LINE_NUM);
3127 PIS(GFX_FIFO_UNDERFLOW);
3128 PIS(GFX_END_WIN);
3129 PIS(PAL_GAMMA_MASK);
3130 PIS(OCP_ERR);
3131 PIS(VID1_FIFO_UNDERFLOW);
3132 PIS(VID1_END_WIN);
3133 PIS(VID2_FIFO_UNDERFLOW);
3134 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303135 if (dss_feat_get_num_ovls() > 3) {
3136 PIS(VID3_FIFO_UNDERFLOW);
3137 PIS(VID3_END_WIN);
3138 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003139 PIS(SYNC_LOST);
3140 PIS(SYNC_LOST_DIGIT);
3141 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003142 if (dss_has_feature(FEAT_MGR_LCD2)) {
3143 PIS(FRAMEDONE2);
3144 PIS(VSYNC2);
3145 PIS(ACBIAS_COUNT_STAT2);
3146 PIS(SYNC_LOST2);
3147 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303148 if (dss_has_feature(FEAT_MGR_LCD3)) {
3149 PIS(FRAMEDONE3);
3150 PIS(VSYNC3);
3151 PIS(ACBIAS_COUNT_STAT3);
3152 PIS(SYNC_LOST3);
3153 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003154#undef PIS
3155}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003156#endif
3157
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003158static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003159{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303160 int i, j;
3161 const char *mgr_names[] = {
3162 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3163 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3164 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303165 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303166 };
3167 const char *ovl_names[] = {
3168 [OMAP_DSS_GFX] = "GFX",
3169 [OMAP_DSS_VIDEO1] = "VID1",
3170 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303171 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303172 };
3173 const char **p_names;
3174
Archit Taneja9b372c22011-05-06 11:45:49 +05303175#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003177 if (dispc_runtime_get())
3178 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003179
Archit Taneja5010be82011-08-05 19:06:00 +05303180 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003181 DUMPREG(DISPC_REVISION);
3182 DUMPREG(DISPC_SYSCONFIG);
3183 DUMPREG(DISPC_SYSSTATUS);
3184 DUMPREG(DISPC_IRQSTATUS);
3185 DUMPREG(DISPC_IRQENABLE);
3186 DUMPREG(DISPC_CONTROL);
3187 DUMPREG(DISPC_CONFIG);
3188 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003189 DUMPREG(DISPC_LINE_STATUS);
3190 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303191 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3192 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003193 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003194 if (dss_has_feature(FEAT_MGR_LCD2)) {
3195 DUMPREG(DISPC_CONTROL2);
3196 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003197 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303198 if (dss_has_feature(FEAT_MGR_LCD3)) {
3199 DUMPREG(DISPC_CONTROL3);
3200 DUMPREG(DISPC_CONFIG3);
3201 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003202
Archit Taneja5010be82011-08-05 19:06:00 +05303203#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003204
Archit Taneja5010be82011-08-05 19:06:00 +05303205#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303206#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3207 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303208 dispc_read_reg(DISPC_REG(i, r)))
3209
Archit Taneja4dd2da12011-08-05 19:06:01 +05303210 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303211
Archit Taneja4dd2da12011-08-05 19:06:01 +05303212 /* DISPC channel specific registers */
3213 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3214 DUMPREG(i, DISPC_DEFAULT_COLOR);
3215 DUMPREG(i, DISPC_TRANS_COLOR);
3216 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003217
Archit Taneja4dd2da12011-08-05 19:06:01 +05303218 if (i == OMAP_DSS_CHANNEL_DIGIT)
3219 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303220
Archit Taneja4dd2da12011-08-05 19:06:01 +05303221 DUMPREG(i, DISPC_DEFAULT_COLOR);
3222 DUMPREG(i, DISPC_TRANS_COLOR);
3223 DUMPREG(i, DISPC_TIMING_H);
3224 DUMPREG(i, DISPC_TIMING_V);
3225 DUMPREG(i, DISPC_POL_FREQ);
3226 DUMPREG(i, DISPC_DIVISORo);
3227 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303228
Archit Taneja4dd2da12011-08-05 19:06:01 +05303229 DUMPREG(i, DISPC_DATA_CYCLE1);
3230 DUMPREG(i, DISPC_DATA_CYCLE2);
3231 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003232
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003233 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303234 DUMPREG(i, DISPC_CPR_COEF_R);
3235 DUMPREG(i, DISPC_CPR_COEF_G);
3236 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003237 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003238 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003239
Archit Taneja4dd2da12011-08-05 19:06:01 +05303240 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241
Archit Taneja4dd2da12011-08-05 19:06:01 +05303242 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3243 DUMPREG(i, DISPC_OVL_BA0);
3244 DUMPREG(i, DISPC_OVL_BA1);
3245 DUMPREG(i, DISPC_OVL_POSITION);
3246 DUMPREG(i, DISPC_OVL_SIZE);
3247 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3248 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3249 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3250 DUMPREG(i, DISPC_OVL_ROW_INC);
3251 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3252 if (dss_has_feature(FEAT_PRELOAD))
3253 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254
Archit Taneja4dd2da12011-08-05 19:06:01 +05303255 if (i == OMAP_DSS_GFX) {
3256 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3257 DUMPREG(i, DISPC_OVL_TABLE_BA);
3258 continue;
3259 }
3260
3261 DUMPREG(i, DISPC_OVL_FIR);
3262 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3263 DUMPREG(i, DISPC_OVL_ACCU0);
3264 DUMPREG(i, DISPC_OVL_ACCU1);
3265 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3266 DUMPREG(i, DISPC_OVL_BA0_UV);
3267 DUMPREG(i, DISPC_OVL_BA1_UV);
3268 DUMPREG(i, DISPC_OVL_FIR2);
3269 DUMPREG(i, DISPC_OVL_ACCU2_0);
3270 DUMPREG(i, DISPC_OVL_ACCU2_1);
3271 }
3272 if (dss_has_feature(FEAT_ATTR2))
3273 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3274 if (dss_has_feature(FEAT_PRELOAD))
3275 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303276 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003277
Archit Taneja5010be82011-08-05 19:06:00 +05303278#undef DISPC_REG
3279#undef DUMPREG
3280
3281#define DISPC_REG(plane, name, i) name(plane, i)
3282#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303283 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3284 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303285 dispc_read_reg(DISPC_REG(plane, name, i)))
3286
Archit Taneja4dd2da12011-08-05 19:06:01 +05303287 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303288
Archit Taneja4dd2da12011-08-05 19:06:01 +05303289 /* start from OMAP_DSS_VIDEO1 */
3290 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3291 for (j = 0; j < 8; j++)
3292 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303293
Archit Taneja4dd2da12011-08-05 19:06:01 +05303294 for (j = 0; j < 8; j++)
3295 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303296
Archit Taneja4dd2da12011-08-05 19:06:01 +05303297 for (j = 0; j < 5; j++)
3298 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003299
Archit Taneja4dd2da12011-08-05 19:06:01 +05303300 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3301 for (j = 0; j < 8; j++)
3302 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3303 }
Amber Jainab5ca072011-05-19 19:47:53 +05303304
Archit Taneja4dd2da12011-08-05 19:06:01 +05303305 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3306 for (j = 0; j < 8; j++)
3307 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303308
Archit Taneja4dd2da12011-08-05 19:06:01 +05303309 for (j = 0; j < 8; j++)
3310 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303311
Archit Taneja4dd2da12011-08-05 19:06:01 +05303312 for (j = 0; j < 8; j++)
3313 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3314 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003315 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003316
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003317 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303318
3319#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320#undef DUMPREG
3321}
3322
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003323/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303324void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003325 struct dispc_clock_info *cinfo)
3326{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003327 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328 unsigned long best_pck;
3329 u16 best_ld, cur_ld;
3330 u16 best_pd, cur_pd;
3331
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003332 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3333 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3334
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003335 best_pck = 0;
3336 best_ld = 0;
3337 best_pd = 0;
3338
3339 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3340 unsigned long lck = fck / cur_ld;
3341
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003342 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003343 unsigned long pck = lck / cur_pd;
3344 long old_delta = abs(best_pck - req_pck);
3345 long new_delta = abs(pck - req_pck);
3346
3347 if (best_pck == 0 || new_delta < old_delta) {
3348 best_pck = pck;
3349 best_ld = cur_ld;
3350 best_pd = cur_pd;
3351
3352 if (pck == req_pck)
3353 goto found;
3354 }
3355
3356 if (pck < req_pck)
3357 break;
3358 }
3359
3360 if (lck / pcd_min < req_pck)
3361 break;
3362 }
3363
3364found:
3365 cinfo->lck_div = best_ld;
3366 cinfo->pck_div = best_pd;
3367 cinfo->lck = fck / cinfo->lck_div;
3368 cinfo->pck = cinfo->lck / cinfo->pck_div;
3369}
3370
3371/* calculate clock rates using dividers in cinfo */
3372int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3373 struct dispc_clock_info *cinfo)
3374{
3375 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3376 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003377 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378 return -EINVAL;
3379
3380 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3381 cinfo->pck = cinfo->lck / cinfo->pck_div;
3382
3383 return 0;
3384}
3385
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303386void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003387 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003388{
3389 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3390 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3391
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003392 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003393}
3394
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003395int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003396 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003397{
3398 unsigned long fck;
3399
3400 fck = dispc_fclk_rate();
3401
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003402 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3403 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003404
3405 cinfo->lck = fck / cinfo->lck_div;
3406 cinfo->pck = cinfo->lck / cinfo->pck_div;
3407
3408 return 0;
3409}
3410
3411/* dispc.irq_lock has to be locked by the caller */
3412static void _omap_dispc_set_irqs(void)
3413{
3414 u32 mask;
3415 u32 old_mask;
3416 int i;
3417 struct omap_dispc_isr_data *isr_data;
3418
3419 mask = dispc.irq_error_mask;
3420
3421 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3422 isr_data = &dispc.registered_isr[i];
3423
3424 if (isr_data->isr == NULL)
3425 continue;
3426
3427 mask |= isr_data->mask;
3428 }
3429
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003430 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3431 /* clear the irqstatus for newly enabled irqs */
3432 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3433
3434 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003435}
3436
3437int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3438{
3439 int i;
3440 int ret;
3441 unsigned long flags;
3442 struct omap_dispc_isr_data *isr_data;
3443
3444 if (isr == NULL)
3445 return -EINVAL;
3446
3447 spin_lock_irqsave(&dispc.irq_lock, flags);
3448
3449 /* check for duplicate entry */
3450 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3451 isr_data = &dispc.registered_isr[i];
3452 if (isr_data->isr == isr && isr_data->arg == arg &&
3453 isr_data->mask == mask) {
3454 ret = -EINVAL;
3455 goto err;
3456 }
3457 }
3458
3459 isr_data = NULL;
3460 ret = -EBUSY;
3461
3462 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3463 isr_data = &dispc.registered_isr[i];
3464
3465 if (isr_data->isr != NULL)
3466 continue;
3467
3468 isr_data->isr = isr;
3469 isr_data->arg = arg;
3470 isr_data->mask = mask;
3471 ret = 0;
3472
3473 break;
3474 }
3475
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003476 if (ret)
3477 goto err;
3478
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003479 _omap_dispc_set_irqs();
3480
3481 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3482
3483 return 0;
3484err:
3485 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3486
3487 return ret;
3488}
3489EXPORT_SYMBOL(omap_dispc_register_isr);
3490
3491int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3492{
3493 int i;
3494 unsigned long flags;
3495 int ret = -EINVAL;
3496 struct omap_dispc_isr_data *isr_data;
3497
3498 spin_lock_irqsave(&dispc.irq_lock, flags);
3499
3500 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3501 isr_data = &dispc.registered_isr[i];
3502 if (isr_data->isr != isr || isr_data->arg != arg ||
3503 isr_data->mask != mask)
3504 continue;
3505
3506 /* found the correct isr */
3507
3508 isr_data->isr = NULL;
3509 isr_data->arg = NULL;
3510 isr_data->mask = 0;
3511
3512 ret = 0;
3513 break;
3514 }
3515
3516 if (ret == 0)
3517 _omap_dispc_set_irqs();
3518
3519 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3520
3521 return ret;
3522}
3523EXPORT_SYMBOL(omap_dispc_unregister_isr);
3524
3525#ifdef DEBUG
3526static void print_irq_status(u32 status)
3527{
3528 if ((status & dispc.irq_error_mask) == 0)
3529 return;
3530
3531 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3532
3533#define PIS(x) \
3534 if (status & DISPC_IRQ_##x) \
3535 printk(#x " ");
3536 PIS(GFX_FIFO_UNDERFLOW);
3537 PIS(OCP_ERR);
3538 PIS(VID1_FIFO_UNDERFLOW);
3539 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303540 if (dss_feat_get_num_ovls() > 3)
3541 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003542 PIS(SYNC_LOST);
3543 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003544 if (dss_has_feature(FEAT_MGR_LCD2))
3545 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303546 if (dss_has_feature(FEAT_MGR_LCD3))
3547 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003548#undef PIS
3549
3550 printk("\n");
3551}
3552#endif
3553
3554/* Called from dss.c. Note that we don't touch clocks here,
3555 * but we presume they are on because we got an IRQ. However,
3556 * an irq handler may turn the clocks off, so we may not have
3557 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003558static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003559{
3560 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003561 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003562 u32 handledirqs = 0;
3563 u32 unhandled_errors;
3564 struct omap_dispc_isr_data *isr_data;
3565 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3566
3567 spin_lock(&dispc.irq_lock);
3568
3569 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003570 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3571
3572 /* IRQ is not for us */
3573 if (!(irqstatus & irqenable)) {
3574 spin_unlock(&dispc.irq_lock);
3575 return IRQ_NONE;
3576 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003577
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003578#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3579 spin_lock(&dispc.irq_stats_lock);
3580 dispc.irq_stats.irq_count++;
3581 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3582 spin_unlock(&dispc.irq_stats_lock);
3583#endif
3584
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003585#ifdef DEBUG
3586 if (dss_debug)
3587 print_irq_status(irqstatus);
3588#endif
3589 /* Ack the interrupt. Do it here before clocks are possibly turned
3590 * off */
3591 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3592 /* flush posted write */
3593 dispc_read_reg(DISPC_IRQSTATUS);
3594
3595 /* make a copy and unlock, so that isrs can unregister
3596 * themselves */
3597 memcpy(registered_isr, dispc.registered_isr,
3598 sizeof(registered_isr));
3599
3600 spin_unlock(&dispc.irq_lock);
3601
3602 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3603 isr_data = &registered_isr[i];
3604
3605 if (!isr_data->isr)
3606 continue;
3607
3608 if (isr_data->mask & irqstatus) {
3609 isr_data->isr(isr_data->arg, irqstatus);
3610 handledirqs |= isr_data->mask;
3611 }
3612 }
3613
3614 spin_lock(&dispc.irq_lock);
3615
3616 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3617
3618 if (unhandled_errors) {
3619 dispc.error_irqs |= unhandled_errors;
3620
3621 dispc.irq_error_mask &= ~unhandled_errors;
3622 _omap_dispc_set_irqs();
3623
3624 schedule_work(&dispc.error_work);
3625 }
3626
3627 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003628
3629 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003630}
3631
3632static void dispc_error_worker(struct work_struct *work)
3633{
3634 int i;
3635 u32 errors;
3636 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003637 static const unsigned fifo_underflow_bits[] = {
3638 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3639 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3640 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303641 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003642 };
3643
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003644 spin_lock_irqsave(&dispc.irq_lock, flags);
3645 errors = dispc.error_irqs;
3646 dispc.error_irqs = 0;
3647 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3648
Dima Zavin13eae1f2011-06-27 10:31:05 -07003649 dispc_runtime_get();
3650
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003651 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3652 struct omap_overlay *ovl;
3653 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003654
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003655 ovl = omap_dss_get_overlay(i);
3656 bit = fifo_underflow_bits[i];
3657
3658 if (bit & errors) {
3659 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3660 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003661 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003662 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303663 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003664 }
3665 }
3666
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003667 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3668 struct omap_overlay_manager *mgr;
3669 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003670
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003671 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303672 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003673
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003674 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303675 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003676 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003677
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003678 DSSERR("SYNC_LOST on channel %s, restarting the output "
3679 "with video overlays disabled\n",
3680 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003681
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003682 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3683 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003684
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003685 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3686 struct omap_overlay *ovl;
3687 ovl = omap_dss_get_overlay(i);
3688
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003689 if (ovl->id != OMAP_DSS_GFX &&
3690 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003691 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003692 }
3693
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003694 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303695 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003696
Sumit Semwal2a205f32010-12-02 11:27:12 +00003697 if (enable)
3698 dssdev->driver->enable(dssdev);
3699 }
3700 }
3701
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003702 if (errors & DISPC_IRQ_OCP_ERR) {
3703 DSSERR("OCP_ERR\n");
3704 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3705 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303706 struct omap_dss_device *dssdev;
3707
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003708 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303709 dssdev = mgr->get_device(mgr);
3710
3711 if (dssdev && dssdev->driver)
3712 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003713 }
3714 }
3715
3716 spin_lock_irqsave(&dispc.irq_lock, flags);
3717 dispc.irq_error_mask |= errors;
3718 _omap_dispc_set_irqs();
3719 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003720
3721 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003722}
3723
3724int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3725{
3726 void dispc_irq_wait_handler(void *data, u32 mask)
3727 {
3728 complete((struct completion *)data);
3729 }
3730
3731 int r;
3732 DECLARE_COMPLETION_ONSTACK(completion);
3733
3734 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3735 irqmask);
3736
3737 if (r)
3738 return r;
3739
3740 timeout = wait_for_completion_timeout(&completion, timeout);
3741
3742 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3743
3744 if (timeout == 0)
3745 return -ETIMEDOUT;
3746
3747 if (timeout == -ERESTARTSYS)
3748 return -ERESTARTSYS;
3749
3750 return 0;
3751}
3752
3753int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3754 unsigned long timeout)
3755{
3756 void dispc_irq_wait_handler(void *data, u32 mask)
3757 {
3758 complete((struct completion *)data);
3759 }
3760
3761 int r;
3762 DECLARE_COMPLETION_ONSTACK(completion);
3763
3764 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3765 irqmask);
3766
3767 if (r)
3768 return r;
3769
3770 timeout = wait_for_completion_interruptible_timeout(&completion,
3771 timeout);
3772
3773 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3774
3775 if (timeout == 0)
3776 return -ETIMEDOUT;
3777
3778 if (timeout == -ERESTARTSYS)
3779 return -ERESTARTSYS;
3780
3781 return 0;
3782}
3783
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003784static void _omap_dispc_initialize_irq(void)
3785{
3786 unsigned long flags;
3787
3788 spin_lock_irqsave(&dispc.irq_lock, flags);
3789
3790 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3791
3792 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003793 if (dss_has_feature(FEAT_MGR_LCD2))
3794 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303795 if (dss_has_feature(FEAT_MGR_LCD3))
3796 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303797 if (dss_feat_get_num_ovls() > 3)
3798 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003799
3800 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3801 * so clear it */
3802 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3803
3804 _omap_dispc_set_irqs();
3805
3806 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3807}
3808
3809void dispc_enable_sidle(void)
3810{
3811 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3812}
3813
3814void dispc_disable_sidle(void)
3815{
3816 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3817}
3818
3819static void _omap_dispc_initial_config(void)
3820{
3821 u32 l;
3822
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003823 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3824 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3825 l = dispc_read_reg(DISPC_DIVISOR);
3826 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3827 l = FLD_MOD(l, 1, 0, 0);
3828 l = FLD_MOD(l, 1, 23, 16);
3829 dispc_write_reg(DISPC_DIVISOR, l);
3830 }
3831
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003832 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003833 if (dss_has_feature(FEAT_FUNCGATED))
3834 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003835
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003836 _dispc_setup_color_conv_coef();
3837
3838 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3839
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003840 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003841
3842 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303843
3844 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003845}
3846
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303847static const struct dispc_features omap24xx_dispc_feats __initconst = {
3848 .sw_start = 5,
3849 .fp_start = 15,
3850 .bp_start = 27,
3851 .sw_max = 64,
3852 .vp_max = 255,
3853 .hp_max = 256,
3854 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3855 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003856 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303857};
3858
3859static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3860 .sw_start = 5,
3861 .fp_start = 15,
3862 .bp_start = 27,
3863 .sw_max = 64,
3864 .vp_max = 255,
3865 .hp_max = 256,
3866 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3867 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003868 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303869};
3870
3871static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3872 .sw_start = 7,
3873 .fp_start = 19,
3874 .bp_start = 31,
3875 .sw_max = 256,
3876 .vp_max = 4095,
3877 .hp_max = 4096,
3878 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3879 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003880 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303881};
3882
3883static const struct dispc_features omap44xx_dispc_feats __initconst = {
3884 .sw_start = 7,
3885 .fp_start = 19,
3886 .bp_start = 31,
3887 .sw_max = 256,
3888 .vp_max = 4095,
3889 .hp_max = 4096,
3890 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3891 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003892 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003893 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303894};
3895
3896static int __init dispc_init_features(struct device *dev)
3897{
3898 const struct dispc_features *src;
3899 struct dispc_features *dst;
3900
3901 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
3902 if (!dst) {
3903 dev_err(dev, "Failed to allocate DISPC Features\n");
3904 return -ENOMEM;
3905 }
3906
3907 if (cpu_is_omap24xx()) {
3908 src = &omap24xx_dispc_feats;
3909 } else if (cpu_is_omap34xx()) {
3910 if (omap_rev() < OMAP3430_REV_ES3_0)
3911 src = &omap34xx_rev1_0_dispc_feats;
3912 else
3913 src = &omap34xx_rev3_0_dispc_feats;
3914 } else if (cpu_is_omap44xx()) {
3915 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05303916 } else if (soc_is_omap54xx()) {
3917 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303918 } else {
3919 return -ENODEV;
3920 }
3921
3922 memcpy(dst, src, sizeof(*dst));
3923 dispc.feat = dst;
3924
3925 return 0;
3926}
3927
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003928/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003929static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003930{
3931 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003932 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003933 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003934 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003935
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003936 dispc.pdev = pdev;
3937
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303938 r = dispc_init_features(&dispc.pdev->dev);
3939 if (r)
3940 return r;
3941
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003942 spin_lock_init(&dispc.irq_lock);
3943
3944#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3945 spin_lock_init(&dispc.irq_stats_lock);
3946 dispc.irq_stats.last_reset = jiffies;
3947#endif
3948
3949 INIT_WORK(&dispc.error_work, dispc_error_worker);
3950
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003951 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3952 if (!dispc_mem) {
3953 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003954 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003955 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003956
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003957 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3958 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003959 if (!dispc.base) {
3960 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003961 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003962 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003963
archit tanejaaffe3602011-02-23 08:41:03 +00003964 dispc.irq = platform_get_irq(dispc.pdev, 0);
3965 if (dispc.irq < 0) {
3966 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003967 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003968 }
3969
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003970 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3971 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003972 if (r < 0) {
3973 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003974 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003975 }
3976
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003977 clk = clk_get(&pdev->dev, "fck");
3978 if (IS_ERR(clk)) {
3979 DSSERR("can't get fck\n");
3980 r = PTR_ERR(clk);
3981 return r;
3982 }
3983
3984 dispc.dss_clk = clk;
3985
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003986 pm_runtime_enable(&pdev->dev);
3987
3988 r = dispc_runtime_get();
3989 if (r)
3990 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003991
3992 _omap_dispc_initial_config();
3993
3994 _omap_dispc_initialize_irq();
3995
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003996 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003997 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003998 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3999
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004000 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004001
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004002 dss_debugfs_create_file("dispc", dispc_dump_regs);
4003
4004#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4005 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4006#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004007 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004008
4009err_runtime_get:
4010 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004011 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004012 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004013}
4014
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004015static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004016{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004017 pm_runtime_disable(&pdev->dev);
4018
4019 clk_put(dispc.dss_clk);
4020
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004021 return 0;
4022}
4023
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004024static int dispc_runtime_suspend(struct device *dev)
4025{
4026 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004027
4028 return 0;
4029}
4030
4031static int dispc_runtime_resume(struct device *dev)
4032{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004033 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004034
4035 return 0;
4036}
4037
4038static const struct dev_pm_ops dispc_pm_ops = {
4039 .runtime_suspend = dispc_runtime_suspend,
4040 .runtime_resume = dispc_runtime_resume,
4041};
4042
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004043static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004044 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004045 .driver = {
4046 .name = "omapdss_dispc",
4047 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004048 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004049 },
4050};
4051
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004052int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004053{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004054 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004055}
4056
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004057void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004058{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004059 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004060}