blob: dabf10869bcd0c7d3df5a605414c9e5ac5e157c2 [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Ryder Lee637cfaca2017-05-21 11:42:24 +08002/*
3 * MediaTek PCIe host controller driver.
4 *
5 * Copyright (c) 2017 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
Ryder Leeb0996312017-08-10 14:34:59 +08007 * Honghui Zhang <honghui.zhang@mediatek.com>
Ryder Lee637cfaca2017-05-21 11:42:24 +08008 */
9
10#include <linux/clk.h>
11#include <linux/delay.h>
Ryder Leee10b7a12017-08-10 14:34:54 +080012#include <linux/iopoll.h>
Ryder Leeb0996312017-08-10 14:34:59 +080013#include <linux/irq.h>
Honghui Zhang42fe2f92018-05-04 13:47:33 +080014#include <linux/irqchip/chained_irq.h>
Ryder Leeb0996312017-08-10 14:34:59 +080015#include <linux/irqdomain.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080016#include <linux/kernel.h>
Honghui Zhang42fe2f92018-05-04 13:47:33 +080017#include <linux/msi.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080018#include <linux/of_address.h>
19#include <linux/of_pci.h>
20#include <linux/of_platform.h>
21#include <linux/pci.h>
22#include <linux/phy/phy.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/reset.h>
26
27/* PCIe shared registers */
28#define PCIE_SYS_CFG 0x00
29#define PCIE_INT_ENABLE 0x0c
30#define PCIE_CFG_ADDR 0x20
31#define PCIE_CFG_DATA 0x24
32
33/* PCIe per port registers */
34#define PCIE_BAR0_SETUP 0x10
35#define PCIE_CLASS 0x34
36#define PCIE_LINK_STATUS 0x50
37
38#define PCIE_PORT_INT_EN(x) BIT(20 + (x))
39#define PCIE_PORT_PERST(x) BIT(1 + (x))
40#define PCIE_PORT_LINKUP BIT(0)
41#define PCIE_BAR_MAP_MAX GENMASK(31, 16)
42
43#define PCIE_BAR_ENABLE BIT(0)
44#define PCIE_REVISION_ID BIT(0)
45#define PCIE_CLASS_CODE (0x60400 << 8)
46#define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
47 ((((regn) >> 8) & GENMASK(3, 0)) << 24))
48#define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
49#define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
50#define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
51#define PCIE_CONF_ADDR(regn, fun, dev, bus) \
52 (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
53 PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
54
55/* MediaTek specific configuration registers */
56#define PCIE_FTS_NUM 0x70c
57#define PCIE_FTS_NUM_MASK GENMASK(15, 8)
58#define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
59
60#define PCIE_FC_CREDIT 0x73c
61#define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
62#define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
63
Ryder Leeb0996312017-08-10 14:34:59 +080064/* PCIe V2 share registers */
65#define PCIE_SYS_CFG_V2 0x0
66#define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
67#define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
68
69/* PCIe V2 per-port registers */
Honghui Zhang43e64092017-08-14 21:04:28 +080070#define PCIE_MSI_VECTOR 0x0c0
Honghui Zhang101c92d2018-05-04 13:47:32 +080071
72#define PCIE_CONF_VEND_ID 0x100
73#define PCIE_CONF_CLASS_ID 0x106
74
Ryder Leeb0996312017-08-10 14:34:59 +080075#define PCIE_INT_MASK 0x420
76#define INTX_MASK GENMASK(19, 16)
77#define INTX_SHIFT 16
Ryder Leeb0996312017-08-10 14:34:59 +080078#define PCIE_INT_STATUS 0x424
Honghui Zhang43e64092017-08-14 21:04:28 +080079#define MSI_STATUS BIT(23)
80#define PCIE_IMSI_STATUS 0x42c
81#define PCIE_IMSI_ADDR 0x430
82#define MSI_MASK BIT(23)
83#define MTK_MSI_IRQS_NUM 32
Ryder Leeb0996312017-08-10 14:34:59 +080084
85#define PCIE_AHB_TRANS_BASE0_L 0x438
86#define PCIE_AHB_TRANS_BASE0_H 0x43c
87#define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
88#define PCIE_AXI_WINDOW0 0x448
89#define WIN_ENABLE BIT(7)
90
91/* PCIe V2 configuration transaction header */
92#define PCIE_CFG_HEADER0 0x460
93#define PCIE_CFG_HEADER1 0x464
94#define PCIE_CFG_HEADER2 0x468
95#define PCIE_CFG_WDATA 0x470
96#define PCIE_APP_TLP_REQ 0x488
97#define PCIE_CFG_RDATA 0x48c
98#define APP_CFG_REQ BIT(0)
99#define APP_CPL_STATUS GENMASK(7, 5)
100
101#define CFG_WRRD_TYPE_0 4
102#define CFG_WR_FMT 2
103#define CFG_RD_FMT 0
104
105#define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
106#define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
107#define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
108#define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
109#define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
110#define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
111#define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
112#define CFG_HEADER_DW0(type, fmt) \
113 (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
114#define CFG_HEADER_DW1(where, size) \
115 (GENMASK(((size) - 1), 0) << ((where) & 0x3))
116#define CFG_HEADER_DW2(regn, fun, dev, bus) \
117 (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
118 CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
119
120#define PCIE_RST_CTRL 0x510
121#define PCIE_PHY_RSTB BIT(0)
122#define PCIE_PIPE_SRSTB BIT(1)
123#define PCIE_MAC_SRSTB BIT(2)
124#define PCIE_CRSTB BIT(3)
125#define PCIE_PERSTB BIT(8)
126#define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
127#define PCIE_LINK_STATUS_V2 0x804
128#define PCIE_PORT_LINKUP_V2 BIT(10)
129
Honghui Zhangc681c932017-08-10 14:34:56 +0800130struct mtk_pcie_port;
131
132/**
133 * struct mtk_pcie_soc - differentiate between host generations
Honghui Zhang101c92d2018-05-04 13:47:32 +0800134 * @need_fix_class_id: whether this host's class ID needed to be fixed or not
Honghui Zhangc681c932017-08-10 14:34:56 +0800135 * @ops: pointer to configuration access functions
136 * @startup: pointer to controller setting functions
Ryder Leeb0996312017-08-10 14:34:59 +0800137 * @setup_irq: pointer to initialize IRQ functions
Honghui Zhangc681c932017-08-10 14:34:56 +0800138 */
139struct mtk_pcie_soc {
Honghui Zhang101c92d2018-05-04 13:47:32 +0800140 bool need_fix_class_id;
Honghui Zhangc681c932017-08-10 14:34:56 +0800141 struct pci_ops *ops;
142 int (*startup)(struct mtk_pcie_port *port);
Ryder Leeb0996312017-08-10 14:34:59 +0800143 int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
Honghui Zhangc681c932017-08-10 14:34:56 +0800144};
145
Ryder Lee637cfaca2017-05-21 11:42:24 +0800146/**
147 * struct mtk_pcie_port - PCIe port information
148 * @base: IO mapped register base
149 * @list: port list
150 * @pcie: pointer to PCIe host info
151 * @reset: pointer to port reset control
Ryder Leeb0996312017-08-10 14:34:59 +0800152 * @sys_ck: pointer to transaction/data link layer clock
153 * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
154 * and RC initiated MMIO access
155 * @axi_ck: pointer to application layer MMIO channel operating clock
156 * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
157 * when pcie_mac_ck/pcie_pipe_ck is turned off
158 * @obff_ck: pointer to OBFF functional block operating clock
159 * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
160 * @phy: pointer to PHY control block
Ryder Lee637cfaca2017-05-21 11:42:24 +0800161 * @lane: lane count
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800162 * @slot: port slot
Ryder Leeb0996312017-08-10 14:34:59 +0800163 * @irq_domain: legacy INTx IRQ domain
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800164 * @inner_domain: inner IRQ domain
Honghui Zhang43e64092017-08-14 21:04:28 +0800165 * @msi_domain: MSI IRQ domain
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800166 * @lock: protect the msi_irq_in_use bitmap
Honghui Zhang43e64092017-08-14 21:04:28 +0800167 * @msi_irq_in_use: bit map for assigned MSI IRQ
Ryder Lee637cfaca2017-05-21 11:42:24 +0800168 */
169struct mtk_pcie_port {
170 void __iomem *base;
171 struct list_head list;
172 struct mtk_pcie *pcie;
173 struct reset_control *reset;
174 struct clk *sys_ck;
Ryder Leeb0996312017-08-10 14:34:59 +0800175 struct clk *ahb_ck;
176 struct clk *axi_ck;
177 struct clk *aux_ck;
178 struct clk *obff_ck;
179 struct clk *pipe_ck;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800180 struct phy *phy;
181 u32 lane;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800182 u32 slot;
Ryder Leeb0996312017-08-10 14:34:59 +0800183 struct irq_domain *irq_domain;
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800184 struct irq_domain *inner_domain;
Honghui Zhang43e64092017-08-14 21:04:28 +0800185 struct irq_domain *msi_domain;
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800186 struct mutex lock;
Honghui Zhang43e64092017-08-14 21:04:28 +0800187 DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800188};
189
190/**
191 * struct mtk_pcie - PCIe host information
192 * @dev: pointer to PCIe device
193 * @base: IO mapped register base
194 * @free_ck: free-run reference clock
195 * @io: IO resource
196 * @pio: PIO resource
197 * @mem: non-prefetchable memory resource
198 * @busn: bus range
199 * @offset: IO / Memory offset
200 * @ports: pointer to PCIe port information
Honghui Zhangc681c932017-08-10 14:34:56 +0800201 * @soc: pointer to SoC-dependent operations
Ryder Lee637cfaca2017-05-21 11:42:24 +0800202 */
203struct mtk_pcie {
204 struct device *dev;
205 void __iomem *base;
206 struct clk *free_ck;
207
208 struct resource io;
209 struct resource pio;
210 struct resource mem;
211 struct resource busn;
212 struct {
213 resource_size_t mem;
214 resource_size_t io;
215 } offset;
216 struct list_head ports;
Honghui Zhangc681c932017-08-10 14:34:56 +0800217 const struct mtk_pcie_soc *soc;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800218};
219
Ryder Lee637cfaca2017-05-21 11:42:24 +0800220static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
221{
222 struct device *dev = pcie->dev;
223
224 clk_disable_unprepare(pcie->free_ck);
225
226 if (dev->pm_domain) {
227 pm_runtime_put_sync(dev);
228 pm_runtime_disable(dev);
229 }
230}
231
232static void mtk_pcie_port_free(struct mtk_pcie_port *port)
233{
234 struct mtk_pcie *pcie = port->pcie;
235 struct device *dev = pcie->dev;
236
237 devm_iounmap(dev, port->base);
238 list_del(&port->list);
239 devm_kfree(dev, port);
240}
241
242static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
243{
244 struct mtk_pcie_port *port, *tmp;
245
246 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
247 phy_power_off(port->phy);
Ryder Leeb0996312017-08-10 14:34:59 +0800248 phy_exit(port->phy);
249 clk_disable_unprepare(port->pipe_ck);
250 clk_disable_unprepare(port->obff_ck);
251 clk_disable_unprepare(port->axi_ck);
252 clk_disable_unprepare(port->aux_ck);
253 clk_disable_unprepare(port->ahb_ck);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800254 clk_disable_unprepare(port->sys_ck);
255 mtk_pcie_port_free(port);
256 }
257
258 mtk_pcie_subsys_powerdown(pcie);
259}
260
Ryder Leeb0996312017-08-10 14:34:59 +0800261static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
262{
263 u32 val;
264 int err;
265
266 err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
267 !(val & APP_CFG_REQ), 10,
268 100 * USEC_PER_MSEC);
269 if (err)
270 return PCIBIOS_SET_FAILED;
271
272 if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
273 return PCIBIOS_SET_FAILED;
274
275 return PCIBIOS_SUCCESSFUL;
276}
277
278static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
279 int where, int size, u32 *val)
280{
281 u32 tmp;
282
283 /* Write PCIe configuration transaction header for Cfgrd */
284 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
285 port->base + PCIE_CFG_HEADER0);
286 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
287 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
288 port->base + PCIE_CFG_HEADER2);
289
290 /* Trigger h/w to transmit Cfgrd TLP */
291 tmp = readl(port->base + PCIE_APP_TLP_REQ);
292 tmp |= APP_CFG_REQ;
293 writel(tmp, port->base + PCIE_APP_TLP_REQ);
294
295 /* Check completion status */
296 if (mtk_pcie_check_cfg_cpld(port))
297 return PCIBIOS_SET_FAILED;
298
299 /* Read cpld payload of Cfgrd */
300 *val = readl(port->base + PCIE_CFG_RDATA);
301
302 if (size == 1)
303 *val = (*val >> (8 * (where & 3))) & 0xff;
304 else if (size == 2)
305 *val = (*val >> (8 * (where & 3))) & 0xffff;
306
307 return PCIBIOS_SUCCESSFUL;
308}
309
310static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
311 int where, int size, u32 val)
312{
313 /* Write PCIe configuration transaction header for Cfgwr */
314 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
315 port->base + PCIE_CFG_HEADER0);
316 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
317 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
318 port->base + PCIE_CFG_HEADER2);
319
320 /* Write Cfgwr data */
321 val = val << 8 * (where & 3);
322 writel(val, port->base + PCIE_CFG_WDATA);
323
324 /* Trigger h/w to transmit Cfgwr TLP */
325 val = readl(port->base + PCIE_APP_TLP_REQ);
326 val |= APP_CFG_REQ;
327 writel(val, port->base + PCIE_APP_TLP_REQ);
328
329 /* Check completion status */
330 return mtk_pcie_check_cfg_cpld(port);
331}
332
333static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
334 unsigned int devfn)
335{
336 struct mtk_pcie *pcie = bus->sysdata;
337 struct mtk_pcie_port *port;
338
339 list_for_each_entry(port, &pcie->ports, list)
340 if (port->slot == PCI_SLOT(devfn))
341 return port;
342
343 return NULL;
344}
345
346static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
347 int where, int size, u32 *val)
348{
349 struct mtk_pcie_port *port;
350 u32 bn = bus->number;
351 int ret;
352
353 port = mtk_pcie_find_port(bus, devfn);
354 if (!port) {
355 *val = ~0;
356 return PCIBIOS_DEVICE_NOT_FOUND;
357 }
358
359 ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
360 if (ret)
361 *val = ~0;
362
363 return ret;
364}
365
366static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
367 int where, int size, u32 val)
368{
369 struct mtk_pcie_port *port;
370 u32 bn = bus->number;
371
372 port = mtk_pcie_find_port(bus, devfn);
373 if (!port)
374 return PCIBIOS_DEVICE_NOT_FOUND;
375
376 return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
377}
378
379static struct pci_ops mtk_pcie_ops_v2 = {
380 .read = mtk_pcie_config_read,
381 .write = mtk_pcie_config_write,
382};
383
384static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
385{
386 struct mtk_pcie *pcie = port->pcie;
387 struct resource *mem = &pcie->mem;
Honghui Zhang101c92d2018-05-04 13:47:32 +0800388 const struct mtk_pcie_soc *soc = port->pcie->soc;
Ryder Leeb0996312017-08-10 14:34:59 +0800389 u32 val;
390 size_t size;
391 int err;
392
393 /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
394 if (pcie->base) {
395 val = readl(pcie->base + PCIE_SYS_CFG_V2);
396 val |= PCIE_CSR_LTSSM_EN(port->slot) |
397 PCIE_CSR_ASPM_L1_EN(port->slot);
398 writel(val, pcie->base + PCIE_SYS_CFG_V2);
399 }
400
401 /* Assert all reset signals */
402 writel(0, port->base + PCIE_RST_CTRL);
403
404 /*
405 * Enable PCIe link down reset, if link status changed from link up to
406 * link down, this will reset MAC control registers and configuration
407 * space.
408 */
409 writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
410
411 /* De-assert PHY, PE, PIPE, MAC and configuration reset */
412 val = readl(port->base + PCIE_RST_CTRL);
413 val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
414 PCIE_MAC_SRSTB | PCIE_CRSTB;
415 writel(val, port->base + PCIE_RST_CTRL);
416
Honghui Zhang101c92d2018-05-04 13:47:32 +0800417 /* Set up vendor ID and class code */
418 if (soc->need_fix_class_id) {
419 val = PCI_VENDOR_ID_MEDIATEK;
420 writew(val, port->base + PCIE_CONF_VEND_ID);
421
422 val = PCI_CLASS_BRIDGE_HOST;
423 writew(val, port->base + PCIE_CONF_CLASS_ID);
424 }
425
Ryder Leeb0996312017-08-10 14:34:59 +0800426 /* 100ms timeout value should be enough for Gen1/2 training */
427 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
428 !!(val & PCIE_PORT_LINKUP_V2), 20,
429 100 * USEC_PER_MSEC);
430 if (err)
431 return -ETIMEDOUT;
432
433 /* Set INTx mask */
434 val = readl(port->base + PCIE_INT_MASK);
435 val &= ~INTX_MASK;
436 writel(val, port->base + PCIE_INT_MASK);
437
438 /* Set AHB to PCIe translation windows */
439 size = mem->end - mem->start;
440 val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
441 writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
442
443 val = upper_32_bits(mem->start);
444 writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
445
446 /* Set PCIe to AXI translation memory space.*/
447 val = fls(0xffffffff) | WIN_ENABLE;
448 writel(val, port->base + PCIE_AXI_WINDOW0);
449
450 return 0;
451}
452
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800453static void mtk_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
Honghui Zhang43e64092017-08-14 21:04:28 +0800454{
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800455 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
456 phys_addr_t addr;
Honghui Zhang43e64092017-08-14 21:04:28 +0800457
458 /* MT2712/MT7622 only support 32-bit MSI addresses */
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800459 addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
460 msg->address_hi = 0;
461 msg->address_lo = lower_32_bits(addr);
Honghui Zhang43e64092017-08-14 21:04:28 +0800462
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800463 msg->data = data->hwirq;
464
465 dev_dbg(port->pcie->dev, "msi#%d address_hi %#x address_lo %#x\n",
466 (int)data->hwirq, msg->address_hi, msg->address_lo);
467}
468
469static int mtk_msi_set_affinity(struct irq_data *irq_data,
470 const struct cpumask *mask, bool force)
471{
472 return -EINVAL;
473}
474
475static void mtk_msi_ack_irq(struct irq_data *data)
476{
477 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
478 u32 hwirq = data->hwirq;
479
480 writel(1 << hwirq, port->base + PCIE_IMSI_STATUS);
481}
482
483static struct irq_chip mtk_msi_bottom_irq_chip = {
484 .name = "MTK MSI",
485 .irq_compose_msi_msg = mtk_compose_msi_msg,
486 .irq_set_affinity = mtk_msi_set_affinity,
487 .irq_ack = mtk_msi_ack_irq,
488};
489
490static int mtk_pcie_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
491 unsigned int nr_irqs, void *args)
492{
493 struct mtk_pcie_port *port = domain->host_data;
494 unsigned long bit;
495
496 WARN_ON(nr_irqs != 1);
497 mutex_lock(&port->lock);
498
499 bit = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
500 if (bit >= MTK_MSI_IRQS_NUM) {
501 mutex_unlock(&port->lock);
502 return -ENOSPC;
503 }
504
505 __set_bit(bit, port->msi_irq_in_use);
506
507 mutex_unlock(&port->lock);
508
509 irq_domain_set_info(domain, virq, bit, &mtk_msi_bottom_irq_chip,
510 domain->host_data, handle_edge_irq,
511 NULL, NULL);
Honghui Zhang43e64092017-08-14 21:04:28 +0800512
513 return 0;
514}
515
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800516static void mtk_pcie_irq_domain_free(struct irq_domain *domain,
517 unsigned int virq, unsigned int nr_irqs)
Honghui Zhang43e64092017-08-14 21:04:28 +0800518{
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800519 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
520 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(d);
Honghui Zhang43e64092017-08-14 21:04:28 +0800521
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800522 mutex_lock(&port->lock);
Honghui Zhang43e64092017-08-14 21:04:28 +0800523
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800524 if (!test_bit(d->hwirq, port->msi_irq_in_use))
525 dev_err(port->pcie->dev, "trying to free unused MSI#%lu\n",
526 d->hwirq);
527 else
528 __clear_bit(d->hwirq, port->msi_irq_in_use);
Honghui Zhang43e64092017-08-14 21:04:28 +0800529
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800530 mutex_unlock(&port->lock);
Honghui Zhang43e64092017-08-14 21:04:28 +0800531
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800532 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
Honghui Zhang43e64092017-08-14 21:04:28 +0800533}
534
535static const struct irq_domain_ops msi_domain_ops = {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800536 .alloc = mtk_pcie_irq_domain_alloc,
537 .free = mtk_pcie_irq_domain_free,
Honghui Zhang43e64092017-08-14 21:04:28 +0800538};
539
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800540static struct irq_chip mtk_msi_irq_chip = {
541 .name = "MTK PCIe MSI",
542 .irq_ack = irq_chip_ack_parent,
543 .irq_mask = pci_msi_mask_irq,
544 .irq_unmask = pci_msi_unmask_irq,
545};
546
547static struct msi_domain_info mtk_msi_domain_info = {
548 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
549 MSI_FLAG_PCI_MSIX),
550 .chip = &mtk_msi_irq_chip,
551};
552
553static int mtk_pcie_allocate_msi_domains(struct mtk_pcie_port *port)
554{
555 struct fwnode_handle *fwnode = of_node_to_fwnode(port->pcie->dev->of_node);
556
557 mutex_init(&port->lock);
558
559 port->inner_domain = irq_domain_create_linear(fwnode, MTK_MSI_IRQS_NUM,
560 &msi_domain_ops, port);
561 if (!port->inner_domain) {
562 dev_err(port->pcie->dev, "failed to create IRQ domain\n");
563 return -ENOMEM;
564 }
565
566 port->msi_domain = pci_msi_create_irq_domain(fwnode, &mtk_msi_domain_info,
567 port->inner_domain);
568 if (!port->msi_domain) {
569 dev_err(port->pcie->dev, "failed to create MSI domain\n");
570 irq_domain_remove(port->inner_domain);
571 return -ENOMEM;
572 }
573
574 return 0;
575}
576
Honghui Zhang43e64092017-08-14 21:04:28 +0800577static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
578{
579 u32 val;
580 phys_addr_t msg_addr;
581
582 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
583 val = lower_32_bits(msg_addr);
584 writel(val, port->base + PCIE_IMSI_ADDR);
585
586 val = readl(port->base + PCIE_INT_MASK);
587 val &= ~MSI_MASK;
588 writel(val, port->base + PCIE_INT_MASK);
589}
590
Ryder Leeb0996312017-08-10 14:34:59 +0800591static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
592 irq_hw_number_t hwirq)
593{
594 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
595 irq_set_chip_data(irq, domain->host_data);
596
597 return 0;
598}
599
600static const struct irq_domain_ops intx_domain_ops = {
601 .map = mtk_pcie_intx_map,
602};
603
604static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
605 struct device_node *node)
606{
607 struct device *dev = port->pcie->dev;
608 struct device_node *pcie_intc_node;
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800609 int ret;
Ryder Leeb0996312017-08-10 14:34:59 +0800610
611 /* Setup INTx */
612 pcie_intc_node = of_get_next_child(node, NULL);
613 if (!pcie_intc_node) {
614 dev_err(dev, "no PCIe Intc node found\n");
615 return -ENODEV;
616 }
617
Honghui Zhangd84c2462017-08-30 09:19:14 +0800618 port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
Ryder Leeb0996312017-08-10 14:34:59 +0800619 &intx_domain_ops, port);
620 if (!port->irq_domain) {
621 dev_err(dev, "failed to get INTx IRQ domain\n");
622 return -ENODEV;
623 }
624
Honghui Zhang43e64092017-08-14 21:04:28 +0800625 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800626 ret = mtk_pcie_allocate_msi_domains(port);
627 if (ret)
628 return ret;
629
Honghui Zhang43e64092017-08-14 21:04:28 +0800630 mtk_pcie_enable_msi(port);
631 }
632
Ryder Leeb0996312017-08-10 14:34:59 +0800633 return 0;
634}
635
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800636static void mtk_pcie_intr_handler(struct irq_desc *desc)
Ryder Leeb0996312017-08-10 14:34:59 +0800637{
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800638 struct mtk_pcie_port *port = irq_desc_get_handler_data(desc);
639 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Ryder Leeb0996312017-08-10 14:34:59 +0800640 unsigned long status;
641 u32 virq;
642 u32 bit = INTX_SHIFT;
643
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800644 chained_irq_enter(irqchip, desc);
645
646 status = readl(port->base + PCIE_INT_STATUS);
647 if (status & INTX_MASK) {
Honghui Zhangd84c2462017-08-30 09:19:14 +0800648 for_each_set_bit_from(bit, &status, PCI_NUM_INTX + INTX_SHIFT) {
Ryder Leeb0996312017-08-10 14:34:59 +0800649 /* Clear the INTx */
650 writel(1 << bit, port->base + PCIE_INT_STATUS);
651 virq = irq_find_mapping(port->irq_domain,
652 bit - INTX_SHIFT);
653 generic_handle_irq(virq);
654 }
655 }
656
Honghui Zhang43e64092017-08-14 21:04:28 +0800657 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800658 if (status & MSI_STATUS){
Honghui Zhang43e64092017-08-14 21:04:28 +0800659 unsigned long imsi_status;
660
661 while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
662 for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800663 virq = irq_find_mapping(port->inner_domain, bit);
Honghui Zhang43e64092017-08-14 21:04:28 +0800664 generic_handle_irq(virq);
665 }
666 }
667 /* Clear MSI interrupt status */
668 writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
669 }
670 }
671
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800672 chained_irq_exit(irqchip, desc);
673
674 return;
Ryder Leeb0996312017-08-10 14:34:59 +0800675}
676
677static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
678 struct device_node *node)
679{
680 struct mtk_pcie *pcie = port->pcie;
681 struct device *dev = pcie->dev;
682 struct platform_device *pdev = to_platform_device(dev);
683 int err, irq;
684
Ryder Leeb0996312017-08-10 14:34:59 +0800685 err = mtk_pcie_init_irq_domain(port, node);
686 if (err) {
Honghui Zhang43e64092017-08-14 21:04:28 +0800687 dev_err(dev, "failed to init PCIe IRQ domain\n");
Ryder Leeb0996312017-08-10 14:34:59 +0800688 return err;
689 }
690
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800691 irq = platform_get_irq(pdev, port->slot);
692 irq_set_chained_handler_and_data(irq, mtk_pcie_intr_handler, port);
693
Ryder Leeb0996312017-08-10 14:34:59 +0800694 return 0;
695}
696
Ryder Lee637cfaca2017-05-21 11:42:24 +0800697static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
698 unsigned int devfn, int where)
699{
Honghui Zhangdb271742017-08-14 21:04:27 +0800700 struct mtk_pcie *pcie = bus->sysdata;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800701
702 writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
703 bus->number), pcie->base + PCIE_CFG_ADDR);
704
705 return pcie->base + PCIE_CFG_DATA + (where & 3);
706}
707
708static struct pci_ops mtk_pcie_ops = {
709 .map_bus = mtk_pcie_map_bus,
710 .read = pci_generic_config_read,
711 .write = pci_generic_config_write,
712};
713
Ryder Leee10b7a12017-08-10 14:34:54 +0800714static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800715{
716 struct mtk_pcie *pcie = port->pcie;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800717 u32 func = PCI_FUNC(port->slot << 3);
718 u32 slot = PCI_SLOT(port->slot << 3);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800719 u32 val;
Ryder Leee10b7a12017-08-10 14:34:54 +0800720 int err;
721
722 /* assert port PERST_N */
723 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800724 val |= PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800725 writel(val, pcie->base + PCIE_SYS_CFG);
726
727 /* de-assert port PERST_N */
728 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800729 val &= ~PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800730 writel(val, pcie->base + PCIE_SYS_CFG);
731
732 /* 100ms timeout value should be enough for Gen1/2 training */
733 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
734 !!(val & PCIE_PORT_LINKUP), 20,
735 100 * USEC_PER_MSEC);
736 if (err)
737 return -ETIMEDOUT;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800738
739 /* enable interrupt */
740 val = readl(pcie->base + PCIE_INT_ENABLE);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800741 val |= PCIE_PORT_INT_EN(port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800742 writel(val, pcie->base + PCIE_INT_ENABLE);
743
744 /* map to all DDR region. We need to set it before cfg operation. */
745 writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
746 port->base + PCIE_BAR0_SETUP);
747
748 /* configure class code and revision ID */
749 writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
750
751 /* configure FC credit */
752 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
753 pcie->base + PCIE_CFG_ADDR);
754 val = readl(pcie->base + PCIE_CFG_DATA);
755 val &= ~PCIE_FC_CREDIT_MASK;
756 val |= PCIE_FC_CREDIT_VAL(0x806c);
757 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
758 pcie->base + PCIE_CFG_ADDR);
759 writel(val, pcie->base + PCIE_CFG_DATA);
760
761 /* configure RC FTS number to 250 when it leaves L0s */
762 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
763 pcie->base + PCIE_CFG_ADDR);
764 val = readl(pcie->base + PCIE_CFG_DATA);
765 val &= ~PCIE_FTS_NUM_MASK;
766 val |= PCIE_FTS_NUM_L0(0x50);
767 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
768 pcie->base + PCIE_CFG_ADDR);
769 writel(val, pcie->base + PCIE_CFG_DATA);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800770
Ryder Leee10b7a12017-08-10 14:34:54 +0800771 return 0;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800772}
773
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800774static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800775{
Honghui Zhangc681c932017-08-10 14:34:56 +0800776 struct mtk_pcie *pcie = port->pcie;
777 struct device *dev = pcie->dev;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800778 int err;
779
780 err = clk_prepare_enable(port->sys_ck);
781 if (err) {
Ryder Leeb0996312017-08-10 14:34:59 +0800782 dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800783 goto err_sys_clk;
784 }
785
Ryder Leeb0996312017-08-10 14:34:59 +0800786 err = clk_prepare_enable(port->ahb_ck);
787 if (err) {
788 dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
789 goto err_ahb_clk;
790 }
791
792 err = clk_prepare_enable(port->aux_ck);
793 if (err) {
794 dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
795 goto err_aux_clk;
796 }
797
798 err = clk_prepare_enable(port->axi_ck);
799 if (err) {
800 dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
801 goto err_axi_clk;
802 }
803
804 err = clk_prepare_enable(port->obff_ck);
805 if (err) {
806 dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
807 goto err_obff_clk;
808 }
809
810 err = clk_prepare_enable(port->pipe_ck);
811 if (err) {
812 dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
813 goto err_pipe_clk;
814 }
815
Ryder Lee637cfaca2017-05-21 11:42:24 +0800816 reset_control_assert(port->reset);
817 reset_control_deassert(port->reset);
818
Ryder Leeb0996312017-08-10 14:34:59 +0800819 err = phy_init(port->phy);
820 if (err) {
821 dev_err(dev, "failed to initialize port%d phy\n", port->slot);
822 goto err_phy_init;
823 }
824
Ryder Lee637cfaca2017-05-21 11:42:24 +0800825 err = phy_power_on(port->phy);
826 if (err) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800827 dev_err(dev, "failed to power on port%d phy\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800828 goto err_phy_on;
829 }
830
Honghui Zhangc681c932017-08-10 14:34:56 +0800831 if (!pcie->soc->startup(port))
Ryder Lee637cfaca2017-05-21 11:42:24 +0800832 return;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800833
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800834 dev_info(dev, "Port%d link down\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800835
836 phy_power_off(port->phy);
837err_phy_on:
Ryder Leeb0996312017-08-10 14:34:59 +0800838 phy_exit(port->phy);
839err_phy_init:
840 clk_disable_unprepare(port->pipe_ck);
841err_pipe_clk:
842 clk_disable_unprepare(port->obff_ck);
843err_obff_clk:
844 clk_disable_unprepare(port->axi_ck);
845err_axi_clk:
846 clk_disable_unprepare(port->aux_ck);
847err_aux_clk:
848 clk_disable_unprepare(port->ahb_ck);
849err_ahb_clk:
Ryder Lee637cfaca2017-05-21 11:42:24 +0800850 clk_disable_unprepare(port->sys_ck);
851err_sys_clk:
852 mtk_pcie_port_free(port);
853}
854
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800855static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
856 struct device_node *node,
857 int slot)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800858{
859 struct mtk_pcie_port *port;
860 struct resource *regs;
861 struct device *dev = pcie->dev;
862 struct platform_device *pdev = to_platform_device(dev);
863 char name[10];
864 int err;
865
866 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
867 if (!port)
868 return -ENOMEM;
869
870 err = of_property_read_u32(node, "num-lanes", &port->lane);
871 if (err) {
872 dev_err(dev, "missing num-lanes property\n");
873 return err;
874 }
875
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800876 snprintf(name, sizeof(name), "port%d", slot);
877 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800878 port->base = devm_ioremap_resource(dev, regs);
879 if (IS_ERR(port->base)) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800880 dev_err(dev, "failed to map port%d base\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800881 return PTR_ERR(port->base);
882 }
883
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800884 snprintf(name, sizeof(name), "sys_ck%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800885 port->sys_ck = devm_clk_get(dev, name);
886 if (IS_ERR(port->sys_ck)) {
Ryder Leeb0996312017-08-10 14:34:59 +0800887 dev_err(dev, "failed to get sys_ck%d clock\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800888 return PTR_ERR(port->sys_ck);
889 }
890
Ryder Leeb0996312017-08-10 14:34:59 +0800891 /* sys_ck might be divided into the following parts in some chips */
892 snprintf(name, sizeof(name), "ahb_ck%d", slot);
893 port->ahb_ck = devm_clk_get(dev, name);
894 if (IS_ERR(port->ahb_ck)) {
895 if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
896 return -EPROBE_DEFER;
897
898 port->ahb_ck = NULL;
899 }
900
901 snprintf(name, sizeof(name), "axi_ck%d", slot);
902 port->axi_ck = devm_clk_get(dev, name);
903 if (IS_ERR(port->axi_ck)) {
904 if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
905 return -EPROBE_DEFER;
906
907 port->axi_ck = NULL;
908 }
909
910 snprintf(name, sizeof(name), "aux_ck%d", slot);
911 port->aux_ck = devm_clk_get(dev, name);
912 if (IS_ERR(port->aux_ck)) {
913 if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
914 return -EPROBE_DEFER;
915
916 port->aux_ck = NULL;
917 }
918
919 snprintf(name, sizeof(name), "obff_ck%d", slot);
920 port->obff_ck = devm_clk_get(dev, name);
921 if (IS_ERR(port->obff_ck)) {
922 if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
923 return -EPROBE_DEFER;
924
925 port->obff_ck = NULL;
926 }
927
928 snprintf(name, sizeof(name), "pipe_ck%d", slot);
929 port->pipe_ck = devm_clk_get(dev, name);
930 if (IS_ERR(port->pipe_ck)) {
931 if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
932 return -EPROBE_DEFER;
933
934 port->pipe_ck = NULL;
935 }
936
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800937 snprintf(name, sizeof(name), "pcie-rst%d", slot);
Philipp Zabel608fcac2017-07-19 17:26:00 +0200938 port->reset = devm_reset_control_get_optional_exclusive(dev, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800939 if (PTR_ERR(port->reset) == -EPROBE_DEFER)
940 return PTR_ERR(port->reset);
941
942 /* some platforms may use default PHY setting */
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800943 snprintf(name, sizeof(name), "pcie-phy%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800944 port->phy = devm_phy_optional_get(dev, name);
945 if (IS_ERR(port->phy))
946 return PTR_ERR(port->phy);
947
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800948 port->slot = slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800949 port->pcie = pcie;
950
Ryder Leeb0996312017-08-10 14:34:59 +0800951 if (pcie->soc->setup_irq) {
952 err = pcie->soc->setup_irq(port, node);
953 if (err)
954 return err;
955 }
956
Ryder Lee637cfaca2017-05-21 11:42:24 +0800957 INIT_LIST_HEAD(&port->list);
958 list_add_tail(&port->list, &pcie->ports);
959
960 return 0;
961}
962
963static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
964{
965 struct device *dev = pcie->dev;
966 struct platform_device *pdev = to_platform_device(dev);
967 struct resource *regs;
968 int err;
969
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800970 /* get shared registers, which are optional */
971 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
972 if (regs) {
973 pcie->base = devm_ioremap_resource(dev, regs);
974 if (IS_ERR(pcie->base)) {
975 dev_err(dev, "failed to map shared register\n");
976 return PTR_ERR(pcie->base);
977 }
Ryder Lee637cfaca2017-05-21 11:42:24 +0800978 }
979
980 pcie->free_ck = devm_clk_get(dev, "free_ck");
981 if (IS_ERR(pcie->free_ck)) {
982 if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
983 return -EPROBE_DEFER;
984
985 pcie->free_ck = NULL;
986 }
987
988 if (dev->pm_domain) {
989 pm_runtime_enable(dev);
990 pm_runtime_get_sync(dev);
991 }
992
993 /* enable top level clock */
994 err = clk_prepare_enable(pcie->free_ck);
995 if (err) {
996 dev_err(dev, "failed to enable free_ck\n");
997 goto err_free_ck;
998 }
999
1000 return 0;
1001
1002err_free_ck:
1003 if (dev->pm_domain) {
1004 pm_runtime_put_sync(dev);
1005 pm_runtime_disable(dev);
1006 }
1007
1008 return err;
1009}
1010
1011static int mtk_pcie_setup(struct mtk_pcie *pcie)
1012{
1013 struct device *dev = pcie->dev;
1014 struct device_node *node = dev->of_node, *child;
1015 struct of_pci_range_parser parser;
1016 struct of_pci_range range;
1017 struct resource res;
1018 struct mtk_pcie_port *port, *tmp;
1019 int err;
1020
1021 if (of_pci_range_parser_init(&parser, node)) {
1022 dev_err(dev, "missing \"ranges\" property\n");
1023 return -EINVAL;
1024 }
1025
1026 for_each_of_pci_range(&parser, &range) {
1027 err = of_pci_range_to_resource(&range, node, &res);
1028 if (err < 0)
1029 return err;
1030
1031 switch (res.flags & IORESOURCE_TYPE_BITS) {
1032 case IORESOURCE_IO:
1033 pcie->offset.io = res.start - range.pci_addr;
1034
1035 memcpy(&pcie->pio, &res, sizeof(res));
1036 pcie->pio.name = node->full_name;
1037
1038 pcie->io.start = range.cpu_addr;
1039 pcie->io.end = range.cpu_addr + range.size - 1;
1040 pcie->io.flags = IORESOURCE_MEM;
1041 pcie->io.name = "I/O";
1042
1043 memcpy(&res, &pcie->io, sizeof(res));
1044 break;
1045
1046 case IORESOURCE_MEM:
1047 pcie->offset.mem = res.start - range.pci_addr;
1048
1049 memcpy(&pcie->mem, &res, sizeof(res));
1050 pcie->mem.name = "non-prefetchable";
1051 break;
1052 }
1053 }
1054
1055 err = of_pci_parse_bus_range(node, &pcie->busn);
1056 if (err < 0) {
1057 dev_err(dev, "failed to parse bus ranges property: %d\n", err);
1058 pcie->busn.name = node->name;
1059 pcie->busn.start = 0;
1060 pcie->busn.end = 0xff;
1061 pcie->busn.flags = IORESOURCE_BUS;
1062 }
1063
1064 for_each_available_child_of_node(node, child) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001065 int slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001066
1067 err = of_pci_get_devfn(child);
1068 if (err < 0) {
1069 dev_err(dev, "failed to parse devfn: %d\n", err);
1070 return err;
1071 }
1072
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001073 slot = PCI_SLOT(err);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001074
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001075 err = mtk_pcie_parse_port(pcie, child, slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001076 if (err)
1077 return err;
1078 }
1079
1080 err = mtk_pcie_subsys_powerup(pcie);
1081 if (err)
1082 return err;
1083
1084 /* enable each port, and then check link status */
1085 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001086 mtk_pcie_enable_port(port);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001087
1088 /* power down PCIe subsys if slots are all empty (link down) */
1089 if (list_empty(&pcie->ports))
1090 mtk_pcie_subsys_powerdown(pcie);
1091
1092 return 0;
1093}
1094
1095static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
1096{
1097 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1098 struct list_head *windows = &host->windows;
1099 struct device *dev = pcie->dev;
1100 int err;
1101
1102 pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
1103 pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
1104 pci_add_resource(windows, &pcie->busn);
1105
1106 err = devm_request_pci_bus_resources(dev, windows);
1107 if (err < 0)
1108 return err;
1109
1110 pci_remap_iospace(&pcie->pio, pcie->io.start);
1111
1112 return 0;
1113}
1114
1115static int mtk_pcie_register_host(struct pci_host_bridge *host)
1116{
1117 struct mtk_pcie *pcie = pci_host_bridge_priv(host);
1118 struct pci_bus *child;
1119 int err;
1120
1121 host->busnr = pcie->busn.start;
1122 host->dev.parent = pcie->dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001123 host->ops = pcie->soc->ops;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001124 host->map_irq = of_irq_parse_and_map_pci;
1125 host->swizzle_irq = pci_common_swizzle;
Ryder Leeb0996312017-08-10 14:34:59 +08001126 host->sysdata = pcie;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001127
1128 err = pci_scan_root_bus_bridge(host);
1129 if (err < 0)
1130 return err;
1131
1132 pci_bus_size_bridges(host->bus);
1133 pci_bus_assign_resources(host->bus);
1134
1135 list_for_each_entry(child, &host->bus->children, node)
1136 pcie_bus_configure_settings(child);
1137
1138 pci_bus_add_devices(host->bus);
1139
1140 return 0;
1141}
1142
1143static int mtk_pcie_probe(struct platform_device *pdev)
1144{
1145 struct device *dev = &pdev->dev;
1146 struct mtk_pcie *pcie;
1147 struct pci_host_bridge *host;
1148 int err;
1149
1150 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
1151 if (!host)
1152 return -ENOMEM;
1153
1154 pcie = pci_host_bridge_priv(host);
1155
1156 pcie->dev = dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001157 pcie->soc = of_device_get_match_data(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001158 platform_set_drvdata(pdev, pcie);
1159 INIT_LIST_HEAD(&pcie->ports);
1160
1161 err = mtk_pcie_setup(pcie);
1162 if (err)
1163 return err;
1164
1165 err = mtk_pcie_request_resources(pcie);
1166 if (err)
1167 goto put_resources;
1168
1169 err = mtk_pcie_register_host(host);
1170 if (err)
1171 goto put_resources;
1172
1173 return 0;
1174
1175put_resources:
1176 if (!list_empty(&pcie->ports))
1177 mtk_pcie_put_resources(pcie);
1178
1179 return err;
1180}
1181
Honghui Zhangc681c932017-08-10 14:34:56 +08001182static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
1183 .ops = &mtk_pcie_ops,
1184 .startup = mtk_pcie_startup_port,
1185};
1186
Honghui Zhang101c92d2018-05-04 13:47:32 +08001187static const struct mtk_pcie_soc mtk_pcie_soc_mt2712 = {
Honghui Zhang101c92d2018-05-04 13:47:32 +08001188 .ops = &mtk_pcie_ops_v2,
1189 .startup = mtk_pcie_startup_port_v2,
1190 .setup_irq = mtk_pcie_setup_irq,
1191};
1192
1193static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = {
1194 .need_fix_class_id = true,
Ryder Leeb0996312017-08-10 14:34:59 +08001195 .ops = &mtk_pcie_ops_v2,
1196 .startup = mtk_pcie_startup_port_v2,
1197 .setup_irq = mtk_pcie_setup_irq,
1198};
1199
Ryder Lee637cfaca2017-05-21 11:42:24 +08001200static const struct of_device_id mtk_pcie_ids[] = {
Honghui Zhangc681c932017-08-10 14:34:56 +08001201 { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
1202 { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
Honghui Zhang101c92d2018-05-04 13:47:32 +08001203 { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 },
1204 { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 },
Ryder Lee637cfaca2017-05-21 11:42:24 +08001205 {},
1206};
1207
1208static struct platform_driver mtk_pcie_driver = {
1209 .probe = mtk_pcie_probe,
1210 .driver = {
1211 .name = "mtk-pcie",
1212 .of_match_table = mtk_pcie_ids,
1213 .suppress_bind_attrs = true,
1214 },
1215};
1216builtin_platform_driver(mtk_pcie_driver);