blob: c35f956ed6a07f3e1186397593eb0bc87ded8818 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateo64c58f22014-07-03 16:28:03 +010051static inline int ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000054}
55
Oscar Mateoa4872ba2014-05-22 14:13:33 +010056static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010057{
58 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020059 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
60}
Chris Wilson09246732013-08-10 22:16:32 +010061
Oscar Mateoa4872ba2014-05-22 14:13:33 +010062void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010064 struct intel_ringbuffer *ringbuf = ring->buffer;
65 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010068 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010072gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
76 u32 cmd;
77 int ret;
78
79 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020080 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010081 cmd |= MI_NO_WRITE_FLUSH;
82
83 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
84 cmd |= MI_READ_FLUSH;
85
86 ret = intel_ring_begin(ring, 2);
87 if (ret)
88 return ret;
89
90 intel_ring_emit(ring, cmd);
91 intel_ring_emit(ring, MI_NOOP);
92 intel_ring_advance(ring);
93
94 return 0;
95}
96
97static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010098gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 invalidate_domains,
100 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700101{
Chris Wilson78501ea2010-10-27 12:18:21 +0100102 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100103 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000104 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105
Chris Wilson36d527d2011-03-19 22:26:49 +0000106 /*
107 * read/write caches:
108 *
109 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
110 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
111 * also flushed at 2d versus 3d pipeline switches.
112 *
113 * read-only caches:
114 *
115 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
116 * MI_READ_FLUSH is set, and is always flushed on 965.
117 *
118 * I915_GEM_DOMAIN_COMMAND may not exist?
119 *
120 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
121 * invalidated when MI_EXE_FLUSH is set.
122 *
123 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
124 * invalidated with every MI_FLUSH.
125 *
126 * TLBs:
127 *
128 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
129 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
130 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
131 * are flushed at any MI_FLUSH.
132 */
133
134 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100135 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000136 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
138 cmd |= MI_EXE_FLUSH;
139
140 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
141 (IS_G4X(dev) || IS_GEN5(dev)))
142 cmd |= MI_INVALIDATE_ISP;
143
144 ret = intel_ring_begin(ring, 2);
145 if (ret)
146 return ret;
147
148 intel_ring_emit(ring, cmd);
149 intel_ring_emit(ring, MI_NOOP);
150 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000151
152 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153}
154
Jesse Barnes8d315282011-10-16 10:23:31 +0200155/**
156 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
157 * implementing two workarounds on gen6. From section 1.4.7.1
158 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
159 *
160 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
161 * produced by non-pipelined state commands), software needs to first
162 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
163 * 0.
164 *
165 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
166 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
167 *
168 * And the workaround for these two requires this workaround first:
169 *
170 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
171 * BEFORE the pipe-control with a post-sync op and no write-cache
172 * flushes.
173 *
174 * And this last workaround is tricky because of the requirements on
175 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
176 * volume 2 part 1:
177 *
178 * "1 of the following must also be set:
179 * - Render Target Cache Flush Enable ([12] of DW1)
180 * - Depth Cache Flush Enable ([0] of DW1)
181 * - Stall at Pixel Scoreboard ([1] of DW1)
182 * - Depth Stall ([13] of DW1)
183 * - Post-Sync Operation ([13] of DW1)
184 * - Notify Enable ([8] of DW1)"
185 *
186 * The cache flushes require the workaround flush that triggered this
187 * one, so we can't use it. Depth stall would trigger the same.
188 * Post-sync nonzero is what triggered this second workaround, so we
189 * can't use that one either. Notify enable is IRQs, which aren't
190 * really our business. That leaves only stall at scoreboard.
191 */
192static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100193intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200194{
Chris Wilson18393f62014-04-09 09:19:40 +0100195 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200196 int ret;
197
198
199 ret = intel_ring_begin(ring, 6);
200 if (ret)
201 return ret;
202
203 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
204 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
205 PIPE_CONTROL_STALL_AT_SCOREBOARD);
206 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
207 intel_ring_emit(ring, 0); /* low dword */
208 intel_ring_emit(ring, 0); /* high dword */
209 intel_ring_emit(ring, MI_NOOP);
210 intel_ring_advance(ring);
211
212 ret = intel_ring_begin(ring, 6);
213 if (ret)
214 return ret;
215
216 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
217 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
218 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
219 intel_ring_emit(ring, 0);
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, MI_NOOP);
222 intel_ring_advance(ring);
223
224 return 0;
225}
226
227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100228gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200229 u32 invalidate_domains, u32 flush_domains)
230{
231 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100232 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200233 int ret;
234
Paulo Zanonib3111502012-08-17 18:35:42 -0300235 /* Force SNB workarounds for PIPE_CONTROL flushes */
236 ret = intel_emit_post_sync_nonzero_flush(ring);
237 if (ret)
238 return ret;
239
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 /* Just flush everything. Experiments have shown that reducing the
241 * number of bits based on the write domains has little performance
242 * impact.
243 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100244 if (flush_domains) {
245 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
246 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
247 /*
248 * Ensure that any following seqno writes only happen
249 * when the render cache is indeed flushed.
250 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200251 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100252 }
253 if (invalidate_domains) {
254 flags |= PIPE_CONTROL_TLB_INVALIDATE;
255 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
256 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
260 /*
261 * TLB invalidate requires a post-sync write.
262 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700263 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100264 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200265
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100266 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200267 if (ret)
268 return ret;
269
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100270 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200271 intel_ring_emit(ring, flags);
272 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100273 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200274 intel_ring_advance(ring);
275
276 return 0;
277}
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100280gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300281{
282 int ret;
283
284 ret = intel_ring_begin(ring, 4);
285 if (ret)
286 return ret;
287
288 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
289 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
290 PIPE_CONTROL_STALL_AT_SCOREBOARD);
291 intel_ring_emit(ring, 0);
292 intel_ring_emit(ring, 0);
293 intel_ring_advance(ring);
294
295 return 0;
296}
297
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100298static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300299{
300 int ret;
301
302 if (!ring->fbc_dirty)
303 return 0;
304
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200305 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300306 if (ret)
307 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300308 /* WaFbcNukeOn3DBlt:ivb/hsw */
309 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
310 intel_ring_emit(ring, MSG_FBC_REND_STATE);
311 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200312 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
313 intel_ring_emit(ring, MSG_FBC_REND_STATE);
314 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300315 intel_ring_advance(ring);
316
317 ring->fbc_dirty = false;
318 return 0;
319}
320
Paulo Zanonif3987632012-08-17 18:35:43 -0300321static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100322gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300323 u32 invalidate_domains, u32 flush_domains)
324{
325 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100326 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 int ret;
328
Paulo Zanonif3987632012-08-17 18:35:43 -0300329 /*
330 * Ensure that any following seqno writes only happen when the render
331 * cache is indeed flushed.
332 *
333 * Workaround: 4th PIPE_CONTROL command (except the ones with only
334 * read-cache invalidate bits set) must have the CS_STALL bit set. We
335 * don't try to be clever and just set it unconditionally.
336 */
337 flags |= PIPE_CONTROL_CS_STALL;
338
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /* Just flush everything. Experiments have shown that reducing the
340 * number of bits based on the write domains has little performance
341 * impact.
342 */
343 if (flush_domains) {
344 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
345 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300346 }
347 if (invalidate_domains) {
348 flags |= PIPE_CONTROL_TLB_INVALIDATE;
349 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
360 /* Workaround: we must issue a pipe_control with CS-stall bit
361 * set before a pipe_control command that has the state cache
362 * invalidate bit set. */
363 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300364 }
365
366 ret = intel_ring_begin(ring, 4);
367 if (ret)
368 return ret;
369
370 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
371 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200372 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300373 intel_ring_emit(ring, 0);
374 intel_ring_advance(ring);
375
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200376 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300377 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
378
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300379 return 0;
380}
381
Ben Widawskya5f3d682013-11-02 21:07:27 -0700382static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300383gen8_emit_pipe_control(struct intel_engine_cs *ring,
384 u32 flags, u32 scratch_addr)
385{
386 int ret;
387
388 ret = intel_ring_begin(ring, 6);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
393 intel_ring_emit(ring, flags);
394 intel_ring_emit(ring, scratch_addr);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_emit(ring, 0);
398 intel_ring_advance(ring);
399
400 return 0;
401}
402
403static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100404gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700405 u32 invalidate_domains, u32 flush_domains)
406{
407 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100408 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800409 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410
411 flags |= PIPE_CONTROL_CS_STALL;
412
413 if (flush_domains) {
414 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
415 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
416 }
417 if (invalidate_domains) {
418 flags |= PIPE_CONTROL_TLB_INVALIDATE;
419 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
424 flags |= PIPE_CONTROL_QW_WRITE;
425 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800426
427 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
428 ret = gen8_emit_pipe_control(ring,
429 PIPE_CONTROL_CS_STALL |
430 PIPE_CONTROL_STALL_AT_SCOREBOARD,
431 0);
432 if (ret)
433 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700434 }
435
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300436 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700437}
438
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100440 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300442 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100443 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800444}
445
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100446u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300448 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000449 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800450
Chris Wilson50877442014-03-21 12:41:53 +0000451 if (INTEL_INFO(ring->dev)->gen >= 8)
452 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
453 RING_ACTHD_UDW(ring->mmio_base));
454 else if (INTEL_INFO(ring->dev)->gen >= 4)
455 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
456 else
457 acthd = I915_READ(ACTHD);
458
459 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800460}
461
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100462static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200463{
464 struct drm_i915_private *dev_priv = ring->dev->dev_private;
465 u32 addr;
466
467 addr = dev_priv->status_page_dmah->busaddr;
468 if (INTEL_INFO(ring->dev)->gen >= 4)
469 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
470 I915_WRITE(HWS_PGA, addr);
471}
472
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100473static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100474{
475 struct drm_i915_private *dev_priv = to_i915(ring->dev);
476
477 if (!IS_GEN2(ring->dev)) {
478 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200479 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
480 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100481 /* Sometimes we observe that the idle flag is not
482 * set even though the ring is empty. So double
483 * check before giving up.
484 */
485 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
486 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100487 }
488 }
489
490 I915_WRITE_CTL(ring, 0);
491 I915_WRITE_HEAD(ring, 0);
492 ring->write_tail(ring, 0);
493
494 if (!IS_GEN2(ring->dev)) {
495 (void)I915_READ_CTL(ring);
496 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
497 }
498
499 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
500}
501
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100502static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200504 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300505 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100506 struct intel_ringbuffer *ringbuf = ring->buffer;
507 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200508 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509
Deepak Sc8d9a592013-11-23 14:55:42 +0530510 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200511
Chris Wilson9991ae72014-04-02 16:36:07 +0100512 if (!stop_ring(ring)) {
513 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000514 DRM_DEBUG_KMS("%s head not reset to zero "
515 "ctl %08x head %08x tail %08x start %08x\n",
516 ring->name,
517 I915_READ_CTL(ring),
518 I915_READ_HEAD(ring),
519 I915_READ_TAIL(ring),
520 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521
Chris Wilson9991ae72014-04-02 16:36:07 +0100522 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000523 DRM_ERROR("failed to set %s head to zero "
524 "ctl %08x head %08x tail %08x start %08x\n",
525 ring->name,
526 I915_READ_CTL(ring),
527 I915_READ_HEAD(ring),
528 I915_READ_TAIL(ring),
529 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 ret = -EIO;
531 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700533 }
534
Chris Wilson9991ae72014-04-02 16:36:07 +0100535 if (I915_NEED_GFX_HWS(dev))
536 intel_ring_setup_status_page(ring);
537 else
538 ring_setup_phys_status_page(ring);
539
Jiri Kosinaece4a172014-08-07 16:29:53 +0200540 /* Enforce ordering by reading HEAD register back */
541 I915_READ_HEAD(ring);
542
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200543 /* Initialize the ring. This must happen _after_ we've cleared the ring
544 * registers with the above sequence (the readback of the HEAD registers
545 * also enforces ordering), otherwise the hw might lose the new ring
546 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700547 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200548 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100549 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000550 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800551
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800552 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400553 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700554 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400555 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000556 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100557 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
558 ring->name,
559 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
560 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
561 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200562 ret = -EIO;
563 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564 }
565
Chris Wilson78501ea2010-10-27 12:18:21 +0100566 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
567 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800568 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100569 ringbuf->head = I915_READ_HEAD(ring);
570 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo64c58f22014-07-03 16:28:03 +0100571 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100572 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800573 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000574
Chris Wilson50f018d2013-06-10 11:20:19 +0100575 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
576
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200577out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530578 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200579
580 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700581}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilsonc6df5412010-12-15 09:56:50 +0000583static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100584init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000585{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000586 int ret;
587
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100588 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589 return 0;
590
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100591 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
592 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000593 DRM_ERROR("Failed to allocate seqno page\n");
594 ret = -ENOMEM;
595 goto err;
596 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100597
Daniel Vettera9cc7262014-02-14 14:01:13 +0100598 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
599 if (ret)
600 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000601
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100602 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000603 if (ret)
604 goto err_unref;
605
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100606 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
607 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
608 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800609 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000610 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800611 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000612
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200613 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100614 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000615 return 0;
616
617err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800618 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000619err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100620 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000621err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000622 return ret;
623}
624
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100625static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626{
Chris Wilson78501ea2010-10-27 12:18:21 +0100627 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100629 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200630 if (ret)
631 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800632
Akash Goel61a563a2014-03-25 18:01:50 +0530633 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
634 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200635 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000636
637 /* We need to disable the AsyncFlip performance optimisations in order
638 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
639 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100640 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300641 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000642 */
643 if (INTEL_INFO(dev)->gen >= 6)
644 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
645
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000646 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530647 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000648 if (INTEL_INFO(dev)->gen == 6)
649 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000650 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000651
Akash Goel01fa0302014-03-24 23:00:04 +0530652 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000653 if (IS_GEN7(dev))
654 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530655 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000656 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100657
Jesse Barnes8d315282011-10-16 10:23:31 +0200658 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659 ret = init_pipe_control(ring);
660 if (ret)
661 return ret;
662 }
663
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200664 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700665 /* From the Sandybridge PRM, volume 1 part 3, page 24:
666 * "If this bit is set, STCunit will have LRA as replacement
667 * policy. [...] This bit must be reset. LRA replacement
668 * policy is not supported."
669 */
670 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200671 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800672 }
673
Daniel Vetter6b26c862012-04-24 14:04:12 +0200674 if (INTEL_INFO(dev)->gen >= 6)
675 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700677 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700678 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700679
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800680 return ret;
681}
682
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100683static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100685 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700686 struct drm_i915_private *dev_priv = dev->dev_private;
687
688 if (dev_priv->semaphore_obj) {
689 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
690 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
691 dev_priv->semaphore_obj = NULL;
692 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100693
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100694 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000695 return;
696
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100697 if (INTEL_INFO(dev)->gen >= 5) {
698 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100700 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100701
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100702 drm_gem_object_unreference(&ring->scratch.obj->base);
703 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704}
705
Ben Widawsky3e789982014-06-30 09:53:37 -0700706static int gen8_rcs_signal(struct intel_engine_cs *signaller,
707 unsigned int num_dwords)
708{
709#define MBOX_UPDATE_DWORDS 8
710 struct drm_device *dev = signaller->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
712 struct intel_engine_cs *waiter;
713 int i, ret, num_rings;
714
715 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
716 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
717#undef MBOX_UPDATE_DWORDS
718
719 ret = intel_ring_begin(signaller, num_dwords);
720 if (ret)
721 return ret;
722
723 for_each_ring(waiter, dev_priv, i) {
724 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
725 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
726 continue;
727
728 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
729 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
730 PIPE_CONTROL_QW_WRITE |
731 PIPE_CONTROL_FLUSH_ENABLE);
732 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
733 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
734 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
735 intel_ring_emit(signaller, 0);
736 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
737 MI_SEMAPHORE_TARGET(waiter->id));
738 intel_ring_emit(signaller, 0);
739 }
740
741 return 0;
742}
743
744static int gen8_xcs_signal(struct intel_engine_cs *signaller,
745 unsigned int num_dwords)
746{
747#define MBOX_UPDATE_DWORDS 6
748 struct drm_device *dev = signaller->dev;
749 struct drm_i915_private *dev_priv = dev->dev_private;
750 struct intel_engine_cs *waiter;
751 int i, ret, num_rings;
752
753 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
754 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
755#undef MBOX_UPDATE_DWORDS
756
757 ret = intel_ring_begin(signaller, num_dwords);
758 if (ret)
759 return ret;
760
761 for_each_ring(waiter, dev_priv, i) {
762 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
763 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
764 continue;
765
766 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
767 MI_FLUSH_DW_OP_STOREDW);
768 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
769 MI_FLUSH_DW_USE_GTT);
770 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
771 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
772 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
773 MI_SEMAPHORE_TARGET(waiter->id));
774 intel_ring_emit(signaller, 0);
775 }
776
777 return 0;
778}
779
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100780static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700781 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000782{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700783 struct drm_device *dev = signaller->dev;
784 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100785 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700786 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700787
Ben Widawskya1444b72014-06-30 09:53:35 -0700788#define MBOX_UPDATE_DWORDS 3
789 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
790 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
791#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700792
793 ret = intel_ring_begin(signaller, num_dwords);
794 if (ret)
795 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700796
Ben Widawsky78325f22014-04-29 14:52:29 -0700797 for_each_ring(useless, dev_priv, i) {
798 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
799 if (mbox_reg != GEN6_NOSYNC) {
800 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
801 intel_ring_emit(signaller, mbox_reg);
802 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700803 }
804 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700805
Ben Widawskya1444b72014-06-30 09:53:35 -0700806 /* If num_dwords was rounded, make sure the tail pointer is correct */
807 if (num_rings % 2 == 0)
808 intel_ring_emit(signaller, MI_NOOP);
809
Ben Widawsky024a43e2014-04-29 14:52:30 -0700810 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000811}
812
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700813/**
814 * gen6_add_request - Update the semaphore mailbox registers
815 *
816 * @ring - ring that is adding a request
817 * @seqno - return seqno stuck into the ring
818 *
819 * Update the mailbox registers in the *other* rings with the current seqno.
820 * This acts like a signal in the canonical semaphore.
821 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000822static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100823gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000824{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700825 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000826
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700827 if (ring->semaphore.signal)
828 ret = ring->semaphore.signal(ring, 4);
829 else
830 ret = intel_ring_begin(ring, 4);
831
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000832 if (ret)
833 return ret;
834
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000835 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
836 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100837 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000838 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100839 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000840
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000841 return 0;
842}
843
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200844static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
845 u32 seqno)
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
848 return dev_priv->last_seqno < seqno;
849}
850
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700851/**
852 * intel_ring_sync - sync the waiter to the signaller on seqno
853 *
854 * @waiter - ring that is waiting
855 * @signaller - ring which has, or will signal
856 * @seqno - seqno which the waiter will block on
857 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700858
859static int
860gen8_ring_sync(struct intel_engine_cs *waiter,
861 struct intel_engine_cs *signaller,
862 u32 seqno)
863{
864 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
865 int ret;
866
867 ret = intel_ring_begin(waiter, 4);
868 if (ret)
869 return ret;
870
871 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
872 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700873 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700874 MI_SEMAPHORE_SAD_GTE_SDD);
875 intel_ring_emit(waiter, seqno);
876 intel_ring_emit(waiter,
877 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
878 intel_ring_emit(waiter,
879 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
880 intel_ring_advance(waiter);
881 return 0;
882}
883
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700884static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100885gen6_ring_sync(struct intel_engine_cs *waiter,
886 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200887 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000888{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700889 u32 dw1 = MI_SEMAPHORE_MBOX |
890 MI_SEMAPHORE_COMPARE |
891 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700892 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
893 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000894
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700895 /* Throughout all of the GEM code, seqno passed implies our current
896 * seqno is >= the last seqno executed. However for hardware the
897 * comparison is strictly greater than.
898 */
899 seqno -= 1;
900
Ben Widawskyebc348b2014-04-29 14:52:28 -0700901 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200902
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700903 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000904 if (ret)
905 return ret;
906
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200907 /* If seqno wrap happened, omit the wait with no-ops */
908 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700909 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200910 intel_ring_emit(waiter, seqno);
911 intel_ring_emit(waiter, 0);
912 intel_ring_emit(waiter, MI_NOOP);
913 } else {
914 intel_ring_emit(waiter, MI_NOOP);
915 intel_ring_emit(waiter, MI_NOOP);
916 intel_ring_emit(waiter, MI_NOOP);
917 intel_ring_emit(waiter, MI_NOOP);
918 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700919 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000920
921 return 0;
922}
923
Chris Wilsonc6df5412010-12-15 09:56:50 +0000924#define PIPE_CONTROL_FLUSH(ring__, addr__) \
925do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200926 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
927 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000928 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
929 intel_ring_emit(ring__, 0); \
930 intel_ring_emit(ring__, 0); \
931} while (0)
932
933static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100934pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000935{
Chris Wilson18393f62014-04-09 09:19:40 +0100936 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000937 int ret;
938
939 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
940 * incoherent with writes to memory, i.e. completely fubar,
941 * so we need to use PIPE_NOTIFY instead.
942 *
943 * However, we also need to workaround the qword write
944 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
945 * memory before requesting an interrupt.
946 */
947 ret = intel_ring_begin(ring, 32);
948 if (ret)
949 return ret;
950
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200951 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200952 PIPE_CONTROL_WRITE_FLUSH |
953 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100954 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100955 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000956 intel_ring_emit(ring, 0);
957 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100958 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000959 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100960 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000961 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100962 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000963 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100964 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000965 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100966 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000967 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000968
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200969 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200970 PIPE_CONTROL_WRITE_FLUSH |
971 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000972 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100973 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100974 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000975 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100976 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000977
Chris Wilsonc6df5412010-12-15 09:56:50 +0000978 return 0;
979}
980
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800981static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100982gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100983{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100984 /* Workaround to force correct ordering between irq and seqno writes on
985 * ivb (and maybe also on snb) by reading from a CS register (like
986 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000987 if (!lazy_coherency) {
988 struct drm_i915_private *dev_priv = ring->dev->dev_private;
989 POSTING_READ(RING_ACTHD(ring->mmio_base));
990 }
991
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100992 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
993}
994
995static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100996ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800997{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000998 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
999}
1000
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001001static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001002ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001003{
1004 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1005}
1006
Chris Wilsonc6df5412010-12-15 09:56:50 +00001007static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001008pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001009{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001010 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001011}
1012
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001013static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001014pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001015{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001016 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001017}
1018
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001019static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001020gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001021{
1022 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001023 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001024 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001025
1026 if (!dev->irq_enabled)
1027 return false;
1028
Chris Wilson7338aef2012-04-24 21:48:47 +01001029 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001030 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001031 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001032 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001033
1034 return true;
1035}
1036
1037static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001038gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001039{
1040 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001041 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001042 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001043
Chris Wilson7338aef2012-04-24 21:48:47 +01001044 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001045 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001046 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001047 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001048}
1049
1050static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001051i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001052{
Chris Wilson78501ea2010-10-27 12:18:21 +01001053 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001054 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001055 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001056
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001057 if (!dev->irq_enabled)
1058 return false;
1059
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001061 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001062 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1063 I915_WRITE(IMR, dev_priv->irq_mask);
1064 POSTING_READ(IMR);
1065 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001066 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001067
1068 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001069}
1070
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001071static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001072i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001073{
Chris Wilson78501ea2010-10-27 12:18:21 +01001074 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001075 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001076 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001077
Chris Wilson7338aef2012-04-24 21:48:47 +01001078 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001079 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001080 dev_priv->irq_mask |= ring->irq_enable_mask;
1081 I915_WRITE(IMR, dev_priv->irq_mask);
1082 POSTING_READ(IMR);
1083 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001084 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001085}
1086
Chris Wilsonc2798b12012-04-22 21:13:57 +01001087static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001088i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001089{
1090 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001091 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001092 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001093
1094 if (!dev->irq_enabled)
1095 return false;
1096
Chris Wilson7338aef2012-04-24 21:48:47 +01001097 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001098 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001099 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1100 I915_WRITE16(IMR, dev_priv->irq_mask);
1101 POSTING_READ16(IMR);
1102 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001103 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001104
1105 return true;
1106}
1107
1108static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001109i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001110{
1111 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001112 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001113 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001114
Chris Wilson7338aef2012-04-24 21:48:47 +01001115 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001116 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001117 dev_priv->irq_mask |= ring->irq_enable_mask;
1118 I915_WRITE16(IMR, dev_priv->irq_mask);
1119 POSTING_READ16(IMR);
1120 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001121 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001122}
1123
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001124void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001125{
Eric Anholt45930102011-05-06 17:12:35 -07001126 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001127 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001128 u32 mmio = 0;
1129
1130 /* The ring status page addresses are no longer next to the rest of
1131 * the ring registers as of gen7.
1132 */
1133 if (IS_GEN7(dev)) {
1134 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001135 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001136 mmio = RENDER_HWS_PGA_GEN7;
1137 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001138 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001139 mmio = BLT_HWS_PGA_GEN7;
1140 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001141 /*
1142 * VCS2 actually doesn't exist on Gen7. Only shut up
1143 * gcc switch check warning
1144 */
1145 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001146 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001147 mmio = BSD_HWS_PGA_GEN7;
1148 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001149 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001150 mmio = VEBOX_HWS_PGA_GEN7;
1151 break;
Eric Anholt45930102011-05-06 17:12:35 -07001152 }
1153 } else if (IS_GEN6(ring->dev)) {
1154 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1155 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001156 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001157 mmio = RING_HWS_PGA(ring->mmio_base);
1158 }
1159
Chris Wilson78501ea2010-10-27 12:18:21 +01001160 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1161 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001162
Damien Lespiaudc616b82014-03-13 01:40:28 +00001163 /*
1164 * Flush the TLB for this page
1165 *
1166 * FIXME: These two bits have disappeared on gen8, so a question
1167 * arises: do we still need this and if so how should we go about
1168 * invalidating the TLB?
1169 */
1170 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001171 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301172
1173 /* ring should be idle before issuing a sync flush*/
1174 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1175
Chris Wilson884020b2013-08-06 19:01:14 +01001176 I915_WRITE(reg,
1177 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1178 INSTPM_SYNC_FLUSH));
1179 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1180 1000))
1181 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1182 ring->name);
1183 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001184}
1185
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001186static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001187bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001188 u32 invalidate_domains,
1189 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001190{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001191 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001192
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001193 ret = intel_ring_begin(ring, 2);
1194 if (ret)
1195 return ret;
1196
1197 intel_ring_emit(ring, MI_FLUSH);
1198 intel_ring_emit(ring, MI_NOOP);
1199 intel_ring_advance(ring);
1200 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001201}
1202
Chris Wilson3cce4692010-10-27 16:11:02 +01001203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001204i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001205{
Chris Wilson3cce4692010-10-27 16:11:02 +01001206 int ret;
1207
1208 ret = intel_ring_begin(ring, 4);
1209 if (ret)
1210 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001211
Chris Wilson3cce4692010-10-27 16:11:02 +01001212 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1213 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001214 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001215 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001216 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001217
Chris Wilson3cce4692010-10-27 16:11:02 +01001218 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001219}
1220
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001221static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001222gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001223{
1224 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001225 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001226 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001227
1228 if (!dev->irq_enabled)
1229 return false;
1230
Chris Wilson7338aef2012-04-24 21:48:47 +01001231 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001232 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001233 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001234 I915_WRITE_IMR(ring,
1235 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001236 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001237 else
1238 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001239 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001240 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001241 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001242
1243 return true;
1244}
1245
1246static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001247gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001248{
1249 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001250 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001251 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001252
Chris Wilson7338aef2012-04-24 21:48:47 +01001253 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001254 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001255 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001256 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001257 else
1258 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001259 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001260 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001261 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262}
1263
Ben Widawskya19d2932013-05-28 19:22:30 -07001264static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001265hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001266{
1267 struct drm_device *dev = ring->dev;
1268 struct drm_i915_private *dev_priv = dev->dev_private;
1269 unsigned long flags;
1270
1271 if (!dev->irq_enabled)
1272 return false;
1273
Daniel Vetter59cdb632013-07-04 23:35:28 +02001274 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001275 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001276 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001277 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001278 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001279 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001280
1281 return true;
1282}
1283
1284static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001286{
1287 struct drm_device *dev = ring->dev;
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 unsigned long flags;
1290
1291 if (!dev->irq_enabled)
1292 return;
1293
Daniel Vetter59cdb632013-07-04 23:35:28 +02001294 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001295 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001296 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001297 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001298 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001299 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001300}
1301
Ben Widawskyabd58f02013-11-02 21:07:09 -07001302static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001303gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001304{
1305 struct drm_device *dev = ring->dev;
1306 struct drm_i915_private *dev_priv = dev->dev_private;
1307 unsigned long flags;
1308
1309 if (!dev->irq_enabled)
1310 return false;
1311
1312 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1313 if (ring->irq_refcount++ == 0) {
1314 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1315 I915_WRITE_IMR(ring,
1316 ~(ring->irq_enable_mask |
1317 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1318 } else {
1319 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1320 }
1321 POSTING_READ(RING_IMR(ring->mmio_base));
1322 }
1323 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1324
1325 return true;
1326}
1327
1328static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001329gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330{
1331 struct drm_device *dev = ring->dev;
1332 struct drm_i915_private *dev_priv = dev->dev_private;
1333 unsigned long flags;
1334
1335 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1336 if (--ring->irq_refcount == 0) {
1337 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1338 I915_WRITE_IMR(ring,
1339 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1340 } else {
1341 I915_WRITE_IMR(ring, ~0);
1342 }
1343 POSTING_READ(RING_IMR(ring->mmio_base));
1344 }
1345 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1346}
1347
Zou Nan haid1b851f2010-05-21 09:08:57 +08001348static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001349i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001350 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001351 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001352{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001353 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001354
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001355 ret = intel_ring_begin(ring, 2);
1356 if (ret)
1357 return ret;
1358
Chris Wilson78501ea2010-10-27 12:18:21 +01001359 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001360 MI_BATCH_BUFFER_START |
1361 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001362 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001363 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001364 intel_ring_advance(ring);
1365
Zou Nan haid1b851f2010-05-21 09:08:57 +08001366 return 0;
1367}
1368
Daniel Vetterb45305f2012-12-17 16:21:27 +01001369/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1370#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001371static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001372i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001373 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001374 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001375{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001376 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001377
Daniel Vetterb45305f2012-12-17 16:21:27 +01001378 if (flags & I915_DISPATCH_PINNED) {
1379 ret = intel_ring_begin(ring, 4);
1380 if (ret)
1381 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001382
Daniel Vetterb45305f2012-12-17 16:21:27 +01001383 intel_ring_emit(ring, MI_BATCH_BUFFER);
1384 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1385 intel_ring_emit(ring, offset + len - 8);
1386 intel_ring_emit(ring, MI_NOOP);
1387 intel_ring_advance(ring);
1388 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001389 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001390
1391 if (len > I830_BATCH_LIMIT)
1392 return -ENOSPC;
1393
1394 ret = intel_ring_begin(ring, 9+3);
1395 if (ret)
1396 return ret;
1397 /* Blit the batch (which has now all relocs applied) to the stable batch
1398 * scratch bo area (so that the CS never stumbles over its tlb
1399 * invalidation bug) ... */
1400 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1401 XY_SRC_COPY_BLT_WRITE_ALPHA |
1402 XY_SRC_COPY_BLT_WRITE_RGB);
1403 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1404 intel_ring_emit(ring, 0);
1405 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1406 intel_ring_emit(ring, cs_offset);
1407 intel_ring_emit(ring, 0);
1408 intel_ring_emit(ring, 4096);
1409 intel_ring_emit(ring, offset);
1410 intel_ring_emit(ring, MI_FLUSH);
1411
1412 /* ... and execute it. */
1413 intel_ring_emit(ring, MI_BATCH_BUFFER);
1414 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1415 intel_ring_emit(ring, cs_offset + len - 8);
1416 intel_ring_advance(ring);
1417 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001418
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001419 return 0;
1420}
1421
1422static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001423i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001424 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001425 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001426{
1427 int ret;
1428
1429 ret = intel_ring_begin(ring, 2);
1430 if (ret)
1431 return ret;
1432
Chris Wilson65f56872012-04-17 16:38:12 +01001433 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001434 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001435 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001436
Eric Anholt62fdfea2010-05-21 13:26:39 -07001437 return 0;
1438}
1439
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001440static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001441{
Chris Wilson05394f32010-11-08 19:18:58 +00001442 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001443
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001444 obj = ring->status_page.obj;
1445 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001446 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001447
Chris Wilson9da3da62012-06-01 15:20:22 +01001448 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001449 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001450 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001451 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001452}
1453
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001454static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001455{
Chris Wilson05394f32010-11-08 19:18:58 +00001456 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001457
Chris Wilsone3efda42014-04-09 09:19:41 +01001458 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001459 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001460 int ret;
1461
1462 obj = i915_gem_alloc_object(ring->dev, 4096);
1463 if (obj == NULL) {
1464 DRM_ERROR("Failed to allocate status page\n");
1465 return -ENOMEM;
1466 }
1467
1468 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1469 if (ret)
1470 goto err_unref;
1471
Chris Wilson1f767e02014-07-03 17:33:03 -04001472 flags = 0;
1473 if (!HAS_LLC(ring->dev))
1474 /* On g33, we cannot place HWS above 256MiB, so
1475 * restrict its pinning to the low mappable arena.
1476 * Though this restriction is not documented for
1477 * gen4, gen5, or byt, they also behave similarly
1478 * and hang if the HWS is placed at the top of the
1479 * GTT. To generalise, it appears that all !llc
1480 * platforms have issues with us placing the HWS
1481 * above the mappable region (even though we never
1482 * actualy map it).
1483 */
1484 flags |= PIN_MAPPABLE;
1485 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001486 if (ret) {
1487err_unref:
1488 drm_gem_object_unreference(&obj->base);
1489 return ret;
1490 }
1491
1492 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001493 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001494
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001495 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001496 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001497 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001498
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001499 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1500 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001501
1502 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001503}
1504
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001505static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001506{
1507 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001508
1509 if (!dev_priv->status_page_dmah) {
1510 dev_priv->status_page_dmah =
1511 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1512 if (!dev_priv->status_page_dmah)
1513 return -ENOMEM;
1514 }
1515
Chris Wilson6b8294a2012-11-16 11:43:20 +00001516 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1517 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1518
1519 return 0;
1520}
1521
Oscar Mateo84c23772014-07-24 17:04:15 +01001522void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001523{
Oscar Mateo2919d292014-07-03 16:28:02 +01001524 if (!ringbuf->obj)
1525 return;
1526
1527 iounmap(ringbuf->virtual_start);
1528 i915_gem_object_ggtt_unpin(ringbuf->obj);
1529 drm_gem_object_unreference(&ringbuf->obj->base);
1530 ringbuf->obj = NULL;
1531}
1532
Oscar Mateo84c23772014-07-24 17:04:15 +01001533int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1534 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001535{
Chris Wilsone3efda42014-04-09 09:19:41 +01001536 struct drm_i915_private *dev_priv = to_i915(dev);
1537 struct drm_i915_gem_object *obj;
1538 int ret;
1539
Oscar Mateo2919d292014-07-03 16:28:02 +01001540 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001541 return 0;
1542
1543 obj = NULL;
1544 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001545 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001546 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001547 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001548 if (obj == NULL)
1549 return -ENOMEM;
1550
Akash Goel24f3a8c2014-06-17 10:59:42 +05301551 /* mark ring buffers as read-only from GPU side by default */
1552 obj->gt_ro = 1;
1553
Chris Wilsone3efda42014-04-09 09:19:41 +01001554 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1555 if (ret)
1556 goto err_unref;
1557
1558 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1559 if (ret)
1560 goto err_unpin;
1561
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001562 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001563 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001564 ringbuf->size);
1565 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001566 ret = -EINVAL;
1567 goto err_unpin;
1568 }
1569
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001570 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001571 return 0;
1572
1573err_unpin:
1574 i915_gem_object_ggtt_unpin(obj);
1575err_unref:
1576 drm_gem_object_unreference(&obj->base);
1577 return ret;
1578}
1579
Ben Widawskyc43b5632012-04-16 14:07:40 -07001580static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001581 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001582{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001583 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001584 int ret;
1585
Oscar Mateo8ee14972014-05-22 14:13:34 +01001586 if (ringbuf == NULL) {
1587 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1588 if (!ringbuf)
1589 return -ENOMEM;
1590 ring->buffer = ringbuf;
1591 }
1592
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001593 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001594 INIT_LIST_HEAD(&ring->active_list);
1595 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001596 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001597 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001598 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001599
Chris Wilsonb259f672011-03-29 13:19:09 +01001600 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001601
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001602 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001603 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001604 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001605 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001606 } else {
1607 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001608 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001609 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001610 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001611 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001612
Oscar Mateo2919d292014-07-03 16:28:02 +01001613 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001614 if (ret) {
1615 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001616 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001617 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001618
Chris Wilson55249ba2010-12-22 14:04:47 +00001619 /* Workaround an erratum on the i830 which causes a hang if
1620 * the TAIL pointer points to within the last 2 cachelines
1621 * of the buffer.
1622 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001623 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001624 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001625 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001626
Brad Volkin44e895a2014-05-10 14:10:43 -07001627 ret = i915_cmd_parser_init_ring(ring);
1628 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001629 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001630
Oscar Mateo8ee14972014-05-22 14:13:34 +01001631 ret = ring->init(ring);
1632 if (ret)
1633 goto error;
1634
1635 return 0;
1636
1637error:
1638 kfree(ringbuf);
1639 ring->buffer = NULL;
1640 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001641}
1642
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001643void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001644{
Chris Wilsone3efda42014-04-09 09:19:41 +01001645 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001646 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001647
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001648 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649 return;
1650
Chris Wilsone3efda42014-04-09 09:19:41 +01001651 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001652 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001653
Oscar Mateo2919d292014-07-03 16:28:02 +01001654 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001655 ring->preallocated_lazy_request = NULL;
1656 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001657
Zou Nan hai8d192152010-11-02 16:31:01 +08001658 if (ring->cleanup)
1659 ring->cleanup(ring);
1660
Chris Wilson78501ea2010-10-27 12:18:21 +01001661 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001662
1663 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001664
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001665 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001666 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001667}
1668
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001669static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001670{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001671 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001672 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001673 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001674 int ret;
1675
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001676 if (ringbuf->last_retired_head != -1) {
1677 ringbuf->head = ringbuf->last_retired_head;
1678 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001679
Oscar Mateo64c58f22014-07-03 16:28:03 +01001680 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001681 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001682 return 0;
1683 }
1684
1685 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001686 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001687 seqno = request->seqno;
1688 break;
1689 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001690 }
1691
1692 if (seqno == 0)
1693 return -ENOSPC;
1694
Chris Wilson1f709992014-01-27 22:43:07 +00001695 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001696 if (ret)
1697 return ret;
1698
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001699 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001700 ringbuf->head = ringbuf->last_retired_head;
1701 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001702
Oscar Mateo64c58f22014-07-03 16:28:03 +01001703 ringbuf->space = ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001704 return 0;
1705}
1706
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001707static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001708{
Chris Wilson78501ea2010-10-27 12:18:21 +01001709 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001710 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001711 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001712 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001713 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001714
Chris Wilsona71d8d92012-02-15 11:25:36 +00001715 ret = intel_ring_wait_request(ring, n);
1716 if (ret != -ENOSPC)
1717 return ret;
1718
Chris Wilson09246732013-08-10 22:16:32 +01001719 /* force the tail write in case we have been skipping them */
1720 __intel_ring_advance(ring);
1721
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001722 /* With GEM the hangcheck timer should kick us out of the loop,
1723 * leaving it early runs the risk of corrupting GEM state (due
1724 * to running on almost untested codepaths). But on resume
1725 * timers don't work yet, so prevent a complete hang in that
1726 * case by choosing an insanely large timeout. */
1727 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001728
Chris Wilsondcfe0502014-05-05 09:07:32 +01001729 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001730 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001731 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo64c58f22014-07-03 16:28:03 +01001732 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001733 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001734 ret = 0;
1735 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001736 }
1737
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001738 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1739 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001740 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1741 if (master_priv->sarea_priv)
1742 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1743 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001744
Chris Wilsone60a0b12010-10-13 10:09:14 +01001745 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001746
Chris Wilsondcfe0502014-05-05 09:07:32 +01001747 if (dev_priv->mm.interruptible && signal_pending(current)) {
1748 ret = -ERESTARTSYS;
1749 break;
1750 }
1751
Daniel Vetter33196de2012-11-14 17:14:05 +01001752 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1753 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001754 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001755 break;
1756
1757 if (time_after(jiffies, end)) {
1758 ret = -EBUSY;
1759 break;
1760 }
1761 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001762 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001763 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001764}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001765
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001766static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001767{
1768 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001769 struct intel_ringbuffer *ringbuf = ring->buffer;
1770 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001771
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001772 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001773 int ret = ring_wait_for_space(ring, rem);
1774 if (ret)
1775 return ret;
1776 }
1777
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001778 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001779 rem /= 4;
1780 while (rem--)
1781 iowrite32(MI_NOOP, virt++);
1782
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001783 ringbuf->tail = 0;
Oscar Mateo64c58f22014-07-03 16:28:03 +01001784 ringbuf->space = ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001785
1786 return 0;
1787}
1788
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001789int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001790{
1791 u32 seqno;
1792 int ret;
1793
1794 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001795 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001796 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001797 if (ret)
1798 return ret;
1799 }
1800
1801 /* Wait upon the last request to be completed */
1802 if (list_empty(&ring->request_list))
1803 return 0;
1804
1805 seqno = list_entry(ring->request_list.prev,
1806 struct drm_i915_gem_request,
1807 list)->seqno;
1808
1809 return i915_wait_seqno(ring, seqno);
1810}
1811
Chris Wilson9d7730912012-11-27 16:22:52 +00001812static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001813intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001814{
Chris Wilson18235212013-09-04 10:45:51 +01001815 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001816 return 0;
1817
Chris Wilson3c0e2342013-09-04 10:45:52 +01001818 if (ring->preallocated_lazy_request == NULL) {
1819 struct drm_i915_gem_request *request;
1820
1821 request = kmalloc(sizeof(*request), GFP_KERNEL);
1822 if (request == NULL)
1823 return -ENOMEM;
1824
1825 ring->preallocated_lazy_request = request;
1826 }
1827
Chris Wilson18235212013-09-04 10:45:51 +01001828 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001829}
1830
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001831static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001832 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001833{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001834 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001835 int ret;
1836
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001837 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001838 ret = intel_wrap_ring_buffer(ring);
1839 if (unlikely(ret))
1840 return ret;
1841 }
1842
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001843 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001844 ret = ring_wait_for_space(ring, bytes);
1845 if (unlikely(ret))
1846 return ret;
1847 }
1848
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001849 return 0;
1850}
1851
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001852int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001853 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001854{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001855 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001856 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001857
Daniel Vetter33196de2012-11-14 17:14:05 +01001858 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1859 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001860 if (ret)
1861 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001862
Chris Wilson304d6952014-01-02 14:32:35 +00001863 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1864 if (ret)
1865 return ret;
1866
Chris Wilson9d7730912012-11-27 16:22:52 +00001867 /* Preallocate the olr before touching the ring */
1868 ret = intel_ring_alloc_seqno(ring);
1869 if (ret)
1870 return ret;
1871
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001872 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001873 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001874}
1875
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001876/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001877int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001878{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001879 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001880 int ret;
1881
1882 if (num_dwords == 0)
1883 return 0;
1884
Chris Wilson18393f62014-04-09 09:19:40 +01001885 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001886 ret = intel_ring_begin(ring, num_dwords);
1887 if (ret)
1888 return ret;
1889
1890 while (num_dwords--)
1891 intel_ring_emit(ring, MI_NOOP);
1892
1893 intel_ring_advance(ring);
1894
1895 return 0;
1896}
1897
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001898void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001899{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001900 struct drm_device *dev = ring->dev;
1901 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001902
Chris Wilson18235212013-09-04 10:45:51 +01001903 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001904
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001905 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001906 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1907 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001908 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001909 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001910 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001911
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001912 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001913 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001914}
1915
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001916static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001917 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001918{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001919 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001920
1921 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001922
Chris Wilson12f55812012-07-05 17:14:01 +01001923 /* Disable notification that the ring is IDLE. The GT
1924 * will then assume that it is busy and bring it out of rc6.
1925 */
1926 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1927 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1928
1929 /* Clear the context id. Here be magic! */
1930 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1931
1932 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001933 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001934 GEN6_BSD_SLEEP_INDICATOR) == 0,
1935 50))
1936 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001937
Chris Wilson12f55812012-07-05 17:14:01 +01001938 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001939 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001940 POSTING_READ(RING_TAIL(ring->mmio_base));
1941
1942 /* Let the ring send IDLE messages to the GT again,
1943 * and so let it sleep to conserve power when idle.
1944 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001945 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001946 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001947}
1948
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001949static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001950 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001951{
Chris Wilson71a77e02011-02-02 12:13:49 +00001952 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001953 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001954
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001955 ret = intel_ring_begin(ring, 4);
1956 if (ret)
1957 return ret;
1958
Chris Wilson71a77e02011-02-02 12:13:49 +00001959 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001960 if (INTEL_INFO(ring->dev)->gen >= 8)
1961 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001962 /*
1963 * Bspec vol 1c.5 - video engine command streamer:
1964 * "If ENABLED, all TLBs will be invalidated once the flush
1965 * operation is complete. This bit is only valid when the
1966 * Post-Sync Operation field is a value of 1h or 3h."
1967 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001968 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001969 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1970 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001971 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001972 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001973 if (INTEL_INFO(ring->dev)->gen >= 8) {
1974 intel_ring_emit(ring, 0); /* upper addr */
1975 intel_ring_emit(ring, 0); /* value */
1976 } else {
1977 intel_ring_emit(ring, 0);
1978 intel_ring_emit(ring, MI_NOOP);
1979 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001980 intel_ring_advance(ring);
1981 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001982}
1983
1984static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001985gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001986 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001987 unsigned flags)
1988{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001989 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1990 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1991 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001992 int ret;
1993
1994 ret = intel_ring_begin(ring, 4);
1995 if (ret)
1996 return ret;
1997
1998 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001999 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002000 intel_ring_emit(ring, lower_32_bits(offset));
2001 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002002 intel_ring_emit(ring, MI_NOOP);
2003 intel_ring_advance(ring);
2004
2005 return 0;
2006}
2007
2008static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002009hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002010 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002011 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002012{
Akshay Joshi0206e352011-08-16 15:34:10 -04002013 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002014
Akshay Joshi0206e352011-08-16 15:34:10 -04002015 ret = intel_ring_begin(ring, 2);
2016 if (ret)
2017 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002018
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002019 intel_ring_emit(ring,
2020 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2021 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2022 /* bit0-7 is the length on GEN6+ */
2023 intel_ring_emit(ring, offset);
2024 intel_ring_advance(ring);
2025
2026 return 0;
2027}
2028
2029static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002030gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002031 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002032 unsigned flags)
2033{
2034 int ret;
2035
2036 ret = intel_ring_begin(ring, 2);
2037 if (ret)
2038 return ret;
2039
2040 intel_ring_emit(ring,
2041 MI_BATCH_BUFFER_START |
2042 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002043 /* bit0-7 is the length on GEN6+ */
2044 intel_ring_emit(ring, offset);
2045 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002046
Akshay Joshi0206e352011-08-16 15:34:10 -04002047 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002048}
2049
Chris Wilson549f7362010-10-19 11:19:32 +01002050/* Blitter support (SandyBridge+) */
2051
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002052static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002053 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002054{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002055 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002056 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002057 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002058
Daniel Vetter6a233c72011-12-14 13:57:07 +01002059 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002060 if (ret)
2061 return ret;
2062
Chris Wilson71a77e02011-02-02 12:13:49 +00002063 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002064 if (INTEL_INFO(ring->dev)->gen >= 8)
2065 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002066 /*
2067 * Bspec vol 1c.3 - blitter engine command streamer:
2068 * "If ENABLED, all TLBs will be invalidated once the flush
2069 * operation is complete. This bit is only valid when the
2070 * Post-Sync Operation field is a value of 1h or 3h."
2071 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002072 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002073 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002074 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002075 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002076 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002077 if (INTEL_INFO(ring->dev)->gen >= 8) {
2078 intel_ring_emit(ring, 0); /* upper addr */
2079 intel_ring_emit(ring, 0); /* value */
2080 } else {
2081 intel_ring_emit(ring, 0);
2082 intel_ring_emit(ring, MI_NOOP);
2083 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002084 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002085
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002086 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002087 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2088
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002089 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002090}
2091
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002092int intel_init_render_ring_buffer(struct drm_device *dev)
2093{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002094 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002095 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002096 struct drm_i915_gem_object *obj;
2097 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002098
Daniel Vetter59465b52012-04-11 22:12:48 +02002099 ring->name = "render ring";
2100 ring->id = RCS;
2101 ring->mmio_base = RENDER_RING_BASE;
2102
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002103 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002104 if (i915_semaphore_is_enabled(dev)) {
2105 obj = i915_gem_alloc_object(dev, 4096);
2106 if (obj == NULL) {
2107 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2108 i915.semaphores = 0;
2109 } else {
2110 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2111 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2112 if (ret != 0) {
2113 drm_gem_object_unreference(&obj->base);
2114 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2115 i915.semaphores = 0;
2116 } else
2117 dev_priv->semaphore_obj = obj;
2118 }
2119 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002120 ring->add_request = gen6_add_request;
2121 ring->flush = gen8_render_ring_flush;
2122 ring->irq_get = gen8_ring_get_irq;
2123 ring->irq_put = gen8_ring_put_irq;
2124 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2125 ring->get_seqno = gen6_ring_get_seqno;
2126 ring->set_seqno = ring_set_seqno;
2127 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002128 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002129 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002130 ring->semaphore.signal = gen8_rcs_signal;
2131 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002132 }
2133 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002134 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002135 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002136 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002137 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002138 ring->irq_get = gen6_ring_get_irq;
2139 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002140 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002141 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002142 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002143 if (i915_semaphore_is_enabled(dev)) {
2144 ring->semaphore.sync_to = gen6_ring_sync;
2145 ring->semaphore.signal = gen6_signal;
2146 /*
2147 * The current semaphore is only applied on pre-gen8
2148 * platform. And there is no VCS2 ring on the pre-gen8
2149 * platform. So the semaphore between RCS and VCS2 is
2150 * initialized as INVALID. Gen8 will initialize the
2151 * sema between VCS2 and RCS later.
2152 */
2153 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2154 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2155 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2156 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2157 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2158 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2159 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2160 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2161 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2162 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2163 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002164 } else if (IS_GEN5(dev)) {
2165 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002166 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002167 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002168 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002169 ring->irq_get = gen5_ring_get_irq;
2170 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002171 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2172 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002173 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002174 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002175 if (INTEL_INFO(dev)->gen < 4)
2176 ring->flush = gen2_render_ring_flush;
2177 else
2178 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002179 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002180 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002181 if (IS_GEN2(dev)) {
2182 ring->irq_get = i8xx_ring_get_irq;
2183 ring->irq_put = i8xx_ring_put_irq;
2184 } else {
2185 ring->irq_get = i9xx_ring_get_irq;
2186 ring->irq_put = i9xx_ring_put_irq;
2187 }
Daniel Vettere3670312012-04-11 22:12:53 +02002188 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002189 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002190 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002191
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002192 if (IS_HASWELL(dev))
2193 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002194 else if (IS_GEN8(dev))
2195 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002196 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002197 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2198 else if (INTEL_INFO(dev)->gen >= 4)
2199 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2200 else if (IS_I830(dev) || IS_845G(dev))
2201 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2202 else
2203 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002204 ring->init = init_render_ring;
2205 ring->cleanup = render_ring_cleanup;
2206
Daniel Vetterb45305f2012-12-17 16:21:27 +01002207 /* Workaround batchbuffer to combat CS tlb bug. */
2208 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002209 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2210 if (obj == NULL) {
2211 DRM_ERROR("Failed to allocate batch bo\n");
2212 return -ENOMEM;
2213 }
2214
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002215 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002216 if (ret != 0) {
2217 drm_gem_object_unreference(&obj->base);
2218 DRM_ERROR("Failed to ping batch bo\n");
2219 return ret;
2220 }
2221
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002222 ring->scratch.obj = obj;
2223 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002224 }
2225
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002226 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002227}
2228
Chris Wilsone8616b62011-01-20 09:57:11 +00002229int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2230{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002231 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002232 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002233 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002234 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002235
Oscar Mateo8ee14972014-05-22 14:13:34 +01002236 if (ringbuf == NULL) {
2237 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2238 if (!ringbuf)
2239 return -ENOMEM;
2240 ring->buffer = ringbuf;
2241 }
2242
Daniel Vetter59465b52012-04-11 22:12:48 +02002243 ring->name = "render ring";
2244 ring->id = RCS;
2245 ring->mmio_base = RENDER_RING_BASE;
2246
Chris Wilsone8616b62011-01-20 09:57:11 +00002247 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002248 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002249 ret = -ENODEV;
2250 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002251 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002252
2253 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2254 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2255 * the special gen5 functions. */
2256 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002257 if (INTEL_INFO(dev)->gen < 4)
2258 ring->flush = gen2_render_ring_flush;
2259 else
2260 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002261 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002262 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002263 if (IS_GEN2(dev)) {
2264 ring->irq_get = i8xx_ring_get_irq;
2265 ring->irq_put = i8xx_ring_put_irq;
2266 } else {
2267 ring->irq_get = i9xx_ring_get_irq;
2268 ring->irq_put = i9xx_ring_put_irq;
2269 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002270 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002271 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002272 if (INTEL_INFO(dev)->gen >= 4)
2273 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2274 else if (IS_I830(dev) || IS_845G(dev))
2275 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2276 else
2277 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002278 ring->init = init_render_ring;
2279 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002280
2281 ring->dev = dev;
2282 INIT_LIST_HEAD(&ring->active_list);
2283 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002284
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002285 ringbuf->size = size;
2286 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002287 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002288 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002289
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002290 ringbuf->virtual_start = ioremap_wc(start, size);
2291 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002292 DRM_ERROR("can not ioremap virtual address for"
2293 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002294 ret = -ENOMEM;
2295 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002296 }
2297
Chris Wilson6b8294a2012-11-16 11:43:20 +00002298 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002299 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002300 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002301 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002302 }
2303
Chris Wilsone8616b62011-01-20 09:57:11 +00002304 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002305
2306err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002307 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002308err_ringbuf:
2309 kfree(ringbuf);
2310 ring->buffer = NULL;
2311 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002312}
2313
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002314int intel_init_bsd_ring_buffer(struct drm_device *dev)
2315{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002316 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002317 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002318
Daniel Vetter58fa3832012-04-11 22:12:49 +02002319 ring->name = "bsd ring";
2320 ring->id = VCS;
2321
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002322 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002323 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002324 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002325 /* gen6 bsd needs a special wa for tail updates */
2326 if (IS_GEN6(dev))
2327 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002328 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002329 ring->add_request = gen6_add_request;
2330 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002331 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002332 if (INTEL_INFO(dev)->gen >= 8) {
2333 ring->irq_enable_mask =
2334 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2335 ring->irq_get = gen8_ring_get_irq;
2336 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002337 ring->dispatch_execbuffer =
2338 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002339 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002340 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002341 ring->semaphore.signal = gen8_xcs_signal;
2342 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002343 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002344 } else {
2345 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2346 ring->irq_get = gen6_ring_get_irq;
2347 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002348 ring->dispatch_execbuffer =
2349 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002350 if (i915_semaphore_is_enabled(dev)) {
2351 ring->semaphore.sync_to = gen6_ring_sync;
2352 ring->semaphore.signal = gen6_signal;
2353 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2354 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2355 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2356 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2357 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2358 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2359 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2360 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2361 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2362 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2363 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002364 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002365 } else {
2366 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002367 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002368 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002369 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002370 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002371 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002372 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002373 ring->irq_get = gen5_ring_get_irq;
2374 ring->irq_put = gen5_ring_put_irq;
2375 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002376 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002377 ring->irq_get = i9xx_ring_get_irq;
2378 ring->irq_put = i9xx_ring_put_irq;
2379 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002380 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002381 }
2382 ring->init = init_ring_common;
2383
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002384 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002385}
Chris Wilson549f7362010-10-19 11:19:32 +01002386
Zhao Yakui845f74a2014-04-17 10:37:37 +08002387/**
2388 * Initialize the second BSD ring for Broadwell GT3.
2389 * It is noted that this only exists on Broadwell GT3.
2390 */
2391int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2392{
2393 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002394 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002395
2396 if ((INTEL_INFO(dev)->gen != 8)) {
2397 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2398 return -EINVAL;
2399 }
2400
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002401 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002402 ring->id = VCS2;
2403
2404 ring->write_tail = ring_write_tail;
2405 ring->mmio_base = GEN8_BSD2_RING_BASE;
2406 ring->flush = gen6_bsd_ring_flush;
2407 ring->add_request = gen6_add_request;
2408 ring->get_seqno = gen6_ring_get_seqno;
2409 ring->set_seqno = ring_set_seqno;
2410 ring->irq_enable_mask =
2411 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2412 ring->irq_get = gen8_ring_get_irq;
2413 ring->irq_put = gen8_ring_put_irq;
2414 ring->dispatch_execbuffer =
2415 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002416 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002417 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002418 ring->semaphore.signal = gen8_xcs_signal;
2419 GEN8_RING_SEMAPHORE_INIT;
2420 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002421 ring->init = init_ring_common;
2422
2423 return intel_init_ring_buffer(dev, ring);
2424}
2425
Chris Wilson549f7362010-10-19 11:19:32 +01002426int intel_init_blt_ring_buffer(struct drm_device *dev)
2427{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002428 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002429 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002430
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002431 ring->name = "blitter ring";
2432 ring->id = BCS;
2433
2434 ring->mmio_base = BLT_RING_BASE;
2435 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002436 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002437 ring->add_request = gen6_add_request;
2438 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002439 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002440 if (INTEL_INFO(dev)->gen >= 8) {
2441 ring->irq_enable_mask =
2442 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2443 ring->irq_get = gen8_ring_get_irq;
2444 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002445 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002446 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002447 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002448 ring->semaphore.signal = gen8_xcs_signal;
2449 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002450 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002451 } else {
2452 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2453 ring->irq_get = gen6_ring_get_irq;
2454 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002455 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002456 if (i915_semaphore_is_enabled(dev)) {
2457 ring->semaphore.signal = gen6_signal;
2458 ring->semaphore.sync_to = gen6_ring_sync;
2459 /*
2460 * The current semaphore is only applied on pre-gen8
2461 * platform. And there is no VCS2 ring on the pre-gen8
2462 * platform. So the semaphore between BCS and VCS2 is
2463 * initialized as INVALID. Gen8 will initialize the
2464 * sema between BCS and VCS2 later.
2465 */
2466 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2467 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2468 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2469 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2470 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2471 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2472 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2473 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2474 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2475 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2476 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002477 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002478 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002479
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002480 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002481}
Chris Wilsona7b97612012-07-20 12:41:08 +01002482
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002483int intel_init_vebox_ring_buffer(struct drm_device *dev)
2484{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002485 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002486 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002487
2488 ring->name = "video enhancement ring";
2489 ring->id = VECS;
2490
2491 ring->mmio_base = VEBOX_RING_BASE;
2492 ring->write_tail = ring_write_tail;
2493 ring->flush = gen6_ring_flush;
2494 ring->add_request = gen6_add_request;
2495 ring->get_seqno = gen6_ring_get_seqno;
2496 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002497
2498 if (INTEL_INFO(dev)->gen >= 8) {
2499 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002500 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002501 ring->irq_get = gen8_ring_get_irq;
2502 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002503 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002504 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002505 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002506 ring->semaphore.signal = gen8_xcs_signal;
2507 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002508 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002509 } else {
2510 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2511 ring->irq_get = hsw_vebox_get_irq;
2512 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002513 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002514 if (i915_semaphore_is_enabled(dev)) {
2515 ring->semaphore.sync_to = gen6_ring_sync;
2516 ring->semaphore.signal = gen6_signal;
2517 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2518 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2519 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2520 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2521 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2522 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2523 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2524 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2525 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2526 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2527 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002528 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002529 ring->init = init_ring_common;
2530
2531 return intel_init_ring_buffer(dev, ring);
2532}
2533
Chris Wilsona7b97612012-07-20 12:41:08 +01002534int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002535intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002536{
2537 int ret;
2538
2539 if (!ring->gpu_caches_dirty)
2540 return 0;
2541
2542 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2543 if (ret)
2544 return ret;
2545
2546 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2547
2548 ring->gpu_caches_dirty = false;
2549 return 0;
2550}
2551
2552int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002553intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002554{
2555 uint32_t flush_domains;
2556 int ret;
2557
2558 flush_domains = 0;
2559 if (ring->gpu_caches_dirty)
2560 flush_domains = I915_GEM_GPU_DOMAINS;
2561
2562 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2563 if (ret)
2564 return ret;
2565
2566 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2567
2568 ring->gpu_caches_dirty = false;
2569 return 0;
2570}
Chris Wilsone3efda42014-04-09 09:19:41 +01002571
2572void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002573intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002574{
2575 int ret;
2576
2577 if (!intel_ring_initialized(ring))
2578 return;
2579
2580 ret = intel_ring_idle(ring);
2581 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2582 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2583 ring->name, ret);
2584
2585 stop_ring(ring);
2586}