blob: 41f684deff973a628a73304f7ef083ae24361f45 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
Johannes Berg2bfb5092012-12-27 21:43:48 +010084 * + The Host/Firmware iwl->rxq is replenished at irq thread time from the
85 * rx_free list. If there are no allocated buffers in iwl->rxq->rx_free,
86 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
87 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070088 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Johannes Bergfecba092013-06-20 21:56:49 +0200113static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
Ido Yariv351746c2013-07-15 12:41:27 -0400115 /* Make sure RX_QUEUE_SIZE is a power of 2 */
116 BUILD_BUG_ON(RX_QUEUE_SIZE & (RX_QUEUE_SIZE - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200117
Ido Yariv351746c2013-07-15 12:41:27 -0400118 /*
119 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
120 * between empty and completely full queues.
121 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
122 * defined for negative dividends.
123 */
124 return (rxq->read - rxq->write - 1) & (RX_QUEUE_SIZE - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700125}
126
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200127/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200128 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700129 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200130static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
131{
132 return cpu_to_le32((u32)(dma_addr >> 8));
133}
134
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200135/*
136 * iwl_pcie_rx_stop - stops the Rx DMA
137 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138int iwl_pcie_rx_stop(struct iwl_trans *trans)
139{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200140 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
141 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
142 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
143}
144
145/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200146 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147 */
Johannes Bergfecba092013-06-20 21:56:49 +0200148static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
149 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151 u32 reg;
152
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200153 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154
Johannes Bergfecba092013-06-20 21:56:49 +0200155 if (rxq->need_update == 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700156 goto exit_unlock;
157
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700158 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700159 /* shadow register enabled */
160 /* Device expects a multiple of 8 */
Johannes Bergfecba092013-06-20 21:56:49 +0200161 rxq->write_actual = (rxq->write & ~0x7);
162 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 } else {
164 /* If power-saving is in use, make sure device is awake */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200165 if (test_bit(STATUS_TPOWER_PMI, &trans->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167
168 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700169 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700170 "Rx queue requesting wakeup,"
171 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200172 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700173 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
174 goto exit_unlock;
175 }
176
Johannes Bergfecba092013-06-20 21:56:49 +0200177 rxq->write_actual = (rxq->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200178 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Johannes Bergfecba092013-06-20 21:56:49 +0200179 rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700180
181 /* Else device is assumed to be awake */
182 } else {
183 /* Device expects a multiple of 8 */
Johannes Bergfecba092013-06-20 21:56:49 +0200184 rxq->write_actual = (rxq->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200185 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Johannes Bergfecba092013-06-20 21:56:49 +0200186 rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 }
188 }
Johannes Bergfecba092013-06-20 21:56:49 +0200189 rxq->need_update = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190
191 exit_unlock:
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200192 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700193}
194
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200195/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200196 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700197 *
198 * If there are slots in the RX queue that need to be restocked,
199 * and we have free pre-allocated buffers, fill the ranks as much
200 * as we can, pulling from rx_free.
201 *
202 * This moves the 'write' index forward to catch up with 'processed', and
203 * also updates the memory address in the firmware to reference the new
204 * target buffer.
205 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200206static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700207{
Johannes Berg20d3b642012-05-16 22:54:29 +0200208 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200209 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700210 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700211
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300212 /*
213 * If the device isn't enabled - not need to try to add buffers...
214 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100215 * pending. We stop the APM before we sync the interrupts because we
216 * have to (see comment there). On the other hand, since the APM is
217 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300218 * So don't try to restock if the APM has been already stopped.
219 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200220 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300221 return;
222
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200223 spin_lock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200224 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 /* The overwritten rxb must be a used one */
226 rxb = rxq->queue[rxq->write];
227 BUG_ON(rxb && rxb->page);
228
229 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100230 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
231 list);
232 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700233
234 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200235 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700236 rxq->queue[rxq->write] = rxb;
237 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
238 rxq->free_count--;
239 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200240 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700241 /* If the pre-allocated buffer pool is dropping low, schedule to
242 * refill it */
243 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800244 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700245
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700246 /* If we've added more space for the firmware to place data, tell it.
247 * Increment device's write pointer in multiples of 8. */
248 if (rxq->write_actual != (rxq->write & ~0x7)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200249 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700250 rxq->need_update = 1;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200251 spin_unlock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200252 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700253 }
254}
255
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300256/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200257 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700258 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300259 * A used RBD is an Rx buffer that has been given to the stack. To use it again
260 * a page must be allocated and the RBD must point to the page. This function
261 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200262 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300263 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700264 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200265static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700266{
Johannes Berg20d3b642012-05-16 22:54:29 +0200267 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200268 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700269 struct iwl_rx_mem_buffer *rxb;
270 struct page *page;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700271 gfp_t gfp_mask = priority;
272
273 while (1) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200274 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700275 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200276 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700277 return;
278 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200279 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700280
281 if (rxq->free_count > RX_LOW_WATERMARK)
282 gfp_mask |= __GFP_NOWARN;
283
Johannes Bergb2cf4102012-04-09 17:46:51 -0700284 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700285 gfp_mask |= __GFP_COMP;
286
287 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200288 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700289 if (!page) {
290 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700291 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700292 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700293 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700294
295 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
296 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700297 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700298 "Only %u free buffers remaining.\n",
299 priority == GFP_ATOMIC ?
300 "GFP_ATOMIC" : "GFP_KERNEL",
301 rxq->free_count);
302 /* We don't reschedule replenish work here -- we will
303 * call the restock method and if it still needs
304 * more buffers it will schedule replenish */
305 return;
306 }
307
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200308 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700309
310 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200311 spin_unlock(&rxq->lock);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700312 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700313 return;
314 }
Johannes Berge2b19302012-11-04 09:31:25 +0100315 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
316 list);
317 list_del(&rxb->list);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200318 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700319
320 BUG_ON(rxb->page);
321 rxb->page = page;
322 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200323 rxb->page_dma =
324 dma_map_page(trans->dev, page, 0,
325 PAGE_SIZE << trans_pcie->rx_page_order,
326 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100327 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
328 rxb->page = NULL;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200329 spin_lock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100330 list_add(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200331 spin_unlock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100332 __free_pages(page, trans_pcie->rx_page_order);
333 return;
334 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700335 /* dma address must be no more than 36 bits */
336 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
337 /* and also 256 byte aligned! */
338 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
339
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200340 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700341
342 list_add_tail(&rxb->list, &rxq->rx_free);
343 rxq->free_count++;
344
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200345 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700346 }
347}
348
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200349static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
350{
351 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
352 struct iwl_rxq *rxq = &trans_pcie->rxq;
353 int i;
354
Johannes Bergc7df1f42013-06-20 20:59:34 +0200355 lockdep_assert_held(&rxq->lock);
356
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200357 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
Johannes Bergc7df1f42013-06-20 20:59:34 +0200358 if (!rxq->pool[i].page)
359 continue;
360 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
361 PAGE_SIZE << trans_pcie->rx_page_order,
362 DMA_FROM_DEVICE);
363 __free_pages(rxq->pool[i].page, trans_pcie->rx_page_order);
364 rxq->pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200365 }
366}
367
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300368/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200369 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300370 *
371 * When moving to rx_free an page is allocated for the slot.
372 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200373 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300374 * This is called as a scheduled work item (except for during initialization)
375 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200376static void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700377{
Johannes Berg7b114882012-02-05 13:55:11 -0800378 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700379
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200380 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700381
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200382 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200383 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200384 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700385}
386
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200387static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700388{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200389 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700390
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200391 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392}
393
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200394static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700395{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700396 struct iwl_trans_pcie *trans_pcie =
397 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700398
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200399 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700400}
401
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200402static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
403{
404 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
405 struct iwl_rxq *rxq = &trans_pcie->rxq;
406 struct device *dev = trans->dev;
407
408 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
409
410 spin_lock_init(&rxq->lock);
411
412 if (WARN_ON(rxq->bd || rxq->rb_stts))
413 return -EINVAL;
414
415 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
416 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
417 &rxq->bd_dma, GFP_KERNEL);
418 if (!rxq->bd)
419 goto err_bd;
420
421 /*Allocate the driver's pointer to receive buffer status */
422 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
423 &rxq->rb_stts_dma, GFP_KERNEL);
424 if (!rxq->rb_stts)
425 goto err_rb_stts;
426
427 return 0;
428
429err_rb_stts:
430 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
431 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100432 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200433 rxq->bd = NULL;
434err_bd:
435 return -ENOMEM;
436}
437
438static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
439{
440 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
441 u32 rb_size;
442 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
443
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200444 if (trans_pcie->rx_buf_size_8k)
445 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
446 else
447 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
448
449 /* Stop Rx DMA */
450 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100451 /* reset and flush pointers */
452 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
453 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
454 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200455
456 /* Reset driver's Rx queue write index */
457 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
458
459 /* Tell device where to find RBD circular buffer in DRAM */
460 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
461 (u32)(rxq->bd_dma >> 8));
462
463 /* Tell device where in DRAM to update its Rx status */
464 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
465 rxq->rb_stts_dma >> 4);
466
467 /* Enable Rx DMA
468 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
469 * the credit mechanism in 5000 HW RX FIFO
470 * Direct rx interrupts to hosts
471 * Rx buffer size 4 or 8k
472 * RB timeout 0x10
473 * 256 RBDs
474 */
475 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
476 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
477 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
478 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
479 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200480 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200481 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
482
483 /* Set interrupt coalescing timer to default (2048 usecs) */
484 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200485
486 /* W/A for interrupt coalescing bug in 7260 and 3160 */
487 if (trans->cfg->host_interrupt_operation_mode)
488 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200489}
490
Johannes Bergc7df1f42013-06-20 20:59:34 +0200491static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
492{
493 int i;
494
495 lockdep_assert_held(&rxq->lock);
496
497 INIT_LIST_HEAD(&rxq->rx_free);
498 INIT_LIST_HEAD(&rxq->rx_used);
499 rxq->free_count = 0;
500
501 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
502 list_add(&rxq->pool[i].list, &rxq->rx_used);
503}
504
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200505int iwl_pcie_rx_init(struct iwl_trans *trans)
506{
507 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
508 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200509 int i, err;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200510
511 if (!rxq->bd) {
512 err = iwl_pcie_rx_alloc(trans);
513 if (err)
514 return err;
515 }
516
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200517 spin_lock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200518
Johannes Bergc7df1f42013-06-20 20:59:34 +0200519 INIT_WORK(&trans_pcie->rx_replenish, iwl_pcie_rx_replenish_work);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200520
Johannes Bergc7df1f42013-06-20 20:59:34 +0200521 /* free all first - we might be reconfigured for a different size */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200522 iwl_pcie_rxq_free_rbs(trans);
Johannes Bergc7df1f42013-06-20 20:59:34 +0200523 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200524
525 for (i = 0; i < RX_QUEUE_SIZE; i++)
526 rxq->queue[i] = NULL;
527
528 /* Set us so that we have processed and used all buffers, but have
529 * not restocked the Rx queue with fresh buffers */
530 rxq->read = rxq->write = 0;
531 rxq->write_actual = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100532 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200533 spin_unlock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200534
535 iwl_pcie_rx_replenish(trans);
536
537 iwl_pcie_rx_hw_init(trans, rxq);
538
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200539 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200540 rxq->need_update = 1;
541 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200542 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200543
544 return 0;
545}
546
547void iwl_pcie_rx_free(struct iwl_trans *trans)
548{
549 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
550 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200551
552 /*if rxq->bd is NULL, it means that nothing has been allocated,
553 * exit now */
554 if (!rxq->bd) {
555 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
556 return;
557 }
558
Johannes Berg0aa86df2012-12-27 22:58:21 +0100559 cancel_work_sync(&trans_pcie->rx_replenish);
560
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200561 spin_lock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200562 iwl_pcie_rxq_free_rbs(trans);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200563 spin_unlock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200564
565 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
566 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100567 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200568 rxq->bd = NULL;
569
570 if (rxq->rb_stts)
571 dma_free_coherent(trans->dev,
572 sizeof(struct iwl_rb_status),
573 rxq->rb_stts, rxq->rb_stts_dma);
574 else
575 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100576 rxq->rb_stts_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200577 rxq->rb_stts = NULL;
578}
579
580static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800581 struct iwl_rx_mem_buffer *rxb)
582{
583 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200584 struct iwl_rxq *rxq = &trans_pcie->rxq;
585 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Berg0c197442012-03-15 13:26:43 -0700586 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700587 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700588 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800589
590 if (WARN_ON(!rxb))
591 return;
592
Johannes Berg0c197442012-03-15 13:26:43 -0700593 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800594
Johannes Berg0c197442012-03-15 13:26:43 -0700595 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
596 struct iwl_rx_packet *pkt;
597 struct iwl_device_cmd *cmd;
598 u16 sequence;
599 bool reclaim;
600 int index, cmd_index, err, len;
601 struct iwl_rx_cmd_buffer rxcb = {
602 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +0200603 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -0700604 ._page = rxb->page,
605 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400606 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700607 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800608
Johannes Berg0c197442012-03-15 13:26:43 -0700609 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800610
Johannes Berg0c197442012-03-15 13:26:43 -0700611 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
612 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800613
Johannes Berg0c197442012-03-15 13:26:43 -0700614 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200615 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700616 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800617
Johannes Berg65b30342014-01-08 13:16:33 +0100618 len = iwl_rx_packet_len(pkt);
Johannes Berg0c197442012-03-15 13:26:43 -0700619 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200620 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
621 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800622
Johannes Berg0c197442012-03-15 13:26:43 -0700623 /* Reclaim a command buffer only if this packet is a response
624 * to a (driver-originated) command.
625 * If the packet (e.g. Rx frame) originated from uCode,
626 * there is no command buffer to reclaim.
627 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
628 * but apparently a few don't get set; catch them here. */
629 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
630 if (reclaim) {
631 int i;
632
633 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
634 if (trans_pcie->no_reclaim_cmds[i] ==
635 pkt->hdr.cmd) {
636 reclaim = false;
637 break;
638 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800639 }
640 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800641
Johannes Berg0c197442012-03-15 13:26:43 -0700642 sequence = le16_to_cpu(pkt->hdr.sequence);
643 index = SEQ_TO_INDEX(sequence);
644 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800645
Johannes Berg38c0f3342013-02-27 13:18:50 +0100646 if (reclaim)
647 cmd = txq->entries[cmd_index].cmd;
648 else
Johannes Berg0c197442012-03-15 13:26:43 -0700649 cmd = NULL;
650
651 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
652
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300653 if (reclaim) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200654 kfree(txq->entries[cmd_index].free_buf);
655 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300656 }
657
Johannes Berg0c197442012-03-15 13:26:43 -0700658 /*
659 * After here, we should always check rxcb._page_stolen,
660 * if it is true then one of the handlers took the page.
661 */
662
663 if (reclaim) {
664 /* Invoke any callbacks, transfer the buffer to caller,
665 * and fire off the (possibly) blocking
666 * iwl_trans_send_cmd()
667 * as we reclaim the driver command queue */
668 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200669 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700670 else
671 IWL_WARN(trans, "Claim null rxb?\n");
672 }
673
674 page_stolen |= rxcb._page_stolen;
675 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800676 }
677
Johannes Berg0c197442012-03-15 13:26:43 -0700678 /* page was stolen from us -- free our reference */
679 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700680 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800681 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700682 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800683
684 /* Reuse the page if possible. For notification packets and
685 * SKBs that fail to Rx correctly, add them back into the
686 * rx_free list for reuse later. */
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200687 spin_lock(&rxq->lock);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800688 if (rxb->page != NULL) {
689 rxb->page_dma =
690 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200691 PAGE_SIZE << trans_pcie->rx_page_order,
692 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100693 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
694 /*
695 * free the page(s) as well to not break
696 * the invariant that the items on the used
697 * list have no page(s)
698 */
699 __free_pages(rxb->page, trans_pcie->rx_page_order);
700 rxb->page = NULL;
701 list_add_tail(&rxb->list, &rxq->rx_used);
702 } else {
703 list_add_tail(&rxb->list, &rxq->rx_free);
704 rxq->free_count++;
705 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800706 } else
707 list_add_tail(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200708 spin_unlock(&rxq->lock);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800709}
710
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200711/*
712 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700713 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200714static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700715{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800716 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200717 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700718 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700719 u8 fill_rx = 0;
720 u32 count = 8;
721 int total_empty;
722
723 /* uCode's read index (stored in shared DRAM) indicates the last Rx
724 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +0200725 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700726 i = rxq->read;
727
728 /* Rx interrupt, but nothing sent from uCode */
729 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200730 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700731
732 /* calculate total frames need to be restock after handling RX */
733 total_empty = r - rxq->write_actual;
734 if (total_empty < 0)
735 total_empty += RX_QUEUE_SIZE;
736
737 if (total_empty > (RX_QUEUE_SIZE / 2))
738 fill_rx = 1;
739
740 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800741 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700742
743 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700744 rxq->queue[i] = NULL;
745
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200746 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
747 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200748 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700749
750 i = (i + 1) & RX_QUEUE_MASK;
751 /* If there are a lot of unused frames,
752 * restock the Rx queue so ucode wont assert. */
753 if (fill_rx) {
754 count++;
755 if (count >= 8) {
756 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200757 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700758 count = 0;
759 }
760 }
761 }
762
763 /* Backtrack one entry */
764 rxq->read = i;
765 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200766 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700767 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200768 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700769}
770
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200771/*
772 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700773 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200774static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700775{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200776 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
777
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700778 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700779 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200780 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200781 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200782 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200783 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200784 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700785 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200786 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700787 return;
788 }
789
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200790 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +0300791 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700792
Arik Nemtsov2a988e92013-12-01 13:50:40 +0200793 local_bh_disable();
794 /* The STATUS_FW_ERROR bit is set in this function. This must happen
795 * before we wake up the command caller, to ensure a proper cleanup. */
796 iwl_trans_fw_error(trans);
797 local_bh_enable();
798
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200799 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200800 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700801}
802
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200803static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200804{
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200805 u32 inta;
806
Emmanuel Grumbach46e81af2014-01-14 10:33:54 +0200807 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200808
809 trace_iwlwifi_dev_irq(trans->dev);
810
811 /* Discover which interrupts are active/pending */
812 inta = iwl_read32(trans, CSR_INT);
813
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200814 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +0200815 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200816}
817
818/* a device (PCI-E) page is 4096 bytes long */
819#define ICT_SHIFT 12
820#define ICT_SIZE (1 << ICT_SHIFT)
821#define ICT_COUNT (ICT_SIZE / sizeof(u32))
822
823/* interrupt handler using ict table, with this interrupt driver will
824 * stop using INTA register to get device's interrupt, reading this register
825 * is expensive, device will write interrupts in ICT dram table, increment
826 * index then will fire interrupt to driver, driver will OR all ICT table
827 * entries from current index up to table entry with 0 value. the result is
828 * the interrupt we need to service, driver will set the entries back to 0 and
829 * set index.
830 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200831static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200832{
833 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200834 u32 inta;
835 u32 val = 0;
836 u32 read;
837
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200838 trace_iwlwifi_dev_irq(trans->dev);
839
840 /* Ignore interrupt if there's nothing in NIC to service.
841 * This may be due to IRQ shared with another device,
842 * or due to sporadic interrupts thrown from our NIC. */
843 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
844 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200845 if (!read)
846 return 0;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200847
848 /*
849 * Collect all entries up to the first 0, starting from ict_index;
850 * note we already read at ict_index.
851 */
852 do {
853 val |= read;
854 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
855 trans_pcie->ict_index, read);
856 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
857 trans_pcie->ict_index =
858 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
859
860 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
861 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
862 read);
863 } while (read);
864
865 /* We should not get this value, just ignore it. */
866 if (val == 0xffffffff)
867 val = 0;
868
869 /*
870 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
871 * (bit 15 before shifting it to 31) to clear when using interrupt
872 * coalescing. fortunately, bits 18 and 19 stay set when this happens
873 * so we use them to decide on the real state of the Rx bit.
874 * In order words, bit 15 is set if bit 18 or bit 19 are set.
875 */
876 if (val & 0xC0000)
877 val |= 0x8000;
878
879 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +0200880 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200881}
882
Johannes Berg2bfb5092012-12-27 21:43:48 +0100883irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700884{
Johannes Berg2bfb5092012-12-27 21:43:48 +0100885 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +0200886 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
887 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700888 u32 inta = 0;
889 u32 handled = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700890 u32 i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700891
Johannes Berg2bfb5092012-12-27 21:43:48 +0100892 lock_map_acquire(&trans->sync_cmd_lockdep_map);
893
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200894 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700895
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200896 /* dram interrupt table not set yet,
897 * use legacy interrupt.
898 */
899 if (likely(trans_pcie->use_ict))
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200900 inta = iwl_pcie_int_cause_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200901 else
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200902 inta = iwl_pcie_int_cause_non_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200903
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200904 if (iwl_have_debug_level(IWL_DL_ISR)) {
905 IWL_DEBUG_ISR(trans,
906 "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
907 inta, trans_pcie->inta_mask,
908 iwl_read32(trans, CSR_INT_MASK),
909 iwl_read32(trans, CSR_FH_INT_STATUS));
910 if (inta & (~trans_pcie->inta_mask))
911 IWL_DEBUG_ISR(trans,
912 "We got a masked interrupt (0x%08x)\n",
913 inta & (~trans_pcie->inta_mask));
914 }
915
916 inta &= trans_pcie->inta_mask;
917
918 /*
919 * Ignore interrupt if there's nothing in NIC to service.
920 * This may be due to IRQ shared with another device,
921 * or due to sporadic interrupts thrown from our NIC.
922 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200923 if (unlikely(!inta)) {
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200924 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
925 /*
926 * Re-enable interrupts here since we don't
927 * have anything to service
928 */
929 if (test_bit(STATUS_INT_ENABLED, &trans->status))
930 iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200931 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200932 lock_map_release(&trans->sync_cmd_lockdep_map);
933 return IRQ_NONE;
934 }
935
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200936 if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
937 /*
938 * Hardware disappeared. It might have
939 * already raised an interrupt.
940 */
941 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200942 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200943 goto out;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +0200944 }
945
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700946 /* Ack/clear/reset pending uCode interrupts.
947 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
948 */
949 /* There is a hardware bug in the interrupt mask function that some
950 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
951 * they are disabled in the CSR_INT_MASK register. Furthermore the
952 * ICT interrupt handling mechanism has another bug that might cause
953 * these unmasked interrupts fail to be detected. We workaround the
954 * hardware bugs here by ACKing all the possible interrupts so that
955 * interrupt coalescing can still be achieved.
956 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200957 iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700958
Johannes Berg51cd53a2013-06-12 09:56:51 +0200959 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -0700960 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +0200961 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700962
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200963 spin_unlock(&trans_pcie->irq_lock);
Johannes Bergb49ba042012-01-19 08:20:57 -0800964
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700965 /* Now service all interrupt bits discovered above. */
966 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700967 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700968
969 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700970 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700971
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700972 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200973 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700974
975 handled |= CSR_INT_BIT_HW_ERR;
976
Johannes Berg2bfb5092012-12-27 21:43:48 +0100977 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700978 }
979
Johannes Berga8bceb32012-03-05 11:24:30 -0800980 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700981 /* NIC fires this, but we don't use it, redundant with WAKEUP */
982 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +0200983 IWL_DEBUG_ISR(trans,
984 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700985 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700986 }
987
988 /* Alive notification via Rx interrupt will do the real work */
989 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700990 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700991 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700992 }
993 }
Johannes Berg51cd53a2013-06-12 09:56:51 +0200994
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700995 /* Safely ignore these bits for debug checks below */
996 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
997
998 /* HW RF KILL switch toggled */
999 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -08001000 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001001
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001002 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001003 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001004 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001005
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001006 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001007
Johannes Bergc9eec952012-03-06 13:30:43 -08001008 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001009 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001010 set_bit(STATUS_RFKILL, &trans->status);
1011 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1012 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001013 IWL_DEBUG_RF_KILL(trans,
1014 "Rfkill while SYNC HCMD in flight\n");
1015 wake_up(&trans_pcie->wait_command_queue);
1016 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001017 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001018 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001019
1020 handled |= CSR_INT_BIT_RF_KILL;
1021 }
1022
1023 /* Chip got too hot and stopped itself */
1024 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001025 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001026 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001027 handled |= CSR_INT_BIT_CT_KILL;
1028 }
1029
1030 /* Error detected by uCode */
1031 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001032 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001033 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001034 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001035 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001036 handled |= CSR_INT_BIT_SW_ERR;
1037 }
1038
1039 /* uCode wakes up after power-down sleep */
1040 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001041 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001042 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001043 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001044 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001045
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001046 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001047
1048 handled |= CSR_INT_BIT_WAKEUP;
1049 }
1050
1051 /* All uCode command responses, including Tx command responses,
1052 * Rx "responses" (frame-received notification), and other
1053 * notifications from uCode come through here*/
1054 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001055 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001056 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001057 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1058 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001059 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001060 CSR_FH_INT_RX_MASK);
1061 }
1062 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1063 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001064 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001065 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001066 }
1067 /* Sending RX interrupt require many steps to be done in the
1068 * the device:
1069 * 1- write interrupt to current index in ICT table.
1070 * 2- dma RX frame.
1071 * 3- update RX shared data to indicate last write index.
1072 * 4- send interrupt.
1073 * This could lead to RX race, driver could receive RX interrupt
1074 * but the shared data changes does not reflect this;
1075 * periodic interrupt will detect any dangling Rx activity.
1076 */
1077
1078 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001079 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001080 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001081
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001082 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001083
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001084 /*
1085 * Enable periodic interrupt in 8 msec only if we received
1086 * real RX interrupt (instead of just periodic int), to catch
1087 * any dangling Rx interrupt. If it was just the periodic
1088 * interrupt, there was no dangling Rx activity, and no need
1089 * to extend the periodic interrupt; one-shot is enough.
1090 */
1091 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001092 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001093 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001094
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001095 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001096 }
1097
1098 /* This "Tx" DMA channel is used only for loading uCode */
1099 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001100 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001101 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001102 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001103 handled |= CSR_INT_BIT_FH_TX;
1104 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001105 trans_pcie->ucode_write_complete = true;
1106 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001107 }
1108
1109 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001110 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001111 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001112 }
1113
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001114 if (inta & ~(trans_pcie->inta_mask)) {
1115 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1116 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001117 }
1118
1119 /* Re-enable all interrupts */
1120 /* only Re-enable if disabled by irq */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001121 if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001122 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001123 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001124 else if (handled & CSR_INT_BIT_RF_KILL)
1125 iwl_enable_rfkill_int(trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001126
1127out:
1128 lock_map_release(&trans->sync_cmd_lockdep_map);
1129 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001130}
1131
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001132/******************************************************************************
1133 *
1134 * ICT functions
1135 *
1136 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001137
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001138/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001139void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001140{
Johannes Berg20d3b642012-05-16 22:54:29 +02001141 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001142
Johannes Berg10667132011-12-19 14:00:59 -08001143 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001144 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001145 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001146 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001147 trans_pcie->ict_tbl = NULL;
1148 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001149 }
1150}
1151
Johannes Berg10667132011-12-19 14:00:59 -08001152/*
1153 * allocate dram shared table, it is an aligned memory
1154 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001155 * also reset all data related to ICT table interrupt.
1156 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001157int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001158{
Johannes Berg20d3b642012-05-16 22:54:29 +02001159 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001160
Johannes Berg10667132011-12-19 14:00:59 -08001161 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001162 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001163 &trans_pcie->ict_tbl_dma,
1164 GFP_KERNEL);
1165 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001166 return -ENOMEM;
1167
Johannes Berg10667132011-12-19 14:00:59 -08001168 /* just an API sanity check ... it is guaranteed to be aligned */
1169 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001170 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001171 return -EINVAL;
1172 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001173
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001174 IWL_DEBUG_ISR(trans, "ict dma addr %Lx ict vir addr %p\n",
1175 (unsigned long long)trans_pcie->ict_tbl_dma,
1176 trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001177
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001178 return 0;
1179}
1180
1181/* Device is going up inform it about using ICT interrupt table,
1182 * also we need to tell the driver to start using ICT interrupt.
1183 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001184void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001185{
Johannes Berg20d3b642012-05-16 22:54:29 +02001186 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001187 u32 val;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001188
Johannes Berg10667132011-12-19 14:00:59 -08001189 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001190 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001191
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001192 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001193 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001194
Johannes Berg10667132011-12-19 14:00:59 -08001195 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001196
Johannes Berg10667132011-12-19 14:00:59 -08001197 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001198
1199 val |= CSR_DRAM_INT_TBL_ENABLE;
1200 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1201
Johannes Berg10667132011-12-19 14:00:59 -08001202 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001203
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001204 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001205 trans_pcie->use_ict = true;
1206 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001207 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001208 iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001209 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001210}
1211
1212/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001213void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001214{
Johannes Berg20d3b642012-05-16 22:54:29 +02001215 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001216
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001217 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001218 trans_pcie->use_ict = false;
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001219 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001220}
1221
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001222irqreturn_t iwl_pcie_isr(int irq, void *data)
1223{
1224 struct iwl_trans *trans = data;
1225
1226 if (!trans)
1227 return IRQ_NONE;
1228
1229 /* Disable (but don't clear!) interrupts here to avoid
1230 * back-to-back ISRs and sporadic interrupts from our NIC.
1231 * If we have something to service, the tasklet will re-enable ints.
1232 * If we *don't* have something, we'll re-enable before leaving here.
1233 */
1234 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1235
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001236 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001237}