blob: 6f56ff606e43fcb58d90f0e7f984a85eb8471f77 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
21 * Alex Deucher <alexdeucher@gmail.com>
22 */
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_drv.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "atom.h"
29#include <linux/power_supply.h>
30#include <linux/hwmon.h>
31#include <linux/hwmon-sysfs.h>
32
Rex Zhu1b5708f2015-11-10 18:25:24 -050033
Alex Deucherd38ceaf2015-04-20 16:55:21 -040034static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
35
Huang Ruia8503b12017-01-05 19:17:13 +080036static const struct cg_flag_name clocks[] = {
37 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
38 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
39 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
40 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
Huang Rui54170222017-01-11 09:55:34 +080041 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080042 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
43 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
44 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
Huang Rui12ad27f2017-03-24 09:58:11 +080045 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
46 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080047 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
48 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
49 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
50 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
Huang Ruie96487a2017-03-24 10:12:32 +080051 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080052 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
53 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
54 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
55 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
56 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080057 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
58 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080059 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080060 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080061 {0, NULL},
62};
63
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
65{
66 if (adev->pm.dpm_enabled) {
67 mutex_lock(&adev->pm.mutex);
68 if (power_supply_is_system_supplied() > 0)
69 adev->pm.dpm.ac_power = true;
70 else
71 adev->pm.dpm.ac_power = false;
Rex Zhucd4d7462017-09-06 18:43:52 +080072 if (adev->powerplay.pp_funcs->enable_bapm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
74 mutex_unlock(&adev->pm.mutex);
75 }
76}
77
78static ssize_t amdgpu_get_dpm_state(struct device *dev,
79 struct device_attribute *attr,
80 char *buf)
81{
82 struct drm_device *ddev = dev_get_drvdata(dev);
83 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050084 enum amd_pm_state_type pm;
85
Rex Zhucd4d7462017-09-06 18:43:52 +080086 if (adev->powerplay.pp_funcs->get_current_power_state)
Rex Zhu1b5708f2015-11-10 18:25:24 -050087 pm = amdgpu_dpm_get_current_power_state(adev);
Rex Zhucd4d7462017-09-06 18:43:52 +080088 else
Rex Zhu1b5708f2015-11-10 18:25:24 -050089 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090
91 return snprintf(buf, PAGE_SIZE, "%s\n",
92 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
93 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
94}
95
96static ssize_t amdgpu_set_dpm_state(struct device *dev,
97 struct device_attribute *attr,
98 const char *buf,
99 size_t count)
100{
101 struct drm_device *ddev = dev_get_drvdata(dev);
102 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500103 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500106 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500108 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112 count = -EINVAL;
113 goto fail;
114 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115
Rex Zhu6d07fe72017-09-25 18:51:50 +0800116 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Rex Zhudf1e6392017-09-01 13:46:20 +0800117 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state, NULL);
Rex Zhu1b5708f2015-11-10 18:25:24 -0500118 } else {
119 mutex_lock(&adev->pm.mutex);
120 adev->pm.dpm.user_state = state;
121 mutex_unlock(&adev->pm.mutex);
122
123 /* Can't set dpm state when the card is off */
124 if (!(adev->flags & AMD_IS_PX) ||
125 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
126 amdgpu_pm_compute_clocks(adev);
127 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128fail:
129 return count;
130}
131
132static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500133 struct device_attribute *attr,
134 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135{
136 struct drm_device *ddev = dev_get_drvdata(dev);
137 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800138 enum amd_dpm_forced_level level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139
Alex Deucher0c67df42016-02-19 15:30:15 -0500140 if ((adev->flags & AMD_IS_PX) &&
141 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
142 return snprintf(buf, PAGE_SIZE, "off\n");
143
Rex Zhucd4d7462017-09-06 18:43:52 +0800144 if (adev->powerplay.pp_funcs->get_performance_level)
145 level = amdgpu_dpm_get_performance_level(adev);
146 else
147 level = adev->pm.dpm.forced_level;
148
Rex Zhue5d03ac2016-12-23 14:39:41 +0800149 return snprintf(buf, PAGE_SIZE, "%s\n",
Rex Zhu570272d2017-01-06 13:32:49 +0800150 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
151 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
152 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
153 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
154 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
155 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
156 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
157 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
158 "unknown");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159}
160
161static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
162 struct device_attribute *attr,
163 const char *buf,
164 size_t count)
165{
166 struct drm_device *ddev = dev_get_drvdata(dev);
167 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800168 enum amd_dpm_forced_level level;
Rex Zhucd4d7462017-09-06 18:43:52 +0800169 enum amd_dpm_forced_level current_level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400170 int ret = 0;
171
Alex Deucher0c67df42016-02-19 15:30:15 -0500172 /* Can't force performance level when the card is off */
173 if ((adev->flags & AMD_IS_PX) &&
174 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
175 return -EINVAL;
176
Rex Zhucd4d7462017-09-06 18:43:52 +0800177 if (adev->powerplay.pp_funcs->get_performance_level)
178 current_level = amdgpu_dpm_get_performance_level(adev);
Rex Zhu3bd58972016-12-23 15:24:37 +0800179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (strncmp("low", buf, strlen("low")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800181 level = AMD_DPM_FORCED_LEVEL_LOW;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 } else if (strncmp("high", buf, strlen("high")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800183 level = AMD_DPM_FORCED_LEVEL_HIGH;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800185 level = AMD_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500186 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800187 level = AMD_DPM_FORCED_LEVEL_MANUAL;
Rex Zhu570272d2017-01-06 13:32:49 +0800188 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
189 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
190 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
191 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
192 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
193 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
194 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
195 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
196 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
197 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
198 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 count = -EINVAL;
200 goto fail;
201 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500202
Rex Zhu3bd58972016-12-23 15:24:37 +0800203 if (current_level == level)
Rex Zhu8e7afd32017-01-09 15:18:01 +0800204 return count;
Rex Zhu3bd58972016-12-23 15:24:37 +0800205
Rex Zhucd4d7462017-09-06 18:43:52 +0800206 if (adev->powerplay.pp_funcs->force_performance_level) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500207 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208 if (adev->pm.dpm.thermal_active) {
209 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500210 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211 goto fail;
212 }
213 ret = amdgpu_dpm_force_performance_level(adev, level);
214 if (ret)
215 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500216 else
217 adev->pm.dpm.forced_level = level;
218 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400219 }
Rex Zhu570272d2017-01-06 13:32:49 +0800220
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400222 return count;
223}
224
Eric Huangf3898ea2015-12-11 16:24:34 -0500225static ssize_t amdgpu_get_pp_num_states(struct device *dev,
226 struct device_attribute *attr,
227 char *buf)
228{
229 struct drm_device *ddev = dev_get_drvdata(dev);
230 struct amdgpu_device *adev = ddev->dev_private;
231 struct pp_states_info data;
232 int i, buf_len;
233
Rex Zhucd4d7462017-09-06 18:43:52 +0800234 if (adev->powerplay.pp_funcs->get_pp_num_states)
Eric Huangf3898ea2015-12-11 16:24:34 -0500235 amdgpu_dpm_get_pp_num_states(adev, &data);
236
237 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
238 for (i = 0; i < data.nums; i++)
239 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
240 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
241 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
242 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
243 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
244
245 return buf_len;
246}
247
248static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
249 struct device_attribute *attr,
250 char *buf)
251{
252 struct drm_device *ddev = dev_get_drvdata(dev);
253 struct amdgpu_device *adev = ddev->dev_private;
254 struct pp_states_info data;
255 enum amd_pm_state_type pm = 0;
256 int i = 0;
257
Rex Zhucd4d7462017-09-06 18:43:52 +0800258 if (adev->powerplay.pp_funcs->get_current_power_state
259 && adev->powerplay.pp_funcs->get_pp_num_states) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500260 pm = amdgpu_dpm_get_current_power_state(adev);
261 amdgpu_dpm_get_pp_num_states(adev, &data);
262
263 for (i = 0; i < data.nums; i++) {
264 if (pm == data.states[i])
265 break;
266 }
267
268 if (i == data.nums)
269 i = -EINVAL;
270 }
271
272 return snprintf(buf, PAGE_SIZE, "%d\n", i);
273}
274
275static ssize_t amdgpu_get_pp_force_state(struct device *dev,
276 struct device_attribute *attr,
277 char *buf)
278{
279 struct drm_device *ddev = dev_get_drvdata(dev);
280 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500281
Rex Zhucd4d7462017-09-06 18:43:52 +0800282 if (adev->pp_force_state_enabled)
283 return amdgpu_get_pp_cur_state(dev, attr, buf);
284 else
Eric Huangf3898ea2015-12-11 16:24:34 -0500285 return snprintf(buf, PAGE_SIZE, "\n");
286}
287
288static ssize_t amdgpu_set_pp_force_state(struct device *dev,
289 struct device_attribute *attr,
290 const char *buf,
291 size_t count)
292{
293 struct drm_device *ddev = dev_get_drvdata(dev);
294 struct amdgpu_device *adev = ddev->dev_private;
295 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300296 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500297 int ret;
298
299 if (strlen(buf) == 1)
300 adev->pp_force_state_enabled = false;
Rex Zhu6d07fe72017-09-25 18:51:50 +0800301 else if (adev->powerplay.pp_funcs->dispatch_tasks &&
302 adev->powerplay.pp_funcs->get_pp_num_states) {
Dan Carpenter041bf022016-06-16 11:30:23 +0300303 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500304
Dan Carpenter041bf022016-06-16 11:30:23 +0300305 ret = kstrtoul(buf, 0, &idx);
306 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500307 count = -EINVAL;
308 goto fail;
309 }
310
Dan Carpenter041bf022016-06-16 11:30:23 +0300311 amdgpu_dpm_get_pp_num_states(adev, &data);
312 state = data.states[idx];
313 /* only set user selected power states */
314 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
315 state != POWER_STATE_TYPE_DEFAULT) {
316 amdgpu_dpm_dispatch_task(adev,
Rex Zhudf1e6392017-09-01 13:46:20 +0800317 AMD_PP_TASK_ENABLE_USER_STATE, &state, NULL);
Dan Carpenter041bf022016-06-16 11:30:23 +0300318 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500319 }
320 }
321fail:
322 return count;
323}
324
325static ssize_t amdgpu_get_pp_table(struct device *dev,
326 struct device_attribute *attr,
327 char *buf)
328{
329 struct drm_device *ddev = dev_get_drvdata(dev);
330 struct amdgpu_device *adev = ddev->dev_private;
331 char *table = NULL;
Eric Huang1684d3b2016-07-28 17:25:01 -0400332 int size;
Eric Huangf3898ea2015-12-11 16:24:34 -0500333
Rex Zhucd4d7462017-09-06 18:43:52 +0800334 if (adev->powerplay.pp_funcs->get_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500335 size = amdgpu_dpm_get_pp_table(adev, &table);
336 else
337 return 0;
338
339 if (size >= PAGE_SIZE)
340 size = PAGE_SIZE - 1;
341
Eric Huang1684d3b2016-07-28 17:25:01 -0400342 memcpy(buf, table, size);
Eric Huangf3898ea2015-12-11 16:24:34 -0500343
344 return size;
345}
346
347static ssize_t amdgpu_set_pp_table(struct device *dev,
348 struct device_attribute *attr,
349 const char *buf,
350 size_t count)
351{
352 struct drm_device *ddev = dev_get_drvdata(dev);
353 struct amdgpu_device *adev = ddev->dev_private;
354
Rex Zhucd4d7462017-09-06 18:43:52 +0800355 if (adev->powerplay.pp_funcs->set_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500356 amdgpu_dpm_set_pp_table(adev, buf, count);
357
358 return count;
359}
360
361static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
362 struct device_attribute *attr,
363 char *buf)
364{
365 struct drm_device *ddev = dev_get_drvdata(dev);
366 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500367
Rex Zhucd4d7462017-09-06 18:43:52 +0800368 if (adev->powerplay.pp_funcs->print_clock_levels)
369 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
370 else
371 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500372}
373
374static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
375 struct device_attribute *attr,
376 const char *buf,
377 size_t count)
378{
379 struct drm_device *ddev = dev_get_drvdata(dev);
380 struct amdgpu_device *adev = ddev->dev_private;
381 int ret;
382 long level;
Eric Huang56327082016-04-12 14:57:23 -0400383 uint32_t i, mask = 0;
384 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500385
Eric Huang14b33072016-06-14 15:08:22 -0400386 for (i = 0; i < strlen(buf); i++) {
387 if (*(buf + i) == '\n')
388 continue;
Eric Huang56327082016-04-12 14:57:23 -0400389 sub_str[0] = *(buf + i);
390 sub_str[1] = '\0';
391 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500392
Eric Huang56327082016-04-12 14:57:23 -0400393 if (ret) {
394 count = -EINVAL;
395 goto fail;
396 }
397 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500398 }
399
Rex Zhucd4d7462017-09-06 18:43:52 +0800400 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400401 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800402
Eric Huangf3898ea2015-12-11 16:24:34 -0500403fail:
404 return count;
405}
406
407static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
408 struct device_attribute *attr,
409 char *buf)
410{
411 struct drm_device *ddev = dev_get_drvdata(dev);
412 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500413
Rex Zhucd4d7462017-09-06 18:43:52 +0800414 if (adev->powerplay.pp_funcs->print_clock_levels)
415 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
416 else
417 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500418}
419
420static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
421 struct device_attribute *attr,
422 const char *buf,
423 size_t count)
424{
425 struct drm_device *ddev = dev_get_drvdata(dev);
426 struct amdgpu_device *adev = ddev->dev_private;
427 int ret;
428 long level;
Eric Huang56327082016-04-12 14:57:23 -0400429 uint32_t i, mask = 0;
430 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500431
Eric Huang14b33072016-06-14 15:08:22 -0400432 for (i = 0; i < strlen(buf); i++) {
433 if (*(buf + i) == '\n')
434 continue;
Eric Huang56327082016-04-12 14:57:23 -0400435 sub_str[0] = *(buf + i);
436 sub_str[1] = '\0';
437 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500438
Eric Huang56327082016-04-12 14:57:23 -0400439 if (ret) {
440 count = -EINVAL;
441 goto fail;
442 }
443 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500444 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800445 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400446 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800447
Eric Huangf3898ea2015-12-11 16:24:34 -0500448fail:
449 return count;
450}
451
452static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
453 struct device_attribute *attr,
454 char *buf)
455{
456 struct drm_device *ddev = dev_get_drvdata(dev);
457 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500458
Rex Zhucd4d7462017-09-06 18:43:52 +0800459 if (adev->powerplay.pp_funcs->print_clock_levels)
460 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
461 else
462 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500463}
464
465static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
466 struct device_attribute *attr,
467 const char *buf,
468 size_t count)
469{
470 struct drm_device *ddev = dev_get_drvdata(dev);
471 struct amdgpu_device *adev = ddev->dev_private;
472 int ret;
473 long level;
Eric Huang56327082016-04-12 14:57:23 -0400474 uint32_t i, mask = 0;
475 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500476
Eric Huang14b33072016-06-14 15:08:22 -0400477 for (i = 0; i < strlen(buf); i++) {
478 if (*(buf + i) == '\n')
479 continue;
Eric Huang56327082016-04-12 14:57:23 -0400480 sub_str[0] = *(buf + i);
481 sub_str[1] = '\0';
482 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500483
Eric Huang56327082016-04-12 14:57:23 -0400484 if (ret) {
485 count = -EINVAL;
486 goto fail;
487 }
488 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500489 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800490 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400491 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800492
Eric Huangf3898ea2015-12-11 16:24:34 -0500493fail:
494 return count;
495}
496
Eric Huang428bafa2016-05-12 14:51:21 -0400497static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
498 struct device_attribute *attr,
499 char *buf)
500{
501 struct drm_device *ddev = dev_get_drvdata(dev);
502 struct amdgpu_device *adev = ddev->dev_private;
503 uint32_t value = 0;
504
Rex Zhucd4d7462017-09-06 18:43:52 +0800505 if (adev->powerplay.pp_funcs->get_sclk_od)
Eric Huang428bafa2016-05-12 14:51:21 -0400506 value = amdgpu_dpm_get_sclk_od(adev);
507
508 return snprintf(buf, PAGE_SIZE, "%d\n", value);
509}
510
511static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
512 struct device_attribute *attr,
513 const char *buf,
514 size_t count)
515{
516 struct drm_device *ddev = dev_get_drvdata(dev);
517 struct amdgpu_device *adev = ddev->dev_private;
518 int ret;
519 long int value;
520
521 ret = kstrtol(buf, 0, &value);
522
523 if (ret) {
524 count = -EINVAL;
525 goto fail;
526 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800527 if (adev->powerplay.pp_funcs->set_sclk_od)
528 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang428bafa2016-05-12 14:51:21 -0400529
Rex Zhu6d07fe72017-09-25 18:51:50 +0800530 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Rex Zhudf1e6392017-09-01 13:46:20 +0800531 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800532 } else {
Eric Huang8b2e5742016-05-19 15:46:10 -0400533 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
534 amdgpu_pm_compute_clocks(adev);
535 }
Eric Huang428bafa2016-05-12 14:51:21 -0400536
537fail:
538 return count;
539}
540
Eric Huangf2bdc052016-05-24 15:11:17 -0400541static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
542 struct device_attribute *attr,
543 char *buf)
544{
545 struct drm_device *ddev = dev_get_drvdata(dev);
546 struct amdgpu_device *adev = ddev->dev_private;
547 uint32_t value = 0;
548
Rex Zhucd4d7462017-09-06 18:43:52 +0800549 if (adev->powerplay.pp_funcs->get_mclk_od)
Eric Huangf2bdc052016-05-24 15:11:17 -0400550 value = amdgpu_dpm_get_mclk_od(adev);
Eric Huangf2bdc052016-05-24 15:11:17 -0400551
552 return snprintf(buf, PAGE_SIZE, "%d\n", value);
553}
554
555static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
556 struct device_attribute *attr,
557 const char *buf,
558 size_t count)
559{
560 struct drm_device *ddev = dev_get_drvdata(dev);
561 struct amdgpu_device *adev = ddev->dev_private;
562 int ret;
563 long int value;
564
565 ret = kstrtol(buf, 0, &value);
566
567 if (ret) {
568 count = -EINVAL;
569 goto fail;
570 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800571 if (adev->powerplay.pp_funcs->set_mclk_od)
572 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
Eric Huangf2bdc052016-05-24 15:11:17 -0400573
Rex Zhu6d07fe72017-09-25 18:51:50 +0800574 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Rex Zhudf1e6392017-09-01 13:46:20 +0800575 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800576 } else {
Eric Huangf2bdc052016-05-24 15:11:17 -0400577 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
578 amdgpu_pm_compute_clocks(adev);
579 }
580
581fail:
582 return count;
583}
584
Eric Huang34bb2732016-09-12 16:17:44 -0400585static ssize_t amdgpu_get_pp_power_profile(struct device *dev,
586 char *buf, struct amd_pp_profile *query)
587{
588 struct drm_device *ddev = dev_get_drvdata(dev);
589 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800590 int ret = 0xff;
Eric Huang34bb2732016-09-12 16:17:44 -0400591
Rex Zhucd4d7462017-09-06 18:43:52 +0800592 if (adev->powerplay.pp_funcs->get_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400593 ret = amdgpu_dpm_get_power_profile_state(
594 adev, query);
Eric Huang34bb2732016-09-12 16:17:44 -0400595
596 if (ret)
597 return ret;
598
599 return snprintf(buf, PAGE_SIZE,
600 "%d %d %d %d %d\n",
601 query->min_sclk / 100,
602 query->min_mclk / 100,
603 query->activity_threshold,
604 query->up_hyst,
605 query->down_hyst);
606}
607
608static ssize_t amdgpu_get_pp_gfx_power_profile(struct device *dev,
609 struct device_attribute *attr,
610 char *buf)
611{
612 struct amd_pp_profile query = {0};
613
614 query.type = AMD_PP_GFX_PROFILE;
615
616 return amdgpu_get_pp_power_profile(dev, buf, &query);
617}
618
619static ssize_t amdgpu_get_pp_compute_power_profile(struct device *dev,
620 struct device_attribute *attr,
621 char *buf)
622{
623 struct amd_pp_profile query = {0};
624
625 query.type = AMD_PP_COMPUTE_PROFILE;
626
627 return amdgpu_get_pp_power_profile(dev, buf, &query);
628}
629
630static ssize_t amdgpu_set_pp_power_profile(struct device *dev,
631 const char *buf,
632 size_t count,
633 struct amd_pp_profile *request)
634{
635 struct drm_device *ddev = dev_get_drvdata(dev);
636 struct amdgpu_device *adev = ddev->dev_private;
637 uint32_t loop = 0;
638 char *sub_str, buf_cpy[128], *tmp_str;
639 const char delimiter[3] = {' ', '\n', '\0'};
640 long int value;
Rex Zhucd4d7462017-09-06 18:43:52 +0800641 int ret = 0xff;
Eric Huang34bb2732016-09-12 16:17:44 -0400642
643 if (strncmp("reset", buf, strlen("reset")) == 0) {
Rex Zhucd4d7462017-09-06 18:43:52 +0800644 if (adev->powerplay.pp_funcs->reset_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400645 ret = amdgpu_dpm_reset_power_profile_state(
646 adev, request);
Eric Huang34bb2732016-09-12 16:17:44 -0400647 if (ret) {
648 count = -EINVAL;
649 goto fail;
650 }
651 return count;
652 }
653
654 if (strncmp("set", buf, strlen("set")) == 0) {
Rex Zhucd4d7462017-09-06 18:43:52 +0800655 if (adev->powerplay.pp_funcs->set_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400656 ret = amdgpu_dpm_set_power_profile_state(
657 adev, request);
Rex Zhucd4d7462017-09-06 18:43:52 +0800658
Eric Huang34bb2732016-09-12 16:17:44 -0400659 if (ret) {
660 count = -EINVAL;
661 goto fail;
662 }
663 return count;
664 }
665
666 if (count + 1 >= 128) {
667 count = -EINVAL;
668 goto fail;
669 }
670
671 memcpy(buf_cpy, buf, count + 1);
672 tmp_str = buf_cpy;
673
674 while (tmp_str[0]) {
675 sub_str = strsep(&tmp_str, delimiter);
676 ret = kstrtol(sub_str, 0, &value);
677 if (ret) {
678 count = -EINVAL;
679 goto fail;
680 }
681
682 switch (loop) {
683 case 0:
684 /* input unit MHz convert to dpm table unit 10KHz*/
685 request->min_sclk = (uint32_t)value * 100;
686 break;
687 case 1:
688 /* input unit MHz convert to dpm table unit 10KHz*/
689 request->min_mclk = (uint32_t)value * 100;
690 break;
691 case 2:
692 request->activity_threshold = (uint16_t)value;
693 break;
694 case 3:
695 request->up_hyst = (uint8_t)value;
696 break;
697 case 4:
698 request->down_hyst = (uint8_t)value;
699 break;
700 default:
701 break;
702 }
703
704 loop++;
705 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800706 if (adev->powerplay.pp_funcs->set_power_profile_state)
707 ret = amdgpu_dpm_set_power_profile_state(adev, request);
Eric Huang34bb2732016-09-12 16:17:44 -0400708
709 if (ret)
710 count = -EINVAL;
711
712fail:
713 return count;
714}
715
716static ssize_t amdgpu_set_pp_gfx_power_profile(struct device *dev,
717 struct device_attribute *attr,
718 const char *buf,
719 size_t count)
720{
721 struct amd_pp_profile request = {0};
722
723 request.type = AMD_PP_GFX_PROFILE;
724
725 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
726}
727
728static ssize_t amdgpu_set_pp_compute_power_profile(struct device *dev,
729 struct device_attribute *attr,
730 const char *buf,
731 size_t count)
732{
733 struct amd_pp_profile request = {0};
734
735 request.type = AMD_PP_COMPUTE_PROFILE;
736
737 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
738}
739
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
741static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
742 amdgpu_get_dpm_forced_performance_level,
743 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500744static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
745static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
746static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
747 amdgpu_get_pp_force_state,
748 amdgpu_set_pp_force_state);
749static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
750 amdgpu_get_pp_table,
751 amdgpu_set_pp_table);
752static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
753 amdgpu_get_pp_dpm_sclk,
754 amdgpu_set_pp_dpm_sclk);
755static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
756 amdgpu_get_pp_dpm_mclk,
757 amdgpu_set_pp_dpm_mclk);
758static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
759 amdgpu_get_pp_dpm_pcie,
760 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400761static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
762 amdgpu_get_pp_sclk_od,
763 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400764static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
765 amdgpu_get_pp_mclk_od,
766 amdgpu_set_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -0400767static DEVICE_ATTR(pp_gfx_power_profile, S_IRUGO | S_IWUSR,
768 amdgpu_get_pp_gfx_power_profile,
769 amdgpu_set_pp_gfx_power_profile);
770static DEVICE_ATTR(pp_compute_power_profile, S_IRUGO | S_IWUSR,
771 amdgpu_get_pp_compute_power_profile,
772 amdgpu_set_pp_compute_power_profile);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773
774static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
775 struct device_attribute *attr,
776 char *buf)
777{
778 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500779 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400780 int temp;
781
Alex Deucher0c67df42016-02-19 15:30:15 -0500782 /* Can't get temperature when the card is off */
783 if ((adev->flags & AMD_IS_PX) &&
784 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
785 return -EINVAL;
786
Rex Zhucd4d7462017-09-06 18:43:52 +0800787 if (!adev->powerplay.pp_funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500789 else
790 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400791
792 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
793}
794
795static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
796 struct device_attribute *attr,
797 char *buf)
798{
799 struct amdgpu_device *adev = dev_get_drvdata(dev);
800 int hyst = to_sensor_dev_attr(attr)->index;
801 int temp;
802
803 if (hyst)
804 temp = adev->pm.dpm.thermal.min_temp;
805 else
806 temp = adev->pm.dpm.thermal.max_temp;
807
808 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
809}
810
811static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
812 struct device_attribute *attr,
813 char *buf)
814{
815 struct amdgpu_device *adev = dev_get_drvdata(dev);
816 u32 pwm_mode = 0;
817
Rex Zhucd4d7462017-09-06 18:43:52 +0800818 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500819 return -EINVAL;
820
821 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822
Rex Zhuaad22ca2017-05-05 16:56:45 +0800823 return sprintf(buf, "%i\n", pwm_mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824}
825
826static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
827 struct device_attribute *attr,
828 const char *buf,
829 size_t count)
830{
831 struct amdgpu_device *adev = dev_get_drvdata(dev);
832 int err;
833 int value;
834
Rex Zhucd4d7462017-09-06 18:43:52 +0800835 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400836 return -EINVAL;
837
838 err = kstrtoint(buf, 10, &value);
839 if (err)
840 return err;
841
Rex Zhuaad22ca2017-05-05 16:56:45 +0800842 amdgpu_dpm_set_fan_control_mode(adev, value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400843
844 return count;
845}
846
847static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
848 struct device_attribute *attr,
849 char *buf)
850{
851 return sprintf(buf, "%i\n", 0);
852}
853
854static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
855 struct device_attribute *attr,
856 char *buf)
857{
858 return sprintf(buf, "%i\n", 255);
859}
860
861static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
862 struct device_attribute *attr,
863 const char *buf, size_t count)
864{
865 struct amdgpu_device *adev = dev_get_drvdata(dev);
866 int err;
867 u32 value;
868
869 err = kstrtou32(buf, 10, &value);
870 if (err)
871 return err;
872
873 value = (value * 100) / 255;
874
Rex Zhucd4d7462017-09-06 18:43:52 +0800875 if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
876 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
877 if (err)
878 return err;
879 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400880
881 return count;
882}
883
884static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
885 struct device_attribute *attr,
886 char *buf)
887{
888 struct amdgpu_device *adev = dev_get_drvdata(dev);
889 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +0800890 u32 speed = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891
Rex Zhucd4d7462017-09-06 18:43:52 +0800892 if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
893 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
894 if (err)
895 return err;
896 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897
898 speed = (speed * 255) / 100;
899
900 return sprintf(buf, "%i\n", speed);
901}
902
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300903static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
904 struct device_attribute *attr,
905 char *buf)
906{
907 struct amdgpu_device *adev = dev_get_drvdata(dev);
908 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +0800909 u32 speed = 0;
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300910
Rex Zhucd4d7462017-09-06 18:43:52 +0800911 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
912 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
913 if (err)
914 return err;
915 }
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300916
917 return sprintf(buf, "%i\n", speed);
918}
919
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
921static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
922static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
923static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
924static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
925static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
926static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300927static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928
929static struct attribute *hwmon_attributes[] = {
930 &sensor_dev_attr_temp1_input.dev_attr.attr,
931 &sensor_dev_attr_temp1_crit.dev_attr.attr,
932 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
933 &sensor_dev_attr_pwm1.dev_attr.attr,
934 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
935 &sensor_dev_attr_pwm1_min.dev_attr.attr,
936 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300937 &sensor_dev_attr_fan1_input.dev_attr.attr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938 NULL
939};
940
941static umode_t hwmon_attributes_visible(struct kobject *kobj,
942 struct attribute *attr, int index)
943{
Geliang Tangcc29ec82016-01-13 22:48:42 +0800944 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 struct amdgpu_device *adev = dev_get_drvdata(dev);
946 umode_t effective_mode = attr->mode;
947
Alex Deucher135f9712017-11-20 17:49:53 -0500948 /* no skipping for powerplay */
949 if (adev->powerplay.cgs_device)
950 return effective_mode;
951
Rex Zhu1b5708f2015-11-10 18:25:24 -0500952 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400953 if (!adev->pm.dpm_enabled &&
954 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -0400955 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
956 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
957 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
958 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
959 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 return 0;
961
962 /* Skip fan attributes if fan is not present */
963 if (adev->pm.no_fan &&
964 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
965 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
966 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
967 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
968 return 0;
969
970 /* mask fan attributes if we have no bindings for this asic to expose */
Rex Zhucd4d7462017-09-06 18:43:52 +0800971 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
Rex Zhucd4d7462017-09-06 18:43:52 +0800973 (!adev->powerplay.pp_funcs->get_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
975 effective_mode &= ~S_IRUGO;
976
Rex Zhucd4d7462017-09-06 18:43:52 +0800977 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
Rex Zhucd4d7462017-09-06 18:43:52 +0800979 (!adev->powerplay.pp_funcs->set_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
981 effective_mode &= ~S_IWUSR;
982
983 /* hide max/min values if we can't both query and manage the fan */
Rex Zhucd4d7462017-09-06 18:43:52 +0800984 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
985 !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400986 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
987 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
988 return 0;
989
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300990 /* requires powerplay */
991 if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
992 return 0;
993
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400994 return effective_mode;
995}
996
997static const struct attribute_group hwmon_attrgroup = {
998 .attrs = hwmon_attributes,
999 .is_visible = hwmon_attributes_visible,
1000};
1001
1002static const struct attribute_group *hwmon_groups[] = {
1003 &hwmon_attrgroup,
1004 NULL
1005};
1006
1007void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1008{
1009 struct amdgpu_device *adev =
1010 container_of(work, struct amdgpu_device,
1011 pm.dpm.thermal.work);
1012 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +08001013 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001014
1015 if (!adev->pm.dpm_enabled)
1016 return;
1017
Rex Zhucd4d7462017-09-06 18:43:52 +08001018 if (adev->powerplay.pp_funcs->get_temperature) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019 int temp = amdgpu_dpm_get_temperature(adev);
1020
1021 if (temp < adev->pm.dpm.thermal.min_temp)
1022 /* switch back the user state */
1023 dpm_state = adev->pm.dpm.user_state;
1024 } else {
1025 if (adev->pm.dpm.thermal.high_to_low)
1026 /* switch back the user state */
1027 dpm_state = adev->pm.dpm.user_state;
1028 }
1029 mutex_lock(&adev->pm.mutex);
1030 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1031 adev->pm.dpm.thermal_active = true;
1032 else
1033 adev->pm.dpm.thermal_active = false;
1034 adev->pm.dpm.state = dpm_state;
1035 mutex_unlock(&adev->pm.mutex);
1036
1037 amdgpu_pm_compute_clocks(adev);
1038}
1039
1040static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +08001041 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001042{
1043 int i;
1044 struct amdgpu_ps *ps;
1045 u32 ui_class;
1046 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1047 true : false;
1048
1049 /* check if the vblank period is too short to adjust the mclk */
Rex Zhucd4d7462017-09-06 18:43:52 +08001050 if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001051 if (amdgpu_dpm_vblank_too_short(adev))
1052 single_display = false;
1053 }
1054
1055 /* certain older asics have a separare 3D performance state,
1056 * so try that first if the user selected performance
1057 */
1058 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1059 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1060 /* balanced states don't exist at the moment */
1061 if (dpm_state == POWER_STATE_TYPE_BALANCED)
1062 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1063
1064restart_search:
1065 /* Pick the best power state based on current conditions */
1066 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1067 ps = &adev->pm.dpm.ps[i];
1068 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1069 switch (dpm_state) {
1070 /* user states */
1071 case POWER_STATE_TYPE_BATTERY:
1072 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1073 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1074 if (single_display)
1075 return ps;
1076 } else
1077 return ps;
1078 }
1079 break;
1080 case POWER_STATE_TYPE_BALANCED:
1081 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1082 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1083 if (single_display)
1084 return ps;
1085 } else
1086 return ps;
1087 }
1088 break;
1089 case POWER_STATE_TYPE_PERFORMANCE:
1090 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1091 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1092 if (single_display)
1093 return ps;
1094 } else
1095 return ps;
1096 }
1097 break;
1098 /* internal states */
1099 case POWER_STATE_TYPE_INTERNAL_UVD:
1100 if (adev->pm.dpm.uvd_ps)
1101 return adev->pm.dpm.uvd_ps;
1102 else
1103 break;
1104 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1105 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1106 return ps;
1107 break;
1108 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1109 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1110 return ps;
1111 break;
1112 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1113 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1114 return ps;
1115 break;
1116 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1117 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1118 return ps;
1119 break;
1120 case POWER_STATE_TYPE_INTERNAL_BOOT:
1121 return adev->pm.dpm.boot_ps;
1122 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1123 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1124 return ps;
1125 break;
1126 case POWER_STATE_TYPE_INTERNAL_ACPI:
1127 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1128 return ps;
1129 break;
1130 case POWER_STATE_TYPE_INTERNAL_ULV:
1131 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1132 return ps;
1133 break;
1134 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1135 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1136 return ps;
1137 break;
1138 default:
1139 break;
1140 }
1141 }
1142 /* use a fallback state if we didn't match */
1143 switch (dpm_state) {
1144 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1145 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1146 goto restart_search;
1147 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1148 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1149 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1150 if (adev->pm.dpm.uvd_ps) {
1151 return adev->pm.dpm.uvd_ps;
1152 } else {
1153 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1154 goto restart_search;
1155 }
1156 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1157 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1158 goto restart_search;
1159 case POWER_STATE_TYPE_INTERNAL_ACPI:
1160 dpm_state = POWER_STATE_TYPE_BATTERY;
1161 goto restart_search;
1162 case POWER_STATE_TYPE_BATTERY:
1163 case POWER_STATE_TYPE_BALANCED:
1164 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1165 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1166 goto restart_search;
1167 default:
1168 break;
1169 }
1170
1171 return NULL;
1172}
1173
1174static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1175{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001176 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001177 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001178 int ret;
Rex Zhucd4d7462017-09-06 18:43:52 +08001179 bool equal = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001180
1181 /* if dpm init failed */
1182 if (!adev->pm.dpm_enabled)
1183 return;
1184
1185 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1186 /* add other state override checks here */
1187 if ((!adev->pm.dpm.thermal_active) &&
1188 (!adev->pm.dpm.uvd_active))
1189 adev->pm.dpm.state = adev->pm.dpm.user_state;
1190 }
1191 dpm_state = adev->pm.dpm.state;
1192
1193 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1194 if (ps)
1195 adev->pm.dpm.requested_ps = ps;
1196 else
1197 return;
1198
Rex Zhucd4d7462017-09-06 18:43:52 +08001199 if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001200 printk("switching from power state:\n");
1201 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1202 printk("switching to power state:\n");
1203 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1204 }
1205
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001206 /* update whether vce is active */
1207 ps->vce_active = adev->pm.dpm.vce_active;
Rex Zhucd4d7462017-09-06 18:43:52 +08001208 if (adev->powerplay.pp_funcs->display_configuration_changed)
1209 amdgpu_dpm_display_configuration_changed(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001210
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001211 ret = amdgpu_dpm_pre_set_power_state(adev);
1212 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001213 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001214
Rex Zhucd4d7462017-09-06 18:43:52 +08001215 if (adev->powerplay.pp_funcs->check_state_equal) {
1216 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
1217 equal = false;
1218 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001219
Rex Zhu5e876c62016-10-14 19:23:34 +08001220 if (equal)
1221 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001223 amdgpu_dpm_set_power_state(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001224 amdgpu_dpm_post_set_power_state(adev);
1225
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001226 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1227 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1228
Rex Zhucd4d7462017-09-06 18:43:52 +08001229 if (adev->powerplay.pp_funcs->force_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001230 if (adev->pm.dpm.thermal_active) {
Rex Zhue5d03ac2016-12-23 14:39:41 +08001231 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001232 /* force low perf level for thermal */
Rex Zhue5d03ac2016-12-23 14:39:41 +08001233 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001234 /* save the user's level */
1235 adev->pm.dpm.forced_level = level;
1236 } else {
1237 /* otherwise, user selected level */
1238 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1239 }
1240 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001241}
1242
1243void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1244{
Rex Zhucd4d7462017-09-06 18:43:52 +08001245 if (adev->powerplay.pp_funcs->powergate_uvd) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001246 /* enable/disable UVD */
1247 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001248 amdgpu_dpm_powergate_uvd(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001249 mutex_unlock(&adev->pm.mutex);
1250 } else {
1251 if (enable) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001252 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001253 adev->pm.dpm.uvd_active = true;
1254 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001255 mutex_unlock(&adev->pm.mutex);
1256 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001257 mutex_lock(&adev->pm.mutex);
1258 adev->pm.dpm.uvd_active = false;
1259 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001260 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001261 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001262 }
1263}
1264
1265void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1266{
Rex Zhucd4d7462017-09-06 18:43:52 +08001267 if (adev->powerplay.pp_funcs->powergate_vce) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001268 /* enable/disable VCE */
1269 mutex_lock(&adev->pm.mutex);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001270 amdgpu_dpm_powergate_vce(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001271 mutex_unlock(&adev->pm.mutex);
1272 } else {
1273 if (enable) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001274 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001275 adev->pm.dpm.vce_active = true;
1276 /* XXX select vce level based on ring/task */
Rex Zhu0d8de7c2016-10-12 15:13:29 +08001277 adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
Sonny Jiangb7a077692015-05-28 15:47:53 -04001278 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001279 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1280 AMD_CG_STATE_UNGATE);
Rex Zhu03a5f1d2017-03-06 11:29:26 +08001281 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1282 AMD_PG_STATE_UNGATE);
1283 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001284 } else {
Rex Zhubeeea982017-01-26 16:25:05 +08001285 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1286 AMD_PG_STATE_GATE);
1287 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1288 AMD_CG_STATE_GATE);
Tom St Denise95a14a2016-07-28 09:40:07 -04001289 mutex_lock(&adev->pm.mutex);
1290 adev->pm.dpm.vce_active = false;
1291 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001292 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001293 }
Rex Zhubeeea982017-01-26 16:25:05 +08001294
Sonny Jiangb7a077692015-05-28 15:47:53 -04001295 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001296}
1297
1298void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1299{
1300 int i;
1301
Rex Zhucd4d7462017-09-06 18:43:52 +08001302 if (adev->powerplay.pp_funcs->print_power_state == NULL)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001303 return;
1304
1305 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001306 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001307
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001308}
1309
1310int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1311{
1312 int ret;
1313
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001314 if (adev->pm.sysfs_initialized)
1315 return 0;
1316
Rex Zhud2f52ac2017-09-22 17:47:27 +08001317 if (adev->pm.dpm_enabled == 0)
1318 return 0;
1319
Rex Zhucd4d7462017-09-06 18:43:52 +08001320 if (adev->powerplay.pp_funcs->get_temperature == NULL)
1321 return 0;
Rex Zhu1b5708f2015-11-10 18:25:24 -05001322
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001323 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1324 DRIVER_NAME, adev,
1325 hwmon_groups);
1326 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1327 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1328 dev_err(adev->dev,
1329 "Unable to register hwmon device: %d\n", ret);
1330 return ret;
1331 }
1332
1333 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1334 if (ret) {
1335 DRM_ERROR("failed to create device file for dpm state\n");
1336 return ret;
1337 }
1338 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1339 if (ret) {
1340 DRM_ERROR("failed to create device file for dpm state\n");
1341 return ret;
1342 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001343
Rex Zhu6d07fe72017-09-25 18:51:50 +08001344
1345 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1346 if (ret) {
1347 DRM_ERROR("failed to create device file pp_num_states\n");
1348 return ret;
1349 }
1350 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1351 if (ret) {
1352 DRM_ERROR("failed to create device file pp_cur_state\n");
1353 return ret;
1354 }
1355 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1356 if (ret) {
1357 DRM_ERROR("failed to create device file pp_force_state\n");
1358 return ret;
1359 }
1360 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1361 if (ret) {
1362 DRM_ERROR("failed to create device file pp_table\n");
1363 return ret;
Eric Huangf3898ea2015-12-11 16:24:34 -05001364 }
Eric Huangc85e2992016-05-19 15:41:25 -04001365
1366 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1367 if (ret) {
1368 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1369 return ret;
1370 }
1371 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1372 if (ret) {
1373 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1374 return ret;
1375 }
1376 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1377 if (ret) {
1378 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1379 return ret;
1380 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001381 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1382 if (ret) {
1383 DRM_ERROR("failed to create device file pp_sclk_od\n");
1384 return ret;
1385 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001386 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1387 if (ret) {
1388 DRM_ERROR("failed to create device file pp_mclk_od\n");
1389 return ret;
1390 }
Eric Huang34bb2732016-09-12 16:17:44 -04001391 ret = device_create_file(adev->dev,
1392 &dev_attr_pp_gfx_power_profile);
1393 if (ret) {
1394 DRM_ERROR("failed to create device file "
1395 "pp_gfx_power_profile\n");
1396 return ret;
1397 }
1398 ret = device_create_file(adev->dev,
1399 &dev_attr_pp_compute_power_profile);
1400 if (ret) {
1401 DRM_ERROR("failed to create device file "
1402 "pp_compute_power_profile\n");
1403 return ret;
1404 }
Eric Huangc85e2992016-05-19 15:41:25 -04001405
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001406 ret = amdgpu_debugfs_pm_init(adev);
1407 if (ret) {
1408 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1409 return ret;
1410 }
1411
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001412 adev->pm.sysfs_initialized = true;
1413
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001414 return 0;
1415}
1416
1417void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1418{
Rex Zhud2f52ac2017-09-22 17:47:27 +08001419 if (adev->pm.dpm_enabled == 0)
1420 return;
1421
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001422 if (adev->pm.int_hwmon_dev)
1423 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1424 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1425 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Rex Zhu6d07fe72017-09-25 18:51:50 +08001426
1427 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1428 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1429 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1430 device_remove_file(adev->dev, &dev_attr_pp_table);
1431
Eric Huangc85e2992016-05-19 15:41:25 -04001432 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1433 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1434 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001435 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001436 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -04001437 device_remove_file(adev->dev,
1438 &dev_attr_pp_gfx_power_profile);
1439 device_remove_file(adev->dev,
1440 &dev_attr_pp_compute_power_profile);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001441}
1442
1443void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1444{
1445 struct drm_device *ddev = adev->ddev;
1446 struct drm_crtc *crtc;
1447 struct amdgpu_crtc *amdgpu_crtc;
Rex Zhu5e876c62016-10-14 19:23:34 +08001448 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001449
1450 if (!adev->pm.dpm_enabled)
1451 return;
1452
Alex Deucherc10c8f72017-02-10 18:09:32 -05001453 if (adev->mode_info.num_crtc)
1454 amdgpu_display_bandwidth_update(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001455
1456 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1457 struct amdgpu_ring *ring = adev->rings[i];
1458 if (ring && ring->ready)
1459 amdgpu_fence_wait_empty(ring);
1460 }
1461
Rex Zhu6d07fe72017-09-25 18:51:50 +08001462 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Rex Zhudf1e6392017-09-01 13:46:20 +08001463 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL, NULL);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001464 } else {
1465 mutex_lock(&adev->pm.mutex);
1466 adev->pm.dpm.new_active_crtcs = 0;
1467 adev->pm.dpm.new_active_crtc_count = 0;
1468 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1469 list_for_each_entry(crtc,
1470 &ddev->mode_config.crtc_list, head) {
1471 amdgpu_crtc = to_amdgpu_crtc(crtc);
Harry Wentland45622362017-09-12 15:58:20 -04001472 if (amdgpu_crtc->enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001473 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1474 adev->pm.dpm.new_active_crtc_count++;
1475 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001476 }
1477 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001478 /* update battery/ac status */
1479 if (power_supply_is_system_supplied() > 0)
1480 adev->pm.dpm.ac_power = true;
1481 else
1482 adev->pm.dpm.ac_power = false;
1483
1484 amdgpu_dpm_change_power_state_locked(adev);
1485
1486 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001487 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001488}
1489
1490/*
1491 * Debugfs info
1492 */
1493#if defined(CONFIG_DEBUG_FS)
1494
Tom St Denis3de4ec52016-09-19 12:48:52 -04001495static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
1496{
Eric Huangcd7b0c62017-02-07 16:37:48 -05001497 uint32_t value;
Eric Huang4f9afc92017-01-24 16:59:27 -05001498 struct pp_gpu_power query = {0};
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001499 int size;
Tom St Denis3de4ec52016-09-19 12:48:52 -04001500
1501 /* sanity check PP is enabled */
1502 if (!(adev->powerplay.pp_funcs &&
1503 adev->powerplay.pp_funcs->read_sensor))
1504 return -EINVAL;
1505
1506 /* GPU Clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001507 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001508 seq_printf(m, "GFX Clocks and Power:\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001509 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001510 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001511 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001512 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001513 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001514 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001515 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001516 seq_printf(m, "\t%u mV (VDDNB)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001517 size = sizeof(query);
1518 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) {
Eric Huang4f9afc92017-01-24 16:59:27 -05001519 seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8,
1520 query.vddc_power & 0xff);
1521 seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
1522 query.vddci_power & 0xff);
1523 seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
1524 query.max_gpu_power & 0xff);
1525 seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
1526 query.average_gpu_power & 0xff);
1527 }
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001528 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001529 seq_printf(m, "\n");
1530
1531 /* GPU Temp */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001532 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001533 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
1534
1535 /* GPU Load */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001536 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001537 seq_printf(m, "GPU Load: %u %%\n", value);
1538 seq_printf(m, "\n");
1539
1540 /* UVD clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001541 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001542 if (!value) {
1543 seq_printf(m, "UVD: Disabled\n");
1544 } else {
1545 seq_printf(m, "UVD: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001546 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001547 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001548 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001549 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
1550 }
1551 }
1552 seq_printf(m, "\n");
1553
1554 /* VCE clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001555 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001556 if (!value) {
1557 seq_printf(m, "VCE: Disabled\n");
1558 } else {
1559 seq_printf(m, "VCE: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001560 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001561 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
1562 }
1563 }
1564
1565 return 0;
1566}
1567
Huang Ruia8503b12017-01-05 19:17:13 +08001568static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
1569{
1570 int i;
1571
1572 for (i = 0; clocks[i].flag; i++)
1573 seq_printf(m, "\t%s: %s\n", clocks[i].name,
1574 (flags & clocks[i].flag) ? "On" : "Off");
1575}
1576
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001577static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1578{
1579 struct drm_info_node *node = (struct drm_info_node *) m->private;
1580 struct drm_device *dev = node->minor->dev;
1581 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001582 struct drm_device *ddev = adev->ddev;
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001583 u32 flags = 0;
1584
1585 amdgpu_get_clockgating_state(adev, &flags);
1586 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
Huang Ruia8503b12017-01-05 19:17:13 +08001587 amdgpu_parse_cg_state(m, flags);
1588 seq_printf(m, "\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001589
Rex Zhu1b5708f2015-11-10 18:25:24 -05001590 if (!adev->pm.dpm_enabled) {
1591 seq_printf(m, "dpm not enabled\n");
1592 return 0;
1593 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001594 if ((adev->flags & AMD_IS_PX) &&
1595 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1596 seq_printf(m, "PX asic powered off\n");
Rex Zhu6d07fe72017-09-25 18:51:50 +08001597 } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001598 mutex_lock(&adev->pm.mutex);
Rex Zhucd4d7462017-09-06 18:43:52 +08001599 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
1600 adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001601 else
1602 seq_printf(m, "Debugfs support not implemented for this asic\n");
1603 mutex_unlock(&adev->pm.mutex);
Rex Zhu6d07fe72017-09-25 18:51:50 +08001604 } else {
1605 return amdgpu_debugfs_pm_info_pp(m, adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001606 }
1607
1608 return 0;
1609}
1610
Nils Wallménius06ab6832016-05-02 12:46:15 -04001611static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001612 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1613};
1614#endif
1615
1616static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1617{
1618#if defined(CONFIG_DEBUG_FS)
1619 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1620#else
1621 return 0;
1622#endif
1623}