blob: 915914f9444c176c1912ca14e4637ea90b3f7d17 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Daniel Vetter9c065a72014-09-30 10:56:38 +020052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
53 for (i = 0; \
54 i < (power_domains)->power_well_count && \
55 ((power_well) = &(power_domains)->power_wells[i]); \
56 i++) \
Jani Nikula95150bd2015-11-24 21:21:56 +020057 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020058
59#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
60 for (i = (power_domains)->power_well_count - 1; \
61 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
62 i--) \
Jani Nikula95150bd2015-11-24 21:21:56 +020063 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020064
Suketu Shah5aefb232015-04-16 14:22:10 +053065bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
66 int power_well_id);
67
Imre Deak9c8d0b82016-06-13 16:44:34 +030068static struct i915_power_well *
69lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
70
Daniel Stone9895ad02015-11-20 15:55:33 +000071const char *
72intel_display_power_domain_str(enum intel_display_power_domain domain)
73{
74 switch (domain) {
75 case POWER_DOMAIN_PIPE_A:
76 return "PIPE_A";
77 case POWER_DOMAIN_PIPE_B:
78 return "PIPE_B";
79 case POWER_DOMAIN_PIPE_C:
80 return "PIPE_C";
81 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
82 return "PIPE_A_PANEL_FITTER";
83 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
84 return "PIPE_B_PANEL_FITTER";
85 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
86 return "PIPE_C_PANEL_FITTER";
87 case POWER_DOMAIN_TRANSCODER_A:
88 return "TRANSCODER_A";
89 case POWER_DOMAIN_TRANSCODER_B:
90 return "TRANSCODER_B";
91 case POWER_DOMAIN_TRANSCODER_C:
92 return "TRANSCODER_C";
93 case POWER_DOMAIN_TRANSCODER_EDP:
94 return "TRANSCODER_EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +020095 case POWER_DOMAIN_TRANSCODER_DSI_A:
96 return "TRANSCODER_DSI_A";
97 case POWER_DOMAIN_TRANSCODER_DSI_C:
98 return "TRANSCODER_DSI_C";
Daniel Stone9895ad02015-11-20 15:55:33 +000099 case POWER_DOMAIN_PORT_DDI_A_LANES:
100 return "PORT_DDI_A_LANES";
101 case POWER_DOMAIN_PORT_DDI_B_LANES:
102 return "PORT_DDI_B_LANES";
103 case POWER_DOMAIN_PORT_DDI_C_LANES:
104 return "PORT_DDI_C_LANES";
105 case POWER_DOMAIN_PORT_DDI_D_LANES:
106 return "PORT_DDI_D_LANES";
107 case POWER_DOMAIN_PORT_DDI_E_LANES:
108 return "PORT_DDI_E_LANES";
109 case POWER_DOMAIN_PORT_DSI:
110 return "PORT_DSI";
111 case POWER_DOMAIN_PORT_CRT:
112 return "PORT_CRT";
113 case POWER_DOMAIN_PORT_OTHER:
114 return "PORT_OTHER";
115 case POWER_DOMAIN_VGA:
116 return "VGA";
117 case POWER_DOMAIN_AUDIO:
118 return "AUDIO";
119 case POWER_DOMAIN_PLLS:
120 return "PLLS";
121 case POWER_DOMAIN_AUX_A:
122 return "AUX_A";
123 case POWER_DOMAIN_AUX_B:
124 return "AUX_B";
125 case POWER_DOMAIN_AUX_C:
126 return "AUX_C";
127 case POWER_DOMAIN_AUX_D:
128 return "AUX_D";
129 case POWER_DOMAIN_GMBUS:
130 return "GMBUS";
131 case POWER_DOMAIN_INIT:
132 return "INIT";
133 case POWER_DOMAIN_MODESET:
134 return "MODESET";
135 default:
136 MISSING_CASE(domain);
137 return "?";
138 }
139}
140
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300141static void intel_power_well_enable(struct drm_i915_private *dev_priv,
142 struct i915_power_well *power_well)
143{
144 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
145 power_well->ops->enable(dev_priv, power_well);
146 power_well->hw_enabled = true;
147}
148
Damien Lespiaudcddab32015-07-30 18:20:27 -0300149static void intel_power_well_disable(struct drm_i915_private *dev_priv,
150 struct i915_power_well *power_well)
151{
152 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
153 power_well->hw_enabled = false;
154 power_well->ops->disable(dev_priv, power_well);
155}
156
Imre Deakb409ca92016-06-13 16:44:33 +0300157static void intel_power_well_get(struct drm_i915_private *dev_priv,
158 struct i915_power_well *power_well)
159{
160 if (!power_well->count++)
161 intel_power_well_enable(dev_priv, power_well);
162}
163
164static void intel_power_well_put(struct drm_i915_private *dev_priv,
165 struct i915_power_well *power_well)
166{
167 WARN(!power_well->count, "Use count on power well %s is already zero",
168 power_well->name);
169
170 if (!--power_well->count)
171 intel_power_well_disable(dev_priv, power_well);
172}
173
Daniel Vettere4e76842014-09-30 10:56:42 +0200174/*
Daniel Vetter9c065a72014-09-30 10:56:38 +0200175 * We should only use the power well if we explicitly asked the hardware to
176 * enable it, so check if it's enabled and also check if we've requested it to
177 * be enabled.
178 */
179static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
180 struct i915_power_well *power_well)
181{
182 return I915_READ(HSW_PWR_WELL_DRIVER) ==
183 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
184}
185
Daniel Vettere4e76842014-09-30 10:56:42 +0200186/**
187 * __intel_display_power_is_enabled - unlocked check for a power domain
188 * @dev_priv: i915 device instance
189 * @domain: power domain to check
190 *
191 * This is the unlocked version of intel_display_power_is_enabled() and should
192 * only be used from error capture and recovery code where deadlocks are
193 * possible.
194 *
195 * Returns:
196 * True when the power domain is enabled, false otherwise.
197 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200198bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
199 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200200{
201 struct i915_power_domains *power_domains;
202 struct i915_power_well *power_well;
203 bool is_enabled;
204 int i;
205
206 if (dev_priv->pm.suspended)
207 return false;
208
209 power_domains = &dev_priv->power_domains;
210
211 is_enabled = true;
212
213 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
214 if (power_well->always_on)
215 continue;
216
217 if (!power_well->hw_enabled) {
218 is_enabled = false;
219 break;
220 }
221 }
222
223 return is_enabled;
224}
225
Daniel Vettere4e76842014-09-30 10:56:42 +0200226/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000227 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200228 * @dev_priv: i915 device instance
229 * @domain: power domain to check
230 *
231 * This function can be used to check the hw power domain state. It is mostly
232 * used in hardware state readout functions. Everywhere else code should rely
233 * upon explicit power domain reference counting to ensure that the hardware
234 * block is powered up before accessing it.
235 *
236 * Callers must hold the relevant modesetting locks to ensure that concurrent
237 * threads can't disable the power well while the caller tries to read a few
238 * registers.
239 *
240 * Returns:
241 * True when the power domain is enabled, false otherwise.
242 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200243bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
244 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200245{
246 struct i915_power_domains *power_domains;
247 bool ret;
248
249 power_domains = &dev_priv->power_domains;
250
251 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200252 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200253 mutex_unlock(&power_domains->lock);
254
255 return ret;
256}
257
Daniel Vettere4e76842014-09-30 10:56:42 +0200258/**
259 * intel_display_set_init_power - set the initial power domain state
260 * @dev_priv: i915 device instance
261 * @enable: whether to enable or disable the initial power domain state
262 *
263 * For simplicity our driver load/unload and system suspend/resume code assumes
264 * that all power domains are always enabled. This functions controls the state
265 * of this little hack. While the initial power domain state is enabled runtime
266 * pm is effectively disabled.
267 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200268void intel_display_set_init_power(struct drm_i915_private *dev_priv,
269 bool enable)
270{
271 if (dev_priv->power_domains.init_power_on == enable)
272 return;
273
274 if (enable)
275 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
276 else
277 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
278
279 dev_priv->power_domains.init_power_on = enable;
280}
281
Daniel Vetter9c065a72014-09-30 10:56:38 +0200282/*
283 * Starting with Haswell, we have a "Power Down Well" that can be turned off
284 * when not needed anymore. We have 4 registers that can request the power well
285 * to be enabled, and it will only be disabled if none of the registers is
286 * requesting it to be enabled.
287 */
288static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
289{
David Weinehall52a05c32016-08-22 13:32:44 +0300290 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200291
292 /*
293 * After we re-enable the power well, if we touch VGA register 0x3d5
294 * we'll get unclaimed register interrupts. This stops after we write
295 * anything to the VGA MSR register. The vgacon module uses this
296 * register all the time, so if we unbind our driver and, as a
297 * consequence, bind vgacon, we'll get stuck in an infinite loop at
298 * console_unlock(). So make here we touch the VGA MSR register, making
299 * sure vgacon can keep working normally without triggering interrupts
300 * and error messages.
301 */
David Weinehall52a05c32016-08-22 13:32:44 +0300302 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200303 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
David Weinehall52a05c32016-08-22 13:32:44 +0300304 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200305
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100306 if (IS_BROADWELL(dev_priv))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000307 gen8_irq_power_well_post_enable(dev_priv,
308 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200309}
310
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200311static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
312{
313 if (IS_BROADWELL(dev_priv))
314 gen8_irq_power_well_pre_disable(dev_priv,
315 1 << PIPE_C | 1 << PIPE_B);
316}
317
Damien Lespiaud14c0342015-03-06 18:50:51 +0000318static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
319 struct i915_power_well *power_well)
320{
David Weinehall52a05c32016-08-22 13:32:44 +0300321 struct pci_dev *pdev = dev_priv->drm.pdev;
Damien Lespiaud14c0342015-03-06 18:50:51 +0000322
323 /*
324 * After we re-enable the power well, if we touch VGA register 0x3d5
325 * we'll get unclaimed register interrupts. This stops after we write
326 * anything to the VGA MSR register. The vgacon module uses this
327 * register all the time, so if we unbind our driver and, as a
328 * consequence, bind vgacon, we'll get stuck in an infinite loop at
329 * console_unlock(). So make here we touch the VGA MSR register, making
330 * sure vgacon can keep working normally without triggering interrupts
331 * and error messages.
332 */
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300333 if (power_well->id == SKL_DISP_PW_2) {
David Weinehall52a05c32016-08-22 13:32:44 +0300334 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000335 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
David Weinehall52a05c32016-08-22 13:32:44 +0300336 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000337
338 gen8_irq_power_well_post_enable(dev_priv,
339 1 << PIPE_C | 1 << PIPE_B);
340 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000341}
342
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200343static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
344 struct i915_power_well *power_well)
345{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300346 if (power_well->id == SKL_DISP_PW_2)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200347 gen8_irq_power_well_pre_disable(dev_priv,
348 1 << PIPE_C | 1 << PIPE_B);
349}
350
Daniel Vetter9c065a72014-09-30 10:56:38 +0200351static void hsw_set_power_well(struct drm_i915_private *dev_priv,
352 struct i915_power_well *power_well, bool enable)
353{
354 bool is_enabled, enable_requested;
355 uint32_t tmp;
356
357 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
358 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
359 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
360
361 if (enable) {
362 if (!enable_requested)
363 I915_WRITE(HSW_PWR_WELL_DRIVER,
364 HSW_PWR_WELL_ENABLE_REQUEST);
365
366 if (!is_enabled) {
367 DRM_DEBUG_KMS("Enabling power well\n");
Chris Wilson2c2ccc32016-06-30 15:33:32 +0100368 if (intel_wait_for_register(dev_priv,
369 HSW_PWR_WELL_DRIVER,
370 HSW_PWR_WELL_STATE_ENABLED,
371 HSW_PWR_WELL_STATE_ENABLED,
372 20))
Daniel Vetter9c065a72014-09-30 10:56:38 +0200373 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300374 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200375 }
376
Daniel Vetter9c065a72014-09-30 10:56:38 +0200377 } else {
378 if (enable_requested) {
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200379 hsw_power_well_pre_disable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200380 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
381 POSTING_READ(HSW_PWR_WELL_DRIVER);
382 DRM_DEBUG_KMS("Requesting to disable the power well\n");
383 }
384 }
385}
386
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000387#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
388 BIT(POWER_DOMAIN_TRANSCODER_A) | \
389 BIT(POWER_DOMAIN_PIPE_B) | \
390 BIT(POWER_DOMAIN_TRANSCODER_B) | \
391 BIT(POWER_DOMAIN_PIPE_C) | \
392 BIT(POWER_DOMAIN_TRANSCODER_C) | \
393 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
394 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100395 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
396 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
397 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
398 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000399 BIT(POWER_DOMAIN_AUX_B) | \
400 BIT(POWER_DOMAIN_AUX_C) | \
401 BIT(POWER_DOMAIN_AUX_D) | \
402 BIT(POWER_DOMAIN_AUDIO) | \
403 BIT(POWER_DOMAIN_VGA) | \
404 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000405#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100406 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
407 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000408 BIT(POWER_DOMAIN_INIT))
409#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100410 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000411 BIT(POWER_DOMAIN_INIT))
412#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100413 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000414 BIT(POWER_DOMAIN_INIT))
415#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100416 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000417 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100418#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
419 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
420 BIT(POWER_DOMAIN_MODESET) | \
421 BIT(POWER_DOMAIN_AUX_A) | \
422 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000423
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530424#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
425 BIT(POWER_DOMAIN_TRANSCODER_A) | \
426 BIT(POWER_DOMAIN_PIPE_B) | \
427 BIT(POWER_DOMAIN_TRANSCODER_B) | \
428 BIT(POWER_DOMAIN_PIPE_C) | \
429 BIT(POWER_DOMAIN_TRANSCODER_C) | \
430 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
431 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100432 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
433 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530434 BIT(POWER_DOMAIN_AUX_B) | \
435 BIT(POWER_DOMAIN_AUX_C) | \
436 BIT(POWER_DOMAIN_AUDIO) | \
437 BIT(POWER_DOMAIN_VGA) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100438 BIT(POWER_DOMAIN_GMBUS) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530439 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100440#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
441 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
442 BIT(POWER_DOMAIN_MODESET) | \
443 BIT(POWER_DOMAIN_AUX_A) | \
444 BIT(POWER_DOMAIN_INIT))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300445#define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
446 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
447 BIT(POWER_DOMAIN_AUX_A) | \
448 BIT(POWER_DOMAIN_INIT))
449#define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
450 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
451 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
452 BIT(POWER_DOMAIN_AUX_B) | \
453 BIT(POWER_DOMAIN_AUX_C) | \
454 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530455
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200456#define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
457 BIT(POWER_DOMAIN_TRANSCODER_A) | \
458 BIT(POWER_DOMAIN_PIPE_B) | \
459 BIT(POWER_DOMAIN_TRANSCODER_B) | \
460 BIT(POWER_DOMAIN_PIPE_C) | \
461 BIT(POWER_DOMAIN_TRANSCODER_C) | \
462 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
463 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
464 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
465 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
466 BIT(POWER_DOMAIN_AUX_B) | \
467 BIT(POWER_DOMAIN_AUX_C) | \
468 BIT(POWER_DOMAIN_AUDIO) | \
469 BIT(POWER_DOMAIN_VGA) | \
470 BIT(POWER_DOMAIN_INIT))
471#define GLK_DISPLAY_DDI_A_POWER_DOMAINS ( \
472 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
473 BIT(POWER_DOMAIN_INIT))
474#define GLK_DISPLAY_DDI_B_POWER_DOMAINS ( \
475 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
476 BIT(POWER_DOMAIN_INIT))
477#define GLK_DISPLAY_DDI_C_POWER_DOMAINS ( \
478 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
479 BIT(POWER_DOMAIN_INIT))
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200480#define GLK_DPIO_CMN_A_POWER_DOMAINS ( \
481 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
482 BIT(POWER_DOMAIN_AUX_A) | \
483 BIT(POWER_DOMAIN_INIT))
484#define GLK_DPIO_CMN_B_POWER_DOMAINS ( \
485 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
486 BIT(POWER_DOMAIN_AUX_B) | \
487 BIT(POWER_DOMAIN_INIT))
488#define GLK_DPIO_CMN_C_POWER_DOMAINS ( \
489 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
490 BIT(POWER_DOMAIN_AUX_C) | \
491 BIT(POWER_DOMAIN_INIT))
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200492#define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
493 BIT(POWER_DOMAIN_AUX_A) | \
494 BIT(POWER_DOMAIN_INIT))
495#define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
496 BIT(POWER_DOMAIN_AUX_B) | \
497 BIT(POWER_DOMAIN_INIT))
498#define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
499 BIT(POWER_DOMAIN_AUX_C) | \
500 BIT(POWER_DOMAIN_INIT))
501#define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
502 GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
503 BIT(POWER_DOMAIN_MODESET) | \
504 BIT(POWER_DOMAIN_AUX_A) | \
505 BIT(POWER_DOMAIN_INIT))
506
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530507static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
508{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300509 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
510 "DC9 already programmed to be enabled.\n");
511 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
512 "DC5 still not disabled to enable DC9.\n");
513 WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
514 WARN_ONCE(intel_irqs_enabled(dev_priv),
515 "Interrupts not disabled yet.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530516
517 /*
518 * TODO: check for the following to verify the conditions to enter DC9
519 * state are satisfied:
520 * 1] Check relevant display engine registers to verify if mode set
521 * disable sequence was followed.
522 * 2] Check if display uninitialize sequence is initialized.
523 */
524}
525
526static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
527{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300528 WARN_ONCE(intel_irqs_enabled(dev_priv),
529 "Interrupts not disabled yet.\n");
530 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
531 "DC5 still not disabled.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530532
533 /*
534 * TODO: check for the following to verify DC9 state was indeed
535 * entered before programming to disable it:
536 * 1] Check relevant display engine registers to verify if mode
537 * set disable sequence was followed.
538 * 2] Check if display uninitialize sequence is initialized.
539 */
540}
541
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200542static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
543 u32 state)
544{
545 int rewrites = 0;
546 int rereads = 0;
547 u32 v;
548
549 I915_WRITE(DC_STATE_EN, state);
550
551 /* It has been observed that disabling the dc6 state sometimes
552 * doesn't stick and dmc keeps returning old value. Make sure
553 * the write really sticks enough times and also force rewrite until
554 * we are confident that state is exactly what we want.
555 */
556 do {
557 v = I915_READ(DC_STATE_EN);
558
559 if (v != state) {
560 I915_WRITE(DC_STATE_EN, state);
561 rewrites++;
562 rereads = 0;
563 } else if (rereads++ > 5) {
564 break;
565 }
566
567 } while (rewrites < 100);
568
569 if (v != state)
570 DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
571 state, v);
572
573 /* Most of the times we need one retry, avoid spam */
574 if (rewrites > 1)
575 DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
576 state, rewrites);
577}
578
Imre Deakda2f41d2016-04-20 20:27:56 +0300579static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530580{
Imre Deakda2f41d2016-04-20 20:27:56 +0300581 u32 mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530582
Imre Deak13ae3a02015-11-04 19:24:16 +0200583 mask = DC_STATE_EN_UPTO_DC5;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200584 if (IS_GEN9_LP(dev_priv))
Imre Deak13ae3a02015-11-04 19:24:16 +0200585 mask |= DC_STATE_EN_DC9;
586 else
587 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530588
Imre Deakda2f41d2016-04-20 20:27:56 +0300589 return mask;
590}
591
592void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
593{
594 u32 val;
595
596 val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
597
598 DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
599 dev_priv->csr.dc_state, val);
600 dev_priv->csr.dc_state = val;
601}
602
603static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
604{
605 uint32_t val;
606 uint32_t mask;
607
Imre Deaka37baf32016-02-29 22:49:03 +0200608 if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
609 state &= dev_priv->csr.allowed_dc_mask;
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100610
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530611 val = I915_READ(DC_STATE_EN);
Imre Deakda2f41d2016-04-20 20:27:56 +0300612 mask = gen9_dc_mask(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200613 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
614 val & mask, state);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200615
616 /* Check if DMC is ignoring our DC state requests */
617 if ((val & mask) != dev_priv->csr.dc_state)
618 DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
619 dev_priv->csr.dc_state, val & mask);
620
Imre Deak13ae3a02015-11-04 19:24:16 +0200621 val &= ~mask;
622 val |= state;
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200623
624 gen9_write_dc_state(dev_priv, val);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200625
626 dev_priv->csr.dc_state = val & mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530627}
628
Imre Deak13ae3a02015-11-04 19:24:16 +0200629void bxt_enable_dc9(struct drm_i915_private *dev_priv)
630{
631 assert_can_enable_dc9(dev_priv);
632
633 DRM_DEBUG_KMS("Enabling DC9\n");
634
Imre Deak78597992016-06-16 16:37:20 +0300635 intel_power_sequencer_reset(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200636 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
637}
638
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530639void bxt_disable_dc9(struct drm_i915_private *dev_priv)
640{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530641 assert_can_disable_dc9(dev_priv);
642
643 DRM_DEBUG_KMS("Disabling DC9\n");
644
Imre Deak13ae3a02015-11-04 19:24:16 +0200645 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deak8090ba82016-08-10 14:07:33 +0300646
647 intel_pps_unlock_regs_wa(dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530648}
649
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200650static void assert_csr_loaded(struct drm_i915_private *dev_priv)
651{
652 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
653 "CSR program storage start is NULL\n");
654 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
655 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
656}
657
Suketu Shah5aefb232015-04-16 14:22:10 +0530658static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530659{
Suketu Shah5aefb232015-04-16 14:22:10 +0530660 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
661 SKL_DISP_PW_2);
662
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700663 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530664
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700665 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
666 "DC5 already programmed to be enabled.\n");
Imre Deakc9b88462015-12-15 20:10:34 +0200667 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530668
669 assert_csr_loaded(dev_priv);
670}
671
Imre Deakf62c79b2016-04-20 20:27:57 +0300672void gen9_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shah5aefb232015-04-16 14:22:10 +0530673{
Suketu Shah5aefb232015-04-16 14:22:10 +0530674 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530675
676 DRM_DEBUG_KMS("Enabling DC5\n");
677
Imre Deak13ae3a02015-11-04 19:24:16 +0200678 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530679}
680
Suketu Shah93c7cb62015-04-16 14:22:13 +0530681static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530682{
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700683 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
684 "Backlight is not disabled.\n");
685 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
686 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530687
688 assert_csr_loaded(dev_priv);
689}
690
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530691void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530692{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530693 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530694
695 DRM_DEBUG_KMS("Enabling DC6\n");
696
Imre Deak13ae3a02015-11-04 19:24:16 +0200697 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
698
Suketu Shahf75a1982015-04-16 14:22:11 +0530699}
700
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530701void skl_disable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530702{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530703 DRM_DEBUG_KMS("Disabling DC6\n");
704
Imre Deak13ae3a02015-11-04 19:24:16 +0200705 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Suketu Shahf75a1982015-04-16 14:22:11 +0530706}
707
Imre Deakc6782b72016-04-05 13:26:05 +0300708static void
709gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
710 struct i915_power_well *power_well)
711{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300712 enum skl_disp_power_wells power_well_id = power_well->id;
Imre Deakc6782b72016-04-05 13:26:05 +0300713 u32 val;
714 u32 mask;
715
716 mask = SKL_POWER_WELL_REQ(power_well_id);
717
718 val = I915_READ(HSW_PWR_WELL_KVMR);
719 if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
720 power_well->name))
721 I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
722
723 val = I915_READ(HSW_PWR_WELL_BIOS);
724 val |= I915_READ(HSW_PWR_WELL_DEBUG);
725
726 if (!(val & mask))
727 return;
728
729 /*
730 * DMC is known to force on the request bits for power well 1 on SKL
731 * and BXT and the misc IO power well on SKL but we don't expect any
732 * other request bits to be set, so WARN for those.
733 */
734 if (power_well_id == SKL_DISP_PW_1 ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800735 (IS_GEN9_BC(dev_priv) &&
Imre Deak80dbe992016-04-19 13:00:36 +0300736 power_well_id == SKL_DISP_PW_MISC_IO))
Imre Deakc6782b72016-04-05 13:26:05 +0300737 DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
738 "by DMC\n", power_well->name);
739 else
740 WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
741 power_well->name);
742
743 I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
744 I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
745}
746
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000747static void skl_set_power_well(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200748 struct i915_power_well *power_well, bool enable)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000749{
750 uint32_t tmp, fuse_status;
751 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000752 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000753
754 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
755 fuse_status = I915_READ(SKL_FUSE_STATUS);
756
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300757 switch (power_well->id) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000758 case SKL_DISP_PW_1:
Chris Wilson117c1142016-06-30 15:33:33 +0100759 if (intel_wait_for_register(dev_priv,
760 SKL_FUSE_STATUS,
761 SKL_FUSE_PG0_DIST_STATUS,
762 SKL_FUSE_PG0_DIST_STATUS,
763 1)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000764 DRM_ERROR("PG0 not enabled\n");
765 return;
766 }
767 break;
768 case SKL_DISP_PW_2:
769 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
770 DRM_ERROR("PG1 in disabled state\n");
771 return;
772 }
773 break;
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200774 case SKL_DISP_PW_MISC_IO:
775 case SKL_DISP_PW_DDI_A_E: /* GLK_DISP_PW_DDI_A */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000776 case SKL_DISP_PW_DDI_B:
777 case SKL_DISP_PW_DDI_C:
778 case SKL_DISP_PW_DDI_D:
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200779 case GLK_DISP_PW_AUX_A:
780 case GLK_DISP_PW_AUX_B:
781 case GLK_DISP_PW_AUX_C:
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000782 break;
783 default:
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300784 WARN(1, "Unknown power well %lu\n", power_well->id);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000785 return;
786 }
787
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300788 req_mask = SKL_POWER_WELL_REQ(power_well->id);
Damien Lespiau2a518352015-03-06 18:50:49 +0000789 enable_requested = tmp & req_mask;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300790 state_mask = SKL_POWER_WELL_STATE(power_well->id);
Damien Lespiau2a518352015-03-06 18:50:49 +0000791 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000792
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200793 if (!enable && enable_requested)
794 skl_power_well_pre_disable(dev_priv, power_well);
795
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000796 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000797 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530798 WARN((tmp & state_mask) &&
799 !I915_READ(HSW_PWR_WELL_BIOS),
800 "Invalid for power well status to be enabled, unless done by the BIOS, \
801 when request is to disable!\n");
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000802 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000803 }
804
Damien Lespiau2a518352015-03-06 18:50:49 +0000805 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000806 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000807 check_fuse_status = true;
808 }
809 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000810 if (enable_requested) {
Imre Deak4a76f292015-11-04 19:24:15 +0200811 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
812 POSTING_READ(HSW_PWR_WELL_DRIVER);
813 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000814 }
Imre Deakc6782b72016-04-05 13:26:05 +0300815
Imre Deak5f304c82016-04-15 22:32:58 +0300816 if (IS_GEN9(dev_priv))
Imre Deakc6782b72016-04-05 13:26:05 +0300817 gen9_sanitize_power_well_requests(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000818 }
819
Imre Deak1d963af2016-04-01 16:02:36 +0300820 if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
821 1))
822 DRM_ERROR("%s %s timeout\n",
823 power_well->name, enable ? "enable" : "disable");
824
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000825 if (check_fuse_status) {
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300826 if (power_well->id == SKL_DISP_PW_1) {
Chris Wilson8b00f552016-06-30 15:33:34 +0100827 if (intel_wait_for_register(dev_priv,
828 SKL_FUSE_STATUS,
829 SKL_FUSE_PG1_DIST_STATUS,
830 SKL_FUSE_PG1_DIST_STATUS,
831 1))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000832 DRM_ERROR("PG1 distributing status timeout\n");
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300833 } else if (power_well->id == SKL_DISP_PW_2) {
Chris Wilson8b00f552016-06-30 15:33:34 +0100834 if (intel_wait_for_register(dev_priv,
835 SKL_FUSE_STATUS,
836 SKL_FUSE_PG2_DIST_STATUS,
837 SKL_FUSE_PG2_DIST_STATUS,
838 1))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000839 DRM_ERROR("PG2 distributing status timeout\n");
840 }
841 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000842
843 if (enable && !is_enabled)
844 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000845}
846
Daniel Vetter9c065a72014-09-30 10:56:38 +0200847static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
848 struct i915_power_well *power_well)
849{
850 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
851
852 /*
853 * We're taking over the BIOS, so clear any requests made by it since
854 * the driver is in charge now.
855 */
856 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
857 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
858}
859
860static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
861 struct i915_power_well *power_well)
862{
863 hsw_set_power_well(dev_priv, power_well, true);
864}
865
866static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
867 struct i915_power_well *power_well)
868{
869 hsw_set_power_well(dev_priv, power_well, false);
870}
871
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000872static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
873 struct i915_power_well *power_well)
874{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300875 uint32_t mask = SKL_POWER_WELL_REQ(power_well->id) |
876 SKL_POWER_WELL_STATE(power_well->id);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000877
878 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
879}
880
881static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
882 struct i915_power_well *power_well)
883{
884 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
885
886 /* Clear any request made by BIOS as driver is taking over */
887 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
888}
889
890static void skl_power_well_enable(struct drm_i915_private *dev_priv,
891 struct i915_power_well *power_well)
892{
893 skl_set_power_well(dev_priv, power_well, true);
894}
895
896static void skl_power_well_disable(struct drm_i915_private *dev_priv,
897 struct i915_power_well *power_well)
898{
899 skl_set_power_well(dev_priv, power_well, false);
900}
901
Imre Deak9c8d0b82016-06-13 16:44:34 +0300902static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
903 struct i915_power_well *power_well)
904{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300905 bxt_ddi_phy_init(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300906}
907
908static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
909 struct i915_power_well *power_well)
910{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300911 bxt_ddi_phy_uninit(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300912}
913
914static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
915 struct i915_power_well *power_well)
916{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300917 return bxt_ddi_phy_is_enabled(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300918}
919
920static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
921 struct i915_power_well *power_well)
922{
923 if (power_well->count > 0)
924 bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
925 else
926 bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
927}
928
929
930static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
931{
932 struct i915_power_well *power_well;
933
934 power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
935 if (power_well->count > 0)
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300936 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300937
938 power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
939 if (power_well->count > 0)
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300940 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200941
942 if (IS_GEMINILAKE(dev_priv)) {
943 power_well = lookup_power_well(dev_priv, GLK_DPIO_CMN_C);
944 if (power_well->count > 0)
945 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
946 }
Imre Deak9c8d0b82016-06-13 16:44:34 +0300947}
948
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100949static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
950 struct i915_power_well *power_well)
951{
952 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
953}
954
Ville Syrjälä18a80672016-05-16 16:59:40 +0300955static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
956{
957 u32 tmp = I915_READ(DBUF_CTL);
958
959 WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
960 (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
961 "Unexpected DBuf power power state (0x%08x)\n", tmp);
962}
963
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100964static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
965 struct i915_power_well *power_well)
966{
Imre Deak5b773eb2016-02-29 22:49:05 +0200967 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deakadc7f042016-04-04 17:27:10 +0300968
Ville Syrjäläc49a0d02017-02-07 20:31:46 +0200969 WARN_ON(dev_priv->cdclk_freq != dev_priv->display.get_cdclk(dev_priv));
Ville Syrjälä342be922016-05-13 23:41:39 +0300970
Ville Syrjälä18a80672016-05-16 16:59:40 +0300971 gen9_assert_dbuf_enabled(dev_priv);
972
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200973 if (IS_GEN9_LP(dev_priv))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300974 bxt_verify_ddi_phy_power_wells(dev_priv);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100975}
976
977static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
978 struct i915_power_well *power_well)
979{
Imre Deakf74ed082016-04-18 14:48:21 +0300980 if (!dev_priv->csr.dmc_payload)
981 return;
982
Imre Deaka37baf32016-02-29 22:49:03 +0200983 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100984 skl_enable_dc6(dev_priv);
Imre Deaka37baf32016-02-29 22:49:03 +0200985 else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100986 gen9_enable_dc5(dev_priv);
987}
988
989static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
990 struct i915_power_well *power_well)
991{
Imre Deaka37baf32016-02-29 22:49:03 +0200992 if (power_well->count > 0)
993 gen9_dc_off_power_well_enable(dev_priv, power_well);
994 else
995 gen9_dc_off_power_well_disable(dev_priv, power_well);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100996}
997
Daniel Vetter9c065a72014-09-30 10:56:38 +0200998static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
999 struct i915_power_well *power_well)
1000{
1001}
1002
1003static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
1004 struct i915_power_well *power_well)
1005{
1006 return true;
1007}
1008
1009static void vlv_set_power_well(struct drm_i915_private *dev_priv,
1010 struct i915_power_well *power_well, bool enable)
1011{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001012 enum punit_power_well power_well_id = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001013 u32 mask;
1014 u32 state;
1015 u32 ctrl;
1016
1017 mask = PUNIT_PWRGT_MASK(power_well_id);
1018 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
1019 PUNIT_PWRGT_PWR_GATE(power_well_id);
1020
1021 mutex_lock(&dev_priv->rps.hw_lock);
1022
1023#define COND \
1024 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
1025
1026 if (COND)
1027 goto out;
1028
1029 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
1030 ctrl &= ~mask;
1031 ctrl |= state;
1032 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
1033
1034 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001035 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001036 state,
1037 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
1038
1039#undef COND
1040
1041out:
1042 mutex_unlock(&dev_priv->rps.hw_lock);
1043}
1044
1045static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
1046 struct i915_power_well *power_well)
1047{
1048 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
1049}
1050
1051static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
1052 struct i915_power_well *power_well)
1053{
1054 vlv_set_power_well(dev_priv, power_well, true);
1055}
1056
1057static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well)
1059{
1060 vlv_set_power_well(dev_priv, power_well, false);
1061}
1062
1063static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
1064 struct i915_power_well *power_well)
1065{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001066 int power_well_id = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001067 bool enabled = false;
1068 u32 mask;
1069 u32 state;
1070 u32 ctrl;
1071
1072 mask = PUNIT_PWRGT_MASK(power_well_id);
1073 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
1074
1075 mutex_lock(&dev_priv->rps.hw_lock);
1076
1077 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
1078 /*
1079 * We only ever set the power-on and power-gate states, anything
1080 * else is unexpected.
1081 */
1082 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
1083 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
1084 if (state == ctrl)
1085 enabled = true;
1086
1087 /*
1088 * A transient state at this point would mean some unexpected party
1089 * is poking at the power controls too.
1090 */
1091 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
1092 WARN_ON(ctrl != state);
1093
1094 mutex_unlock(&dev_priv->rps.hw_lock);
1095
1096 return enabled;
1097}
1098
Ville Syrjälä766078d2016-04-11 16:56:30 +03001099static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
1100{
Hans de Goede721d4842016-12-02 15:29:04 +01001101 u32 val;
1102
1103 /*
1104 * On driver load, a pipe may be active and driving a DSI display.
1105 * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
1106 * (and never recovering) in this case. intel_dsi_post_disable() will
1107 * clear it when we turn off the display.
1108 */
1109 val = I915_READ(DSPCLK_GATE_D);
1110 val &= DPOUNIT_CLOCK_GATE_DISABLE;
1111 val |= VRHUNIT_CLOCK_GATE_DISABLE;
1112 I915_WRITE(DSPCLK_GATE_D, val);
Ville Syrjälä766078d2016-04-11 16:56:30 +03001113
1114 /*
1115 * Disable trickle feed and enable pnd deadline calculation
1116 */
1117 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
1118 I915_WRITE(CBR1_VLV, 0);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001119
1120 WARN_ON(dev_priv->rawclk_freq == 0);
1121
1122 I915_WRITE(RAWCLK_FREQ_VLV,
1123 DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
Ville Syrjälä766078d2016-04-11 16:56:30 +03001124}
1125
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001126static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001127{
Lyude9504a892016-06-21 17:03:42 -04001128 struct intel_encoder *encoder;
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001129 enum pipe pipe;
1130
1131 /*
1132 * Enable the CRI clock source so we can get at the
1133 * display and the reference clock for VGA
1134 * hotplug / manual detection. Supposedly DSI also
1135 * needs the ref clock up and running.
1136 *
1137 * CHV DPLL B/C have some issues if VGA mode is enabled.
1138 */
Tvrtko Ursulin801388c2016-11-16 08:55:44 +00001139 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001140 u32 val = I915_READ(DPLL(pipe));
1141
1142 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1143 if (pipe != PIPE_A)
1144 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1145
1146 I915_WRITE(DPLL(pipe), val);
1147 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02001148
Ville Syrjälä766078d2016-04-11 16:56:30 +03001149 vlv_init_display_clock_gating(dev_priv);
1150
Daniel Vetter9c065a72014-09-30 10:56:38 +02001151 spin_lock_irq(&dev_priv->irq_lock);
1152 valleyview_enable_display_irqs(dev_priv);
1153 spin_unlock_irq(&dev_priv->irq_lock);
1154
1155 /*
1156 * During driver initialization/resume we can avoid restoring the
1157 * part of the HW/SW state that will be inited anyway explicitly.
1158 */
1159 if (dev_priv->power_domains.initializing)
1160 return;
1161
Daniel Vetterb9632912014-09-30 10:56:44 +02001162 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001163
Lyude9504a892016-06-21 17:03:42 -04001164 /* Re-enable the ADPA, if we have one */
1165 for_each_intel_encoder(&dev_priv->drm, encoder) {
1166 if (encoder->type == INTEL_OUTPUT_ANALOG)
1167 intel_crt_reset(&encoder->base);
1168 }
1169
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00001170 i915_redisable_vga_power_on(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001171
1172 intel_pps_unlock_regs_wa(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001173}
1174
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001175static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
1176{
1177 spin_lock_irq(&dev_priv->irq_lock);
1178 valleyview_disable_display_irqs(dev_priv);
1179 spin_unlock_irq(&dev_priv->irq_lock);
1180
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001181 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01001182 synchronize_irq(dev_priv->drm.irq);
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001183
Imre Deak78597992016-06-16 16:37:20 +03001184 intel_power_sequencer_reset(dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001185
Lyudeb64b5402016-10-26 12:36:09 -04001186 /* Prevent us from re-enabling polling on accident in late suspend */
1187 if (!dev_priv->drm.dev->power.is_suspended)
1188 intel_hpd_poll_init(dev_priv);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001189}
1190
1191static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well)
1193{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001194 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001195
1196 vlv_set_power_well(dev_priv, power_well, true);
1197
1198 vlv_display_power_well_init(dev_priv);
1199}
1200
Daniel Vetter9c065a72014-09-30 10:56:38 +02001201static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well)
1203{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001204 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001205
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001206 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001207
1208 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001209}
1210
1211static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well)
1213{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001214 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001215
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001216 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001217 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1218
1219 vlv_set_power_well(dev_priv, power_well, true);
1220
1221 /*
1222 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1223 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1224 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1225 * b. The other bits such as sfr settings / modesel may all
1226 * be set to 0.
1227 *
1228 * This should only be done on init and resume from S3 with
1229 * both PLLs disabled, or we risk losing DPIO and PLL
1230 * synchronization.
1231 */
1232 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1233}
1234
1235static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1236 struct i915_power_well *power_well)
1237{
1238 enum pipe pipe;
1239
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001240 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001241
1242 for_each_pipe(dev_priv, pipe)
1243 assert_pll_disabled(dev_priv, pipe);
1244
1245 /* Assert common reset */
1246 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1247
1248 vlv_set_power_well(dev_priv, power_well, false);
1249}
1250
Joonas Lahtinen3c779a42017-02-08 15:12:09 +02001251#define POWER_DOMAIN_MASK (GENMASK(POWER_DOMAIN_NUM - 1, 0))
Ville Syrjälä30142272015-07-08 23:46:01 +03001252
1253static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
1254 int power_well_id)
1255{
1256 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Ville Syrjälä30142272015-07-08 23:46:01 +03001257 int i;
1258
Imre Deakfc17f222015-11-04 19:24:11 +02001259 for (i = 0; i < power_domains->power_well_count; i++) {
1260 struct i915_power_well *power_well;
1261
1262 power_well = &power_domains->power_wells[i];
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001263 if (power_well->id == power_well_id)
Ville Syrjälä30142272015-07-08 23:46:01 +03001264 return power_well;
1265 }
1266
1267 return NULL;
1268}
1269
1270#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1271
1272static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1273{
1274 struct i915_power_well *cmn_bc =
1275 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1276 struct i915_power_well *cmn_d =
1277 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1278 u32 phy_control = dev_priv->chv_phy_control;
1279 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001280 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001281
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001282 /*
1283 * The BIOS can leave the PHY is some weird state
1284 * where it doesn't fully power down some parts.
1285 * Disable the asserts until the PHY has been fully
1286 * reset (ie. the power well has been disabled at
1287 * least once).
1288 */
1289 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1290 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1291 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1292 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1293 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1294 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1295 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1296
1297 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1298 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1299 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1300 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1301
Ville Syrjälä30142272015-07-08 23:46:01 +03001302 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1303 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1304
1305 /* this assumes override is only used to enable lanes */
1306 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1307 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1308
1309 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1310 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1311
1312 /* CL1 is on whenever anything is on in either channel */
1313 if (BITS_SET(phy_control,
1314 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1315 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1316 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1317
1318 /*
1319 * The DPLLB check accounts for the pipe B + port A usage
1320 * with CL2 powered up but all the lanes in the second channel
1321 * powered down.
1322 */
1323 if (BITS_SET(phy_control,
1324 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1325 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1326 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1327
1328 if (BITS_SET(phy_control,
1329 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1330 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1331 if (BITS_SET(phy_control,
1332 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1333 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1334
1335 if (BITS_SET(phy_control,
1336 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1337 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1338 if (BITS_SET(phy_control,
1339 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1340 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1341 }
1342
1343 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1344 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1345
1346 /* this assumes override is only used to enable lanes */
1347 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1348 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1349
1350 if (BITS_SET(phy_control,
1351 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1352 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1353
1354 if (BITS_SET(phy_control,
1355 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1356 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1357 if (BITS_SET(phy_control,
1358 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1359 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1360 }
1361
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001362 phy_status &= phy_status_mask;
1363
Ville Syrjälä30142272015-07-08 23:46:01 +03001364 /*
1365 * The PHY may be busy with some initial calibration and whatnot,
1366 * so the power state can take a while to actually change.
1367 */
Chris Wilson919fcd52016-06-30 15:33:35 +01001368 if (intel_wait_for_register(dev_priv,
1369 DISPLAY_PHY_STATUS,
1370 phy_status_mask,
1371 phy_status,
1372 10))
1373 DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1374 I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
1375 phy_status, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001376}
1377
1378#undef BITS_SET
1379
Daniel Vetter9c065a72014-09-30 10:56:38 +02001380static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1381 struct i915_power_well *power_well)
1382{
1383 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001384 enum pipe pipe;
1385 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001386
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001387 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1388 power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001389
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001390 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001391 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001392 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001393 } else {
1394 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001395 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001396 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001397
1398 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001399 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1400 vlv_set_power_well(dev_priv, power_well, true);
1401
1402 /* Poll for phypwrgood signal */
Chris Wilsonffebb832016-06-30 15:33:36 +01001403 if (intel_wait_for_register(dev_priv,
1404 DISPLAY_PHY_STATUS,
1405 PHY_POWERGOOD(phy),
1406 PHY_POWERGOOD(phy),
1407 1))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001408 DRM_ERROR("Display PHY %d is not power up\n", phy);
1409
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001410 mutex_lock(&dev_priv->sb_lock);
1411
1412 /* Enable dynamic power down */
1413 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001414 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1415 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001416 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1417
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001418 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001419 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1420 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1421 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001422 } else {
1423 /*
1424 * Force the non-existing CL2 off. BXT does this
1425 * too, so maybe it saves some power even though
1426 * CL2 doesn't exist?
1427 */
1428 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1429 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1430 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001431 }
1432
1433 mutex_unlock(&dev_priv->sb_lock);
1434
Ville Syrjälä70722462015-04-10 18:21:28 +03001435 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1436 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001437
1438 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1439 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001440
1441 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001442}
1443
1444static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1445 struct i915_power_well *power_well)
1446{
1447 enum dpio_phy phy;
1448
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001449 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1450 power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001451
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001452 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02001453 phy = DPIO_PHY0;
1454 assert_pll_disabled(dev_priv, PIPE_A);
1455 assert_pll_disabled(dev_priv, PIPE_B);
1456 } else {
1457 phy = DPIO_PHY1;
1458 assert_pll_disabled(dev_priv, PIPE_C);
1459 }
1460
Ville Syrjälä70722462015-04-10 18:21:28 +03001461 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1462 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001463
1464 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001465
1466 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1467 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001468
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001469 /* PHY is fully reset now, so we can enable the PHY state asserts */
1470 dev_priv->chv_phy_assert[phy] = true;
1471
Ville Syrjälä30142272015-07-08 23:46:01 +03001472 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001473}
1474
Ville Syrjälä6669e392015-07-08 23:46:00 +03001475static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1476 enum dpio_channel ch, bool override, unsigned int mask)
1477{
1478 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1479 u32 reg, val, expected, actual;
1480
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001481 /*
1482 * The BIOS can leave the PHY is some weird state
1483 * where it doesn't fully power down some parts.
1484 * Disable the asserts until the PHY has been fully
1485 * reset (ie. the power well has been disabled at
1486 * least once).
1487 */
1488 if (!dev_priv->chv_phy_assert[phy])
1489 return;
1490
Ville Syrjälä6669e392015-07-08 23:46:00 +03001491 if (ch == DPIO_CH0)
1492 reg = _CHV_CMN_DW0_CH0;
1493 else
1494 reg = _CHV_CMN_DW6_CH1;
1495
1496 mutex_lock(&dev_priv->sb_lock);
1497 val = vlv_dpio_read(dev_priv, pipe, reg);
1498 mutex_unlock(&dev_priv->sb_lock);
1499
1500 /*
1501 * This assumes !override is only used when the port is disabled.
1502 * All lanes should power down even without the override when
1503 * the port is disabled.
1504 */
1505 if (!override || mask == 0xf) {
1506 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1507 /*
1508 * If CH1 common lane is not active anymore
1509 * (eg. for pipe B DPLL) the entire channel will
1510 * shut down, which causes the common lane registers
1511 * to read as 0. That means we can't actually check
1512 * the lane power down status bits, but as the entire
1513 * register reads as 0 it's a good indication that the
1514 * channel is indeed entirely powered down.
1515 */
1516 if (ch == DPIO_CH1 && val == 0)
1517 expected = 0;
1518 } else if (mask != 0x0) {
1519 expected = DPIO_ANYDL_POWERDOWN;
1520 } else {
1521 expected = 0;
1522 }
1523
1524 if (ch == DPIO_CH0)
1525 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1526 else
1527 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1528 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1529
1530 WARN(actual != expected,
1531 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1532 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1533 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1534 reg, val);
1535}
1536
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001537bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1538 enum dpio_channel ch, bool override)
1539{
1540 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1541 bool was_override;
1542
1543 mutex_lock(&power_domains->lock);
1544
1545 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1546
1547 if (override == was_override)
1548 goto out;
1549
1550 if (override)
1551 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1552 else
1553 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1554
1555 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1556
1557 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1558 phy, ch, dev_priv->chv_phy_control);
1559
Ville Syrjälä30142272015-07-08 23:46:01 +03001560 assert_chv_phy_status(dev_priv);
1561
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001562out:
1563 mutex_unlock(&power_domains->lock);
1564
1565 return was_override;
1566}
1567
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001568void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1569 bool override, unsigned int mask)
1570{
1571 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1572 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1573 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1574 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1575
1576 mutex_lock(&power_domains->lock);
1577
1578 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1579 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1580
1581 if (override)
1582 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1583 else
1584 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1585
1586 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1587
1588 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1589 phy, ch, mask, dev_priv->chv_phy_control);
1590
Ville Syrjälä30142272015-07-08 23:46:01 +03001591 assert_chv_phy_status(dev_priv);
1592
Ville Syrjälä6669e392015-07-08 23:46:00 +03001593 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1594
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001595 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001596}
1597
1598static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1599 struct i915_power_well *power_well)
1600{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001601 enum pipe pipe = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001602 bool enabled;
1603 u32 state, ctrl;
1604
1605 mutex_lock(&dev_priv->rps.hw_lock);
1606
1607 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1608 /*
1609 * We only ever set the power-on and power-gate states, anything
1610 * else is unexpected.
1611 */
1612 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1613 enabled = state == DP_SSS_PWR_ON(pipe);
1614
1615 /*
1616 * A transient state at this point would mean some unexpected party
1617 * is poking at the power controls too.
1618 */
1619 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1620 WARN_ON(ctrl << 16 != state);
1621
1622 mutex_unlock(&dev_priv->rps.hw_lock);
1623
1624 return enabled;
1625}
1626
1627static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1628 struct i915_power_well *power_well,
1629 bool enable)
1630{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001631 enum pipe pipe = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001632 u32 state;
1633 u32 ctrl;
1634
1635 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1636
1637 mutex_lock(&dev_priv->rps.hw_lock);
1638
1639#define COND \
1640 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1641
1642 if (COND)
1643 goto out;
1644
1645 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1646 ctrl &= ~DP_SSC_MASK(pipe);
1647 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1648 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1649
1650 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001651 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001652 state,
1653 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1654
1655#undef COND
1656
1657out:
1658 mutex_unlock(&dev_priv->rps.hw_lock);
1659}
1660
1661static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1662 struct i915_power_well *power_well)
1663{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001664 WARN_ON_ONCE(power_well->id != PIPE_A);
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001665
Daniel Vetter9c065a72014-09-30 10:56:38 +02001666 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1667}
1668
1669static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1670 struct i915_power_well *power_well)
1671{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001672 WARN_ON_ONCE(power_well->id != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001673
1674 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001675
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001676 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001677}
1678
1679static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1680 struct i915_power_well *power_well)
1681{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001682 WARN_ON_ONCE(power_well->id != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001683
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001684 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001685
Daniel Vetter9c065a72014-09-30 10:56:38 +02001686 chv_set_pipe_power_well(dev_priv, power_well, false);
1687}
1688
Imre Deak09731282016-02-17 14:17:42 +02001689static void
1690__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
1691 enum intel_display_power_domain domain)
1692{
1693 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1694 struct i915_power_well *power_well;
1695 int i;
1696
Imre Deakb409ca92016-06-13 16:44:33 +03001697 for_each_power_well(i, power_well, BIT(domain), power_domains)
1698 intel_power_well_get(dev_priv, power_well);
Imre Deak09731282016-02-17 14:17:42 +02001699
1700 power_domains->domain_use_count[domain]++;
1701}
1702
Daniel Vettere4e76842014-09-30 10:56:42 +02001703/**
1704 * intel_display_power_get - grab a power domain reference
1705 * @dev_priv: i915 device instance
1706 * @domain: power domain to reference
1707 *
1708 * This function grabs a power domain reference for @domain and ensures that the
1709 * power domain and all its parents are powered up. Therefore users should only
1710 * grab a reference to the innermost power domain they need.
1711 *
1712 * Any power domain reference obtained by this function must have a symmetric
1713 * call to intel_display_power_put() to release the reference again.
1714 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001715void intel_display_power_get(struct drm_i915_private *dev_priv,
1716 enum intel_display_power_domain domain)
1717{
Imre Deak09731282016-02-17 14:17:42 +02001718 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001719
1720 intel_runtime_pm_get(dev_priv);
1721
Imre Deak09731282016-02-17 14:17:42 +02001722 mutex_lock(&power_domains->lock);
1723
1724 __intel_display_power_get_domain(dev_priv, domain);
1725
1726 mutex_unlock(&power_domains->lock);
1727}
1728
1729/**
1730 * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
1731 * @dev_priv: i915 device instance
1732 * @domain: power domain to reference
1733 *
1734 * This function grabs a power domain reference for @domain and ensures that the
1735 * power domain and all its parents are powered up. Therefore users should only
1736 * grab a reference to the innermost power domain they need.
1737 *
1738 * Any power domain reference obtained by this function must have a symmetric
1739 * call to intel_display_power_put() to release the reference again.
1740 */
1741bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1742 enum intel_display_power_domain domain)
1743{
1744 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1745 bool is_enabled;
1746
1747 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1748 return false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001749
1750 mutex_lock(&power_domains->lock);
1751
Imre Deak09731282016-02-17 14:17:42 +02001752 if (__intel_display_power_is_enabled(dev_priv, domain)) {
1753 __intel_display_power_get_domain(dev_priv, domain);
1754 is_enabled = true;
1755 } else {
1756 is_enabled = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001757 }
1758
Daniel Vetter9c065a72014-09-30 10:56:38 +02001759 mutex_unlock(&power_domains->lock);
Imre Deak09731282016-02-17 14:17:42 +02001760
1761 if (!is_enabled)
1762 intel_runtime_pm_put(dev_priv);
1763
1764 return is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001765}
1766
Daniel Vettere4e76842014-09-30 10:56:42 +02001767/**
1768 * intel_display_power_put - release a power domain reference
1769 * @dev_priv: i915 device instance
1770 * @domain: power domain to reference
1771 *
1772 * This function drops the power domain reference obtained by
1773 * intel_display_power_get() and might power down the corresponding hardware
1774 * block right away if this is the last reference.
1775 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001776void intel_display_power_put(struct drm_i915_private *dev_priv,
1777 enum intel_display_power_domain domain)
1778{
1779 struct i915_power_domains *power_domains;
1780 struct i915_power_well *power_well;
1781 int i;
1782
1783 power_domains = &dev_priv->power_domains;
1784
1785 mutex_lock(&power_domains->lock);
1786
Daniel Stone11c86db2015-11-20 15:55:34 +00001787 WARN(!power_domains->domain_use_count[domain],
1788 "Use count on domain %s is already zero\n",
1789 intel_display_power_domain_str(domain));
Daniel Vetter9c065a72014-09-30 10:56:38 +02001790 power_domains->domain_use_count[domain]--;
1791
Imre Deakb409ca92016-06-13 16:44:33 +03001792 for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
1793 intel_power_well_put(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001794
1795 mutex_unlock(&power_domains->lock);
1796
1797 intel_runtime_pm_put(dev_priv);
1798}
1799
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001800#define HSW_DISPLAY_POWER_DOMAINS ( \
1801 BIT(POWER_DOMAIN_PIPE_B) | \
1802 BIT(POWER_DOMAIN_PIPE_C) | \
1803 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1804 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1805 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1806 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1807 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1808 BIT(POWER_DOMAIN_TRANSCODER_C) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001809 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1810 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1811 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001812 BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1813 BIT(POWER_DOMAIN_VGA) | \
1814 BIT(POWER_DOMAIN_AUDIO) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001815 BIT(POWER_DOMAIN_INIT))
1816
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001817#define BDW_DISPLAY_POWER_DOMAINS ( \
1818 BIT(POWER_DOMAIN_PIPE_B) | \
1819 BIT(POWER_DOMAIN_PIPE_C) | \
1820 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1821 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1822 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1823 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1824 BIT(POWER_DOMAIN_TRANSCODER_C) | \
1825 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1826 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1827 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1828 BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1829 BIT(POWER_DOMAIN_VGA) | \
1830 BIT(POWER_DOMAIN_AUDIO) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001831 BIT(POWER_DOMAIN_INIT))
1832
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001833#define VLV_DISPLAY_POWER_DOMAINS ( \
1834 BIT(POWER_DOMAIN_PIPE_A) | \
1835 BIT(POWER_DOMAIN_PIPE_B) | \
1836 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1837 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1838 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1839 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1840 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1841 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1842 BIT(POWER_DOMAIN_PORT_DSI) | \
1843 BIT(POWER_DOMAIN_PORT_CRT) | \
1844 BIT(POWER_DOMAIN_VGA) | \
1845 BIT(POWER_DOMAIN_AUDIO) | \
1846 BIT(POWER_DOMAIN_AUX_B) | \
1847 BIT(POWER_DOMAIN_AUX_C) | \
1848 BIT(POWER_DOMAIN_GMBUS) | \
1849 BIT(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001850
1851#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001852 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1853 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001854 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001855 BIT(POWER_DOMAIN_AUX_B) | \
1856 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001857 BIT(POWER_DOMAIN_INIT))
1858
1859#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001860 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001861 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001862 BIT(POWER_DOMAIN_INIT))
1863
1864#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001865 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001866 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001867 BIT(POWER_DOMAIN_INIT))
1868
1869#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001870 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001871 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001872 BIT(POWER_DOMAIN_INIT))
1873
1874#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001875 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001876 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001877 BIT(POWER_DOMAIN_INIT))
1878
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001879#define CHV_DISPLAY_POWER_DOMAINS ( \
1880 BIT(POWER_DOMAIN_PIPE_A) | \
1881 BIT(POWER_DOMAIN_PIPE_B) | \
1882 BIT(POWER_DOMAIN_PIPE_C) | \
1883 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1884 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1885 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1886 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1887 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1888 BIT(POWER_DOMAIN_TRANSCODER_C) | \
1889 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1890 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1891 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1892 BIT(POWER_DOMAIN_PORT_DSI) | \
1893 BIT(POWER_DOMAIN_VGA) | \
1894 BIT(POWER_DOMAIN_AUDIO) | \
1895 BIT(POWER_DOMAIN_AUX_B) | \
1896 BIT(POWER_DOMAIN_AUX_C) | \
1897 BIT(POWER_DOMAIN_AUX_D) | \
1898 BIT(POWER_DOMAIN_GMBUS) | \
1899 BIT(POWER_DOMAIN_INIT))
1900
Daniel Vetter9c065a72014-09-30 10:56:38 +02001901#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001902 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1903 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001904 BIT(POWER_DOMAIN_AUX_B) | \
1905 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001906 BIT(POWER_DOMAIN_INIT))
1907
1908#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001909 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001910 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001911 BIT(POWER_DOMAIN_INIT))
1912
Daniel Vetter9c065a72014-09-30 10:56:38 +02001913static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1914 .sync_hw = i9xx_always_on_power_well_noop,
1915 .enable = i9xx_always_on_power_well_noop,
1916 .disable = i9xx_always_on_power_well_noop,
1917 .is_enabled = i9xx_always_on_power_well_enabled,
1918};
1919
1920static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1921 .sync_hw = chv_pipe_power_well_sync_hw,
1922 .enable = chv_pipe_power_well_enable,
1923 .disable = chv_pipe_power_well_disable,
1924 .is_enabled = chv_pipe_power_well_enabled,
1925};
1926
1927static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1928 .sync_hw = vlv_power_well_sync_hw,
1929 .enable = chv_dpio_cmn_power_well_enable,
1930 .disable = chv_dpio_cmn_power_well_disable,
1931 .is_enabled = vlv_power_well_enabled,
1932};
1933
1934static struct i915_power_well i9xx_always_on_power_well[] = {
1935 {
1936 .name = "always-on",
1937 .always_on = 1,
1938 .domains = POWER_DOMAIN_MASK,
1939 .ops = &i9xx_always_on_power_well_ops,
1940 },
1941};
1942
1943static const struct i915_power_well_ops hsw_power_well_ops = {
1944 .sync_hw = hsw_power_well_sync_hw,
1945 .enable = hsw_power_well_enable,
1946 .disable = hsw_power_well_disable,
1947 .is_enabled = hsw_power_well_enabled,
1948};
1949
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001950static const struct i915_power_well_ops skl_power_well_ops = {
1951 .sync_hw = skl_power_well_sync_hw,
1952 .enable = skl_power_well_enable,
1953 .disable = skl_power_well_disable,
1954 .is_enabled = skl_power_well_enabled,
1955};
1956
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001957static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1958 .sync_hw = gen9_dc_off_power_well_sync_hw,
1959 .enable = gen9_dc_off_power_well_enable,
1960 .disable = gen9_dc_off_power_well_disable,
1961 .is_enabled = gen9_dc_off_power_well_enabled,
1962};
1963
Imre Deak9c8d0b82016-06-13 16:44:34 +03001964static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
1965 .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
1966 .enable = bxt_dpio_cmn_power_well_enable,
1967 .disable = bxt_dpio_cmn_power_well_disable,
1968 .is_enabled = bxt_dpio_cmn_power_well_enabled,
1969};
1970
Daniel Vetter9c065a72014-09-30 10:56:38 +02001971static struct i915_power_well hsw_power_wells[] = {
1972 {
1973 .name = "always-on",
1974 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001975 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001976 .ops = &i9xx_always_on_power_well_ops,
1977 },
1978 {
1979 .name = "display",
1980 .domains = HSW_DISPLAY_POWER_DOMAINS,
1981 .ops = &hsw_power_well_ops,
1982 },
1983};
1984
1985static struct i915_power_well bdw_power_wells[] = {
1986 {
1987 .name = "always-on",
1988 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001989 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001990 .ops = &i9xx_always_on_power_well_ops,
1991 },
1992 {
1993 .name = "display",
1994 .domains = BDW_DISPLAY_POWER_DOMAINS,
1995 .ops = &hsw_power_well_ops,
1996 },
1997};
1998
1999static const struct i915_power_well_ops vlv_display_power_well_ops = {
2000 .sync_hw = vlv_power_well_sync_hw,
2001 .enable = vlv_display_power_well_enable,
2002 .disable = vlv_display_power_well_disable,
2003 .is_enabled = vlv_power_well_enabled,
2004};
2005
2006static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
2007 .sync_hw = vlv_power_well_sync_hw,
2008 .enable = vlv_dpio_cmn_power_well_enable,
2009 .disable = vlv_dpio_cmn_power_well_disable,
2010 .is_enabled = vlv_power_well_enabled,
2011};
2012
2013static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
2014 .sync_hw = vlv_power_well_sync_hw,
2015 .enable = vlv_power_well_enable,
2016 .disable = vlv_power_well_disable,
2017 .is_enabled = vlv_power_well_enabled,
2018};
2019
2020static struct i915_power_well vlv_power_wells[] = {
2021 {
2022 .name = "always-on",
2023 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002024 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002025 .ops = &i9xx_always_on_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002026 .id = PUNIT_POWER_WELL_ALWAYS_ON,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002027 },
2028 {
2029 .name = "display",
2030 .domains = VLV_DISPLAY_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002031 .id = PUNIT_POWER_WELL_DISP2D,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002032 .ops = &vlv_display_power_well_ops,
2033 },
2034 {
2035 .name = "dpio-tx-b-01",
2036 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2037 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2038 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2039 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2040 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002041 .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002042 },
2043 {
2044 .name = "dpio-tx-b-23",
2045 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2046 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2047 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2048 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2049 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002050 .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002051 },
2052 {
2053 .name = "dpio-tx-c-01",
2054 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2055 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2056 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2057 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2058 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002059 .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002060 },
2061 {
2062 .name = "dpio-tx-c-23",
2063 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2064 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2065 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2066 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2067 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002068 .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002069 },
2070 {
2071 .name = "dpio-common",
2072 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002073 .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002074 .ops = &vlv_dpio_cmn_power_well_ops,
2075 },
2076};
2077
2078static struct i915_power_well chv_power_wells[] = {
2079 {
2080 .name = "always-on",
2081 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002082 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002083 .ops = &i9xx_always_on_power_well_ops,
2084 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002085 {
2086 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002087 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03002088 * Pipe A power well is the new disp2d well. Pipe B and C
2089 * power wells don't actually exist. Pipe A power well is
2090 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002091 */
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03002092 .domains = CHV_DISPLAY_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002093 .id = PIPE_A,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002094 .ops = &chv_pipe_power_well_ops,
2095 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002096 {
2097 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002098 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002099 .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002100 .ops = &chv_dpio_cmn_power_well_ops,
2101 },
2102 {
2103 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002104 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002105 .id = PUNIT_POWER_WELL_DPIO_CMN_D,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002106 .ops = &chv_dpio_cmn_power_well_ops,
2107 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002108};
2109
Suketu Shah5aefb232015-04-16 14:22:10 +05302110bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
2111 int power_well_id)
2112{
2113 struct i915_power_well *power_well;
2114 bool ret;
2115
2116 power_well = lookup_power_well(dev_priv, power_well_id);
2117 ret = power_well->ops->is_enabled(dev_priv, power_well);
2118
2119 return ret;
2120}
2121
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002122static struct i915_power_well skl_power_wells[] = {
2123 {
2124 .name = "always-on",
2125 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002126 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002127 .ops = &i9xx_always_on_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002128 .id = SKL_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002129 },
2130 {
2131 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02002132 /* Handled by the DMC firmware */
2133 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002134 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002135 .id = SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002136 },
2137 {
2138 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02002139 /* Handled by the DMC firmware */
2140 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002141 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002142 .id = SKL_DISP_PW_MISC_IO,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002143 },
2144 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002145 .name = "DC off",
2146 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
2147 .ops = &gen9_dc_off_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002148 .id = SKL_DISP_PW_DC_OFF,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002149 },
2150 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002151 .name = "power well 2",
2152 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2153 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002154 .id = SKL_DISP_PW_2,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002155 },
2156 {
2157 .name = "DDI A/E power well",
2158 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
2159 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002160 .id = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002161 },
2162 {
2163 .name = "DDI B power well",
2164 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
2165 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002166 .id = SKL_DISP_PW_DDI_B,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002167 },
2168 {
2169 .name = "DDI C power well",
2170 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
2171 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002172 .id = SKL_DISP_PW_DDI_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002173 },
2174 {
2175 .name = "DDI D power well",
2176 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
2177 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002178 .id = SKL_DISP_PW_DDI_D,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002179 },
2180};
2181
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302182static struct i915_power_well bxt_power_wells[] = {
2183 {
2184 .name = "always-on",
2185 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002186 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302187 .ops = &i9xx_always_on_power_well_ops,
2188 },
2189 {
2190 .name = "power well 1",
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002191 .domains = 0,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302192 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002193 .id = SKL_DISP_PW_1,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302194 },
2195 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002196 .name = "DC off",
2197 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
2198 .ops = &gen9_dc_off_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002199 .id = SKL_DISP_PW_DC_OFF,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002200 },
2201 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302202 .name = "power well 2",
2203 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2204 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002205 .id = SKL_DISP_PW_2,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002206 },
Imre Deak9c8d0b82016-06-13 16:44:34 +03002207 {
2208 .name = "dpio-common-a",
2209 .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
2210 .ops = &bxt_dpio_cmn_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002211 .id = BXT_DPIO_CMN_A,
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03002212 .data = DPIO_PHY1,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002213 },
2214 {
2215 .name = "dpio-common-bc",
2216 .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
2217 .ops = &bxt_dpio_cmn_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002218 .id = BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03002219 .data = DPIO_PHY0,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002220 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302221};
2222
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002223static struct i915_power_well glk_power_wells[] = {
2224 {
2225 .name = "always-on",
2226 .always_on = 1,
2227 .domains = POWER_DOMAIN_MASK,
2228 .ops = &i9xx_always_on_power_well_ops,
2229 },
2230 {
2231 .name = "power well 1",
2232 /* Handled by the DMC firmware */
2233 .domains = 0,
2234 .ops = &skl_power_well_ops,
2235 .id = SKL_DISP_PW_1,
2236 },
2237 {
2238 .name = "DC off",
2239 .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
2240 .ops = &gen9_dc_off_power_well_ops,
2241 .id = SKL_DISP_PW_DC_OFF,
2242 },
2243 {
2244 .name = "power well 2",
2245 .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2246 .ops = &skl_power_well_ops,
2247 .id = SKL_DISP_PW_2,
2248 },
2249 {
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02002250 .name = "dpio-common-a",
2251 .domains = GLK_DPIO_CMN_A_POWER_DOMAINS,
2252 .ops = &bxt_dpio_cmn_power_well_ops,
2253 .id = BXT_DPIO_CMN_A,
2254 .data = DPIO_PHY1,
2255 },
2256 {
2257 .name = "dpio-common-b",
2258 .domains = GLK_DPIO_CMN_B_POWER_DOMAINS,
2259 .ops = &bxt_dpio_cmn_power_well_ops,
2260 .id = BXT_DPIO_CMN_BC,
2261 .data = DPIO_PHY0,
2262 },
2263 {
2264 .name = "dpio-common-c",
2265 .domains = GLK_DPIO_CMN_C_POWER_DOMAINS,
2266 .ops = &bxt_dpio_cmn_power_well_ops,
2267 .id = GLK_DPIO_CMN_C,
2268 .data = DPIO_PHY2,
2269 },
2270 {
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002271 .name = "AUX A",
2272 .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
2273 .ops = &skl_power_well_ops,
2274 .id = GLK_DISP_PW_AUX_A,
2275 },
2276 {
2277 .name = "AUX B",
2278 .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
2279 .ops = &skl_power_well_ops,
2280 .id = GLK_DISP_PW_AUX_B,
2281 },
2282 {
2283 .name = "AUX C",
2284 .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
2285 .ops = &skl_power_well_ops,
2286 .id = GLK_DISP_PW_AUX_C,
2287 },
2288 {
2289 .name = "DDI A power well",
2290 .domains = GLK_DISPLAY_DDI_A_POWER_DOMAINS,
2291 .ops = &skl_power_well_ops,
2292 .id = GLK_DISP_PW_DDI_A,
2293 },
2294 {
2295 .name = "DDI B power well",
2296 .domains = GLK_DISPLAY_DDI_B_POWER_DOMAINS,
2297 .ops = &skl_power_well_ops,
2298 .id = SKL_DISP_PW_DDI_B,
2299 },
2300 {
2301 .name = "DDI C power well",
2302 .domains = GLK_DISPLAY_DDI_C_POWER_DOMAINS,
2303 .ops = &skl_power_well_ops,
2304 .id = SKL_DISP_PW_DDI_C,
2305 },
2306};
2307
Imre Deak1b0e3a02015-11-05 23:04:11 +02002308static int
2309sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
2310 int disable_power_well)
2311{
2312 if (disable_power_well >= 0)
2313 return !!disable_power_well;
2314
Imre Deak1b0e3a02015-11-05 23:04:11 +02002315 return 1;
2316}
2317
Imre Deaka37baf32016-02-29 22:49:03 +02002318static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
2319 int enable_dc)
2320{
2321 uint32_t mask;
2322 int requested_dc;
2323 int max_dc;
2324
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002325 if (IS_GEN9_BC(dev_priv)) {
Imre Deaka37baf32016-02-29 22:49:03 +02002326 max_dc = 2;
2327 mask = 0;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002328 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deaka37baf32016-02-29 22:49:03 +02002329 max_dc = 1;
2330 /*
2331 * DC9 has a separate HW flow from the rest of the DC states,
2332 * not depending on the DMC firmware. It's needed by system
2333 * suspend/resume, so allow it unconditionally.
2334 */
2335 mask = DC_STATE_EN_DC9;
2336 } else {
2337 max_dc = 0;
2338 mask = 0;
2339 }
2340
Imre Deak66e2c4c2016-02-29 22:49:04 +02002341 if (!i915.disable_power_well)
2342 max_dc = 0;
2343
Imre Deaka37baf32016-02-29 22:49:03 +02002344 if (enable_dc >= 0 && enable_dc <= max_dc) {
2345 requested_dc = enable_dc;
2346 } else if (enable_dc == -1) {
2347 requested_dc = max_dc;
2348 } else if (enable_dc > max_dc && enable_dc <= 2) {
2349 DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
2350 enable_dc, max_dc);
2351 requested_dc = max_dc;
2352 } else {
2353 DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
2354 requested_dc = max_dc;
2355 }
2356
2357 if (requested_dc > 1)
2358 mask |= DC_STATE_EN_UPTO_DC6;
2359 if (requested_dc > 0)
2360 mask |= DC_STATE_EN_UPTO_DC5;
2361
2362 DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
2363
2364 return mask;
2365}
2366
Daniel Vetter9c065a72014-09-30 10:56:38 +02002367#define set_power_wells(power_domains, __power_wells) ({ \
2368 (power_domains)->power_wells = (__power_wells); \
2369 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
2370})
2371
Daniel Vettere4e76842014-09-30 10:56:42 +02002372/**
2373 * intel_power_domains_init - initializes the power domain structures
2374 * @dev_priv: i915 device instance
2375 *
2376 * Initializes the power domain structures for @dev_priv depending upon the
2377 * supported platform.
2378 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002379int intel_power_domains_init(struct drm_i915_private *dev_priv)
2380{
2381 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2382
Imre Deak1b0e3a02015-11-05 23:04:11 +02002383 i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
2384 i915.disable_power_well);
Imre Deaka37baf32016-02-29 22:49:03 +02002385 dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
2386 i915.enable_dc);
Imre Deak1b0e3a02015-11-05 23:04:11 +02002387
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01002388 BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
2389
Daniel Vetter9c065a72014-09-30 10:56:38 +02002390 mutex_init(&power_domains->lock);
2391
2392 /*
2393 * The enabling order will be from lower to higher indexed wells,
2394 * the disabling order is reversed.
2395 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002396 if (IS_HASWELL(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002397 set_power_wells(power_domains, hsw_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002398 } else if (IS_BROADWELL(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002399 set_power_wells(power_domains, bdw_power_wells);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002400 } else if (IS_GEN9_BC(dev_priv)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002401 set_power_wells(power_domains, skl_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002402 } else if (IS_BROXTON(dev_priv)) {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302403 set_power_wells(power_domains, bxt_power_wells);
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002404 } else if (IS_GEMINILAKE(dev_priv)) {
2405 set_power_wells(power_domains, glk_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002406 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002407 set_power_wells(power_domains, chv_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002408 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002409 set_power_wells(power_domains, vlv_power_wells);
2410 } else {
2411 set_power_wells(power_domains, i9xx_always_on_power_well);
2412 }
2413
2414 return 0;
2415}
2416
Daniel Vettere4e76842014-09-30 10:56:42 +02002417/**
2418 * intel_power_domains_fini - finalizes the power domain structures
2419 * @dev_priv: i915 device instance
2420 *
2421 * Finalizes the power domain structures for @dev_priv depending upon the
2422 * supported platform. This function also disables runtime pm and ensures that
2423 * the device stays powered up so that the driver can be reloaded.
2424 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002425void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002426{
David Weinehallc49d13e2016-08-22 13:32:42 +03002427 struct device *kdev = &dev_priv->drm.pdev->dev;
Imre Deak25b181b2015-12-17 13:44:56 +02002428
Imre Deakaabee1b2015-12-15 20:10:29 +02002429 /*
2430 * The i915.ko module is still not prepared to be loaded when
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002431 * the power well is not enabled, so just enable it in case
Imre Deakaabee1b2015-12-15 20:10:29 +02002432 * we're going to unload/reload.
2433 * The following also reacquires the RPM reference the core passed
2434 * to the driver during loading, which is dropped in
2435 * intel_runtime_pm_enable(). We have to hand back the control of the
2436 * device to the core with this reference held.
2437 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002438 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002439
2440 /* Remove the refcount we took to keep power well support disabled. */
2441 if (!i915.disable_power_well)
2442 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak25b181b2015-12-17 13:44:56 +02002443
2444 /*
2445 * Remove the refcount we took in intel_runtime_pm_enable() in case
2446 * the platform doesn't support runtime PM.
2447 */
2448 if (!HAS_RUNTIME_PM(dev_priv))
David Weinehallc49d13e2016-08-22 13:32:42 +03002449 pm_runtime_put(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002450}
2451
Imre Deak30eade12015-11-04 19:24:13 +02002452static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002453{
2454 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2455 struct i915_power_well *power_well;
2456 int i;
2457
2458 mutex_lock(&power_domains->lock);
2459 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
2460 power_well->ops->sync_hw(dev_priv, power_well);
2461 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
2462 power_well);
2463 }
2464 mutex_unlock(&power_domains->lock);
2465}
2466
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002467static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
2468{
2469 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
2470 POSTING_READ(DBUF_CTL);
2471
2472 udelay(10);
2473
2474 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
2475 DRM_ERROR("DBuf power enable timeout\n");
2476}
2477
2478static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
2479{
2480 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
2481 POSTING_READ(DBUF_CTL);
2482
2483 udelay(10);
2484
2485 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
2486 DRM_ERROR("DBuf power disable timeout!\n");
2487}
2488
Imre Deak73dfc222015-11-17 17:33:53 +02002489static void skl_display_core_init(struct drm_i915_private *dev_priv,
Imre Deak443a93a2016-04-04 15:42:57 +03002490 bool resume)
Imre Deak73dfc222015-11-17 17:33:53 +02002491{
2492 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03002493 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02002494 uint32_t val;
2495
Imre Deakd26fa1d2015-11-04 19:24:17 +02002496 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2497
Imre Deak73dfc222015-11-17 17:33:53 +02002498 /* enable PCH reset handshake */
2499 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2500 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
2501
2502 /* enable PG1 and Misc I/O */
2503 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03002504
2505 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2506 intel_power_well_enable(dev_priv, well);
2507
2508 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
2509 intel_power_well_enable(dev_priv, well);
2510
Imre Deak73dfc222015-11-17 17:33:53 +02002511 mutex_unlock(&power_domains->lock);
2512
Imre Deak73dfc222015-11-17 17:33:53 +02002513 skl_init_cdclk(dev_priv);
2514
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002515 gen9_dbuf_enable(dev_priv);
2516
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03002517 if (resume && dev_priv->csr.dmc_payload)
Imre Deak2abc5252016-03-04 21:57:41 +02002518 intel_csr_load_program(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002519}
2520
2521static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
2522{
2523 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03002524 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02002525
Imre Deakd26fa1d2015-11-04 19:24:17 +02002526 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2527
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002528 gen9_dbuf_disable(dev_priv);
2529
Imre Deak73dfc222015-11-17 17:33:53 +02002530 skl_uninit_cdclk(dev_priv);
2531
2532 /* The spec doesn't call for removing the reset handshake flag */
2533 /* disable PG1 and Misc I/O */
Imre Deak443a93a2016-04-04 15:42:57 +03002534
Imre Deak73dfc222015-11-17 17:33:53 +02002535 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03002536
2537 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
2538 intel_power_well_disable(dev_priv, well);
2539
2540 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2541 intel_power_well_disable(dev_priv, well);
2542
Imre Deak73dfc222015-11-17 17:33:53 +02002543 mutex_unlock(&power_domains->lock);
2544}
2545
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002546void bxt_display_core_init(struct drm_i915_private *dev_priv,
2547 bool resume)
2548{
2549 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2550 struct i915_power_well *well;
2551 uint32_t val;
2552
2553 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2554
2555 /*
2556 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
2557 * or else the reset will hang because there is no PCH to respond.
2558 * Move the handshake programming to initialization sequence.
2559 * Previously was left up to BIOS.
2560 */
2561 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2562 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
2563 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
2564
2565 /* Enable PG1 */
2566 mutex_lock(&power_domains->lock);
2567
2568 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2569 intel_power_well_enable(dev_priv, well);
2570
2571 mutex_unlock(&power_domains->lock);
2572
Imre Deak324513c2016-06-13 16:44:36 +03002573 bxt_init_cdclk(dev_priv);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002574
2575 gen9_dbuf_enable(dev_priv);
2576
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002577 if (resume && dev_priv->csr.dmc_payload)
2578 intel_csr_load_program(dev_priv);
2579}
2580
2581void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
2582{
2583 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2584 struct i915_power_well *well;
2585
2586 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2587
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002588 gen9_dbuf_disable(dev_priv);
2589
Imre Deak324513c2016-06-13 16:44:36 +03002590 bxt_uninit_cdclk(dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002591
2592 /* The spec doesn't call for removing the reset handshake flag */
2593
2594 /* Disable PG1 */
2595 mutex_lock(&power_domains->lock);
2596
2597 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2598 intel_power_well_disable(dev_priv, well);
2599
2600 mutex_unlock(&power_domains->lock);
2601}
2602
Ville Syrjälä70722462015-04-10 18:21:28 +03002603static void chv_phy_control_init(struct drm_i915_private *dev_priv)
2604{
2605 struct i915_power_well *cmn_bc =
2606 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2607 struct i915_power_well *cmn_d =
2608 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
2609
2610 /*
2611 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
2612 * workaround never ever read DISPLAY_PHY_CONTROL, and
2613 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002614 * power well state and lane status to reconstruct the
2615 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03002616 */
2617 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03002618 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
2619 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002620 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
2621 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
2622 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
2623
2624 /*
2625 * If all lanes are disabled we leave the override disabled
2626 * with all power down bits cleared to match the state we
2627 * would use after disabling the port. Otherwise enable the
2628 * override and set the lane powerdown bits accding to the
2629 * current lane status.
2630 */
2631 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
2632 uint32_t status = I915_READ(DPLL(PIPE_A));
2633 unsigned int mask;
2634
2635 mask = status & DPLL_PORTB_READY_MASK;
2636 if (mask == 0xf)
2637 mask = 0x0;
2638 else
2639 dev_priv->chv_phy_control |=
2640 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
2641
2642 dev_priv->chv_phy_control |=
2643 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
2644
2645 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
2646 if (mask == 0xf)
2647 mask = 0x0;
2648 else
2649 dev_priv->chv_phy_control |=
2650 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
2651
2652 dev_priv->chv_phy_control |=
2653 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
2654
Ville Syrjälä70722462015-04-10 18:21:28 +03002655 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002656
2657 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
2658 } else {
2659 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002660 }
2661
2662 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
2663 uint32_t status = I915_READ(DPIO_PHY_STATUS);
2664 unsigned int mask;
2665
2666 mask = status & DPLL_PORTD_READY_MASK;
2667
2668 if (mask == 0xf)
2669 mask = 0x0;
2670 else
2671 dev_priv->chv_phy_control |=
2672 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
2673
2674 dev_priv->chv_phy_control |=
2675 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
2676
Ville Syrjälä70722462015-04-10 18:21:28 +03002677 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002678
2679 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
2680 } else {
2681 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002682 }
2683
2684 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
2685
2686 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
2687 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03002688}
2689
Daniel Vetter9c065a72014-09-30 10:56:38 +02002690static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
2691{
2692 struct i915_power_well *cmn =
2693 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2694 struct i915_power_well *disp2d =
2695 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
2696
Daniel Vetter9c065a72014-09-30 10:56:38 +02002697 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03002698 if (cmn->ops->is_enabled(dev_priv, cmn) &&
2699 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02002700 I915_READ(DPIO_CTL) & DPIO_CMNRST)
2701 return;
2702
2703 DRM_DEBUG_KMS("toggling display PHY side reset\n");
2704
2705 /* cmnlane needs DPLL registers */
2706 disp2d->ops->enable(dev_priv, disp2d);
2707
2708 /*
2709 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
2710 * Need to assert and de-assert PHY SB reset by gating the
2711 * common lane power, then un-gating it.
2712 * Simply ungating isn't enough to reset the PHY enough to get
2713 * ports and lanes running.
2714 */
2715 cmn->ops->disable(dev_priv, cmn);
2716}
2717
Daniel Vettere4e76842014-09-30 10:56:42 +02002718/**
2719 * intel_power_domains_init_hw - initialize hardware power domain state
2720 * @dev_priv: i915 device instance
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002721 * @resume: Called from resume code paths or not
Daniel Vettere4e76842014-09-30 10:56:42 +02002722 *
2723 * This function initializes the hardware power domain state and enables all
2724 * power domains using intel_display_set_init_power().
2725 */
Imre Deak73dfc222015-11-17 17:33:53 +02002726void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002727{
Daniel Vetter9c065a72014-09-30 10:56:38 +02002728 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2729
2730 power_domains->initializing = true;
2731
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002732 if (IS_GEN9_BC(dev_priv)) {
Imre Deak73dfc222015-11-17 17:33:53 +02002733 skl_display_core_init(dev_priv, resume);
Ander Conselvan de Oliveirab817c442016-12-02 10:23:56 +02002734 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002735 bxt_display_core_init(dev_priv, resume);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002736 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03002737 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002738 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03002739 mutex_unlock(&power_domains->lock);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002740 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002741 mutex_lock(&power_domains->lock);
2742 vlv_cmnlane_wa(dev_priv);
2743 mutex_unlock(&power_domains->lock);
2744 }
2745
2746 /* For now, we need the power well to be always enabled. */
2747 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002748 /* Disable power support if the user asked so. */
2749 if (!i915.disable_power_well)
2750 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02002751 intel_power_domains_sync_hw(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002752 power_domains->initializing = false;
2753}
2754
Daniel Vettere4e76842014-09-30 10:56:42 +02002755/**
Imre Deak73dfc222015-11-17 17:33:53 +02002756 * intel_power_domains_suspend - suspend power domain state
2757 * @dev_priv: i915 device instance
2758 *
2759 * This function prepares the hardware power domain state before entering
2760 * system suspend. It must be paired with intel_power_domains_init_hw().
2761 */
2762void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
2763{
Imre Deakd314cd42015-11-17 17:44:23 +02002764 /*
2765 * Even if power well support was disabled we still want to disable
2766 * power wells while we are system suspended.
2767 */
2768 if (!i915.disable_power_well)
2769 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2622d792016-02-29 22:49:02 +02002770
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002771 if (IS_GEN9_BC(dev_priv))
Imre Deak2622d792016-02-29 22:49:02 +02002772 skl_display_core_uninit(dev_priv);
Ander Conselvan de Oliveirab817c442016-12-02 10:23:56 +02002773 else if (IS_GEN9_LP(dev_priv))
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002774 bxt_display_core_uninit(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002775}
2776
2777/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002778 * intel_runtime_pm_get - grab a runtime pm reference
2779 * @dev_priv: i915 device instance
2780 *
2781 * This function grabs a device-level runtime pm reference (mostly used for GEM
2782 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2783 *
2784 * Any runtime pm reference obtained by this function must have a symmetric
2785 * call to intel_runtime_pm_put() to release the reference again.
2786 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002787void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2788{
David Weinehall52a05c32016-08-22 13:32:44 +03002789 struct pci_dev *pdev = dev_priv->drm.pdev;
2790 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002791
David Weinehallc49d13e2016-08-22 13:32:42 +03002792 pm_runtime_get_sync(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02002793
2794 atomic_inc(&dev_priv->pm.wakeref_count);
Imre Deakc9b88462015-12-15 20:10:34 +02002795 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002796}
2797
Daniel Vettere4e76842014-09-30 10:56:42 +02002798/**
Imre Deak09731282016-02-17 14:17:42 +02002799 * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
2800 * @dev_priv: i915 device instance
2801 *
2802 * This function grabs a device-level runtime pm reference if the device is
2803 * already in use and ensures that it is powered up.
2804 *
2805 * Any runtime pm reference obtained by this function must have a symmetric
2806 * call to intel_runtime_pm_put() to release the reference again.
2807 */
2808bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
2809{
David Weinehall52a05c32016-08-22 13:32:44 +03002810 struct pci_dev *pdev = dev_priv->drm.pdev;
2811 struct device *kdev = &pdev->dev;
Imre Deak09731282016-02-17 14:17:42 +02002812
Chris Wilson135dc792016-02-25 21:10:28 +00002813 if (IS_ENABLED(CONFIG_PM)) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002814 int ret = pm_runtime_get_if_in_use(kdev);
Imre Deak09731282016-02-17 14:17:42 +02002815
Chris Wilson135dc792016-02-25 21:10:28 +00002816 /*
2817 * In cases runtime PM is disabled by the RPM core and we get
2818 * an -EINVAL return value we are not supposed to call this
2819 * function, since the power state is undefined. This applies
2820 * atm to the late/early system suspend/resume handlers.
2821 */
2822 WARN_ON_ONCE(ret < 0);
2823 if (ret <= 0)
2824 return false;
2825 }
Imre Deak09731282016-02-17 14:17:42 +02002826
2827 atomic_inc(&dev_priv->pm.wakeref_count);
2828 assert_rpm_wakelock_held(dev_priv);
2829
2830 return true;
2831}
2832
2833/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002834 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2835 * @dev_priv: i915 device instance
2836 *
2837 * This function grabs a device-level runtime pm reference (mostly used for GEM
2838 * code to ensure the GTT or GT is on).
2839 *
2840 * It will _not_ power up the device but instead only check that it's powered
2841 * on. Therefore it is only valid to call this functions from contexts where
2842 * the device is known to be powered up and where trying to power it up would
2843 * result in hilarity and deadlocks. That pretty much means only the system
2844 * suspend/resume code where this is used to grab runtime pm references for
2845 * delayed setup down in work items.
2846 *
2847 * Any runtime pm reference obtained by this function must have a symmetric
2848 * call to intel_runtime_pm_put() to release the reference again.
2849 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002850void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2851{
David Weinehall52a05c32016-08-22 13:32:44 +03002852 struct pci_dev *pdev = dev_priv->drm.pdev;
2853 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002854
Imre Deakc9b88462015-12-15 20:10:34 +02002855 assert_rpm_wakelock_held(dev_priv);
David Weinehallc49d13e2016-08-22 13:32:42 +03002856 pm_runtime_get_noresume(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02002857
2858 atomic_inc(&dev_priv->pm.wakeref_count);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002859}
2860
Daniel Vettere4e76842014-09-30 10:56:42 +02002861/**
2862 * intel_runtime_pm_put - release a runtime pm reference
2863 * @dev_priv: i915 device instance
2864 *
2865 * This function drops the device-level runtime pm reference obtained by
2866 * intel_runtime_pm_get() and might power down the corresponding
2867 * hardware block right away if this is the last reference.
2868 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002869void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2870{
David Weinehall52a05c32016-08-22 13:32:44 +03002871 struct pci_dev *pdev = dev_priv->drm.pdev;
2872 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002873
Imre Deak542db3c2015-12-15 20:10:36 +02002874 assert_rpm_wakelock_held(dev_priv);
Chris Wilson2eedfc72016-10-24 13:42:17 +01002875 atomic_dec(&dev_priv->pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002876
David Weinehallc49d13e2016-08-22 13:32:42 +03002877 pm_runtime_mark_last_busy(kdev);
2878 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002879}
2880
Daniel Vettere4e76842014-09-30 10:56:42 +02002881/**
2882 * intel_runtime_pm_enable - enable runtime pm
2883 * @dev_priv: i915 device instance
2884 *
2885 * This function enables runtime pm at the end of the driver load sequence.
2886 *
2887 * Note that this function does currently not enable runtime pm for the
2888 * subordinate display power domains. That is only done on the first modeset
2889 * using intel_display_set_init_power().
2890 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002891void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002892{
David Weinehall52a05c32016-08-22 13:32:44 +03002893 struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall52a05c32016-08-22 13:32:44 +03002894 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002895
David Weinehallc49d13e2016-08-22 13:32:42 +03002896 pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
2897 pm_runtime_mark_last_busy(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002898
Imre Deak25b181b2015-12-17 13:44:56 +02002899 /*
2900 * Take a permanent reference to disable the RPM functionality and drop
2901 * it only when unloading the driver. Use the low level get/put helpers,
2902 * so the driver's own RPM reference tracking asserts also work on
2903 * platforms without RPM support.
2904 */
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002905 if (!HAS_RUNTIME_PM(dev_priv)) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002906 pm_runtime_dont_use_autosuspend(kdev);
2907 pm_runtime_get_sync(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002908 } else {
David Weinehallc49d13e2016-08-22 13:32:42 +03002909 pm_runtime_use_autosuspend(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002910 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02002911
Imre Deakaabee1b2015-12-15 20:10:29 +02002912 /*
2913 * The core calls the driver load handler with an RPM reference held.
2914 * We drop that here and will reacquire it during unloading in
2915 * intel_power_domains_fini().
2916 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002917 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002918}