blob: 1cea35d8bc79eeaf3c1fa00bce134047db216424 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
Adrian Hunter5a436cc2017-03-20 19:50:31 +020017#include <linux/ktime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080018#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010019#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040020#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080021#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020023#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070024#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030025#include <linux/pm_runtime.h>
Zach Brown92e0c442016-11-02 10:26:16 -050026#include <linux/of.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080027
Pierre Ossman2f730fe2008-03-17 10:29:38 +010028#include <linux/leds.h>
29
Aries Lee22113ef2010-12-15 08:14:24 +010030#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080031#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080032#include <linux/mmc/card.h>
Corneliu Doban85cc1c32015-02-09 16:06:29 -080033#include <linux/mmc/sdio.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080034#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080035
Pierre Ossmand129bce2006-03-24 03:18:17 -080036#include "sdhci.h"
37
38#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmand129bce2006-03-24 03:18:17 -080040#define DBG(f, x...) \
Adrian Hunterf4218652017-03-20 19:50:39 +020041 pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080042
Adrian Hunter85ad90e2017-03-20 19:50:42 +020043#define SDHCI_DUMP(f, x...) \
44 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
45
Arindam Nathb513ea22011-05-05 12:19:04 +053046#define MAX_TUNING_LOOP 40
47
Pierre Ossmandf673b22006-06-30 02:22:31 -070048static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030049static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070050
Pierre Ossmand129bce2006-03-24 03:18:17 -080051static void sdhci_finish_data(struct sdhci_host *);
52
Kevin Liu52983382013-01-31 11:31:37 +080053static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080054
Adrian Hunterd2898172017-03-20 19:50:43 +020055void sdhci_dumpregs(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -080056{
Adrian Hunter85ad90e2017-03-20 19:50:42 +020057 SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -080058
Adrian Hunter85ad90e2017-03-20 19:50:42 +020059 SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
60 sdhci_readl(host, SDHCI_DMA_ADDRESS),
61 sdhci_readw(host, SDHCI_HOST_VERSION));
62 SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
63 sdhci_readw(host, SDHCI_BLOCK_SIZE),
64 sdhci_readw(host, SDHCI_BLOCK_COUNT));
65 SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
66 sdhci_readl(host, SDHCI_ARGUMENT),
67 sdhci_readw(host, SDHCI_TRANSFER_MODE));
68 SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
69 sdhci_readl(host, SDHCI_PRESENT_STATE),
70 sdhci_readb(host, SDHCI_HOST_CONTROL));
71 SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
72 sdhci_readb(host, SDHCI_POWER_CONTROL),
73 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
74 SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
75 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
76 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
77 SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
78 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
79 sdhci_readl(host, SDHCI_INT_STATUS));
80 SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
81 sdhci_readl(host, SDHCI_INT_ENABLE),
82 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
83 SDHCI_DUMP("AC12 err: 0x%08x | Slot int: 0x%08x\n",
84 sdhci_readw(host, SDHCI_ACMD12_ERR),
85 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
86 SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
87 sdhci_readl(host, SDHCI_CAPABILITIES),
88 sdhci_readl(host, SDHCI_CAPABILITIES_1));
89 SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
90 sdhci_readw(host, SDHCI_COMMAND),
91 sdhci_readl(host, SDHCI_MAX_CURRENT));
92 SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
Adrian Hunter79623022017-03-20 19:50:40 +020093 sdhci_readl(host, SDHCI_RESPONSE),
94 sdhci_readl(host, SDHCI_RESPONSE + 4));
Adrian Hunter85ad90e2017-03-20 19:50:42 +020095 SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
Adrian Hunter79623022017-03-20 19:50:40 +020096 sdhci_readl(host, SDHCI_RESPONSE + 8),
97 sdhci_readl(host, SDHCI_RESPONSE + 12));
Adrian Hunter85ad90e2017-03-20 19:50:42 +020098 SDHCI_DUMP("Host ctl2: 0x%08x\n",
99 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800100
Adrian Huntere57a5f62014-11-04 12:42:46 +0200101 if (host->flags & SDHCI_USE_ADMA) {
Adrian Hunter85ad90e2017-03-20 19:50:42 +0200102 if (host->flags & SDHCI_USE_64_BIT_DMA) {
103 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
104 sdhci_readl(host, SDHCI_ADMA_ERROR),
105 sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
106 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
107 } else {
108 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
109 sdhci_readl(host, SDHCI_ADMA_ERROR),
110 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
111 }
Adrian Huntere57a5f62014-11-04 12:42:46 +0200112 }
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100113
Adrian Hunter85ad90e2017-03-20 19:50:42 +0200114 SDHCI_DUMP("============================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800115}
Adrian Hunterd2898172017-03-20 19:50:43 +0200116EXPORT_SYMBOL_GPL(sdhci_dumpregs);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800117
118/*****************************************************************************\
119 * *
120 * Low level functions *
121 * *
122\*****************************************************************************/
123
Adrian Hunter56a590d2016-06-29 16:24:32 +0300124static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
125{
126 return cmd->data || cmd->flags & MMC_RSP_BUSY;
127}
128
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300129static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
130{
Russell King5b4f1f62014-04-25 12:57:02 +0100131 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300132
Adrian Hunterc79396c2011-12-27 15:48:42 +0200133 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Jaehoon Chung860951c2016-06-21 10:13:26 +0900134 !mmc_card_is_removable(host->mmc))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300135 return;
136
Russell King5b4f1f62014-04-25 12:57:02 +0100137 if (enable) {
138 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
139 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800140
Russell King5b4f1f62014-04-25 12:57:02 +0100141 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
142 SDHCI_INT_CARD_INSERT;
143 } else {
144 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
145 }
Russell Kingb537f942014-04-25 12:56:01 +0100146
147 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
148 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300149}
150
151static void sdhci_enable_card_detection(struct sdhci_host *host)
152{
153 sdhci_set_card_detection(host, true);
154}
155
156static void sdhci_disable_card_detection(struct sdhci_host *host)
157{
158 sdhci_set_card_detection(host, false);
159}
160
Ulf Hansson02d0b682016-04-11 15:32:41 +0200161static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
162{
163 if (host->bus_on)
164 return;
165 host->bus_on = true;
166 pm_runtime_get_noresume(host->mmc->parent);
167}
168
169static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
170{
171 if (!host->bus_on)
172 return;
173 host->bus_on = false;
174 pm_runtime_put_noidle(host->mmc->parent);
175}
176
Russell King03231f92014-04-25 12:57:12 +0100177void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800178{
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200179 ktime_t timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800180
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300181 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800182
Adrian Hunterf0710a52013-05-06 12:17:32 +0300183 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800184 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300185 /* Reset-all turns off SD Bus Power */
186 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
187 sdhci_runtime_pm_bus_off(host);
188 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800189
Pierre Ossmane16514d82006-06-30 02:22:24 -0700190 /* Wait max 100 ms */
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200191 timeout = ktime_add_ms(ktime_get(), 100);
Pierre Ossmane16514d82006-06-30 02:22:24 -0700192
193 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300194 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200195 if (ktime_after(ktime_get(), timeout)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530196 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700197 mmc_hostname(host->mmc), (int)mask);
198 sdhci_dumpregs(host);
199 return;
200 }
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200201 udelay(10);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800202 }
Russell King03231f92014-04-25 12:57:12 +0100203}
204EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300205
Russell King03231f92014-04-25 12:57:12 +0100206static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
207{
208 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Adrian Hunterd3940f22016-06-29 16:24:14 +0300209 struct mmc_host *mmc = host->mmc;
210
211 if (!mmc->ops->get_cd(mmc))
Russell King03231f92014-04-25 12:57:12 +0100212 return;
213 }
214
215 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800216
Russell Kingda91a8f2014-04-25 13:00:12 +0100217 if (mask & SDHCI_RESET_ALL) {
218 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
219 if (host->ops->enable_dma)
220 host->ops->enable_dma(host);
221 }
222
223 /* Resetting the controller clears many */
224 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800225 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800226}
227
Adrian Hunterf5c1ab82017-03-20 19:50:46 +0200228static void sdhci_set_default_irqs(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800229{
Russell Kingb537f942014-04-25 12:56:01 +0100230 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
231 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
232 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
233 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
234 SDHCI_INT_RESPONSE;
235
Dong Aishengf37b20e2016-07-12 15:46:17 +0800236 if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
237 host->tuning_mode == SDHCI_TUNING_MODE_3)
238 host->ier |= SDHCI_INT_RETUNE;
239
Russell Kingb537f942014-04-25 12:56:01 +0100240 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
241 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunterf5c1ab82017-03-20 19:50:46 +0200242}
243
244static void sdhci_init(struct sdhci_host *host, int soft)
245{
246 struct mmc_host *mmc = host->mmc;
247
248 if (soft)
249 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
250 else
251 sdhci_do_reset(host, SDHCI_RESET_ALL);
252
253 sdhci_set_default_irqs(host);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800254
Adrian Hunterf12e39d2017-03-20 19:50:47 +0200255 host->cqe_on = false;
256
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800257 if (soft) {
258 /* force clock reconfiguration */
259 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +0300260 mmc->ops->set_ios(mmc, &mmc->ios);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800261 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300262}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800263
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300264static void sdhci_reinit(struct sdhci_host *host)
265{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800266 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300267 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800268}
269
Adrian Hunter061d17a2016-04-12 14:25:09 +0300270static void __sdhci_led_activate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271{
272 u8 ctrl;
273
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300274 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800275 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300276 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800277}
278
Adrian Hunter061d17a2016-04-12 14:25:09 +0300279static void __sdhci_led_deactivate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800280{
281 u8 ctrl;
282
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300283 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300285 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800286}
287
Masahiro Yamada4f782302016-04-14 13:19:39 +0900288#if IS_REACHABLE(CONFIG_LEDS_CLASS)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100289static void sdhci_led_control(struct led_classdev *led,
Adrian Hunter061d17a2016-04-12 14:25:09 +0300290 enum led_brightness brightness)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100291{
292 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
293 unsigned long flags;
294
295 spin_lock_irqsave(&host->lock, flags);
296
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300297 if (host->runtime_suspended)
298 goto out;
299
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100300 if (brightness == LED_OFF)
Adrian Hunter061d17a2016-04-12 14:25:09 +0300301 __sdhci_led_deactivate(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100302 else
Adrian Hunter061d17a2016-04-12 14:25:09 +0300303 __sdhci_led_activate(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300304out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100305 spin_unlock_irqrestore(&host->lock, flags);
306}
Adrian Hunter061d17a2016-04-12 14:25:09 +0300307
308static int sdhci_led_register(struct sdhci_host *host)
309{
310 struct mmc_host *mmc = host->mmc;
311
312 snprintf(host->led_name, sizeof(host->led_name),
313 "%s::", mmc_hostname(mmc));
314
315 host->led.name = host->led_name;
316 host->led.brightness = LED_OFF;
317 host->led.default_trigger = mmc_hostname(mmc);
318 host->led.brightness_set = sdhci_led_control;
319
320 return led_classdev_register(mmc_dev(mmc), &host->led);
321}
322
323static void sdhci_led_unregister(struct sdhci_host *host)
324{
325 led_classdev_unregister(&host->led);
326}
327
328static inline void sdhci_led_activate(struct sdhci_host *host)
329{
330}
331
332static inline void sdhci_led_deactivate(struct sdhci_host *host)
333{
334}
335
336#else
337
338static inline int sdhci_led_register(struct sdhci_host *host)
339{
340 return 0;
341}
342
343static inline void sdhci_led_unregister(struct sdhci_host *host)
344{
345}
346
347static inline void sdhci_led_activate(struct sdhci_host *host)
348{
349 __sdhci_led_activate(host);
350}
351
352static inline void sdhci_led_deactivate(struct sdhci_host *host)
353{
354 __sdhci_led_deactivate(host);
355}
356
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100357#endif
358
Pierre Ossmand129bce2006-03-24 03:18:17 -0800359/*****************************************************************************\
360 * *
361 * Core functions *
362 * *
363\*****************************************************************************/
364
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100365static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366{
Pierre Ossman76591502008-07-21 00:32:11 +0200367 unsigned long flags;
368 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700369 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200370 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800371
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100372 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800373
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100374 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200375 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800376
Pierre Ossman76591502008-07-21 00:32:11 +0200377 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800378
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100379 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300380 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800381
Pierre Ossman76591502008-07-21 00:32:11 +0200382 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800383
Pierre Ossman76591502008-07-21 00:32:11 +0200384 blksize -= len;
385 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200386
Pierre Ossman76591502008-07-21 00:32:11 +0200387 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800388
Pierre Ossman76591502008-07-21 00:32:11 +0200389 while (len) {
390 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300391 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200392 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800393 }
Pierre Ossman76591502008-07-21 00:32:11 +0200394
395 *buf = scratch & 0xFF;
396
397 buf++;
398 scratch >>= 8;
399 chunk--;
400 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800401 }
402 }
Pierre Ossman76591502008-07-21 00:32:11 +0200403
404 sg_miter_stop(&host->sg_miter);
405
406 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100407}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800408
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100409static void sdhci_write_block_pio(struct sdhci_host *host)
410{
Pierre Ossman76591502008-07-21 00:32:11 +0200411 unsigned long flags;
412 size_t blksize, len, chunk;
413 u32 scratch;
414 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100415
416 DBG("PIO writing\n");
417
418 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200419 chunk = 0;
420 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100421
Pierre Ossman76591502008-07-21 00:32:11 +0200422 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100423
424 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300425 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100426
Pierre Ossman76591502008-07-21 00:32:11 +0200427 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200428
Pierre Ossman76591502008-07-21 00:32:11 +0200429 blksize -= len;
430 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100431
Pierre Ossman76591502008-07-21 00:32:11 +0200432 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100433
Pierre Ossman76591502008-07-21 00:32:11 +0200434 while (len) {
435 scratch |= (u32)*buf << (chunk * 8);
436
437 buf++;
438 chunk++;
439 len--;
440
441 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300442 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200443 chunk = 0;
444 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100445 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100446 }
447 }
Pierre Ossman76591502008-07-21 00:32:11 +0200448
449 sg_miter_stop(&host->sg_miter);
450
451 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100452}
453
454static void sdhci_transfer_pio(struct sdhci_host *host)
455{
456 u32 mask;
457
Pierre Ossman76591502008-07-21 00:32:11 +0200458 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100459 return;
460
461 if (host->data->flags & MMC_DATA_READ)
462 mask = SDHCI_DATA_AVAILABLE;
463 else
464 mask = SDHCI_SPACE_AVAILABLE;
465
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200466 /*
467 * Some controllers (JMicron JMB38x) mess up the buffer bits
468 * for transfers < 4 bytes. As long as it is just one block,
469 * we can ignore the bits.
470 */
471 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
472 (host->data->blocks == 1))
473 mask = ~0;
474
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300475 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300476 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
477 udelay(100);
478
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100479 if (host->data->flags & MMC_DATA_READ)
480 sdhci_read_block_pio(host);
481 else
482 sdhci_write_block_pio(host);
483
Pierre Ossman76591502008-07-21 00:32:11 +0200484 host->blocks--;
485 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100486 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100487 }
488
489 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800490}
491
Russell King48857d92016-01-26 13:40:16 +0000492static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Russell Kingc0999b72016-01-26 13:40:27 +0000493 struct mmc_data *data, int cookie)
Russell King48857d92016-01-26 13:40:16 +0000494{
495 int sg_count;
496
Russell King94538e52016-01-26 13:40:37 +0000497 /*
498 * If the data buffers are already mapped, return the previous
499 * dma_map_sg() result.
500 */
501 if (data->host_cookie == COOKIE_PRE_MAPPED)
Russell King48857d92016-01-26 13:40:16 +0000502 return data->sg_count;
Russell King48857d92016-01-26 13:40:16 +0000503
504 sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200505 mmc_get_dma_dir(data));
Russell King48857d92016-01-26 13:40:16 +0000506
507 if (sg_count == 0)
508 return -ENOSPC;
509
510 data->sg_count = sg_count;
Russell Kingc0999b72016-01-26 13:40:27 +0000511 data->host_cookie = cookie;
Russell King48857d92016-01-26 13:40:16 +0000512
513 return sg_count;
514}
515
Pierre Ossman2134a922008-06-28 18:28:51 +0200516static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
517{
518 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800519 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200520}
521
522static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
523{
Cong Wang482fce92011-11-27 13:27:00 +0800524 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200525 local_irq_restore(*flags);
526}
527
Adrian Huntere57a5f62014-11-04 12:42:46 +0200528static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
529 dma_addr_t addr, int len, unsigned cmd)
Ben Dooks118cd172010-03-05 13:43:26 -0800530{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200531 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800532
Adrian Huntere57a5f62014-11-04 12:42:46 +0200533 /* 32-bit and 64-bit descriptors have these members in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200534 dma_desc->cmd = cpu_to_le16(cmd);
535 dma_desc->len = cpu_to_le16(len);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200536 dma_desc->addr_lo = cpu_to_le32((u32)addr);
537
538 if (host->flags & SDHCI_USE_64_BIT_DMA)
539 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
Ben Dooks118cd172010-03-05 13:43:26 -0800540}
541
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200542static void sdhci_adma_mark_end(void *desc)
543{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200544 struct sdhci_adma2_64_desc *dma_desc = desc;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200545
Adrian Huntere57a5f62014-11-04 12:42:46 +0200546 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200547 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200548}
549
Russell King60c64762016-01-26 13:40:22 +0000550static void sdhci_adma_table_pre(struct sdhci_host *host,
551 struct mmc_data *data, int sg_count)
Pierre Ossman2134a922008-06-28 18:28:51 +0200552{
Pierre Ossman2134a922008-06-28 18:28:51 +0200553 struct scatterlist *sg;
Pierre Ossman2134a922008-06-28 18:28:51 +0200554 unsigned long flags;
Russell Kingacc3ad12016-01-26 13:40:00 +0000555 dma_addr_t addr, align_addr;
556 void *desc, *align;
557 char *buffer;
558 int len, offset, i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200559
560 /*
561 * The spec does not specify endianness of descriptor table.
562 * We currently guess that it is LE.
563 */
564
Russell King60c64762016-01-26 13:40:22 +0000565 host->sg_count = sg_count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200566
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200567 desc = host->adma_table;
Pierre Ossman2134a922008-06-28 18:28:51 +0200568 align = host->align_buffer;
569
570 align_addr = host->align_addr;
571
572 for_each_sg(data->sg, sg, host->sg_count, i) {
573 addr = sg_dma_address(sg);
574 len = sg_dma_len(sg);
575
576 /*
Russell Kingacc3ad12016-01-26 13:40:00 +0000577 * The SDHCI specification states that ADMA addresses must
578 * be 32-bit aligned. If they aren't, then we use a bounce
579 * buffer for the (up to three) bytes that screw up the
Pierre Ossman2134a922008-06-28 18:28:51 +0200580 * alignment.
581 */
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200582 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
583 SDHCI_ADMA2_MASK;
Pierre Ossman2134a922008-06-28 18:28:51 +0200584 if (offset) {
585 if (data->flags & MMC_DATA_WRITE) {
586 buffer = sdhci_kmap_atomic(sg, &flags);
587 memcpy(align, buffer, offset);
588 sdhci_kunmap_atomic(buffer, &flags);
589 }
590
Ben Dooks118cd172010-03-05 13:43:26 -0800591 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200592 sdhci_adma_write_desc(host, desc, align_addr, offset,
Adrian Hunter739d46d2014-11-04 12:42:44 +0200593 ADMA2_TRAN_VALID);
Pierre Ossman2134a922008-06-28 18:28:51 +0200594
595 BUG_ON(offset > 65536);
596
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200597 align += SDHCI_ADMA2_ALIGN;
598 align_addr += SDHCI_ADMA2_ALIGN;
Pierre Ossman2134a922008-06-28 18:28:51 +0200599
Adrian Hunter76fe3792014-11-04 12:42:42 +0200600 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200601
602 addr += offset;
603 len -= offset;
604 }
605
Pierre Ossman2134a922008-06-28 18:28:51 +0200606 BUG_ON(len > 65536);
607
Adrian Hunter347ea322015-11-26 14:00:48 +0200608 if (len) {
609 /* tran, valid */
610 sdhci_adma_write_desc(host, desc, addr, len,
611 ADMA2_TRAN_VALID);
612 desc += host->desc_sz;
613 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200614
615 /*
616 * If this triggers then we have a calculation bug
617 * somewhere. :/
618 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200619 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
Pierre Ossman2134a922008-06-28 18:28:51 +0200620 }
621
Thomas Abraham70764a92010-05-26 14:42:04 -0700622 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
Russell Kingacc3ad12016-01-26 13:40:00 +0000623 /* Mark the last descriptor as the terminating descriptor */
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200624 if (desc != host->adma_table) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200625 desc -= host->desc_sz;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200626 sdhci_adma_mark_end(desc);
Thomas Abraham70764a92010-05-26 14:42:04 -0700627 }
628 } else {
Russell Kingacc3ad12016-01-26 13:40:00 +0000629 /* Add a terminating entry - nop, end, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200630 sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
Thomas Abraham70764a92010-05-26 14:42:04 -0700631 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200632}
633
634static void sdhci_adma_table_post(struct sdhci_host *host,
635 struct mmc_data *data)
636{
Pierre Ossman2134a922008-06-28 18:28:51 +0200637 struct scatterlist *sg;
638 int i, size;
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200639 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200640 char *buffer;
641 unsigned long flags;
642
Russell King47fa9612016-01-26 13:40:06 +0000643 if (data->flags & MMC_DATA_READ) {
644 bool has_unaligned = false;
Russell Kingde0b65a2014-04-25 12:58:29 +0100645
Russell King47fa9612016-01-26 13:40:06 +0000646 /* Do a quick scan of the SG list for any unaligned mappings */
647 for_each_sg(data->sg, sg, host->sg_count, i)
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200648 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
Russell King47fa9612016-01-26 13:40:06 +0000649 has_unaligned = true;
650 break;
651 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200652
Russell King47fa9612016-01-26 13:40:06 +0000653 if (has_unaligned) {
654 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
Russell Kingf55c98f2016-01-26 13:40:11 +0000655 data->sg_len, DMA_FROM_DEVICE);
Pierre Ossman2134a922008-06-28 18:28:51 +0200656
Russell King47fa9612016-01-26 13:40:06 +0000657 align = host->align_buffer;
658
659 for_each_sg(data->sg, sg, host->sg_count, i) {
660 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
661 size = SDHCI_ADMA2_ALIGN -
662 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
663
664 buffer = sdhci_kmap_atomic(sg, &flags);
665 memcpy(buffer, align, size);
666 sdhci_kunmap_atomic(buffer, &flags);
667
668 align += SDHCI_ADMA2_ALIGN;
669 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200670 }
671 }
672 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200673}
674
Andrei Warkentina3c77782011-04-11 16:13:42 -0500675static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800676{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700677 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500678 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700679 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800680
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200681 /*
682 * If the host controller provides us with an incorrect timeout
683 * value, just skip the check and use 0xE. The hardware may take
684 * longer to time out, but that's much better than having a too-short
685 * timeout value.
686 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200687 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200688 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200689
Andrei Warkentina3c77782011-04-11 16:13:42 -0500690 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100691 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500692 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800693
Andrei Warkentina3c77782011-04-11 16:13:42 -0500694 /* timeout in us */
695 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100696 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300697 else {
Russell Kingfafcfda2016-01-26 13:40:58 +0000698 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
Russell King7f055382016-01-26 13:41:04 +0000699 if (host->clock && data->timeout_clks) {
700 unsigned long long val;
701
702 /*
703 * data->timeout_clks is in units of clock cycles.
704 * host->clock is in Hz. target_timeout is in us.
705 * Hence, us = 1000000 * cycles / Hz. Round up.
706 */
Haibo Chen02265cd62016-10-17 10:18:37 +0200707 val = 1000000ULL * data->timeout_clks;
Russell King7f055382016-01-26 13:41:04 +0000708 if (do_div(val, host->clock))
709 target_timeout++;
710 target_timeout += val;
711 }
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300712 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700713
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700714 /*
715 * Figure out needed cycles.
716 * We do this in steps in order to fit inside a 32 bit int.
717 * The first step is the minimum timeout, which will have a
718 * minimum resolution of 6 bits:
719 * (1) 2^13*1000 > 2^22,
720 * (2) host->timeout_clk < 2^16
721 * =>
722 * (1) / (2) > 2^6
723 */
724 count = 0;
725 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
726 while (current_timeout < target_timeout) {
727 count++;
728 current_timeout <<= 1;
729 if (count >= 0xF)
730 break;
731 }
732
733 if (count >= 0xF) {
Adrian Hunterf4218652017-03-20 19:50:39 +0200734 DBG("Too large timeout 0x%x requested for CMD%d!\n",
735 count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700736 count = 0xE;
737 }
738
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200739 return count;
740}
741
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300742static void sdhci_set_transfer_irqs(struct sdhci_host *host)
743{
744 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
745 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
746
747 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100748 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300749 else
Russell Kingb537f942014-04-25 12:56:01 +0100750 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
751
752 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
753 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300754}
755
Aisheng Dongb45e6682014-08-27 15:26:29 +0800756static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200757{
758 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800759
760 if (host->ops->set_timeout) {
761 host->ops->set_timeout(host, cmd);
762 } else {
763 count = sdhci_calc_timeout(host, cmd);
764 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
765 }
766}
767
768static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
769{
Pierre Ossman2134a922008-06-28 18:28:51 +0200770 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500771 struct mmc_data *data = cmd->data;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200772
Adrian Hunter56a590d2016-06-29 16:24:32 +0300773 if (sdhci_data_line_cmd(cmd))
Aisheng Dongb45e6682014-08-27 15:26:29 +0800774 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500775
776 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200777 return;
778
Adrian Hunter43dea092016-06-29 16:24:26 +0300779 WARN_ON(host->data);
780
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200781 /* Sanity checks */
782 BUG_ON(data->blksz * data->blocks > 524288);
783 BUG_ON(data->blksz > host->mmc->max_blk_size);
784 BUG_ON(data->blocks > 65535);
785
786 host->data = data;
787 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400788 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200789
Russell Kingfce14422016-01-26 13:41:20 +0000790 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200791 struct scatterlist *sg;
Russell Kingdf953922016-01-26 13:41:14 +0000792 unsigned int length_mask, offset_mask;
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000793 int i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200794
Russell Kingfce14422016-01-26 13:41:20 +0000795 host->flags |= SDHCI_REQ_USE_DMA;
796
797 /*
798 * FIXME: This doesn't account for merging when mapping the
799 * scatterlist.
800 *
801 * The assumption here being that alignment and lengths are
802 * the same after DMA mapping to device address space.
803 */
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000804 length_mask = 0;
Russell Kingdf953922016-01-26 13:41:14 +0000805 offset_mask = 0;
Pierre Ossman2134a922008-06-28 18:28:51 +0200806 if (host->flags & SDHCI_USE_ADMA) {
Russell Kingdf953922016-01-26 13:41:14 +0000807 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000808 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000809 /*
810 * As we use up to 3 byte chunks to work
811 * around alignment problems, we need to
812 * check the offset as well.
813 */
814 offset_mask = 3;
815 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200816 } else {
817 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000818 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000819 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
820 offset_mask = 3;
Pierre Ossman2134a922008-06-28 18:28:51 +0200821 }
822
Russell Kingdf953922016-01-26 13:41:14 +0000823 if (unlikely(length_mask | offset_mask)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200824 for_each_sg(data->sg, sg, data->sg_len, i) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000825 if (sg->length & length_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100826 DBG("Reverting to PIO because of transfer size (%d)\n",
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000827 sg->length);
Pierre Ossman2134a922008-06-28 18:28:51 +0200828 host->flags &= ~SDHCI_REQ_USE_DMA;
829 break;
830 }
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000831 if (sg->offset & offset_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100832 DBG("Reverting to PIO because of bad alignment\n");
Pierre Ossman2134a922008-06-28 18:28:51 +0200833 host->flags &= ~SDHCI_REQ_USE_DMA;
834 break;
835 }
836 }
837 }
838 }
839
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200840 if (host->flags & SDHCI_REQ_USE_DMA) {
Russell Kingc0999b72016-01-26 13:40:27 +0000841 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200842
Russell King60c64762016-01-26 13:40:22 +0000843 if (sg_cnt <= 0) {
844 /*
845 * This only happens when someone fed
846 * us an invalid request.
847 */
848 WARN_ON(1);
849 host->flags &= ~SDHCI_REQ_USE_DMA;
850 } else if (host->flags & SDHCI_USE_ADMA) {
851 sdhci_adma_table_pre(host, data, sg_cnt);
852
853 sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
854 if (host->flags & SDHCI_USE_64_BIT_DMA)
855 sdhci_writel(host,
856 (u64)host->adma_addr >> 32,
857 SDHCI_ADMA_ADDRESS_HI);
858 } else {
859 WARN_ON(sg_cnt != 1);
860 sdhci_writel(host, sg_dma_address(data->sg),
861 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200862 }
863 }
864
Pierre Ossman2134a922008-06-28 18:28:51 +0200865 /*
866 * Always adjust the DMA selection as some controllers
867 * (e.g. JMicron) can't do PIO properly when the selection
868 * is ADMA.
869 */
870 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300871 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200872 ctrl &= ~SDHCI_CTRL_DMA_MASK;
873 if ((host->flags & SDHCI_REQ_USE_DMA) &&
Adrian Huntere57a5f62014-11-04 12:42:46 +0200874 (host->flags & SDHCI_USE_ADMA)) {
875 if (host->flags & SDHCI_USE_64_BIT_DMA)
876 ctrl |= SDHCI_CTRL_ADMA64;
877 else
878 ctrl |= SDHCI_CTRL_ADMA32;
879 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +0200880 ctrl |= SDHCI_CTRL_SDMA;
Adrian Huntere57a5f62014-11-04 12:42:46 +0200881 }
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300882 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100883 }
884
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200885 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200886 int flags;
887
888 flags = SG_MITER_ATOMIC;
889 if (host->data->flags & MMC_DATA_READ)
890 flags |= SG_MITER_TO_SG;
891 else
892 flags |= SG_MITER_FROM_SG;
893 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200894 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800895 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700896
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300897 sdhci_set_transfer_irqs(host);
898
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400899 /* Set the DMA boundary value and block size */
Srinivas Kandagatlac846a002017-08-03 14:46:13 +0200900 sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
901 SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300902 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700903}
904
Adrian Hunter0293d502016-06-29 16:24:35 +0300905static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
906 struct mmc_request *mrq)
907{
Adrian Hunter20845be2016-08-16 13:44:13 +0300908 return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
909 !mrq->cap_cmd_during_tfr;
Adrian Hunter0293d502016-06-29 16:24:35 +0300910}
911
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700912static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500913 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700914{
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800915 u16 mode = 0;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500916 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700917
Dong Aisheng2b558c12013-10-30 22:09:48 +0800918 if (data == NULL) {
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800919 if (host->quirks2 &
920 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
921 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
922 } else {
Dong Aisheng2b558c12013-10-30 22:09:48 +0800923 /* clear Auto CMD settings for no data CMDs */
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800924 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
925 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
Dong Aisheng2b558c12013-10-30 22:09:48 +0800926 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800927 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700928 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800929 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700930
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200931 WARN_ON(!host->data);
932
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800933 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
934 mode = SDHCI_TRNS_BLK_CNT_EN;
935
Andrei Warkentine89d4562011-05-23 15:06:37 -0500936 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800937 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500938 /*
939 * If we are sending CMD23, CMD12 never gets sent
940 * on successful completion (so no Auto-CMD12).
941 */
Adrian Hunter0293d502016-06-29 16:24:35 +0300942 if (sdhci_auto_cmd12(host, cmd->mrq) &&
Corneliu Doban85cc1c32015-02-09 16:06:29 -0800943 (cmd->opcode != SD_IO_RW_EXTENDED))
Andrei Warkentine89d4562011-05-23 15:06:37 -0500944 mode |= SDHCI_TRNS_AUTO_CMD12;
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300945 else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500946 mode |= SDHCI_TRNS_AUTO_CMD23;
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300947 sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500948 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700949 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500950
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700951 if (data->flags & MMC_DATA_READ)
952 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100953 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700954 mode |= SDHCI_TRNS_DMA;
955
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300956 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800957}
958
Adrian Hunter0cc563c2016-06-29 16:24:28 +0300959static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
960{
961 return (!(host->flags & SDHCI_DEVICE_DEAD) &&
962 ((mrq->cmd && mrq->cmd->error) ||
963 (mrq->sbc && mrq->sbc->error) ||
964 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
965 (mrq->data->stop && mrq->data->stop->error))) ||
966 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
967}
968
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +0300969static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
970{
971 int i;
972
973 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
974 if (host->mrqs_done[i] == mrq) {
975 WARN_ON(1);
976 return;
977 }
978 }
979
980 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
981 if (!host->mrqs_done[i]) {
982 host->mrqs_done[i] = mrq;
983 break;
984 }
985 }
986
987 WARN_ON(i >= SDHCI_MAX_MRQS);
988
989 tasklet_schedule(&host->finish_tasklet);
990}
991
Adrian Huntera6d3bdd2016-06-29 16:24:27 +0300992static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
993{
Adrian Hunter5a8a3fe2016-06-29 16:24:30 +0300994 if (host->cmd && host->cmd->mrq == mrq)
995 host->cmd = NULL;
996
997 if (host->data_cmd && host->data_cmd->mrq == mrq)
998 host->data_cmd = NULL;
999
1000 if (host->data && host->data->mrq == mrq)
1001 host->data = NULL;
1002
Adrian Huntered1563d2016-06-29 16:24:29 +03001003 if (sdhci_needs_reset(host, mrq))
1004 host->pending_reset = true;
1005
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03001006 __sdhci_finish_mrq(host, mrq);
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001007}
1008
Pierre Ossmand129bce2006-03-24 03:18:17 -08001009static void sdhci_finish_data(struct sdhci_host *host)
1010{
Adrian Hunter33a57ad2016-06-29 16:24:36 +03001011 struct mmc_command *data_cmd = host->data_cmd;
1012 struct mmc_data *data = host->data;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001013
Pierre Ossmand129bce2006-03-24 03:18:17 -08001014 host->data = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03001015 host->data_cmd = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001016
Russell Kingadd89132016-01-26 13:40:42 +00001017 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1018 (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
1019 sdhci_adma_table_post(host, data);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001020
1021 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +02001022 * The specification states that the block count register must
1023 * be updated, but it does not specify at what point in the
1024 * data flow. That makes the register entirely useless to read
1025 * back so we have to assume that nothing made it to the card
1026 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -08001027 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +02001028 if (data->error)
1029 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001030 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +02001031 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001032
Andrei Warkentine89d4562011-05-23 15:06:37 -05001033 /*
1034 * Need to send CMD12 if -
1035 * a) open-ended multiblock transfer (no CMD23)
1036 * b) error in multiblock transfer
1037 */
1038 if (data->stop &&
1039 (data->error ||
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001040 !data->mrq->sbc)) {
Andrei Warkentine89d4562011-05-23 15:06:37 -05001041
Pierre Ossmand129bce2006-03-24 03:18:17 -08001042 /*
1043 * The controller needs a reset of internal state machines
1044 * upon error conditions.
1045 */
Pierre Ossman17b04292007-07-22 22:18:46 +02001046 if (data->error) {
Adrian Hunter33a57ad2016-06-29 16:24:36 +03001047 if (!host->cmd || host->cmd == data_cmd)
1048 sdhci_do_reset(host, SDHCI_RESET_CMD);
Russell King03231f92014-04-25 12:57:12 +01001049 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001050 }
1051
Adrian Hunter20845be2016-08-16 13:44:13 +03001052 /*
1053 * 'cap_cmd_during_tfr' request must not use the command line
1054 * after mmc_command_done() has been called. It is upper layer's
1055 * responsibility to send the stop command if required.
1056 */
1057 if (data->mrq->cap_cmd_during_tfr) {
1058 sdhci_finish_mrq(host, data->mrq);
1059 } else {
1060 /* Avoid triggering warning in sdhci_send_command() */
1061 host->cmd = NULL;
1062 sdhci_send_command(host, data->stop);
1063 }
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001064 } else {
1065 sdhci_finish_mrq(host, data->mrq);
1066 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001067}
1068
Adrian Hunterd7422fb2016-06-29 16:24:33 +03001069static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
1070 unsigned long timeout)
1071{
1072 if (sdhci_data_line_cmd(mrq->cmd))
1073 mod_timer(&host->data_timer, timeout);
1074 else
1075 mod_timer(&host->timer, timeout);
1076}
1077
1078static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
1079{
1080 if (sdhci_data_line_cmd(mrq->cmd))
1081 del_timer(&host->data_timer);
1082 else
1083 del_timer(&host->timer);
1084}
1085
Dong Aishengc0e551292013-09-13 19:11:31 +08001086void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001087{
1088 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001089 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001090 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001091
1092 WARN_ON(host->cmd);
1093
Russell King96776202016-01-26 13:39:34 +00001094 /* Initially, a command has no error */
1095 cmd->error = 0;
1096
Adrian Hunterfc605f12016-10-05 12:11:21 +03001097 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1098 cmd->opcode == MMC_STOP_TRANSMISSION)
1099 cmd->flags |= MMC_RSP_BUSY;
1100
Pierre Ossmand129bce2006-03-24 03:18:17 -08001101 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001102 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001103
1104 mask = SDHCI_CMD_INHIBIT;
Adrian Hunter56a590d2016-06-29 16:24:32 +03001105 if (sdhci_data_line_cmd(cmd))
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001106 mask |= SDHCI_DATA_INHIBIT;
1107
1108 /* We shouldn't wait for data inihibit for stop commands, even
1109 though they might use busy signaling */
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001110 if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001111 mask &= ~SDHCI_DATA_INHIBIT;
1112
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001113 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001114 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001115 pr_err("%s: Controller never released inhibit bit(s).\n",
1116 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001117 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001118 cmd->error = -EIO;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001119 sdhci_finish_mrq(host, cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001120 return;
1121 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001122 timeout--;
1123 mdelay(1);
1124 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001125
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001126 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001127 if (!cmd->data && cmd->busy_timeout > 9000)
1128 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001129 else
1130 timeout += 10 * HZ;
Adrian Hunterd7422fb2016-06-29 16:24:33 +03001131 sdhci_mod_timer(host, cmd->mrq, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001132
1133 host->cmd = cmd;
Adrian Hunter56a590d2016-06-29 16:24:32 +03001134 if (sdhci_data_line_cmd(cmd)) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03001135 WARN_ON(host->data_cmd);
1136 host->data_cmd = cmd;
1137 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001138
Andrei Warkentina3c77782011-04-11 16:13:42 -05001139 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001140
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001141 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001142
Andrei Warkentine89d4562011-05-23 15:06:37 -05001143 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001144
Pierre Ossmand129bce2006-03-24 03:18:17 -08001145 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301146 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001147 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001148 cmd->error = -EINVAL;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001149 sdhci_finish_mrq(host, cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001150 return;
1151 }
1152
1153 if (!(cmd->flags & MMC_RSP_PRESENT))
1154 flags = SDHCI_CMD_RESP_NONE;
1155 else if (cmd->flags & MMC_RSP_136)
1156 flags = SDHCI_CMD_RESP_LONG;
1157 else if (cmd->flags & MMC_RSP_BUSY)
1158 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1159 else
1160 flags = SDHCI_CMD_RESP_SHORT;
1161
1162 if (cmd->flags & MMC_RSP_CRC)
1163 flags |= SDHCI_CMD_CRC;
1164 if (cmd->flags & MMC_RSP_OPCODE)
1165 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301166
1167 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301168 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1169 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001170 flags |= SDHCI_CMD_DATA;
1171
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001172 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001173}
Dong Aishengc0e551292013-09-13 19:11:31 +08001174EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001175
Adrian Hunter4a5fc112017-08-21 13:11:28 +05301176static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
1177{
1178 int i, reg;
1179
1180 for (i = 0; i < 4; i++) {
1181 reg = SDHCI_RESPONSE + (3 - i) * 4;
1182 cmd->resp[i] = sdhci_readl(host, reg);
1183 }
1184
1185 /* CRC is stripped so we need to do some shifting */
1186 for (i = 0; i < 4; i++) {
1187 cmd->resp[i] <<= 8;
1188 if (i != 3)
1189 cmd->resp[i] |= cmd->resp[i + 1] >> 24;
1190 }
1191}
1192
Pierre Ossmand129bce2006-03-24 03:18:17 -08001193static void sdhci_finish_command(struct sdhci_host *host)
1194{
Adrian Huntere0a56402016-06-29 16:24:22 +03001195 struct mmc_command *cmd = host->cmd;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001196
Adrian Huntere0a56402016-06-29 16:24:22 +03001197 host->cmd = NULL;
1198
1199 if (cmd->flags & MMC_RSP_PRESENT) {
1200 if (cmd->flags & MMC_RSP_136) {
Adrian Hunter4a5fc112017-08-21 13:11:28 +05301201 sdhci_read_rsp_136(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001202 } else {
Adrian Huntere0a56402016-06-29 16:24:22 +03001203 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001204 }
1205 }
1206
Adrian Hunter20845be2016-08-16 13:44:13 +03001207 if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
1208 mmc_command_done(host->mmc, cmd->mrq);
1209
Adrian Hunter6bde8682016-06-29 16:24:20 +03001210 /*
1211 * The host can send and interrupt when the busy state has
1212 * ended, allowing us to wait without wasting CPU cycles.
1213 * The busy signal uses DAT0 so this is similar to waiting
1214 * for data to complete.
1215 *
1216 * Note: The 1.0 specification is a bit ambiguous about this
1217 * feature so there might be some problems with older
1218 * controllers.
1219 */
Adrian Huntere0a56402016-06-29 16:24:22 +03001220 if (cmd->flags & MMC_RSP_BUSY) {
1221 if (cmd->data) {
Adrian Hunter6bde8682016-06-29 16:24:20 +03001222 DBG("Cannot wait for busy signal when also doing a data transfer");
1223 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
Adrian Hunterea968022016-06-29 16:24:24 +03001224 cmd == host->data_cmd) {
1225 /* Command complete before busy is ended */
Adrian Hunter6bde8682016-06-29 16:24:20 +03001226 return;
1227 }
1228 }
1229
Andrei Warkentine89d4562011-05-23 15:06:37 -05001230 /* Finished CMD23, now send actual command. */
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001231 if (cmd == cmd->mrq->sbc) {
1232 sdhci_send_command(host, cmd->mrq->cmd);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001233 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001234
Andrei Warkentine89d4562011-05-23 15:06:37 -05001235 /* Processed actual command. */
1236 if (host->data && host->data_early)
1237 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001238
Adrian Huntere0a56402016-06-29 16:24:22 +03001239 if (!cmd->data)
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001240 sdhci_finish_mrq(host, cmd->mrq);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001241 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001242}
1243
Kevin Liu52983382013-01-31 11:31:37 +08001244static u16 sdhci_get_preset_value(struct sdhci_host *host)
1245{
Russell Kingd975f122014-04-25 12:59:31 +01001246 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001247
Russell Kingd975f122014-04-25 12:59:31 +01001248 switch (host->timing) {
1249 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001250 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1251 break;
Russell Kingd975f122014-04-25 12:59:31 +01001252 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001253 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1254 break;
Russell Kingd975f122014-04-25 12:59:31 +01001255 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001256 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1257 break;
Russell Kingd975f122014-04-25 12:59:31 +01001258 case MMC_TIMING_UHS_SDR104:
1259 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001260 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1261 break;
Russell Kingd975f122014-04-25 12:59:31 +01001262 case MMC_TIMING_UHS_DDR50:
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001263 case MMC_TIMING_MMC_DDR52:
Kevin Liu52983382013-01-31 11:31:37 +08001264 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1265 break;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001266 case MMC_TIMING_MMC_HS400:
1267 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1268 break;
Kevin Liu52983382013-01-31 11:31:37 +08001269 default:
1270 pr_warn("%s: Invalid UHS-I mode selected\n",
1271 mmc_hostname(host->mmc));
1272 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1273 break;
1274 }
1275 return preset;
1276}
1277
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001278u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1279 unsigned int *actual_clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001280{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301281 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001282 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301283 u16 clk = 0;
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001284 bool switch_base_clk = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001285
Zhangfei Gao85105c52010-08-06 07:10:01 +08001286 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001287 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001288 u16 pre_val;
1289
1290 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1291 pre_val = sdhci_get_preset_value(host);
1292 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1293 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1294 if (host->clk_mul &&
1295 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1296 clk = SDHCI_PROG_CLOCK_MODE;
1297 real_div = div + 1;
1298 clk_mul = host->clk_mul;
1299 } else {
1300 real_div = max_t(int, 1, div << 1);
1301 }
1302 goto clock_set;
1303 }
1304
Arindam Nathc3ed3872011-05-05 12:19:06 +05301305 /*
1306 * Check if the Host Controller supports Programmable Clock
1307 * Mode.
1308 */
1309 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001310 for (div = 1; div <= 1024; div++) {
1311 if ((host->max_clk * host->clk_mul / div)
1312 <= clock)
1313 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001314 }
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001315 if ((host->max_clk * host->clk_mul / div) <= clock) {
1316 /*
1317 * Set Programmable Clock Mode in the Clock
1318 * Control register.
1319 */
1320 clk = SDHCI_PROG_CLOCK_MODE;
1321 real_div = div;
1322 clk_mul = host->clk_mul;
1323 div--;
1324 } else {
1325 /*
1326 * Divisor can be too small to reach clock
1327 * speed requirement. Then use the base clock.
1328 */
1329 switch_base_clk = true;
1330 }
1331 }
1332
1333 if (!host->clk_mul || switch_base_clk) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301334 /* Version 3.00 divisors must be a multiple of 2. */
1335 if (host->max_clk <= clock)
1336 div = 1;
1337 else {
1338 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1339 div += 2) {
1340 if ((host->max_clk / div) <= clock)
1341 break;
1342 }
1343 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001344 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301345 div >>= 1;
Suneel Garapatid1955c32015-06-09 13:01:50 +05301346 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1347 && !div && host->max_clk <= 25000000)
1348 div = 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001349 }
1350 } else {
1351 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001352 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001353 if ((host->max_clk / div) <= clock)
1354 break;
1355 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001356 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301357 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001358 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001359
Kevin Liu52983382013-01-31 11:31:37 +08001360clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001361 if (real_div)
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001362 *actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301363 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001364 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1365 << SDHCI_DIVIDER_HI_SHIFT;
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001366
1367 return clk;
1368}
1369EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1370
Ritesh Harjanifec79672016-11-21 12:07:19 +05301371void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001372{
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001373 ktime_t timeout;
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001374
Pierre Ossmand129bce2006-03-24 03:18:17 -08001375 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001376 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001377
Chris Ball27f6cb12009-09-22 16:45:31 -07001378 /* Wait max 20 ms */
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001379 timeout = ktime_add_ms(ktime_get(), 20);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001380 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001381 & SDHCI_CLOCK_INT_STABLE)) {
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001382 if (ktime_after(ktime_get(), timeout)) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001383 pr_err("%s: Internal clock never stabilised.\n",
1384 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001385 sdhci_dumpregs(host);
1386 return;
1387 }
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001388 udelay(10);
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001389 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001390
1391 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001392 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001393}
Ritesh Harjanifec79672016-11-21 12:07:19 +05301394EXPORT_SYMBOL_GPL(sdhci_enable_clk);
1395
1396void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1397{
1398 u16 clk;
1399
1400 host->mmc->actual_clock = 0;
1401
1402 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1403
1404 if (clock == 0)
1405 return;
1406
1407 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
1408 sdhci_enable_clk(host, clk);
1409}
Russell King17710592014-04-25 12:58:55 +01001410EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001411
Adrian Hunter1dceb042016-03-29 12:45:43 +03001412static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
1413 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001414{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001415 struct mmc_host *mmc = host->mmc;
Adrian Hunter1dceb042016-03-29 12:45:43 +03001416
Adrian Hunter1dceb042016-03-29 12:45:43 +03001417 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
Adrian Hunter1dceb042016-03-29 12:45:43 +03001418
1419 if (mode != MMC_POWER_OFF)
1420 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1421 else
1422 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1423}
1424
Adrian Hunter606d3132016-10-05 12:11:22 +03001425void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
1426 unsigned short vdd)
Adrian Hunter1dceb042016-03-29 12:45:43 +03001427{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001428 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001429
Russell King24fbb3c2014-04-25 13:00:06 +01001430 if (mode != MMC_POWER_OFF) {
1431 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001432 case MMC_VDD_165_195:
1433 pwr = SDHCI_POWER_180;
1434 break;
1435 case MMC_VDD_29_30:
1436 case MMC_VDD_30_31:
1437 pwr = SDHCI_POWER_300;
1438 break;
1439 case MMC_VDD_32_33:
1440 case MMC_VDD_33_34:
1441 pwr = SDHCI_POWER_330;
1442 break;
1443 default:
Adrian Hunter9d5de932015-11-26 14:00:46 +02001444 WARN(1, "%s: Invalid vdd %#x\n",
1445 mmc_hostname(host->mmc), vdd);
1446 break;
Pierre Ossmanae628902009-05-03 20:45:03 +02001447 }
1448 }
1449
1450 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001451 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001452
Pierre Ossmanae628902009-05-03 20:45:03 +02001453 host->pwr = pwr;
1454
1455 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001456 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001457 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1458 sdhci_runtime_pm_bus_off(host);
Russell Kinge921a8b2014-04-25 13:00:01 +01001459 } else {
1460 /*
1461 * Spec says that we should clear the power reg before setting
1462 * a new value. Some controllers don't seem to like this though.
1463 */
1464 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1465 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001466
Russell Kinge921a8b2014-04-25 13:00:01 +01001467 /*
1468 * At least the Marvell CaFe chip gets confused if we set the
1469 * voltage and set turn on power at the same time, so set the
1470 * voltage first.
1471 */
1472 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1473 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001474
Russell Kinge921a8b2014-04-25 13:00:01 +01001475 pwr |= SDHCI_POWER_ON;
1476
Pierre Ossmanae628902009-05-03 20:45:03 +02001477 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1478
Russell Kinge921a8b2014-04-25 13:00:01 +01001479 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1480 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001481
Russell Kinge921a8b2014-04-25 13:00:01 +01001482 /*
1483 * Some controllers need an extra 10ms delay of 10ms before
1484 * they can apply clock after applying power
1485 */
1486 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1487 mdelay(10);
1488 }
Adrian Hunter1dceb042016-03-29 12:45:43 +03001489}
Adrian Hunter606d3132016-10-05 12:11:22 +03001490EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
Jisheng Zhang918f4cb2015-12-11 21:36:29 +08001491
Adrian Hunter606d3132016-10-05 12:11:22 +03001492void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1493 unsigned short vdd)
Adrian Hunter1dceb042016-03-29 12:45:43 +03001494{
Adrian Hunter606d3132016-10-05 12:11:22 +03001495 if (IS_ERR(host->mmc->supply.vmmc))
1496 sdhci_set_power_noreg(host, mode, vdd);
Adrian Hunter1dceb042016-03-29 12:45:43 +03001497 else
Adrian Hunter606d3132016-10-05 12:11:22 +03001498 sdhci_set_power_reg(host, mode, vdd);
Pierre Ossman146ad662006-06-30 02:22:23 -07001499}
Adrian Hunter606d3132016-10-05 12:11:22 +03001500EXPORT_SYMBOL_GPL(sdhci_set_power);
Pierre Ossman146ad662006-06-30 02:22:23 -07001501
Pierre Ossmand129bce2006-03-24 03:18:17 -08001502/*****************************************************************************\
1503 * *
1504 * MMC callbacks *
1505 * *
1506\*****************************************************************************/
1507
1508static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1509{
1510 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001511 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001512 unsigned long flags;
1513
1514 host = mmc_priv(mmc);
1515
Scott Branden04e079cf2015-03-10 11:35:10 -07001516 /* Firstly check card presence */
Adrian Hunter8d28b7a2016-02-09 16:12:36 +02001517 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01001518
Pierre Ossmand129bce2006-03-24 03:18:17 -08001519 spin_lock_irqsave(&host->lock, flags);
1520
Adrian Hunter061d17a2016-04-12 14:25:09 +03001521 sdhci_led_activate(host);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001522
1523 /*
1524 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1525 * requests if Auto-CMD12 is enabled.
1526 */
Adrian Hunter0293d502016-06-29 16:24:35 +03001527 if (sdhci_auto_cmd12(host, mrq)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001528 if (mrq->stop) {
1529 mrq->data->stop = NULL;
1530 mrq->stop = NULL;
1531 }
1532 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001533
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001534 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001535 mrq->cmd->error = -ENOMEDIUM;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001536 sdhci_finish_mrq(host, mrq);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301537 } else {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001538 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001539 sdhci_send_command(host, mrq->sbc);
1540 else
1541 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301542 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001543
Pierre Ossman5f25a662006-10-04 02:15:39 -07001544 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001545 spin_unlock_irqrestore(&host->lock, flags);
1546}
1547
Russell King2317f562014-04-25 12:57:07 +01001548void sdhci_set_bus_width(struct sdhci_host *host, int width)
1549{
1550 u8 ctrl;
1551
1552 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1553 if (width == MMC_BUS_WIDTH_8) {
1554 ctrl &= ~SDHCI_CTRL_4BITBUS;
Michał Mirosław98f94ea2017-08-14 22:00:24 +02001555 ctrl |= SDHCI_CTRL_8BITBUS;
Russell King2317f562014-04-25 12:57:07 +01001556 } else {
Michał Mirosław98f94ea2017-08-14 22:00:24 +02001557 if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
Russell King2317f562014-04-25 12:57:07 +01001558 ctrl &= ~SDHCI_CTRL_8BITBUS;
1559 if (width == MMC_BUS_WIDTH_4)
1560 ctrl |= SDHCI_CTRL_4BITBUS;
1561 else
1562 ctrl &= ~SDHCI_CTRL_4BITBUS;
1563 }
1564 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1565}
1566EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1567
Russell King96d7b782014-04-25 12:59:26 +01001568void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1569{
1570 u16 ctrl_2;
1571
1572 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1573 /* Select Bus Speed Mode for host */
1574 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1575 if ((timing == MMC_TIMING_MMC_HS200) ||
1576 (timing == MMC_TIMING_UHS_SDR104))
1577 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1578 else if (timing == MMC_TIMING_UHS_SDR12)
1579 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1580 else if (timing == MMC_TIMING_UHS_SDR25)
1581 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1582 else if (timing == MMC_TIMING_UHS_SDR50)
1583 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1584 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1585 (timing == MMC_TIMING_MMC_DDR52))
1586 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001587 else if (timing == MMC_TIMING_MMC_HS400)
1588 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
Russell King96d7b782014-04-25 12:59:26 +01001589 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1590}
1591EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1592
Hu Ziji6a6d4ce2017-03-30 17:22:55 +02001593void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001594{
Dong Aishengded97e02016-04-16 01:29:25 +08001595 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001596 u8 ctrl;
1597
Adrian Hunter84ec0482016-12-19 15:33:11 +02001598 if (ios->power_mode == MMC_POWER_UNDEFINED)
1599 return;
1600
Adrian Hunterceb61432011-12-27 15:48:41 +02001601 if (host->flags & SDHCI_DEVICE_DEAD) {
Tim Kryger3a48edc2014-06-13 10:13:56 -07001602 if (!IS_ERR(mmc->supply.vmmc) &&
1603 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001604 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001605 return;
1606 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001607
Pierre Ossmand129bce2006-03-24 03:18:17 -08001608 /*
1609 * Reset the chip on each power off.
1610 * Should clear out any weird states.
1611 */
1612 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001613 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001614 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001615 }
1616
Kevin Liu52983382013-01-31 11:31:37 +08001617 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001618 (ios->power_mode == MMC_POWER_UP) &&
1619 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001620 sdhci_enable_preset_value(host, false);
1621
Russell King373073e2014-04-25 12:58:45 +01001622 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001623 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001624 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001625
1626 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1627 host->clock) {
1628 host->timeout_clk = host->mmc->actual_clock ?
1629 host->mmc->actual_clock / 1000 :
1630 host->clock / 1000;
1631 host->mmc->max_busy_timeout =
1632 host->ops->get_max_timeout_count ?
1633 host->ops->get_max_timeout_count(host) :
1634 1 << 27;
1635 host->mmc->max_busy_timeout /= host->timeout_clk;
1636 }
Russell King373073e2014-04-25 12:58:45 +01001637 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001638
Adrian Hunter606d3132016-10-05 12:11:22 +03001639 if (host->ops->set_power)
1640 host->ops->set_power(host, ios->power_mode, ios->vdd);
1641 else
1642 sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001643
Philip Rakity643a81f2010-09-23 08:24:32 -07001644 if (host->ops->platform_send_init_74_clocks)
1645 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1646
Russell King2317f562014-04-25 12:57:07 +01001647 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001648
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001649 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001650
yangbo lu501639b2017-08-15 10:16:47 +08001651 if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
1652 if (ios->timing == MMC_TIMING_SD_HS ||
1653 ios->timing == MMC_TIMING_MMC_HS ||
1654 ios->timing == MMC_TIMING_MMC_HS400 ||
1655 ios->timing == MMC_TIMING_MMC_HS200 ||
1656 ios->timing == MMC_TIMING_MMC_DDR52 ||
1657 ios->timing == MMC_TIMING_UHS_SDR50 ||
1658 ios->timing == MMC_TIMING_UHS_SDR104 ||
1659 ios->timing == MMC_TIMING_UHS_DDR50 ||
1660 ios->timing == MMC_TIMING_UHS_SDR25)
1661 ctrl |= SDHCI_CTRL_HISPD;
1662 else
1663 ctrl &= ~SDHCI_CTRL_HISPD;
1664 }
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001665
Arindam Nathd6d50a12011-05-05 12:18:59 +05301666 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301667 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301668
Russell Kingda91a8f2014-04-25 13:00:12 +01001669 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301670 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301671 /*
1672 * We only need to set Driver Strength if the
1673 * preset value enable is not set.
1674 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001675 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301676 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1677 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1678 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
Petri Gynther43e943a2015-05-20 14:35:00 -07001679 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1680 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301681 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1682 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
Petri Gynther43e943a2015-05-20 14:35:00 -07001683 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1684 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1685 else {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001686 pr_warn("%s: invalid driver type, default to driver type B\n",
1687 mmc_hostname(mmc));
Petri Gynther43e943a2015-05-20 14:35:00 -07001688 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1689 }
Arindam Nathd6d50a12011-05-05 12:18:59 +05301690
1691 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301692 } else {
1693 /*
1694 * According to SDHC Spec v3.00, if the Preset Value
1695 * Enable in the Host Control 2 register is set, we
1696 * need to reset SD Clock Enable before changing High
1697 * Speed Enable to avoid generating clock gliches.
1698 */
Arindam Nath758535c2011-05-05 12:19:00 +05301699
1700 /* Reset SD Clock Enable */
1701 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1702 clk &= ~SDHCI_CLOCK_CARD_EN;
1703 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1704
1705 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1706
1707 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001708 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301709 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301710
Arindam Nath49c468f2011-05-05 12:19:01 +05301711 /* Reset SD Clock Enable */
1712 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1713 clk &= ~SDHCI_CLOCK_CARD_EN;
1714 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1715
Russell King96d7b782014-04-25 12:59:26 +01001716 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001717 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301718
Kevin Liu52983382013-01-31 11:31:37 +08001719 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1720 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1721 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1722 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1723 (ios->timing == MMC_TIMING_UHS_SDR104) ||
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001724 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1725 (ios->timing == MMC_TIMING_MMC_DDR52))) {
Kevin Liu52983382013-01-31 11:31:37 +08001726 u16 preset;
1727
1728 sdhci_enable_preset_value(host, true);
1729 preset = sdhci_get_preset_value(host);
1730 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1731 >> SDHCI_PRESET_DRV_SHIFT;
1732 }
1733
Arindam Nath49c468f2011-05-05 12:19:01 +05301734 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001735 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301736 } else
1737 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301738
Leandro Dorileob8352262007-07-25 23:47:04 +02001739 /*
1740 * Some (ENE) controllers go apeshit on some ios operation,
1741 * signalling timeout and CRC errors even on CMD0. Resetting
1742 * it on each ios seems to solve the problem.
1743 */
Mohammad Jamalc63705e2015-01-13 20:47:24 +05301744 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001745 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001746
Pierre Ossman5f25a662006-10-04 02:15:39 -07001747 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001748}
Hu Ziji6a6d4ce2017-03-30 17:22:55 +02001749EXPORT_SYMBOL_GPL(sdhci_set_ios);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001750
Dong Aishengded97e02016-04-16 01:29:25 +08001751static int sdhci_get_cd(struct mmc_host *mmc)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001752{
1753 struct sdhci_host *host = mmc_priv(mmc);
Dong Aishengded97e02016-04-16 01:29:25 +08001754 int gpio_cd = mmc_gpio_get_cd(mmc);
Kevin Liu94144a42013-02-28 17:35:53 +08001755
1756 if (host->flags & SDHCI_DEVICE_DEAD)
1757 return 0;
1758
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001759 /* If nonremovable, assume that the card is always present. */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001760 if (!mmc_card_is_removable(host->mmc))
Kevin Liu94144a42013-02-28 17:35:53 +08001761 return 1;
1762
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001763 /*
1764 * Try slot gpio detect, if defined it take precedence
1765 * over build in controller functionality
1766 */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001767 if (gpio_cd >= 0)
Kevin Liu94144a42013-02-28 17:35:53 +08001768 return !!gpio_cd;
1769
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001770 /* If polling, assume that the card is always present. */
1771 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1772 return 1;
1773
Kevin Liu94144a42013-02-28 17:35:53 +08001774 /* Host native card detect */
1775 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1776}
1777
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001778static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001779{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001780 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001781 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001782
Pierre Ossmand129bce2006-03-24 03:18:17 -08001783 spin_lock_irqsave(&host->lock, flags);
1784
Pierre Ossman1e728592008-04-16 19:13:13 +02001785 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001786 is_readonly = 0;
1787 else if (host->ops->get_ro)
1788 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001789 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001790 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1791 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001792
1793 spin_unlock_irqrestore(&host->lock, flags);
1794
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001795 /* This quirk needs to be replaced by a callback-function later */
1796 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1797 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001798}
1799
Takashi Iwai82b0e232011-04-21 20:26:38 +02001800#define SAMPLE_COUNT 5
1801
Dong Aishengded97e02016-04-16 01:29:25 +08001802static int sdhci_get_ro(struct mmc_host *mmc)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001803{
Dong Aishengded97e02016-04-16 01:29:25 +08001804 struct sdhci_host *host = mmc_priv(mmc);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001805 int i, ro_count;
1806
Takashi Iwai82b0e232011-04-21 20:26:38 +02001807 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001808 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001809
1810 ro_count = 0;
1811 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001812 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001813 if (++ro_count > SAMPLE_COUNT / 2)
1814 return 1;
1815 }
1816 msleep(30);
1817 }
1818 return 0;
1819}
1820
Adrian Hunter20758b62011-08-29 16:42:12 +03001821static void sdhci_hw_reset(struct mmc_host *mmc)
1822{
1823 struct sdhci_host *host = mmc_priv(mmc);
1824
1825 if (host->ops && host->ops->hw_reset)
1826 host->ops->hw_reset(host);
1827}
1828
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001829static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1830{
Russell Kingbe138552014-04-25 12:55:56 +01001831 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001832 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001833 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001834 else
Russell Kingb537f942014-04-25 12:56:01 +01001835 host->ier &= ~SDHCI_INT_CARD_INT;
1836
1837 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1838 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001839 mmiowb();
1840 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001841}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001842
Hu Ziji2f05b6ab2017-03-30 17:22:57 +02001843void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001844{
1845 struct sdhci_host *host = mmc_priv(mmc);
1846 unsigned long flags;
1847
Hans de Goede923713b2017-03-26 13:14:45 +02001848 if (enable)
1849 pm_runtime_get_noresume(host->mmc->parent);
1850
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001851 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001852 if (enable)
1853 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1854 else
1855 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1856
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001857 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001858 spin_unlock_irqrestore(&host->lock, flags);
Hans de Goede923713b2017-03-26 13:14:45 +02001859
1860 if (!enable)
1861 pm_runtime_put_noidle(host->mmc->parent);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001862}
Hu Ziji2f05b6ab2017-03-30 17:22:57 +02001863EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001864
Hu Zijic376ea92017-03-30 17:22:56 +02001865int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1866 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001867{
Dong Aishengded97e02016-04-16 01:29:25 +08001868 struct sdhci_host *host = mmc_priv(mmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07001869 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001870 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001871
1872 /*
1873 * Signal Voltage Switching is only applicable for Host Controllers
1874 * v3.00 and above.
1875 */
1876 if (host->version < SDHCI_SPEC_300)
1877 return 0;
1878
Philip Rakity6231f3d2012-07-23 15:56:23 -07001879 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001880
Fabio Estevam21f59982013-02-14 10:35:03 -02001881 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001882 case MMC_SIGNAL_VOLTAGE_330:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001883 if (!(host->flags & SDHCI_SIGNALING_330))
1884 return -EINVAL;
Kevin Liu20b92a32012-12-17 19:29:26 +08001885 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1886 ctrl &= ~SDHCI_CTRL_VDD_180;
1887 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1888
Tim Kryger3a48edc2014-06-13 10:13:56 -07001889 if (!IS_ERR(mmc->supply.vqmmc)) {
Dong Aisheng761daa32016-07-12 15:46:10 +08001890 ret = mmc_regulator_set_vqmmc(mmc, ios);
Kevin Liu20b92a32012-12-17 19:29:26 +08001891 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001892 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1893 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001894 return -EIO;
1895 }
1896 }
1897 /* Wait for 5ms */
1898 usleep_range(5000, 5500);
1899
1900 /* 3.3V regulator output should be stable within 5 ms */
1901 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1902 if (!(ctrl & SDHCI_CTRL_VDD_180))
1903 return 0;
1904
Joe Perches66061102014-09-12 14:56:56 -07001905 pr_warn("%s: 3.3V regulator output did not became stable\n",
1906 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001907
1908 return -EAGAIN;
1909 case MMC_SIGNAL_VOLTAGE_180:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001910 if (!(host->flags & SDHCI_SIGNALING_180))
1911 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001912 if (!IS_ERR(mmc->supply.vqmmc)) {
Dong Aisheng761daa32016-07-12 15:46:10 +08001913 ret = mmc_regulator_set_vqmmc(mmc, ios);
Kevin Liu20b92a32012-12-17 19:29:26 +08001914 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001915 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1916 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001917 return -EIO;
1918 }
1919 }
1920
1921 /*
1922 * Enable 1.8V Signal Enable in the Host Control2
1923 * register
1924 */
1925 ctrl |= SDHCI_CTRL_VDD_180;
1926 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1927
Vincent Yang9d967a62015-01-20 16:05:15 +08001928 /* Some controller need to do more when switching */
1929 if (host->ops->voltage_switch)
1930 host->ops->voltage_switch(host);
1931
Kevin Liu20b92a32012-12-17 19:29:26 +08001932 /* 1.8V regulator output should be stable within 5 ms */
1933 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1934 if (ctrl & SDHCI_CTRL_VDD_180)
1935 return 0;
1936
Joe Perches66061102014-09-12 14:56:56 -07001937 pr_warn("%s: 1.8V regulator output did not became stable\n",
1938 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001939
1940 return -EAGAIN;
1941 case MMC_SIGNAL_VOLTAGE_120:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001942 if (!(host->flags & SDHCI_SIGNALING_120))
1943 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001944 if (!IS_ERR(mmc->supply.vqmmc)) {
Dong Aisheng761daa32016-07-12 15:46:10 +08001945 ret = mmc_regulator_set_vqmmc(mmc, ios);
Kevin Liu20b92a32012-12-17 19:29:26 +08001946 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001947 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1948 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001949 return -EIO;
1950 }
1951 }
1952 return 0;
1953 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301954 /* No signal voltage switch required */
1955 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001956 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301957}
Hu Zijic376ea92017-03-30 17:22:56 +02001958EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
Arindam Nathf2119df2011-05-05 12:18:57 +05301959
Kevin Liu20b92a32012-12-17 19:29:26 +08001960static int sdhci_card_busy(struct mmc_host *mmc)
1961{
1962 struct sdhci_host *host = mmc_priv(mmc);
1963 u32 present_state;
1964
Adrian Huntere613cc42016-06-23 14:00:58 +03001965 /* Check whether DAT[0] is 0 */
Kevin Liu20b92a32012-12-17 19:29:26 +08001966 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
Kevin Liu20b92a32012-12-17 19:29:26 +08001967
Adrian Huntere613cc42016-06-23 14:00:58 +03001968 return !(present_state & SDHCI_DATA_0_LVL_MASK);
Kevin Liu20b92a32012-12-17 19:29:26 +08001969}
1970
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001971static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1972{
1973 struct sdhci_host *host = mmc_priv(mmc);
1974 unsigned long flags;
1975
1976 spin_lock_irqsave(&host->lock, flags);
1977 host->flags |= SDHCI_HS400_TUNING;
1978 spin_unlock_irqrestore(&host->lock, flags);
1979
1980 return 0;
1981}
1982
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02001983static void sdhci_start_tuning(struct sdhci_host *host)
1984{
1985 u16 ctrl;
1986
1987 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1988 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1989 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1990 ctrl |= SDHCI_CTRL_TUNED_CLK;
1991 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1992
1993 /*
1994 * As per the Host Controller spec v3.00, tuning command
1995 * generates Buffer Read Ready interrupt, so enable that.
1996 *
1997 * Note: The spec clearly says that when tuning sequence
1998 * is being performed, the controller does not generate
1999 * interrupts other than Buffer Read Ready interrupt. But
2000 * to make sure we don't hit a controller bug, we _only_
2001 * enable Buffer Read Ready interrupt here.
2002 */
2003 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
2004 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2005}
2006
2007static void sdhci_end_tuning(struct sdhci_host *host)
2008{
2009 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2010 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2011}
2012
2013static void sdhci_reset_tuning(struct sdhci_host *host)
2014{
2015 u16 ctrl;
2016
2017 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2018 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2019 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2020 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2021}
2022
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002023static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002024{
2025 sdhci_reset_tuning(host);
2026
2027 sdhci_do_reset(host, SDHCI_RESET_CMD);
2028 sdhci_do_reset(host, SDHCI_RESET_DATA);
2029
2030 sdhci_end_tuning(host);
2031
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002032 mmc_abort_tuning(host->mmc, opcode);
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002033}
2034
2035/*
2036 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
2037 * tuning command does not have a data payload (or rather the hardware does it
2038 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
2039 * interrupt setup is different to other commands and there is no timeout
2040 * interrupt so special handling is needed.
2041 */
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002042static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002043{
2044 struct mmc_host *mmc = host->mmc;
Masahiro Yamadac7836d12016-12-19 20:51:18 +09002045 struct mmc_command cmd = {};
2046 struct mmc_request mrq = {};
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002047 unsigned long flags;
Srinivas Kandagatlac846a002017-08-03 14:46:13 +02002048 u32 b = host->sdma_boundary;
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002049
2050 spin_lock_irqsave(&host->lock, flags);
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002051
2052 cmd.opcode = opcode;
2053 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
2054 cmd.mrq = &mrq;
2055
2056 mrq.cmd = &cmd;
2057 /*
2058 * In response to CMD19, the card sends 64 bytes of tuning
2059 * block to the Host Controller. So we set the block size
2060 * to 64 here.
2061 */
Adrian Hunter85336102016-12-02 15:14:26 +02002062 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
2063 mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlac846a002017-08-03 14:46:13 +02002064 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
Adrian Hunter85336102016-12-02 15:14:26 +02002065 else
Srinivas Kandagatlac846a002017-08-03 14:46:13 +02002066 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002067
2068 /*
2069 * The tuning block is sent by the card to the host controller.
2070 * So we set the TRNS_READ bit in the Transfer Mode register.
2071 * This also takes care of setting DMA Enable and Multi Block
2072 * Select in the same register to 0.
2073 */
2074 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2075
2076 sdhci_send_command(host, &cmd);
2077
2078 host->cmd = NULL;
2079
2080 sdhci_del_timer(host, &mrq);
2081
2082 host->tuning_done = 0;
2083
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002084 mmiowb();
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002085 spin_unlock_irqrestore(&host->lock, flags);
2086
2087 /* Wait for Buffer Read Ready interrupt */
2088 wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2089 msecs_to_jiffies(50));
2090
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002091}
2092
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002093static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
Adrian Hunter6b11e702016-12-02 15:14:27 +02002094{
2095 int i;
2096
2097 /*
2098 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2099 * of loops reaches 40 times.
2100 */
2101 for (i = 0; i < MAX_TUNING_LOOP; i++) {
2102 u16 ctrl;
2103
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002104 sdhci_send_tuning(host, opcode);
Adrian Hunter6b11e702016-12-02 15:14:27 +02002105
2106 if (!host->tuning_done) {
2107 pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
2108 mmc_hostname(host->mmc));
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002109 sdhci_abort_tuning(host, opcode);
Adrian Hunter6b11e702016-12-02 15:14:27 +02002110 return;
2111 }
2112
2113 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2114 if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
2115 if (ctrl & SDHCI_CTRL_TUNED_CLK)
2116 return; /* Success! */
2117 break;
2118 }
2119
Adrian Hunter83b600b2017-04-20 16:14:43 +08002120 /* Spec does not require a delay between tuning cycles */
2121 if (host->tuning_delay > 0)
2122 mdelay(host->tuning_delay);
Adrian Hunter6b11e702016-12-02 15:14:27 +02002123 }
2124
2125 pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
2126 mmc_hostname(host->mmc));
2127 sdhci_reset_tuning(host);
2128}
2129
Masahiro Yamada85a882c2016-12-08 21:50:54 +09002130int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05302131{
Russell King4b6f37d2014-04-25 12:59:36 +01002132 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05302133 int err = 0;
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002134 unsigned int tuning_count = 0;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002135 bool hs400_tuning;
Arindam Nathb513ea22011-05-05 12:19:04 +05302136
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002137 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002138
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002139 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2140 tuning_count = host->tuning_count;
2141
Arindam Nathb513ea22011-05-05 12:19:04 +05302142 /*
Weijun Yang9faac7b2015-10-04 12:04:12 +00002143 * The Host Controller needs tuning in case of SDR104 and DDR50
2144 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
2145 * the Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05302146 * If the Host Controller supports the HS200 mode then the
2147 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05302148 */
Russell King4b6f37d2014-04-25 12:59:36 +01002149 switch (host->timing) {
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002150 /* HS400 tuning is done in HS200 mode */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02002151 case MMC_TIMING_MMC_HS400:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002152 err = -EINVAL;
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002153 goto out;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002154
Russell King4b6f37d2014-04-25 12:59:36 +01002155 case MMC_TIMING_MMC_HS200:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002156 /*
2157 * Periodic re-tuning for HS400 is not expected to be needed, so
2158 * disable it here.
2159 */
2160 if (hs400_tuning)
2161 tuning_count = 0;
2162 break;
2163
Russell King4b6f37d2014-04-25 12:59:36 +01002164 case MMC_TIMING_UHS_SDR104:
Weijun Yang9faac7b2015-10-04 12:04:12 +00002165 case MMC_TIMING_UHS_DDR50:
Russell King4b6f37d2014-04-25 12:59:36 +01002166 break;
Girish K S069c9f12012-01-06 09:56:39 +05302167
Russell King4b6f37d2014-04-25 12:59:36 +01002168 case MMC_TIMING_UHS_SDR50:
Adrian Hunter4228b212016-04-20 09:24:03 +03002169 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
Russell King4b6f37d2014-04-25 12:59:36 +01002170 break;
2171 /* FALLTHROUGH */
2172
2173 default:
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002174 goto out;
Arindam Nathb513ea22011-05-05 12:19:04 +05302175 }
2176
Dong Aisheng45251812013-09-13 19:11:30 +08002177 if (host->ops->platform_execute_tuning) {
Ritesh Harjani8a8fa872017-01-10 12:30:50 +05302178 err = host->ops->platform_execute_tuning(host, opcode);
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002179 goto out;
Dong Aisheng45251812013-09-13 19:11:30 +08002180 }
2181
Adrian Hunter6b11e702016-12-02 15:14:27 +02002182 host->mmc->retune_period = tuning_count;
2183
Adrian Hunter83b600b2017-04-20 16:14:43 +08002184 if (host->tuning_delay < 0)
2185 host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
2186
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002187 sdhci_start_tuning(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302188
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002189 __sdhci_execute_tuning(host, opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302190
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002191 sdhci_end_tuning(host);
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002192out:
Ritesh Harjani8a8fa872017-01-10 12:30:50 +05302193 host->flags &= ~SDHCI_HS400_TUNING;
Adrian Hunter6b11e702016-12-02 15:14:27 +02002194
Arindam Nathb513ea22011-05-05 12:19:04 +05302195 return err;
2196}
Masahiro Yamada85a882c2016-12-08 21:50:54 +09002197EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
Arindam Nathb513ea22011-05-05 12:19:04 +05302198
Kevin Liu52983382013-01-31 11:31:37 +08002199static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302200{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302201 /* Host Controller v3.00 defines preset value registers */
2202 if (host->version < SDHCI_SPEC_300)
2203 return;
2204
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302205 /*
2206 * We only enable or disable Preset Value if they are not already
2207 * enabled or disabled respectively. Otherwise, we bail out.
2208 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002209 if (host->preset_enabled != enable) {
2210 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2211
2212 if (enable)
2213 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2214 else
2215 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2216
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302217 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002218
2219 if (enable)
2220 host->flags |= SDHCI_PV_ENABLED;
2221 else
2222 host->flags &= ~SDHCI_PV_ENABLED;
2223
2224 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302225 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002226}
2227
Haibo Chen348487c2014-12-09 17:04:05 +08002228static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2229 int err)
2230{
2231 struct sdhci_host *host = mmc_priv(mmc);
2232 struct mmc_data *data = mrq->data;
2233
Russell Kingf48f0392016-01-26 13:40:32 +00002234 if (data->host_cookie != COOKIE_UNMAPPED)
Russell King771a3dc2016-01-26 13:40:53 +00002235 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02002236 mmc_get_dma_dir(data));
Russell King771a3dc2016-01-26 13:40:53 +00002237
2238 data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002239}
2240
Linus Walleijd3c6aac2016-11-23 11:02:24 +01002241static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
Haibo Chen348487c2014-12-09 17:04:05 +08002242{
2243 struct sdhci_host *host = mmc_priv(mmc);
2244
Haibo Chend31911b2015-08-25 10:02:11 +08002245 mrq->data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002246
2247 if (host->flags & SDHCI_REQ_USE_DMA)
Russell King94538e52016-01-26 13:40:37 +00002248 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
Haibo Chen348487c2014-12-09 17:04:05 +08002249}
2250
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03002251static inline bool sdhci_has_requests(struct sdhci_host *host)
2252{
2253 return host->cmd || host->data_cmd;
2254}
2255
2256static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
2257{
2258 if (host->data_cmd) {
2259 host->data_cmd->error = err;
2260 sdhci_finish_mrq(host, host->data_cmd->mrq);
2261 }
2262
2263 if (host->cmd) {
2264 host->cmd->error = err;
2265 sdhci_finish_mrq(host, host->cmd->mrq);
2266 }
2267}
2268
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002269static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002270{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002271 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002272 unsigned long flags;
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002273 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002274
Christian Daudt722e1282013-06-20 14:26:36 -07002275 /* First check if client has provided their own card event */
2276 if (host->ops->card_event)
2277 host->ops->card_event(host);
2278
Adrian Hunterd3940f22016-06-29 16:24:14 +03002279 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002280
Pierre Ossmand129bce2006-03-24 03:18:17 -08002281 spin_lock_irqsave(&host->lock, flags);
2282
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03002283 /* Check sdhci_has_requests() first in case we are runtime suspended */
2284 if (sdhci_has_requests(host) && !present) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302285 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002286 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302287 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002288 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002289
Russell King03231f92014-04-25 12:57:12 +01002290 sdhci_do_reset(host, SDHCI_RESET_CMD);
2291 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002292
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03002293 sdhci_error_out_mrqs(host, -ENOMEDIUM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002294 }
2295
2296 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002297}
2298
2299static const struct mmc_host_ops sdhci_ops = {
2300 .request = sdhci_request,
Haibo Chen348487c2014-12-09 17:04:05 +08002301 .post_req = sdhci_post_req,
2302 .pre_req = sdhci_pre_req,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002303 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002304 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002305 .get_ro = sdhci_get_ro,
2306 .hw_reset = sdhci_hw_reset,
2307 .enable_sdio_irq = sdhci_enable_sdio_irq,
2308 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002309 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002310 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002311 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002312 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002313};
2314
2315/*****************************************************************************\
2316 * *
2317 * Tasklets *
2318 * *
2319\*****************************************************************************/
2320
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002321static bool sdhci_request_done(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002322{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002323 unsigned long flags;
2324 struct mmc_request *mrq;
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002325 int i;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002326
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002327 spin_lock_irqsave(&host->lock, flags);
2328
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002329 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
2330 mrq = host->mrqs_done[i];
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002331 if (mrq)
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002332 break;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002333 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002334
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002335 if (!mrq) {
2336 spin_unlock_irqrestore(&host->lock, flags);
2337 return true;
2338 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002339
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002340 sdhci_del_timer(host, mrq);
2341
Pierre Ossmand129bce2006-03-24 03:18:17 -08002342 /*
Russell King054cedf2016-01-26 13:40:42 +00002343 * Always unmap the data buffers if they were mapped by
2344 * sdhci_prepare_data() whenever we finish with a request.
2345 * This avoids leaking DMA mappings on error.
2346 */
2347 if (host->flags & SDHCI_REQ_USE_DMA) {
2348 struct mmc_data *data = mrq->data;
2349
2350 if (data && data->host_cookie == COOKIE_MAPPED) {
2351 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02002352 mmc_get_dma_dir(data));
Russell King054cedf2016-01-26 13:40:42 +00002353 data->host_cookie = COOKIE_UNMAPPED;
2354 }
2355 }
2356
2357 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002358 * The controller needs a reset of internal state machines
2359 * upon error conditions.
2360 */
Adrian Hunter0cc563c2016-06-29 16:24:28 +03002361 if (sdhci_needs_reset(host, mrq)) {
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002362 /*
2363 * Do not finish until command and data lines are available for
2364 * reset. Note there can only be one other mrq, so it cannot
2365 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
2366 * would both be null.
2367 */
2368 if (host->cmd || host->data_cmd) {
2369 spin_unlock_irqrestore(&host->lock, flags);
2370 return true;
2371 }
2372
Pierre Ossman645289d2006-06-30 02:22:33 -07002373 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002374 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002375 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002376 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002377
2378 /* Spec says we should do both at the same time, but Ricoh
2379 controllers do not like that. */
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002380 sdhci_do_reset(host, SDHCI_RESET_CMD);
2381 sdhci_do_reset(host, SDHCI_RESET_DATA);
Adrian Huntered1563d2016-06-29 16:24:29 +03002382
2383 host->pending_reset = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002384 }
2385
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002386 if (!sdhci_has_requests(host))
2387 sdhci_led_deactivate(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002388
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002389 host->mrqs_done[i] = NULL;
2390
Pierre Ossman5f25a662006-10-04 02:15:39 -07002391 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002392 spin_unlock_irqrestore(&host->lock, flags);
2393
2394 mmc_request_done(host->mmc, mrq);
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002395
2396 return false;
2397}
2398
2399static void sdhci_tasklet_finish(unsigned long param)
2400{
2401 struct sdhci_host *host = (struct sdhci_host *)param;
2402
2403 while (!sdhci_request_done(host))
2404 ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002405}
2406
2407static void sdhci_timeout_timer(unsigned long data)
2408{
2409 struct sdhci_host *host;
2410 unsigned long flags;
2411
2412 host = (struct sdhci_host*)data;
2413
2414 spin_lock_irqsave(&host->lock, flags);
2415
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002416 if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
2417 pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
2418 mmc_hostname(host->mmc));
2419 sdhci_dumpregs(host);
2420
2421 host->cmd->error = -ETIMEDOUT;
2422 sdhci_finish_mrq(host, host->cmd->mrq);
2423 }
2424
2425 mmiowb();
2426 spin_unlock_irqrestore(&host->lock, flags);
2427}
2428
2429static void sdhci_timeout_data_timer(unsigned long data)
2430{
2431 struct sdhci_host *host;
2432 unsigned long flags;
2433
2434 host = (struct sdhci_host *)data;
2435
2436 spin_lock_irqsave(&host->lock, flags);
2437
2438 if (host->data || host->data_cmd ||
2439 (host->cmd && sdhci_data_line_cmd(host->cmd))) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002440 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2441 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002442 sdhci_dumpregs(host);
2443
2444 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002445 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002446 sdhci_finish_data(host);
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002447 } else if (host->data_cmd) {
2448 host->data_cmd->error = -ETIMEDOUT;
2449 sdhci_finish_mrq(host, host->data_cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002450 } else {
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002451 host->cmd->error = -ETIMEDOUT;
2452 sdhci_finish_mrq(host, host->cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002453 }
2454 }
2455
Pierre Ossman5f25a662006-10-04 02:15:39 -07002456 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002457 spin_unlock_irqrestore(&host->lock, flags);
2458}
2459
2460/*****************************************************************************\
2461 * *
2462 * Interrupt handling *
2463 * *
2464\*****************************************************************************/
2465
Adrian Hunterfc605f12016-10-05 12:11:21 +03002466static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002467{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002468 if (!host->cmd) {
Adrian Huntered1563d2016-06-29 16:24:29 +03002469 /*
2470 * SDHCI recovers from errors by resetting the cmd and data
2471 * circuits. Until that is done, there very well might be more
2472 * interrupts, so ignore them in that case.
2473 */
2474 if (host->pending_reset)
2475 return;
Marek Vasut2e4456f2015-11-18 10:47:02 +01002476 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2477 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002478 sdhci_dumpregs(host);
2479 return;
2480 }
2481
Russell Kingec014cb2016-01-26 13:39:39 +00002482 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2483 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2484 if (intmask & SDHCI_INT_TIMEOUT)
2485 host->cmd->error = -ETIMEDOUT;
2486 else
2487 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002488
Russell King71fcbda2016-01-26 13:39:45 +00002489 /*
2490 * If this command initiates a data phase and a response
2491 * CRC error is signalled, the card can start transferring
2492 * data - the card may have received the command without
2493 * error. We must not terminate the mmc_request early.
2494 *
2495 * If the card did not receive the command or returned an
2496 * error which prevented it sending data, the data phase
2497 * will time out.
2498 */
2499 if (host->cmd->data &&
2500 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2501 SDHCI_INT_CRC) {
2502 host->cmd = NULL;
2503 return;
2504 }
2505
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002506 sdhci_finish_mrq(host, host->cmd->mrq);
Pierre Ossmane8095172008-07-25 01:09:08 +02002507 return;
2508 }
2509
Pierre Ossmane8095172008-07-25 01:09:08 +02002510 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002511 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002512}
2513
Adrian Hunter08621b12014-11-04 12:42:38 +02002514static void sdhci_adma_show_error(struct sdhci_host *host)
Ben Dooks6882a8c2009-06-14 13:52:38 +01002515{
Adrian Hunter1c3d5f62014-11-04 12:42:41 +02002516 void *desc = host->adma_table;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002517
2518 sdhci_dumpregs(host);
2519
2520 while (true) {
Adrian Huntere57a5f62014-11-04 12:42:46 +02002521 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002522
Adrian Huntere57a5f62014-11-04 12:42:46 +02002523 if (host->flags & SDHCI_USE_64_BIT_DMA)
Adrian Hunterf4218652017-03-20 19:50:39 +02002524 DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2525 desc, le32_to_cpu(dma_desc->addr_hi),
Adrian Huntere57a5f62014-11-04 12:42:46 +02002526 le32_to_cpu(dma_desc->addr_lo),
2527 le16_to_cpu(dma_desc->len),
2528 le16_to_cpu(dma_desc->cmd));
2529 else
Adrian Hunterf4218652017-03-20 19:50:39 +02002530 DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2531 desc, le32_to_cpu(dma_desc->addr_lo),
Adrian Huntere57a5f62014-11-04 12:42:46 +02002532 le16_to_cpu(dma_desc->len),
2533 le16_to_cpu(dma_desc->cmd));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002534
Adrian Hunter76fe3792014-11-04 12:42:42 +02002535 desc += host->desc_sz;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002536
Adrian Hunter05452302014-11-04 12:42:45 +02002537 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
Ben Dooks6882a8c2009-06-14 13:52:38 +01002538 break;
2539 }
2540}
Ben Dooks6882a8c2009-06-14 13:52:38 +01002541
Pierre Ossmand129bce2006-03-24 03:18:17 -08002542static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2543{
Girish K S069c9f12012-01-06 09:56:39 +05302544 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002545
Arindam Nathb513ea22011-05-05 12:19:04 +05302546 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2547 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302548 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2549 if (command == MMC_SEND_TUNING_BLOCK ||
2550 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302551 host->tuning_done = 1;
2552 wake_up(&host->buf_ready_int);
2553 return;
2554 }
2555 }
2556
Pierre Ossmand129bce2006-03-24 03:18:17 -08002557 if (!host->data) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002558 struct mmc_command *data_cmd = host->data_cmd;
2559
Pierre Ossmand129bce2006-03-24 03:18:17 -08002560 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002561 * The "data complete" interrupt is also used to
2562 * indicate that a busy state has ended. See comment
2563 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002564 */
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002565 if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002566 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
Adrian Hunter69b962a2016-11-02 15:49:09 +02002567 host->data_cmd = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002568 data_cmd->error = -ETIMEDOUT;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002569 sdhci_finish_mrq(host, data_cmd->mrq);
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002570 return;
2571 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002572 if (intmask & SDHCI_INT_DATA_END) {
Adrian Hunter69b962a2016-11-02 15:49:09 +02002573 host->data_cmd = NULL;
Chanho Mine99783a2014-08-30 12:40:40 +09002574 /*
2575 * Some cards handle busy-end interrupt
2576 * before the command completed, so make
2577 * sure we do things in the proper order.
2578 */
Adrian Hunterea968022016-06-29 16:24:24 +03002579 if (host->cmd == data_cmd)
2580 return;
2581
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002582 sdhci_finish_mrq(host, data_cmd->mrq);
Pierre Ossmane8095172008-07-25 01:09:08 +02002583 return;
2584 }
2585 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002586
Adrian Huntered1563d2016-06-29 16:24:29 +03002587 /*
2588 * SDHCI recovers from errors by resetting the cmd and data
2589 * circuits. Until that is done, there very well might be more
2590 * interrupts, so ignore them in that case.
2591 */
2592 if (host->pending_reset)
2593 return;
2594
Marek Vasut2e4456f2015-11-18 10:47:02 +01002595 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2596 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002597 sdhci_dumpregs(host);
2598
2599 return;
2600 }
2601
2602 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002603 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002604 else if (intmask & SDHCI_INT_DATA_END_BIT)
2605 host->data->error = -EILSEQ;
2606 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2607 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2608 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002609 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002610 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302611 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Adrian Hunter08621b12014-11-04 12:42:38 +02002612 sdhci_adma_show_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002613 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002614 if (host->ops->adma_workaround)
2615 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002616 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002617
Pierre Ossman17b04292007-07-22 22:18:46 +02002618 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002619 sdhci_finish_data(host);
2620 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002621 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002622 sdhci_transfer_pio(host);
2623
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002624 /*
2625 * We currently don't do anything fancy with DMA
2626 * boundaries, but as we can't disable the feature
2627 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002628 *
2629 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2630 * should return a valid address to continue from, but as
2631 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002632 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002633 if (intmask & SDHCI_INT_DMA_END) {
2634 u32 dmastart, dmanow;
2635 dmastart = sg_dma_address(host->data->sg);
2636 dmanow = dmastart + host->data->bytes_xfered;
2637 /*
2638 * Force update to the next DMA block boundary.
2639 */
2640 dmanow = (dmanow &
2641 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2642 SDHCI_DEFAULT_BOUNDARY_SIZE;
2643 host->data->bytes_xfered = dmanow - dmastart;
Adrian Hunterf4218652017-03-20 19:50:39 +02002644 DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
2645 dmastart, host->data->bytes_xfered, dmanow);
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002646 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2647 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002648
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002649 if (intmask & SDHCI_INT_DATA_END) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002650 if (host->cmd == host->data_cmd) {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002651 /*
2652 * Data managed to finish before the
2653 * command completed. Make sure we do
2654 * things in the proper order.
2655 */
2656 host->data_early = 1;
2657 } else {
2658 sdhci_finish_data(host);
2659 }
2660 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002661 }
2662}
2663
David Howells7d12e782006-10-05 14:55:46 +01002664static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002665{
Russell King781e9892014-04-25 12:55:46 +01002666 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002667 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002668 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002669 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002670
2671 spin_lock(&host->lock);
2672
Russell Kingbe138552014-04-25 12:55:56 +01002673 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002674 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002675 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002676 }
2677
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002678 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002679 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002680 result = IRQ_NONE;
2681 goto out;
2682 }
2683
Russell King41005002014-04-25 12:55:36 +01002684 do {
Adrian Hunterf12e39d2017-03-20 19:50:47 +02002685 DBG("IRQ status 0x%08x\n", intmask);
2686
2687 if (host->ops->irq) {
2688 intmask = host->ops->irq(host, intmask);
2689 if (!intmask)
2690 goto cont;
2691 }
2692
Russell King41005002014-04-25 12:55:36 +01002693 /* Clear selected interrupts. */
2694 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2695 SDHCI_INT_BUS_POWER);
2696 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002697
Russell King41005002014-04-25 12:55:36 +01002698 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2699 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2700 SDHCI_CARD_PRESENT;
2701
2702 /*
2703 * There is a observation on i.mx esdhc. INSERT
2704 * bit will be immediately set again when it gets
2705 * cleared, if a card is inserted. We have to mask
2706 * the irq to prevent interrupt storm which will
2707 * freeze the system. And the REMOVE gets the
2708 * same situation.
2709 *
2710 * More testing are needed here to ensure it works
2711 * for other platforms though.
2712 */
Russell Kingb537f942014-04-25 12:56:01 +01002713 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2714 SDHCI_INT_CARD_REMOVE);
2715 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2716 SDHCI_INT_CARD_INSERT;
2717 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2718 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002719
2720 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2721 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002722
2723 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2724 SDHCI_INT_CARD_REMOVE);
2725 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002726 }
2727
2728 if (intmask & SDHCI_INT_CMD_MASK)
Adrian Hunterfc605f12016-10-05 12:11:21 +03002729 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Russell King41005002014-04-25 12:55:36 +01002730
2731 if (intmask & SDHCI_INT_DATA_MASK)
2732 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2733
2734 if (intmask & SDHCI_INT_BUS_POWER)
2735 pr_err("%s: Card is consuming too much power!\n",
2736 mmc_hostname(host->mmc));
2737
Dong Aishengf37b20e2016-07-12 15:46:17 +08002738 if (intmask & SDHCI_INT_RETUNE)
2739 mmc_retune_needed(host->mmc);
2740
Gabriel Krisman Bertazi161e6d42017-01-16 12:23:42 -02002741 if ((intmask & SDHCI_INT_CARD_INT) &&
2742 (host->ier & SDHCI_INT_CARD_INT)) {
Russell King781e9892014-04-25 12:55:46 +01002743 sdhci_enable_sdio_irq_nolock(host, false);
2744 host->thread_isr |= SDHCI_INT_CARD_INT;
2745 result = IRQ_WAKE_THREAD;
2746 }
Russell King41005002014-04-25 12:55:36 +01002747
2748 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2749 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2750 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
Dong Aishengf37b20e2016-07-12 15:46:17 +08002751 SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
Russell King41005002014-04-25 12:55:36 +01002752
2753 if (intmask) {
2754 unexpected |= intmask;
2755 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2756 }
Adrian Hunterf12e39d2017-03-20 19:50:47 +02002757cont:
Russell King781e9892014-04-25 12:55:46 +01002758 if (result == IRQ_NONE)
2759 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002760
2761 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002762 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002763out:
2764 spin_unlock(&host->lock);
2765
Alexander Stein6379b232012-03-14 09:52:10 +01002766 if (unexpected) {
2767 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2768 mmc_hostname(host->mmc), unexpected);
2769 sdhci_dumpregs(host);
2770 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002771
Pierre Ossmand129bce2006-03-24 03:18:17 -08002772 return result;
2773}
2774
Russell King781e9892014-04-25 12:55:46 +01002775static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2776{
2777 struct sdhci_host *host = dev_id;
2778 unsigned long flags;
2779 u32 isr;
2780
2781 spin_lock_irqsave(&host->lock, flags);
2782 isr = host->thread_isr;
2783 host->thread_isr = 0;
2784 spin_unlock_irqrestore(&host->lock, flags);
2785
Russell King3560db82014-04-25 12:55:51 +01002786 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Adrian Hunterd3940f22016-06-29 16:24:14 +03002787 struct mmc_host *mmc = host->mmc;
2788
2789 mmc->ops->card_event(mmc);
2790 mmc_detect_change(mmc, msecs_to_jiffies(200));
Russell King3560db82014-04-25 12:55:51 +01002791 }
2792
Russell King781e9892014-04-25 12:55:46 +01002793 if (isr & SDHCI_INT_CARD_INT) {
2794 sdio_run_irqs(host->mmc);
2795
2796 spin_lock_irqsave(&host->lock, flags);
2797 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2798 sdhci_enable_sdio_irq_nolock(host, true);
2799 spin_unlock_irqrestore(&host->lock, flags);
2800 }
2801
2802 return isr ? IRQ_HANDLED : IRQ_NONE;
2803}
2804
Pierre Ossmand129bce2006-03-24 03:18:17 -08002805/*****************************************************************************\
2806 * *
2807 * Suspend/resume *
2808 * *
2809\*****************************************************************************/
2810
2811#ifdef CONFIG_PM
Ludovic Desroches84d62602016-05-13 15:16:02 +02002812/*
2813 * To enable wakeup events, the corresponding events have to be enabled in
2814 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
2815 * Table' in the SD Host Controller Standard Specification.
2816 * It is useless to restore SDHCI_INT_ENABLE state in
2817 * sdhci_disable_irq_wakeups() since it will be set by
2818 * sdhci_enable_card_detection() or sdhci_init().
2819 */
Kevin Liuad080d72013-01-05 17:21:33 +08002820void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2821{
2822 u8 val;
2823 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2824 | SDHCI_WAKE_ON_INT;
Ludovic Desroches84d62602016-05-13 15:16:02 +02002825 u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2826 SDHCI_INT_CARD_INT;
Kevin Liuad080d72013-01-05 17:21:33 +08002827
2828 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2829 val |= mask ;
2830 /* Avoid fake wake up */
Ludovic Desroches84d62602016-05-13 15:16:02 +02002831 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
Kevin Liuad080d72013-01-05 17:21:33 +08002832 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002833 irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2834 }
Kevin Liuad080d72013-01-05 17:21:33 +08002835 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002836 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002837}
2838EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2839
Fabio Estevam0b10f472014-08-30 14:53:13 -03002840static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002841{
2842 u8 val;
2843 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2844 | SDHCI_WAKE_ON_INT;
2845
2846 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2847 val &= ~mask;
2848 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2849}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002850
Manuel Lauss29495aa2011-11-03 11:09:45 +01002851int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002852{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002853 sdhci_disable_card_detection(host);
2854
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002855 mmc_retune_timer_stop(host->mmc);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302856
Kevin Liuad080d72013-01-05 17:21:33 +08002857 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002858 host->ier = 0;
2859 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2860 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002861 free_irq(host->irq, host);
2862 } else {
2863 sdhci_enable_irq_wakeups(host);
2864 enable_irq_wake(host->irq);
2865 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002866 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002867}
2868
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002869EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002870
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002871int sdhci_resume_host(struct sdhci_host *host)
2872{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002873 struct mmc_host *mmc = host->mmc;
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002874 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002875
Richard Röjforsa13abc72009-09-22 16:45:30 -07002876 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002877 if (host->ops->enable_dma)
2878 host->ops->enable_dma(host);
2879 }
2880
Adrian Hunter6308d292012-02-07 14:48:54 +02002881 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2882 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2883 /* Card keeps power but host controller does not */
2884 sdhci_init(host, 0);
2885 host->pwr = 0;
2886 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +03002887 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter6308d292012-02-07 14:48:54 +02002888 } else {
2889 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2890 mmiowb();
2891 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002892
Haibo Chen14a7b41642015-09-15 18:32:58 +08002893 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2894 ret = request_threaded_irq(host->irq, sdhci_irq,
2895 sdhci_thread_irq, IRQF_SHARED,
2896 mmc_hostname(host->mmc), host);
2897 if (ret)
2898 return ret;
2899 } else {
2900 sdhci_disable_irq_wakeups(host);
2901 disable_irq_wake(host->irq);
2902 }
2903
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002904 sdhci_enable_card_detection(host);
2905
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002906 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002907}
2908
2909EXPORT_SYMBOL_GPL(sdhci_resume_host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002910
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002911int sdhci_runtime_suspend_host(struct sdhci_host *host)
2912{
2913 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002914
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002915 mmc_retune_timer_stop(host->mmc);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002916
2917 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002918 host->ier &= SDHCI_INT_CARD_INT;
2919 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2920 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002921 spin_unlock_irqrestore(&host->lock, flags);
2922
Russell King781e9892014-04-25 12:55:46 +01002923 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002924
2925 spin_lock_irqsave(&host->lock, flags);
2926 host->runtime_suspended = true;
2927 spin_unlock_irqrestore(&host->lock, flags);
2928
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002929 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002930}
2931EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2932
2933int sdhci_runtime_resume_host(struct sdhci_host *host)
2934{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002935 struct mmc_host *mmc = host->mmc;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002936 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002937 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002938
2939 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2940 if (host->ops->enable_dma)
2941 host->ops->enable_dma(host);
2942 }
2943
2944 sdhci_init(host, 0);
2945
Zhoujie Wu70bc85a2017-08-03 12:28:40 -07002946 if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
2947 mmc->ios.power_mode != MMC_POWER_OFF) {
Adrian Hunter84ec0482016-12-19 15:33:11 +02002948 /* Force clock and power re-program */
2949 host->pwr = 0;
2950 host->clock = 0;
2951 mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
2952 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002953
Adrian Hunter84ec0482016-12-19 15:33:11 +02002954 if ((host_flags & SDHCI_PV_ENABLED) &&
2955 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2956 spin_lock_irqsave(&host->lock, flags);
2957 sdhci_enable_preset_value(host, true);
2958 spin_unlock_irqrestore(&host->lock, flags);
2959 }
2960
2961 if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
2962 mmc->ops->hs400_enhanced_strobe)
2963 mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002964 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002965
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002966 spin_lock_irqsave(&host->lock, flags);
2967
2968 host->runtime_suspended = false;
2969
2970 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002971 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002972 sdhci_enable_sdio_irq_nolock(host, true);
2973
2974 /* Enable Card Detection */
2975 sdhci_enable_card_detection(host);
2976
2977 spin_unlock_irqrestore(&host->lock, flags);
2978
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002979 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002980}
2981EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2982
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01002983#endif /* CONFIG_PM */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002984
Pierre Ossmand129bce2006-03-24 03:18:17 -08002985/*****************************************************************************\
2986 * *
Adrian Hunterf12e39d2017-03-20 19:50:47 +02002987 * Command Queue Engine (CQE) helpers *
2988 * *
2989\*****************************************************************************/
2990
2991void sdhci_cqe_enable(struct mmc_host *mmc)
2992{
2993 struct sdhci_host *host = mmc_priv(mmc);
2994 unsigned long flags;
2995 u8 ctrl;
2996
2997 spin_lock_irqsave(&host->lock, flags);
2998
2999 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
3000 ctrl &= ~SDHCI_CTRL_DMA_MASK;
3001 if (host->flags & SDHCI_USE_64_BIT_DMA)
3002 ctrl |= SDHCI_CTRL_ADMA64;
3003 else
3004 ctrl |= SDHCI_CTRL_ADMA32;
3005 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
3006
Srinivas Kandagatlac846a002017-08-03 14:46:13 +02003007 sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
Adrian Hunterf12e39d2017-03-20 19:50:47 +02003008 SDHCI_BLOCK_SIZE);
3009
3010 /* Set maximum timeout */
3011 sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);
3012
3013 host->ier = host->cqe_ier;
3014
3015 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3016 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3017
3018 host->cqe_on = true;
3019
3020 pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
3021 mmc_hostname(mmc), host->ier,
3022 sdhci_readl(host, SDHCI_INT_STATUS));
3023
3024 mmiowb();
3025 spin_unlock_irqrestore(&host->lock, flags);
3026}
3027EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
3028
3029void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
3030{
3031 struct sdhci_host *host = mmc_priv(mmc);
3032 unsigned long flags;
3033
3034 spin_lock_irqsave(&host->lock, flags);
3035
3036 sdhci_set_default_irqs(host);
3037
3038 host->cqe_on = false;
3039
3040 if (recovery) {
3041 sdhci_do_reset(host, SDHCI_RESET_CMD);
3042 sdhci_do_reset(host, SDHCI_RESET_DATA);
3043 }
3044
3045 pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
3046 mmc_hostname(mmc), host->ier,
3047 sdhci_readl(host, SDHCI_INT_STATUS));
3048
3049 mmiowb();
3050 spin_unlock_irqrestore(&host->lock, flags);
3051}
3052EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
3053
3054bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3055 int *data_error)
3056{
3057 u32 mask;
3058
3059 if (!host->cqe_on)
3060 return false;
3061
3062 if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
3063 *cmd_error = -EILSEQ;
3064 else if (intmask & SDHCI_INT_TIMEOUT)
3065 *cmd_error = -ETIMEDOUT;
3066 else
3067 *cmd_error = 0;
3068
3069 if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
3070 *data_error = -EILSEQ;
3071 else if (intmask & SDHCI_INT_DATA_TIMEOUT)
3072 *data_error = -ETIMEDOUT;
3073 else if (intmask & SDHCI_INT_ADMA_ERROR)
3074 *data_error = -EIO;
3075 else
3076 *data_error = 0;
3077
3078 /* Clear selected interrupts. */
3079 mask = intmask & host->cqe_ier;
3080 sdhci_writel(host, mask, SDHCI_INT_STATUS);
3081
3082 if (intmask & SDHCI_INT_BUS_POWER)
3083 pr_err("%s: Card is consuming too much power!\n",
3084 mmc_hostname(host->mmc));
3085
3086 intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
3087 if (intmask) {
3088 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3089 pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
3090 mmc_hostname(host->mmc), intmask);
3091 sdhci_dumpregs(host);
3092 }
3093
3094 return true;
3095}
3096EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
3097
3098/*****************************************************************************\
3099 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003100 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08003101 * *
3102\*****************************************************************************/
3103
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003104struct sdhci_host *sdhci_alloc_host(struct device *dev,
3105 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003106{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003107 struct mmc_host *mmc;
3108 struct sdhci_host *host;
3109
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003110 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003111
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003112 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003113 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003114 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003115
3116 host = mmc_priv(mmc);
3117 host->mmc = mmc;
Adrian Hunterbf60e592016-02-09 16:12:35 +02003118 host->mmc_host_ops = sdhci_ops;
3119 mmc->ops = &host->mmc_host_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003120
Adrian Hunter8cb851a2016-06-29 16:24:16 +03003121 host->flags = SDHCI_SIGNALING_330;
3122
Adrian Hunterf12e39d2017-03-20 19:50:47 +02003123 host->cqe_ier = SDHCI_CQE_INT_MASK;
3124 host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
3125
Adrian Hunter83b600b2017-04-20 16:14:43 +08003126 host->tuning_delay = -1;
3127
Srinivas Kandagatlac846a002017-08-03 14:46:13 +02003128 host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
3129
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003130 return host;
3131}
Pierre Ossman8a4da142006-10-04 02:15:40 -07003132
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003133EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003134
Alexandre Courbot7b913692016-03-07 11:07:55 +09003135static int sdhci_set_dma_mask(struct sdhci_host *host)
3136{
3137 struct mmc_host *mmc = host->mmc;
3138 struct device *dev = mmc_dev(mmc);
3139 int ret = -EINVAL;
3140
3141 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
3142 host->flags &= ~SDHCI_USE_64_BIT_DMA;
3143
3144 /* Try 64-bit mask if hardware is capable of it */
3145 if (host->flags & SDHCI_USE_64_BIT_DMA) {
3146 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
3147 if (ret) {
3148 pr_warn("%s: Failed to set 64-bit DMA mask.\n",
3149 mmc_hostname(mmc));
3150 host->flags &= ~SDHCI_USE_64_BIT_DMA;
3151 }
3152 }
3153
3154 /* 32-bit mask as default & fallback */
3155 if (ret) {
3156 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
3157 if (ret)
3158 pr_warn("%s: Failed to set 32-bit DMA mask.\n",
3159 mmc_hostname(mmc));
3160 }
3161
3162 return ret;
3163}
3164
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003165void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
3166{
3167 u16 v;
Zach Brown92e0c442016-11-02 10:26:16 -05003168 u64 dt_caps_mask = 0;
3169 u64 dt_caps = 0;
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003170
3171 if (host->read_caps)
3172 return;
3173
3174 host->read_caps = true;
3175
3176 if (debug_quirks)
3177 host->quirks = debug_quirks;
3178
3179 if (debug_quirks2)
3180 host->quirks2 = debug_quirks2;
3181
3182 sdhci_do_reset(host, SDHCI_RESET_ALL);
3183
Zach Brown92e0c442016-11-02 10:26:16 -05003184 of_property_read_u64(mmc_dev(host->mmc)->of_node,
3185 "sdhci-caps-mask", &dt_caps_mask);
3186 of_property_read_u64(mmc_dev(host->mmc)->of_node,
3187 "sdhci-caps", &dt_caps);
3188
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003189 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
3190 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
3191
3192 if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
3193 return;
3194
Zach Brown92e0c442016-11-02 10:26:16 -05003195 if (caps) {
3196 host->caps = *caps;
3197 } else {
3198 host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
3199 host->caps &= ~lower_32_bits(dt_caps_mask);
3200 host->caps |= lower_32_bits(dt_caps);
3201 }
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003202
3203 if (host->version < SDHCI_SPEC_300)
3204 return;
3205
Zach Brown92e0c442016-11-02 10:26:16 -05003206 if (caps1) {
3207 host->caps1 = *caps1;
3208 } else {
3209 host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
3210 host->caps1 &= ~upper_32_bits(dt_caps_mask);
3211 host->caps1 |= upper_32_bits(dt_caps);
3212 }
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003213}
3214EXPORT_SYMBOL_GPL(__sdhci_read_caps);
3215
Adrian Hunter52f53362016-06-29 16:24:15 +03003216int sdhci_setup_host(struct sdhci_host *host)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003217{
3218 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05303219 u32 max_current_caps;
3220 unsigned int ocr_avail;
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03003221 unsigned int override_timeout_clk;
Dong Aisheng59241752015-07-22 20:53:07 +08003222 u32 max_clk;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003223 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003224
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003225 WARN_ON(host == NULL);
3226 if (host == NULL)
3227 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003228
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003229 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003230
Jon Hunterefba1422016-07-12 14:53:36 +01003231 /*
3232 * If there are external regulators, get them. Note this must be done
3233 * early before resetting the host and reading the capabilities so that
3234 * the host can take the appropriate action if regulators are not
3235 * available.
3236 */
3237 ret = mmc_regulator_get_supply(mmc);
3238 if (ret == -EPROBE_DEFER)
3239 return ret;
3240
Shawn Lin06ebc602017-07-19 15:55:49 +08003241 DBG("Version: 0x%08x | Present: 0x%08x\n",
3242 sdhci_readw(host, SDHCI_HOST_VERSION),
3243 sdhci_readl(host, SDHCI_PRESENT_STATE));
3244 DBG("Caps: 0x%08x | Caps_1: 0x%08x\n",
3245 sdhci_readl(host, SDHCI_CAPABILITIES),
3246 sdhci_readl(host, SDHCI_CAPABILITIES_1));
3247
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003248 sdhci_read_caps(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003249
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03003250 override_timeout_clk = host->timeout_clk;
3251
Zhangfei Gao85105c52010-08-06 07:10:01 +08003252 if (host->version > SDHCI_SPEC_300) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003253 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
3254 mmc_hostname(mmc), host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07003255 }
3256
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003257 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07003258 host->flags |= SDHCI_USE_SDMA;
Adrian Hunter28da3582016-06-29 16:24:17 +03003259 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07003260 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07003261 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07003262 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003263
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003264 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07003265 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01003266 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07003267 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02003268 }
3269
Arindam Nathf2119df2011-05-05 12:18:57 +05303270 if ((host->version >= SDHCI_SPEC_200) &&
Adrian Hunter28da3582016-06-29 16:24:17 +03003271 (host->caps & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07003272 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02003273
3274 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
3275 (host->flags & SDHCI_USE_ADMA)) {
3276 DBG("Disabling ADMA as it is marked broken\n");
3277 host->flags &= ~SDHCI_USE_ADMA;
3278 }
3279
Adrian Huntere57a5f62014-11-04 12:42:46 +02003280 /*
3281 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
3282 * and *must* do 64-bit DMA. A driver has the opportunity to change
3283 * that during the first call to ->enable_dma(). Similarly
3284 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
3285 * implement.
3286 */
Adrian Hunter28da3582016-06-29 16:24:17 +03003287 if (host->caps & SDHCI_CAN_64BIT)
Adrian Huntere57a5f62014-11-04 12:42:46 +02003288 host->flags |= SDHCI_USE_64_BIT_DMA;
3289
Richard Röjforsa13abc72009-09-22 16:45:30 -07003290 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Alexandre Courbot7b913692016-03-07 11:07:55 +09003291 ret = sdhci_set_dma_mask(host);
3292
3293 if (!ret && host->ops->enable_dma)
3294 ret = host->ops->enable_dma(host);
3295
3296 if (ret) {
3297 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
3298 mmc_hostname(mmc));
3299 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
3300
3301 ret = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003302 }
3303 }
3304
Adrian Huntere57a5f62014-11-04 12:42:46 +02003305 /* SDMA does not support 64-bit DMA */
3306 if (host->flags & SDHCI_USE_64_BIT_DMA)
3307 host->flags &= ~SDHCI_USE_SDMA;
3308
Pierre Ossman2134a922008-06-28 18:28:51 +02003309 if (host->flags & SDHCI_USE_ADMA) {
Russell Kinge66e61c2016-01-26 13:39:55 +00003310 dma_addr_t dma;
3311 void *buf;
3312
Pierre Ossman2134a922008-06-28 18:28:51 +02003313 /*
Adrian Hunter76fe3792014-11-04 12:42:42 +02003314 * The DMA descriptor table size is calculated as the maximum
3315 * number of segments times 2, to allow for an alignment
3316 * descriptor for each segment, plus 1 for a nop end descriptor,
3317 * all multipled by the descriptor size.
Pierre Ossman2134a922008-06-28 18:28:51 +02003318 */
Adrian Huntere57a5f62014-11-04 12:42:46 +02003319 if (host->flags & SDHCI_USE_64_BIT_DMA) {
3320 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
3321 SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003322 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003323 } else {
3324 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
3325 SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003326 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003327 }
Russell Kinge66e61c2016-01-26 13:39:55 +00003328
Adrian Hunter04a5ae62015-11-26 14:00:49 +02003329 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
Russell Kinge66e61c2016-01-26 13:39:55 +00003330 buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
3331 host->adma_table_sz, &dma, GFP_KERNEL);
3332 if (!buf) {
Joe Perches66061102014-09-12 14:56:56 -07003333 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02003334 mmc_hostname(mmc));
3335 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00003336 } else if ((dma + host->align_buffer_sz) &
3337 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
Joe Perches66061102014-09-12 14:56:56 -07003338 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
3339 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01003340 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00003341 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3342 host->adma_table_sz, buf, dma);
3343 } else {
3344 host->align_buffer = buf;
3345 host->align_addr = dma;
Russell Kingedd63fc2016-01-26 13:39:50 +00003346
Russell Kinge66e61c2016-01-26 13:39:55 +00003347 host->adma_table = buf + host->align_buffer_sz;
3348 host->adma_addr = dma + host->align_buffer_sz;
3349 }
Pierre Ossman2134a922008-06-28 18:28:51 +02003350 }
3351
Pierre Ossman76591502008-07-21 00:32:11 +02003352 /*
3353 * If we use DMA, then it's up to the caller to set the DMA
3354 * mask, but PIO does not need the hw shim so we set a new
3355 * mask here in that case.
3356 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07003357 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02003358 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07003359 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02003360 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003361
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003362 if (host->version >= SDHCI_SPEC_300)
Adrian Hunter28da3582016-06-29 16:24:17 +03003363 host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003364 >> SDHCI_CLOCK_BASE_SHIFT;
3365 else
Adrian Hunter28da3582016-06-29 16:24:17 +03003366 host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003367 >> SDHCI_CLOCK_BASE_SHIFT;
3368
Pierre Ossmand129bce2006-03-24 03:18:17 -08003369 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07003370 if (host->max_clk == 0 || host->quirks &
3371 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03003372 if (!host->ops->get_max_clock) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003373 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3374 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003375 ret = -ENODEV;
3376 goto undma;
Ben Dooks4240ff02009-03-17 00:13:57 +03003377 }
3378 host->max_clk = host->ops->get_max_clock(host);
3379 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003380
3381 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05303382 * In case of Host Controller v3.00, find out whether clock
3383 * multiplier is supported.
3384 */
Adrian Hunter28da3582016-06-29 16:24:17 +03003385 host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
Arindam Nathc3ed3872011-05-05 12:19:06 +05303386 SDHCI_CLOCK_MUL_SHIFT;
3387
3388 /*
3389 * In case the value in Clock Multiplier is 0, then programmable
3390 * clock mode is not supported, otherwise the actual clock
3391 * multiplier is one more than the value of Clock Multiplier
3392 * in the Capabilities Register.
3393 */
3394 if (host->clk_mul)
3395 host->clk_mul += 1;
3396
3397 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003398 * Set host parameters.
3399 */
Dong Aisheng59241752015-07-22 20:53:07 +08003400 max_clk = host->max_clk;
3401
Marek Szyprowskice5f0362010-08-10 18:01:56 -07003402 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07003403 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05303404 else if (host->version >= SDHCI_SPEC_300) {
3405 if (host->clk_mul) {
3406 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
Dong Aisheng59241752015-07-22 20:53:07 +08003407 max_clk = host->max_clk * host->clk_mul;
Arindam Nathc3ed3872011-05-05 12:19:06 +05303408 } else
3409 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3410 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04003411 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05003412
Adrian Hunterd310ae42016-04-12 14:25:07 +03003413 if (!mmc->f_max || mmc->f_max > max_clk)
Dong Aisheng59241752015-07-22 20:53:07 +08003414 mmc->f_max = max_clk;
3415
Aisheng Dong28aab052014-08-27 15:26:31 +08003416 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Adrian Hunter28da3582016-06-29 16:24:17 +03003417 host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
Aisheng Dong28aab052014-08-27 15:26:31 +08003418 SDHCI_TIMEOUT_CLK_SHIFT;
Shawn Lin8cc35282017-03-24 15:50:12 +08003419
3420 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3421 host->timeout_clk *= 1000;
3422
Aisheng Dong28aab052014-08-27 15:26:31 +08003423 if (host->timeout_clk == 0) {
Shawn Lin8cc35282017-03-24 15:50:12 +08003424 if (!host->ops->get_timeout_clock) {
Aisheng Dong28aab052014-08-27 15:26:31 +08003425 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3426 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003427 ret = -ENODEV;
3428 goto undma;
Aisheng Dong28aab052014-08-27 15:26:31 +08003429 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003430
Shawn Lin8cc35282017-03-24 15:50:12 +08003431 host->timeout_clk =
3432 DIV_ROUND_UP(host->ops->get_timeout_clock(host),
3433 1000);
3434 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003435
Adrian Hunter99513622016-03-07 13:33:55 +02003436 if (override_timeout_clk)
3437 host->timeout_clk = override_timeout_clk;
3438
Aisheng Dong28aab052014-08-27 15:26:31 +08003439 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08003440 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08003441 mmc->max_busy_timeout /= host->timeout_clk;
3442 }
Adrian Hunter58d12462011-06-28 17:16:03 +03003443
Andrei Warkentine89d4562011-05-23 15:06:37 -05003444 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01003445 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05003446
3447 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3448 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003449
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003450 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04003451 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003452 ((host->flags & SDHCI_USE_ADMA) ||
Scott Branden3bfa6f02015-02-09 16:06:28 -08003453 !(host->flags & SDHCI_USE_SDMA)) &&
3454 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003455 host->flags |= SDHCI_AUTO_CMD23;
Adrian Hunterf4218652017-03-20 19:50:39 +02003456 DBG("Auto-CMD23 available\n");
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003457 } else {
Adrian Hunterf4218652017-03-20 19:50:39 +02003458 DBG("Auto-CMD23 unavailable\n");
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003459 }
3460
Philip Rakity15ec4462010-11-19 16:48:39 -05003461 /*
3462 * A controller may support 8-bit width, but the board itself
3463 * might not have the pins brought out. Boards that support
3464 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3465 * their platform code before calling sdhci_add_host(), and we
3466 * won't assume 8-bit width for hosts without that CAP.
3467 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003468 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05003469 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003470
Jerry Huang63ef5d82012-10-25 13:47:19 +08003471 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3472 mmc->caps &= ~MMC_CAP_CMD23;
3473
Adrian Hunter28da3582016-06-29 16:24:17 +03003474 if (host->caps & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04003475 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01003476
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003477 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Jaehoon Chung860951c2016-06-21 10:13:26 +09003478 mmc_card_is_removable(mmc) &&
Arnd Bergmann287980e2016-05-27 23:23:25 +02003479 mmc_gpio_get_cd(host->mmc) < 0)
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003480 mmc->caps |= MMC_CAP_NEEDS_POLL;
3481
Philip Rakity6231f3d2012-07-23 15:56:23 -07003482 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003483 if (!IS_ERR(mmc->supply.vqmmc)) {
3484 ret = regulator_enable(mmc->supply.vqmmc);
3485 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3486 1950000))
Adrian Hunter28da3582016-06-29 16:24:17 +03003487 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
3488 SDHCI_SUPPORT_SDR50 |
3489 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003490 if (ret) {
3491 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3492 mmc_hostname(mmc), ret);
Adrian Hunter4bb74312014-11-06 15:19:04 +02003493 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
Chris Balla3361ab2013-03-11 17:51:53 -04003494 }
Kevin Liu8363c372012-11-17 17:55:51 -05003495 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003496
Adrian Hunter28da3582016-06-29 16:24:17 +03003497 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
3498 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3499 SDHCI_SUPPORT_DDR50);
3500 }
Daniel Drake6a661802012-11-25 13:01:19 -05003501
Al Cooper4188bba2012-03-16 15:54:17 -04003502 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
Adrian Hunter28da3582016-06-29 16:24:17 +03003503 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3504 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303505 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3506
3507 /* SDR104 supports also implies SDR50 support */
Adrian Hunter28da3582016-06-29 16:24:17 +03003508 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303509 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003510 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3511 * field can be promoted to support HS200.
3512 */
Adrian Hunter549c0b12014-11-06 15:19:05 +02003513 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
David Cohen13868bf2013-10-29 10:58:26 -07003514 mmc->caps2 |= MMC_CAP2_HS200;
Adrian Hunter28da3582016-06-29 16:24:17 +03003515 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303516 mmc->caps |= MMC_CAP_UHS_SDR50;
Adrian Hunter28da3582016-06-29 16:24:17 +03003517 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303518
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003519 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
Adrian Hunter28da3582016-06-29 16:24:17 +03003520 (host->caps1 & SDHCI_SUPPORT_HS400))
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003521 mmc->caps2 |= MMC_CAP2_HS400;
3522
Adrian Hunter549c0b12014-11-06 15:19:05 +02003523 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3524 (IS_ERR(mmc->supply.vqmmc) ||
3525 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3526 1300000)))
3527 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3528
Adrian Hunter28da3582016-06-29 16:24:17 +03003529 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
3530 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303531 mmc->caps |= MMC_CAP_UHS_DDR50;
3532
Girish K S069c9f12012-01-06 09:56:39 +05303533 /* Does the host need tuning for SDR50? */
Adrian Hunter28da3582016-06-29 16:24:17 +03003534 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
Arindam Nathb513ea22011-05-05 12:19:04 +05303535 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3536
Arindam Nathd6d50a12011-05-05 12:18:59 +05303537 /* Driver Type(s) (A, C, D) supported by the host */
Adrian Hunter28da3582016-06-29 16:24:17 +03003538 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303539 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
Adrian Hunter28da3582016-06-29 16:24:17 +03003540 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303541 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
Adrian Hunter28da3582016-06-29 16:24:17 +03003542 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303543 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3544
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303545 /* Initial value for re-tuning timer count */
Adrian Hunter28da3582016-06-29 16:24:17 +03003546 host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3547 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303548
3549 /*
3550 * In case Re-tuning Timer is not disabled, the actual value of
3551 * re-tuning timer will be 2 ^ (n - 1).
3552 */
3553 if (host->tuning_count)
3554 host->tuning_count = 1 << (host->tuning_count - 1);
3555
3556 /* Re-tuning mode supported by the Host Controller */
Adrian Hunter28da3582016-06-29 16:24:17 +03003557 host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303558 SDHCI_RETUNING_MODE_SHIFT;
3559
Takashi Iwai8f230f42010-12-08 10:04:30 +01003560 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003561
Arindam Nathf2119df2011-05-05 12:18:57 +05303562 /*
3563 * According to SD Host Controller spec v3.00, if the Host System
3564 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3565 * the value is meaningful only if Voltage Support in the Capabilities
3566 * register is set. The actual current value is 4 times the register
3567 * value.
3568 */
3569 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003570 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003571 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003572 if (curr > 0) {
3573
3574 /* convert to SDHCI_MAX_CURRENT format */
3575 curr = curr/1000; /* convert to mA */
3576 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3577
3578 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3579 max_current_caps =
3580 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3581 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3582 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3583 }
3584 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303585
Adrian Hunter28da3582016-06-29 16:24:17 +03003586 if (host->caps & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003587 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303588
Aaron Lu55c46652012-07-04 13:31:48 +08003589 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303590 SDHCI_MAX_CURRENT_330_MASK) >>
3591 SDHCI_MAX_CURRENT_330_SHIFT) *
3592 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303593 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003594 if (host->caps & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003595 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303596
Aaron Lu55c46652012-07-04 13:31:48 +08003597 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303598 SDHCI_MAX_CURRENT_300_MASK) >>
3599 SDHCI_MAX_CURRENT_300_SHIFT) *
3600 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303601 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003602 if (host->caps & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003603 ocr_avail |= MMC_VDD_165_195;
3604
Aaron Lu55c46652012-07-04 13:31:48 +08003605 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303606 SDHCI_MAX_CURRENT_180_MASK) >>
3607 SDHCI_MAX_CURRENT_180_SHIFT) *
3608 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303609 }
3610
Ulf Hansson5fd26c72015-06-05 11:40:08 +02003611 /* If OCR set by host, use it instead. */
3612 if (host->ocr_mask)
3613 ocr_avail = host->ocr_mask;
3614
3615 /* If OCR set by external regulators, give it highest prio. */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003616 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003617 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003618
Takashi Iwai8f230f42010-12-08 10:04:30 +01003619 mmc->ocr_avail = ocr_avail;
3620 mmc->ocr_avail_sdio = ocr_avail;
3621 if (host->ocr_avail_sdio)
3622 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3623 mmc->ocr_avail_sd = ocr_avail;
3624 if (host->ocr_avail_sd)
3625 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3626 else /* normal SD controllers don't support 1.8V */
3627 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3628 mmc->ocr_avail_mmc = ocr_avail;
3629 if (host->ocr_avail_mmc)
3630 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003631
3632 if (mmc->ocr_avail == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003633 pr_err("%s: Hardware doesn't report any support voltages.\n",
3634 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003635 ret = -ENODEV;
3636 goto unreg;
Pierre Ossman146ad662006-06-30 02:22:23 -07003637 }
3638
Adrian Hunter8cb851a2016-06-29 16:24:16 +03003639 if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
3640 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
3641 MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
3642 (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
3643 host->flags |= SDHCI_SIGNALING_180;
3644
3645 if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
3646 host->flags |= SDHCI_SIGNALING_120;
3647
Pierre Ossmand129bce2006-03-24 03:18:17 -08003648 spin_lock_init(&host->lock);
3649
3650 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003651 * Maximum number of segments. Depends on if the hardware
3652 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003653 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003654 if (host->flags & SDHCI_USE_ADMA)
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003655 mmc->max_segs = SDHCI_MAX_SEGS;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003656 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003657 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003658 else /* PIO */
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003659 mmc->max_segs = SDHCI_MAX_SEGS;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003660
3661 /*
Adrian Hunterac005312014-12-05 19:25:28 +02003662 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3663 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3664 * is less anyway.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003665 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003666 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003667
3668 /*
3669 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003670 * of bytes. When doing hardware scatter/gather, each entry cannot
3671 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003672 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003673 if (host->flags & SDHCI_USE_ADMA) {
3674 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3675 mmc->max_seg_size = 65535;
3676 else
3677 mmc->max_seg_size = 65536;
3678 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003679 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003680 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003681
3682 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003683 * Maximum block size. This varies from controller to controller and
3684 * is specified in the capabilities register.
3685 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003686 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3687 mmc->max_blk_size = 2;
3688 } else {
Adrian Hunter28da3582016-06-29 16:24:17 +03003689 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003690 SDHCI_MAX_BLOCK_SHIFT;
3691 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003692 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3693 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003694 mmc->max_blk_size = 0;
3695 }
3696 }
3697
3698 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003699
3700 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003701 * Maximum block count.
3702 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003703 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003704
Adrian Hunter52f53362016-06-29 16:24:15 +03003705 return 0;
3706
3707unreg:
3708 if (!IS_ERR(mmc->supply.vqmmc))
3709 regulator_disable(mmc->supply.vqmmc);
3710undma:
3711 if (host->align_buffer)
3712 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3713 host->adma_table_sz, host->align_buffer,
3714 host->align_addr);
3715 host->adma_table = NULL;
3716 host->align_buffer = NULL;
3717
3718 return ret;
3719}
3720EXPORT_SYMBOL_GPL(sdhci_setup_host);
3721
Adrian Hunter4180ffa2017-03-20 19:50:45 +02003722void sdhci_cleanup_host(struct sdhci_host *host)
3723{
3724 struct mmc_host *mmc = host->mmc;
3725
3726 if (!IS_ERR(mmc->supply.vqmmc))
3727 regulator_disable(mmc->supply.vqmmc);
3728
3729 if (host->align_buffer)
3730 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3731 host->adma_table_sz, host->align_buffer,
3732 host->align_addr);
3733 host->adma_table = NULL;
3734 host->align_buffer = NULL;
3735}
3736EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
3737
Adrian Hunter52f53362016-06-29 16:24:15 +03003738int __sdhci_add_host(struct sdhci_host *host)
3739{
3740 struct mmc_host *mmc = host->mmc;
3741 int ret;
3742
Pierre Ossman55db8902006-11-21 17:55:45 +01003743 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003744 * Init tasklets.
3745 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003746 tasklet_init(&host->finish_tasklet,
3747 sdhci_tasklet_finish, (unsigned long)host);
3748
Al Viroe4cad1b2006-10-10 22:47:07 +01003749 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Adrian Hunterd7422fb2016-06-29 16:24:33 +03003750 setup_timer(&host->data_timer, sdhci_timeout_data_timer,
3751 (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003752
Adrian Hunter250fb7b42014-12-05 19:41:10 +02003753 init_waitqueue_head(&host->buf_ready_int);
Arindam Nathb513ea22011-05-05 12:19:04 +05303754
Shawn Guo2af502c2013-07-05 14:38:55 +08003755 sdhci_init(host, 0);
3756
Russell King781e9892014-04-25 12:55:46 +01003757 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3758 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003759 if (ret) {
3760 pr_err("%s: Failed to request IRQ %d: %d\n",
3761 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003762 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003763 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003764
Adrian Hunter061d17a2016-04-12 14:25:09 +03003765 ret = sdhci_led_register(host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003766 if (ret) {
3767 pr_err("%s: Failed to register LED device: %d\n",
3768 mmc_hostname(mmc), ret);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003769 goto unirq;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003770 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003771
Pierre Ossman5f25a662006-10-04 02:15:39 -07003772 mmiowb();
3773
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003774 ret = mmc_add_host(mmc);
3775 if (ret)
3776 goto unled;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003777
Girish K Sa3c76eb2011-10-11 11:44:09 +05303778 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003779 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Adrian Huntere57a5f62014-11-04 12:42:46 +02003780 (host->flags & SDHCI_USE_ADMA) ?
3781 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
Richard Röjforsa13abc72009-09-22 16:45:30 -07003782 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003783
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003784 sdhci_enable_card_detection(host);
3785
Pierre Ossmand129bce2006-03-24 03:18:17 -08003786 return 0;
3787
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003788unled:
Adrian Hunter061d17a2016-04-12 14:25:09 +03003789 sdhci_led_unregister(host);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003790unirq:
Russell King03231f92014-04-25 12:57:12 +01003791 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003792 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3793 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003794 free_irq(host->irq, host);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003795untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003796 tasklet_kill(&host->finish_tasklet);
Adrian Hunter52f53362016-06-29 16:24:15 +03003797
Pierre Ossmand129bce2006-03-24 03:18:17 -08003798 return ret;
3799}
Adrian Hunter52f53362016-06-29 16:24:15 +03003800EXPORT_SYMBOL_GPL(__sdhci_add_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003801
Adrian Hunter52f53362016-06-29 16:24:15 +03003802int sdhci_add_host(struct sdhci_host *host)
3803{
3804 int ret;
3805
3806 ret = sdhci_setup_host(host);
3807 if (ret)
3808 return ret;
3809
Adrian Hunter4180ffa2017-03-20 19:50:45 +02003810 ret = __sdhci_add_host(host);
3811 if (ret)
3812 goto cleanup;
3813
3814 return 0;
3815
3816cleanup:
3817 sdhci_cleanup_host(host);
3818
3819 return ret;
Adrian Hunter52f53362016-06-29 16:24:15 +03003820}
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003821EXPORT_SYMBOL_GPL(sdhci_add_host);
3822
Pierre Ossman1e728592008-04-16 19:13:13 +02003823void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003824{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003825 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003826 unsigned long flags;
3827
3828 if (dead) {
3829 spin_lock_irqsave(&host->lock, flags);
3830
3831 host->flags |= SDHCI_DEVICE_DEAD;
3832
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03003833 if (sdhci_has_requests(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303834 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003835 " transfer!\n", mmc_hostname(mmc));
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03003836 sdhci_error_out_mrqs(host, -ENOMEDIUM);
Pierre Ossman1e728592008-04-16 19:13:13 +02003837 }
3838
3839 spin_unlock_irqrestore(&host->lock, flags);
3840 }
3841
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003842 sdhci_disable_card_detection(host);
3843
Markus Mayer4e743f12014-07-03 13:27:42 -07003844 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003845
Adrian Hunter061d17a2016-04-12 14:25:09 +03003846 sdhci_led_unregister(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003847
Pierre Ossman1e728592008-04-16 19:13:13 +02003848 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003849 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003850
Russell Kingb537f942014-04-25 12:56:01 +01003851 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3852 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003853 free_irq(host->irq, host);
3854
3855 del_timer_sync(&host->timer);
Adrian Hunterd7422fb2016-06-29 16:24:33 +03003856 del_timer_sync(&host->data_timer);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003857
Pierre Ossmand129bce2006-03-24 03:18:17 -08003858 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003859
Tim Kryger3a48edc2014-06-13 10:13:56 -07003860 if (!IS_ERR(mmc->supply.vqmmc))
3861 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003862
Russell Kingedd63fc2016-01-26 13:39:50 +00003863 if (host->align_buffer)
Russell Kinge66e61c2016-01-26 13:39:55 +00003864 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3865 host->adma_table_sz, host->align_buffer,
3866 host->align_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003867
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003868 host->adma_table = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003869 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003870}
3871
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003872EXPORT_SYMBOL_GPL(sdhci_remove_host);
3873
3874void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003875{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003876 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003877}
3878
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003879EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003880
3881/*****************************************************************************\
3882 * *
3883 * Driver init/exit *
3884 * *
3885\*****************************************************************************/
3886
3887static int __init sdhci_drv_init(void)
3888{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303889 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003890 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303891 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003892
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003893 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003894}
3895
3896static void __exit sdhci_drv_exit(void)
3897{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003898}
3899
3900module_init(sdhci_drv_init);
3901module_exit(sdhci_drv_exit);
3902
Pierre Ossmandf673b22006-06-30 02:22:31 -07003903module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003904module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003905
Pierre Ossman32710e82009-04-08 20:14:54 +02003906MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003907MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003908MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003909
Pierre Ossmandf673b22006-06-30 02:22:31 -07003910MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003911MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");