Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2011 Freescale Semiconductor, Inc. |
| 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
Shawn Guo | 36dffd8 | 2013-04-07 10:49:34 +0800 | [diff] [blame] | 13 | #include "skeleton.dtsi" |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 14 | #include "imx53-pinfunc.h" |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 15 | #include <dt-bindings/clock/imx5-clock.h> |
Denis Carikli | 4e05a7a | 2014-01-06 17:16:07 +0100 | [diff] [blame] | 16 | #include <dt-bindings/gpio/gpio.h> |
| 17 | #include <dt-bindings/input/input.h> |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 18 | |
| 19 | / { |
| 20 | aliases { |
Shawn Guo | 5230f8f | 2012-08-05 14:01:28 +0800 | [diff] [blame] | 21 | gpio0 = &gpio1; |
| 22 | gpio1 = &gpio2; |
| 23 | gpio2 = &gpio3; |
| 24 | gpio3 = &gpio4; |
| 25 | gpio4 = &gpio5; |
| 26 | gpio5 = &gpio6; |
| 27 | gpio6 = &gpio7; |
Philipp Zabel | c60dc1d | 2013-04-09 19:18:47 +0200 | [diff] [blame] | 28 | i2c0 = &i2c1; |
| 29 | i2c1 = &i2c2; |
| 30 | i2c2 = &i2c3; |
Sascha Hauer | c63d06d | 2014-01-16 13:44:18 +0100 | [diff] [blame] | 31 | mmc0 = &esdhc1; |
| 32 | mmc1 = &esdhc2; |
| 33 | mmc2 = &esdhc3; |
| 34 | mmc3 = &esdhc4; |
Sascha Hauer | cf4e577 | 2013-06-25 15:51:56 +0200 | [diff] [blame] | 35 | serial0 = &uart1; |
| 36 | serial1 = &uart2; |
| 37 | serial2 = &uart3; |
| 38 | serial3 = &uart4; |
| 39 | serial4 = &uart5; |
| 40 | spi0 = &ecspi1; |
| 41 | spi1 = &ecspi2; |
| 42 | spi2 = &cspi; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 43 | }; |
| 44 | |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 45 | cpus { |
| 46 | #address-cells = <1>; |
| 47 | #size-cells = <0>; |
| 48 | cpu@0 { |
| 49 | device_type = "cpu"; |
| 50 | compatible = "arm,cortex-a8"; |
| 51 | reg = <0x0>; |
| 52 | }; |
| 53 | }; |
| 54 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 55 | display-subsystem { |
| 56 | compatible = "fsl,imx-display-subsystem"; |
| 57 | ports = <&ipu_di0>, <&ipu_di1>; |
| 58 | }; |
| 59 | |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 60 | tzic: tz-interrupt-controller@0fffc000 { |
| 61 | compatible = "fsl,imx53-tzic", "fsl,tzic"; |
| 62 | interrupt-controller; |
| 63 | #interrupt-cells = <1>; |
| 64 | reg = <0x0fffc000 0x4000>; |
| 65 | }; |
| 66 | |
| 67 | clocks { |
| 68 | #address-cells = <1>; |
| 69 | #size-cells = <0>; |
| 70 | |
| 71 | ckil { |
| 72 | compatible = "fsl,imx-ckil", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame^] | 73 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 74 | clock-frequency = <32768>; |
| 75 | }; |
| 76 | |
| 77 | ckih1 { |
| 78 | compatible = "fsl,imx-ckih1", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame^] | 79 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 80 | clock-frequency = <22579200>; |
| 81 | }; |
| 82 | |
| 83 | ckih2 { |
| 84 | compatible = "fsl,imx-ckih2", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame^] | 85 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 86 | clock-frequency = <0>; |
| 87 | }; |
| 88 | |
| 89 | osc { |
| 90 | compatible = "fsl,imx-osc", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame^] | 91 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 92 | clock-frequency = <24000000>; |
| 93 | }; |
| 94 | }; |
| 95 | |
| 96 | soc { |
| 97 | #address-cells = <1>; |
| 98 | #size-cells = <1>; |
| 99 | compatible = "simple-bus"; |
| 100 | interrupt-parent = <&tzic>; |
| 101 | ranges; |
| 102 | |
Marek Vasut | 7affee4 | 2013-11-22 12:05:03 +0100 | [diff] [blame] | 103 | sata: sata@10000000 { |
| 104 | compatible = "fsl,imx53-ahci"; |
| 105 | reg = <0x10000000 0x1000>; |
| 106 | interrupts = <28>; |
| 107 | clocks = <&clks IMX5_CLK_SATA_GATE>, |
| 108 | <&clks IMX5_CLK_SATA_REF>, |
| 109 | <&clks IMX5_CLK_AHB>; |
| 110 | clock-names = "sata_gate", "sata_ref", "ahb"; |
| 111 | status = "disabled"; |
| 112 | }; |
| 113 | |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 114 | ipu: ipu@18000000 { |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 115 | #address-cells = <1>; |
| 116 | #size-cells = <0>; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 117 | compatible = "fsl,imx53-ipu"; |
| 118 | reg = <0x18000000 0x080000000>; |
| 119 | interrupts = <11 10>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 120 | clocks = <&clks IMX5_CLK_IPU_GATE>, |
| 121 | <&clks IMX5_CLK_IPU_DI0_GATE>, |
| 122 | <&clks IMX5_CLK_IPU_DI1_GATE>; |
Philipp Zabel | 4438a6a | 2013-03-27 18:30:36 +0100 | [diff] [blame] | 123 | clock-names = "bus", "di0", "di1"; |
Philipp Zabel | 8d84c37 | 2013-03-28 17:35:23 +0100 | [diff] [blame] | 124 | resets = <&src 2>; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 125 | |
| 126 | ipu_di0: port@2 { |
| 127 | #address-cells = <1>; |
| 128 | #size-cells = <0>; |
| 129 | reg = <2>; |
| 130 | |
| 131 | ipu_di0_disp0: endpoint@0 { |
| 132 | reg = <0>; |
| 133 | }; |
| 134 | |
| 135 | ipu_di0_lvds0: endpoint@1 { |
| 136 | reg = <1>; |
| 137 | remote-endpoint = <&lvds0_in>; |
| 138 | }; |
| 139 | }; |
| 140 | |
| 141 | ipu_di1: port@3 { |
| 142 | #address-cells = <1>; |
| 143 | #size-cells = <0>; |
| 144 | reg = <3>; |
| 145 | |
| 146 | ipu_di1_disp1: endpoint@0 { |
| 147 | reg = <0>; |
| 148 | }; |
| 149 | |
| 150 | ipu_di1_lvds1: endpoint@1 { |
| 151 | reg = <1>; |
| 152 | remote-endpoint = <&lvds1_in>; |
| 153 | }; |
| 154 | |
| 155 | ipu_di1_tve: endpoint@2 { |
| 156 | reg = <2>; |
| 157 | remote-endpoint = <&tve_in>; |
| 158 | }; |
| 159 | }; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 160 | }; |
| 161 | |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 162 | aips@50000000 { /* AIPS1 */ |
| 163 | compatible = "fsl,aips-bus", "simple-bus"; |
| 164 | #address-cells = <1>; |
| 165 | #size-cells = <1>; |
| 166 | reg = <0x50000000 0x10000000>; |
| 167 | ranges; |
| 168 | |
| 169 | spba@50000000 { |
| 170 | compatible = "fsl,spba-bus", "simple-bus"; |
| 171 | #address-cells = <1>; |
| 172 | #size-cells = <1>; |
| 173 | reg = <0x50000000 0x40000>; |
| 174 | ranges; |
| 175 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 176 | esdhc1: esdhc@50004000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 177 | compatible = "fsl,imx53-esdhc"; |
| 178 | reg = <0x50004000 0x4000>; |
| 179 | interrupts = <1>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 180 | clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>, |
| 181 | <&clks IMX5_CLK_DUMMY>, |
| 182 | <&clks IMX5_CLK_ESDHC1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 183 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 184 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 185 | status = "disabled"; |
| 186 | }; |
| 187 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 188 | esdhc2: esdhc@50008000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 189 | compatible = "fsl,imx53-esdhc"; |
| 190 | reg = <0x50008000 0x4000>; |
| 191 | interrupts = <2>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 192 | clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>, |
| 193 | <&clks IMX5_CLK_DUMMY>, |
| 194 | <&clks IMX5_CLK_ESDHC2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 195 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 196 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 197 | status = "disabled"; |
| 198 | }; |
| 199 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 200 | uart3: serial@5000c000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 201 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 202 | reg = <0x5000c000 0x4000>; |
| 203 | interrupts = <33>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 204 | clocks = <&clks IMX5_CLK_UART3_IPG_GATE>, |
| 205 | <&clks IMX5_CLK_UART3_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 206 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 207 | status = "disabled"; |
| 208 | }; |
| 209 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 210 | ecspi1: ecspi@50010000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 211 | #address-cells = <1>; |
| 212 | #size-cells = <0>; |
| 213 | compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi"; |
| 214 | reg = <0x50010000 0x4000>; |
| 215 | interrupts = <36>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 216 | clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>, |
| 217 | <&clks IMX5_CLK_ECSPI1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 218 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 219 | status = "disabled"; |
| 220 | }; |
| 221 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 222 | ssi2: ssi@50014000 { |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 223 | compatible = "fsl,imx53-ssi", |
| 224 | "fsl,imx51-ssi", |
| 225 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 226 | reg = <0x50014000 0x4000>; |
| 227 | interrupts = <30>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 228 | clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 229 | dmas = <&sdma 24 1 0>, |
| 230 | <&sdma 25 1 0>; |
| 231 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 232 | fsl,fifo-depth = <15>; |
| 233 | fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */ |
| 234 | status = "disabled"; |
| 235 | }; |
| 236 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 237 | esdhc3: esdhc@50020000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 238 | compatible = "fsl,imx53-esdhc"; |
| 239 | reg = <0x50020000 0x4000>; |
| 240 | interrupts = <3>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 241 | clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>, |
| 242 | <&clks IMX5_CLK_DUMMY>, |
| 243 | <&clks IMX5_CLK_ESDHC3_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 244 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 245 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 246 | status = "disabled"; |
| 247 | }; |
| 248 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 249 | esdhc4: esdhc@50024000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 250 | compatible = "fsl,imx53-esdhc"; |
| 251 | reg = <0x50024000 0x4000>; |
| 252 | interrupts = <4>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 253 | clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>, |
| 254 | <&clks IMX5_CLK_DUMMY>, |
| 255 | <&clks IMX5_CLK_ESDHC4_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 256 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 257 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 258 | status = "disabled"; |
| 259 | }; |
| 260 | }; |
| 261 | |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 262 | usbphy0: usbphy@0 { |
| 263 | compatible = "usb-nop-xceiv"; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 264 | clocks = <&clks IMX5_CLK_USB_PHY1_GATE>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 265 | clock-names = "main_clk"; |
| 266 | status = "okay"; |
| 267 | }; |
| 268 | |
| 269 | usbphy1: usbphy@1 { |
| 270 | compatible = "usb-nop-xceiv"; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 271 | clocks = <&clks IMX5_CLK_USB_PHY2_GATE>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 272 | clock-names = "main_clk"; |
| 273 | status = "okay"; |
| 274 | }; |
| 275 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 276 | usbotg: usb@53f80000 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 277 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 278 | reg = <0x53f80000 0x0200>; |
| 279 | interrupts = <18>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 280 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 281 | fsl,usbmisc = <&usbmisc 0>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 282 | fsl,usbphy = <&usbphy0>; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 283 | status = "disabled"; |
| 284 | }; |
| 285 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 286 | usbh1: usb@53f80200 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 287 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 288 | reg = <0x53f80200 0x0200>; |
| 289 | interrupts = <14>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 290 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 291 | fsl,usbmisc = <&usbmisc 1>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 292 | fsl,usbphy = <&usbphy1>; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 293 | status = "disabled"; |
| 294 | }; |
| 295 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 296 | usbh2: usb@53f80400 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 297 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 298 | reg = <0x53f80400 0x0200>; |
| 299 | interrupts = <16>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 300 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 301 | fsl,usbmisc = <&usbmisc 2>; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 302 | status = "disabled"; |
| 303 | }; |
| 304 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 305 | usbh3: usb@53f80600 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 306 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 307 | reg = <0x53f80600 0x0200>; |
| 308 | interrupts = <17>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 309 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 310 | fsl,usbmisc = <&usbmisc 3>; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 311 | status = "disabled"; |
| 312 | }; |
| 313 | |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 314 | usbmisc: usbmisc@53f80800 { |
| 315 | #index-cells = <1>; |
| 316 | compatible = "fsl,imx53-usbmisc"; |
| 317 | reg = <0x53f80800 0x200>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 318 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 319 | }; |
| 320 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 321 | gpio1: gpio@53f84000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 322 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 323 | reg = <0x53f84000 0x4000>; |
| 324 | interrupts = <50 51>; |
| 325 | gpio-controller; |
| 326 | #gpio-cells = <2>; |
| 327 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 328 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 329 | }; |
| 330 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 331 | gpio2: gpio@53f88000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 332 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 333 | reg = <0x53f88000 0x4000>; |
| 334 | interrupts = <52 53>; |
| 335 | gpio-controller; |
| 336 | #gpio-cells = <2>; |
| 337 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 338 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 339 | }; |
| 340 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 341 | gpio3: gpio@53f8c000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 342 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 343 | reg = <0x53f8c000 0x4000>; |
| 344 | interrupts = <54 55>; |
| 345 | gpio-controller; |
| 346 | #gpio-cells = <2>; |
| 347 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 348 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 349 | }; |
| 350 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 351 | gpio4: gpio@53f90000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 352 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 353 | reg = <0x53f90000 0x4000>; |
| 354 | interrupts = <56 57>; |
| 355 | gpio-controller; |
| 356 | #gpio-cells = <2>; |
| 357 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 358 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 359 | }; |
| 360 | |
Rostislav Lisovy | 675e4d0 | 2013-10-22 19:07:21 +0200 | [diff] [blame] | 361 | kpp: kpp@53f94000 { |
| 362 | compatible = "fsl,imx53-kpp", "fsl,imx21-kpp"; |
| 363 | reg = <0x53f94000 0x4000>; |
| 364 | interrupts = <60>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 365 | clocks = <&clks IMX5_CLK_DUMMY>; |
Rostislav Lisovy | 675e4d0 | 2013-10-22 19:07:21 +0200 | [diff] [blame] | 366 | status = "disabled"; |
| 367 | }; |
| 368 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 369 | wdog1: wdog@53f98000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 370 | compatible = "fsl,imx53-wdt", "fsl,imx21-wdt"; |
| 371 | reg = <0x53f98000 0x4000>; |
| 372 | interrupts = <58>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 373 | clocks = <&clks IMX5_CLK_DUMMY>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 374 | }; |
| 375 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 376 | wdog2: wdog@53f9c000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 377 | compatible = "fsl,imx53-wdt", "fsl,imx21-wdt"; |
| 378 | reg = <0x53f9c000 0x4000>; |
| 379 | interrupts = <59>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 380 | clocks = <&clks IMX5_CLK_DUMMY>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 381 | status = "disabled"; |
| 382 | }; |
| 383 | |
Sascha Hauer | cc8aae9 | 2013-03-14 13:09:00 +0100 | [diff] [blame] | 384 | gpt: timer@53fa0000 { |
| 385 | compatible = "fsl,imx53-gpt", "fsl,imx31-gpt"; |
| 386 | reg = <0x53fa0000 0x4000>; |
| 387 | interrupts = <39>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 388 | clocks = <&clks IMX5_CLK_GPT_IPG_GATE>, |
| 389 | <&clks IMX5_CLK_GPT_HF_GATE>; |
Sascha Hauer | cc8aae9 | 2013-03-14 13:09:00 +0100 | [diff] [blame] | 390 | clock-names = "ipg", "per"; |
| 391 | }; |
| 392 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 393 | iomuxc: iomuxc@53fa8000 { |
Shawn Guo | 5be03a7 | 2012-08-12 20:02:10 +0800 | [diff] [blame] | 394 | compatible = "fsl,imx53-iomuxc"; |
| 395 | reg = <0x53fa8000 0x4000>; |
Shawn Guo | 5be03a7 | 2012-08-12 20:02:10 +0800 | [diff] [blame] | 396 | }; |
| 397 | |
Philipp Zabel | 5af9f14 | 2013-03-27 18:30:43 +0100 | [diff] [blame] | 398 | gpr: iomuxc-gpr@53fa8000 { |
| 399 | compatible = "fsl,imx53-iomuxc-gpr", "syscon"; |
| 400 | reg = <0x53fa8000 0xc>; |
| 401 | }; |
| 402 | |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 403 | ldb: ldb@53fa8008 { |
| 404 | #address-cells = <1>; |
| 405 | #size-cells = <0>; |
| 406 | compatible = "fsl,imx53-ldb"; |
| 407 | reg = <0x53fa8008 0x4>; |
| 408 | gpr = <&gpr>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 409 | clocks = <&clks IMX5_CLK_LDB_DI0_SEL>, |
| 410 | <&clks IMX5_CLK_LDB_DI1_SEL>, |
| 411 | <&clks IMX5_CLK_IPU_DI0_SEL>, |
| 412 | <&clks IMX5_CLK_IPU_DI1_SEL>, |
| 413 | <&clks IMX5_CLK_LDB_DI0_GATE>, |
| 414 | <&clks IMX5_CLK_LDB_DI1_GATE>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 415 | clock-names = "di0_pll", "di1_pll", |
| 416 | "di0_sel", "di1_sel", |
| 417 | "di0", "di1"; |
| 418 | status = "disabled"; |
| 419 | |
| 420 | lvds-channel@0 { |
| 421 | reg = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 422 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 423 | |
| 424 | port { |
| 425 | lvds0_in: endpoint { |
| 426 | remote-endpoint = <&ipu_di0_lvds0>; |
| 427 | }; |
| 428 | }; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 429 | }; |
| 430 | |
| 431 | lvds-channel@1 { |
| 432 | reg = <1>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 433 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 434 | |
| 435 | port { |
| 436 | lvds1_in: endpoint { |
Lothar Waßmann | fa1746a | 2014-04-10 10:03:40 +0200 | [diff] [blame] | 437 | remote-endpoint = <&ipu_di1_lvds1>; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 438 | }; |
| 439 | }; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 440 | }; |
| 441 | }; |
| 442 | |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 443 | pwm1: pwm@53fb4000 { |
| 444 | #pwm-cells = <2>; |
| 445 | compatible = "fsl,imx53-pwm", "fsl,imx27-pwm"; |
| 446 | reg = <0x53fb4000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 447 | clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>, |
| 448 | <&clks IMX5_CLK_PWM1_HF_GATE>; |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 449 | clock-names = "ipg", "per"; |
| 450 | interrupts = <61>; |
| 451 | }; |
| 452 | |
| 453 | pwm2: pwm@53fb8000 { |
| 454 | #pwm-cells = <2>; |
| 455 | compatible = "fsl,imx53-pwm", "fsl,imx27-pwm"; |
| 456 | reg = <0x53fb8000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 457 | clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>, |
| 458 | <&clks IMX5_CLK_PWM2_HF_GATE>; |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 459 | clock-names = "ipg", "per"; |
| 460 | interrupts = <94>; |
| 461 | }; |
| 462 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 463 | uart1: serial@53fbc000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 464 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 465 | reg = <0x53fbc000 0x4000>; |
| 466 | interrupts = <31>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 467 | clocks = <&clks IMX5_CLK_UART1_IPG_GATE>, |
| 468 | <&clks IMX5_CLK_UART1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 469 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 470 | status = "disabled"; |
| 471 | }; |
| 472 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 473 | uart2: serial@53fc0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 474 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 475 | reg = <0x53fc0000 0x4000>; |
| 476 | interrupts = <32>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 477 | clocks = <&clks IMX5_CLK_UART2_IPG_GATE>, |
| 478 | <&clks IMX5_CLK_UART2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 479 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 480 | status = "disabled"; |
| 481 | }; |
| 482 | |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 483 | can1: can@53fc8000 { |
| 484 | compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan"; |
| 485 | reg = <0x53fc8000 0x4000>; |
| 486 | interrupts = <82>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 487 | clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>, |
| 488 | <&clks IMX5_CLK_CAN1_SERIAL_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 489 | clock-names = "ipg", "per"; |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 490 | status = "disabled"; |
| 491 | }; |
| 492 | |
| 493 | can2: can@53fcc000 { |
| 494 | compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan"; |
| 495 | reg = <0x53fcc000 0x4000>; |
| 496 | interrupts = <83>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 497 | clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>, |
| 498 | <&clks IMX5_CLK_CAN2_SERIAL_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 499 | clock-names = "ipg", "per"; |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 500 | status = "disabled"; |
| 501 | }; |
| 502 | |
Philipp Zabel | 8d84c37 | 2013-03-28 17:35:23 +0100 | [diff] [blame] | 503 | src: src@53fd0000 { |
| 504 | compatible = "fsl,imx53-src", "fsl,imx51-src"; |
| 505 | reg = <0x53fd0000 0x4000>; |
| 506 | #reset-cells = <1>; |
| 507 | }; |
| 508 | |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 509 | clks: ccm@53fd4000{ |
| 510 | compatible = "fsl,imx53-ccm"; |
| 511 | reg = <0x53fd4000 0x4000>; |
| 512 | interrupts = <0 71 0x04 0 72 0x04>; |
| 513 | #clock-cells = <1>; |
| 514 | }; |
| 515 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 516 | gpio5: gpio@53fdc000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 517 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 518 | reg = <0x53fdc000 0x4000>; |
| 519 | interrupts = <103 104>; |
| 520 | gpio-controller; |
| 521 | #gpio-cells = <2>; |
| 522 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 523 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 524 | }; |
| 525 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 526 | gpio6: gpio@53fe0000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 527 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 528 | reg = <0x53fe0000 0x4000>; |
| 529 | interrupts = <105 106>; |
| 530 | gpio-controller; |
| 531 | #gpio-cells = <2>; |
| 532 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 533 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 534 | }; |
| 535 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 536 | gpio7: gpio@53fe4000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 537 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 538 | reg = <0x53fe4000 0x4000>; |
| 539 | interrupts = <107 108>; |
| 540 | gpio-controller; |
| 541 | #gpio-cells = <2>; |
| 542 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 543 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 544 | }; |
| 545 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 546 | i2c3: i2c@53fec000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 547 | #address-cells = <1>; |
| 548 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 549 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 550 | reg = <0x53fec000 0x4000>; |
| 551 | interrupts = <64>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 552 | clocks = <&clks IMX5_CLK_I2C3_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 553 | status = "disabled"; |
| 554 | }; |
| 555 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 556 | uart4: serial@53ff0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 557 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 558 | reg = <0x53ff0000 0x4000>; |
| 559 | interrupts = <13>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 560 | clocks = <&clks IMX5_CLK_UART4_IPG_GATE>, |
| 561 | <&clks IMX5_CLK_UART4_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 562 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 563 | status = "disabled"; |
| 564 | }; |
| 565 | }; |
| 566 | |
| 567 | aips@60000000 { /* AIPS2 */ |
| 568 | compatible = "fsl,aips-bus", "simple-bus"; |
| 569 | #address-cells = <1>; |
| 570 | #size-cells = <1>; |
| 571 | reg = <0x60000000 0x10000000>; |
| 572 | ranges; |
| 573 | |
Sascha Hauer | 4f3b2a4 | 2013-06-25 15:51:52 +0200 | [diff] [blame] | 574 | iim: iim@63f98000 { |
| 575 | compatible = "fsl,imx53-iim", "fsl,imx27-iim"; |
| 576 | reg = <0x63f98000 0x4000>; |
| 577 | interrupts = <69>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 578 | clocks = <&clks IMX5_CLK_IIM_GATE>; |
Sascha Hauer | 4f3b2a4 | 2013-06-25 15:51:52 +0200 | [diff] [blame] | 579 | }; |
| 580 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 581 | uart5: serial@63f90000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 582 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 583 | reg = <0x63f90000 0x4000>; |
| 584 | interrupts = <86>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 585 | clocks = <&clks IMX5_CLK_UART5_IPG_GATE>, |
| 586 | <&clks IMX5_CLK_UART5_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 587 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 588 | status = "disabled"; |
| 589 | }; |
| 590 | |
Martin Fuzzey | a82b7b9 | 2013-01-29 16:46:19 +0100 | [diff] [blame] | 591 | owire: owire@63fa4000 { |
| 592 | compatible = "fsl,imx53-owire", "fsl,imx21-owire"; |
| 593 | reg = <0x63fa4000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 594 | clocks = <&clks IMX5_CLK_OWIRE_GATE>; |
Martin Fuzzey | a82b7b9 | 2013-01-29 16:46:19 +0100 | [diff] [blame] | 595 | status = "disabled"; |
| 596 | }; |
| 597 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 598 | ecspi2: ecspi@63fac000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 599 | #address-cells = <1>; |
| 600 | #size-cells = <0>; |
| 601 | compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi"; |
| 602 | reg = <0x63fac000 0x4000>; |
| 603 | interrupts = <37>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 604 | clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>, |
| 605 | <&clks IMX5_CLK_ECSPI2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 606 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 607 | status = "disabled"; |
| 608 | }; |
| 609 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 610 | sdma: sdma@63fb0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 611 | compatible = "fsl,imx53-sdma", "fsl,imx35-sdma"; |
| 612 | reg = <0x63fb0000 0x4000>; |
| 613 | interrupts = <6>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 614 | clocks = <&clks IMX5_CLK_SDMA_GATE>, |
| 615 | <&clks IMX5_CLK_SDMA_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 616 | clock-names = "ipg", "ahb"; |
Huang Shijie | fb72bb2 | 2013-07-02 10:15:29 +0800 | [diff] [blame] | 617 | #dma-cells = <3>; |
Fabio Estevam | 7e4f036 | 2012-08-08 11:28:07 -0300 | [diff] [blame] | 618 | fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 619 | }; |
| 620 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 621 | cspi: cspi@63fc0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 622 | #address-cells = <1>; |
| 623 | #size-cells = <0>; |
| 624 | compatible = "fsl,imx53-cspi", "fsl,imx35-cspi"; |
| 625 | reg = <0x63fc0000 0x4000>; |
| 626 | interrupts = <38>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 627 | clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>, |
| 628 | <&clks IMX5_CLK_CSPI_IPG_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 629 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 630 | status = "disabled"; |
| 631 | }; |
| 632 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 633 | i2c2: i2c@63fc4000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 634 | #address-cells = <1>; |
| 635 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 636 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 637 | reg = <0x63fc4000 0x4000>; |
| 638 | interrupts = <63>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 639 | clocks = <&clks IMX5_CLK_I2C2_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 640 | status = "disabled"; |
| 641 | }; |
| 642 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 643 | i2c1: i2c@63fc8000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 644 | #address-cells = <1>; |
| 645 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 646 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 647 | reg = <0x63fc8000 0x4000>; |
| 648 | interrupts = <62>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 649 | clocks = <&clks IMX5_CLK_I2C1_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 650 | status = "disabled"; |
| 651 | }; |
| 652 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 653 | ssi1: ssi@63fcc000 { |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 654 | compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", |
| 655 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 656 | reg = <0x63fcc000 0x4000>; |
| 657 | interrupts = <29>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 658 | clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 659 | dmas = <&sdma 28 0 0>, |
| 660 | <&sdma 29 0 0>; |
| 661 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 662 | fsl,fifo-depth = <15>; |
| 663 | fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */ |
| 664 | status = "disabled"; |
| 665 | }; |
| 666 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 667 | audmux: audmux@63fd0000 { |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 668 | compatible = "fsl,imx53-audmux", "fsl,imx31-audmux"; |
| 669 | reg = <0x63fd0000 0x4000>; |
| 670 | status = "disabled"; |
| 671 | }; |
| 672 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 673 | nfc: nand@63fdb000 { |
Sascha Hauer | 75453a0 | 2012-06-06 12:33:16 +0200 | [diff] [blame] | 674 | compatible = "fsl,imx53-nand"; |
| 675 | reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>; |
| 676 | interrupts = <8>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 677 | clocks = <&clks IMX5_CLK_NFC_GATE>; |
Sascha Hauer | 75453a0 | 2012-06-06 12:33:16 +0200 | [diff] [blame] | 678 | status = "disabled"; |
| 679 | }; |
| 680 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 681 | ssi3: ssi@63fe8000 { |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 682 | compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", |
| 683 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 684 | reg = <0x63fe8000 0x4000>; |
| 685 | interrupts = <96>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 686 | clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 687 | dmas = <&sdma 46 0 0>, |
| 688 | <&sdma 47 0 0>; |
| 689 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 690 | fsl,fifo-depth = <15>; |
| 691 | fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */ |
| 692 | status = "disabled"; |
| 693 | }; |
| 694 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 695 | fec: ethernet@63fec000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 696 | compatible = "fsl,imx53-fec", "fsl,imx25-fec"; |
| 697 | reg = <0x63fec000 0x4000>; |
| 698 | interrupts = <87>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 699 | clocks = <&clks IMX5_CLK_FEC_GATE>, |
| 700 | <&clks IMX5_CLK_FEC_GATE>, |
| 701 | <&clks IMX5_CLK_FEC_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 702 | clock-names = "ipg", "ahb", "ptp"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 703 | status = "disabled"; |
| 704 | }; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 705 | |
| 706 | tve: tve@63ff0000 { |
| 707 | compatible = "fsl,imx53-tve"; |
| 708 | reg = <0x63ff0000 0x1000>; |
| 709 | interrupts = <92>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 710 | clocks = <&clks IMX5_CLK_TVE_GATE>, |
| 711 | <&clks IMX5_CLK_IPU_DI1_SEL>; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 712 | clock-names = "tve", "di_sel"; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 713 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 714 | |
| 715 | port { |
| 716 | tve_in: endpoint { |
| 717 | remote-endpoint = <&ipu_di1_tve>; |
| 718 | }; |
| 719 | }; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 720 | }; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 721 | |
| 722 | vpu: vpu@63ff4000 { |
| 723 | compatible = "fsl,imx53-vpu"; |
| 724 | reg = <0x63ff4000 0x1000>; |
| 725 | interrupts = <9>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 726 | clocks = <&clks IMX5_CLK_VPU_GATE>, |
| 727 | <&clks IMX5_CLK_VPU_GATE>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 728 | clock-names = "per", "ahb"; |
| 729 | iram = <&ocram>; |
| 730 | status = "disabled"; |
| 731 | }; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 732 | }; |
Philipp Zabel | 481fbe1 | 2013-07-01 11:06:09 +0200 | [diff] [blame] | 733 | |
| 734 | ocram: sram@f8000000 { |
| 735 | compatible = "mmio-sram"; |
| 736 | reg = <0xf8000000 0x20000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 737 | clocks = <&clks IMX5_CLK_OCRAM>; |
Philipp Zabel | 481fbe1 | 2013-07-01 11:06:09 +0200 | [diff] [blame] | 738 | }; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 739 | }; |
| 740 | }; |