blob: 4f0fd470ded4ba50e783d141382e9e7bd6e6384b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
Paul Mackerras799d6042005-11-10 13:37:51 +110094static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100096EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110097
David Gibson8e561e72007-06-13 14:52:56 +100098struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110099unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -0700100unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000101EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100103EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000109int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100113u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000114EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000121static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000122#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530162/*
163 * 'R' and 'C' update notes:
164 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
165 * create writeable HPTEs without C set, because the hcall H_PROTECT
166 * that we use in that case will not update C
167 * - The above is however not a problem, because we also don't do that
168 * fancy "no flush" variant of eviction and we use H_REMOVE which will
169 * do the right thing and thus we don't have the race I described earlier
170 *
171 * - Under bare metal, we do have the race, so we need R and C set
172 * - We make sure R is always set and never lost
173 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
174 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530175unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530177 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000178
179 /* _PAGE_EXEC -> NOEXEC */
180 if ((pteflags & _PAGE_EXEC) == 0)
181 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530182 /*
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000183 * PPP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100184 * Linux uses slb key 0 for kernel and 1 for user.
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000185 * kernel RW areas are mapped with PPP=0b000
186 * User area is mapped with PPP=0b010 for read/write
187 * or PPP=0b011 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000188 */
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000189 if (pteflags & _PAGE_PRIVILEGED) {
190 /*
191 * Kernel read only mapped with ppp bits 0b110
192 */
193 if (!(pteflags & _PAGE_WRITE))
194 rflags |= (HPTE_R_PP0 | 0x2);
195 } else {
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +1000196 if (pteflags & _PAGE_RWX)
197 rflags |= 0x2;
198 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530199 rflags |= 0x1;
200 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530201 /*
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530202 * We can't allow hardware to update hpte bits. Hence always
203 * set 'R' bit and set 'C' if it is a write fault
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530204 */
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530205 rflags |= HPTE_R_R;
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530206
207 if (pteflags & _PAGE_DIRTY)
208 rflags |= HPTE_R_C;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530209 /*
210 * Add in WIG bits
211 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000212
213 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530214 rflags |= HPTE_R_I;
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530215 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000216 rflags |= (HPTE_R_I | HPTE_R_G);
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530217 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
218 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
219 else
220 /*
221 * Add memory coherence if cache inhibited is not set
222 */
223 rflags |= HPTE_R_M;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530224
225 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000226}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100227
228int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000229 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000230 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100232 unsigned long vaddr, paddr;
233 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100234 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100236 shift = mmu_psize_defs[psize].shift;
237 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000239 prot = htab_convert_pte_flags(prot);
240
241 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
242 vstart, vend, pstart, prot, psize, ssize);
243
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100244 for (vaddr = vstart, paddr = pstart; vaddr < vend;
245 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000246 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000247 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000248 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000249 unsigned long tprot = prot;
250
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000251 /*
252 * If we hit a bad address return error.
253 */
254 if (!vsid)
255 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000256 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000257 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000258 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Alexander Grafb18db0b2014-04-29 12:17:26 +0200260 /* Make kvm guest trampolines executable */
261 if (overlaps_kvm_tmp(vaddr, vaddr + step))
262 tprot &= ~HPTE_R_N;
263
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530264 /*
265 * If relocatable, check if it overlaps interrupt vectors that
266 * are copied down to real 0. For relocatable kernel
267 * (e.g. kdump case) we copy interrupt vectors down to real
268 * address 0. Mark that region as executable. This is
269 * because on p8 system with relocation on exception feature
270 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
271 * in order to execute the interrupt handlers in virtual
272 * mode the vector region need to be marked as executable.
273 */
274 if ((PHYSICAL_START > MEMORY_START) &&
275 overlaps_interrupt_vector_text(vaddr, vaddr + step))
276 tprot &= ~HPTE_R_N;
277
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000278 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
280
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000281 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000282 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000283 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000284
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100285 if (ret < 0)
286 break;
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700287
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000288#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700289 if (debug_pagealloc_enabled() &&
290 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000291 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
292#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100294 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
296
Li Zhonged5694a2014-06-11 16:23:37 +0800297int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100298 int psize, int ssize)
299{
300 unsigned long vaddr;
301 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000302 int rc;
303 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100304
305 shift = mmu_psize_defs[psize].shift;
306 step = 1 << shift;
307
David Gibsonabd0a0e2016-02-09 13:32:40 +1000308 if (!ppc_md.hpte_removebolted)
309 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100310
David Gibson27828f92016-02-09 13:32:41 +1000311 for (vaddr = vstart; vaddr < vend; vaddr += step) {
312 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
313 if (rc == -ENOENT) {
314 ret = -ENOENT;
315 continue;
316 }
317 if (rc < 0)
318 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100319 }
320
David Gibson27828f92016-02-09 13:32:41 +1000321 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100322}
323
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000324static bool disable_1tb_segments = false;
325
326static int __init parse_disable_1tb_segments(char *p)
327{
328 disable_1tb_segments = true;
329 return 0;
330}
331early_param("disable_1tb_segments", parse_disable_1tb_segments);
332
Paul Mackerras1189be62007-10-11 20:37:10 +1000333static int __init htab_dt_scan_seg_sizes(unsigned long node,
334 const char *uname, int depth,
335 void *data)
336{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500337 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
338 const __be32 *prop;
339 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000340
341 /* We are scanning "cpu" nodes only */
342 if (type == NULL || strcmp(type, "cpu") != 0)
343 return 0;
344
Anton Blanchard12f04f22013-09-23 12:04:36 +1000345 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000346 if (prop == NULL)
347 return 0;
348 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000349 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000350 DBG("1T segment support detected\n");
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000351
352 if (disable_1tb_segments) {
353 DBG("1T segments disabled by command line\n");
354 break;
355 }
356
Matt Evans44ae3ab2011-04-06 19:48:50 +0000357 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000358 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000359 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000360 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000361 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000362 return 0;
363}
364
365static void __init htab_init_seg_sizes(void)
366{
367 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
368}
369
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000370static int __init get_idx_from_shift(unsigned int shift)
371{
372 int idx = -1;
373
374 switch (shift) {
375 case 0xc:
376 idx = MMU_PAGE_4K;
377 break;
378 case 0x10:
379 idx = MMU_PAGE_64K;
380 break;
381 case 0x14:
382 idx = MMU_PAGE_1M;
383 break;
384 case 0x18:
385 idx = MMU_PAGE_16M;
386 break;
387 case 0x22:
388 idx = MMU_PAGE_16G;
389 break;
390 }
391 return idx;
392}
393
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100394static int __init htab_dt_scan_page_sizes(unsigned long node,
395 const char *uname, int depth,
396 void *data)
397{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500398 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
399 const __be32 *prop;
400 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100401
402 /* We are scanning "cpu" nodes only */
403 if (type == NULL || strcmp(type, "cpu") != 0)
404 return 0;
405
Anton Blanchard12f04f22013-09-23 12:04:36 +1000406 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000407 if (!prop)
408 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100409
Michael Ellerman9e349922014-08-07 17:26:33 +1000410 pr_info("Page sizes from device-tree:\n");
411 size /= 4;
412 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
413 while(size > 0) {
414 unsigned int base_shift = be32_to_cpu(prop[0]);
415 unsigned int slbenc = be32_to_cpu(prop[1]);
416 unsigned int lpnum = be32_to_cpu(prop[2]);
417 struct mmu_psize_def *def;
418 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000419
Michael Ellerman9e349922014-08-07 17:26:33 +1000420 size -= 3; prop += 3;
421 base_idx = get_idx_from_shift(base_shift);
422 if (base_idx < 0) {
423 /* skip the pte encoding also */
424 prop += lpnum * 2; size -= lpnum * 2;
425 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100426 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000427 def = &mmu_psize_defs[base_idx];
428 if (base_idx == MMU_PAGE_16M)
429 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
430
431 def->shift = base_shift;
432 if (base_shift <= 23)
433 def->avpnm = 0;
434 else
435 def->avpnm = (1 << (base_shift - 23)) - 1;
436 def->sllp = slbenc;
437 /*
438 * We don't know for sure what's up with tlbiel, so
439 * for now we only set it for 4K and 64K pages
440 */
441 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
442 def->tlbiel = 1;
443 else
444 def->tlbiel = 0;
445
446 while (size > 0 && lpnum) {
447 unsigned int shift = be32_to_cpu(prop[0]);
448 int penc = be32_to_cpu(prop[1]);
449
450 prop += 2; size -= 2;
451 lpnum--;
452
453 idx = get_idx_from_shift(shift);
454 if (idx < 0)
455 continue;
456
457 if (penc == -1)
458 pr_err("Invalid penc for base_shift=%d "
459 "shift=%d\n", base_shift, shift);
460
461 def->penc[idx] = penc;
462 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
463 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
464 base_shift, shift, def->sllp,
465 def->avpnm, def->tlbiel, def->penc[idx]);
466 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100467 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000468
469 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100470}
471
Tony Breedse16a9c02008-07-31 13:51:42 +1000472#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700473/* Scan for 16G memory blocks that have been set aside for huge pages
474 * and reserve those blocks for 16G huge pages.
475 */
476static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
477 const char *uname, int depth,
478 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500479 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
480 const __be64 *addr_prop;
481 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700482 unsigned int expected_pages;
483 long unsigned int phys_addr;
484 long unsigned int block_size;
485
486 /* We are scanning "memory" nodes only */
487 if (type == NULL || strcmp(type, "memory") != 0)
488 return 0;
489
490 /* This property is the log base 2 of the number of virtual pages that
491 * will represent this memory block. */
492 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
493 if (page_count_prop == NULL)
494 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000495 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700496 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
497 if (addr_prop == NULL)
498 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000499 phys_addr = be64_to_cpu(addr_prop[0]);
500 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700501 if (block_size != (16 * GB))
502 return 0;
503 printk(KERN_INFO "Huge page(16GB) memory: "
504 "addr = 0x%lX size = 0x%lX pages = %d\n",
505 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000506 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
507 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000508 add_gpage(phys_addr, block_size, expected_pages);
509 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700510 return 0;
511}
Tony Breedse16a9c02008-07-31 13:51:42 +1000512#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700513
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000514static void mmu_psize_set_default_penc(void)
515{
516 int bpsize, apsize;
517 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
518 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
519 mmu_psize_defs[bpsize].penc[apsize] = -1;
520}
521
Alexander Graf9048e642014-04-01 15:46:05 +0200522#ifdef CONFIG_PPC_64K_PAGES
523
524static bool might_have_hea(void)
525{
526 /*
527 * The HEA ethernet adapter requires awareness of the
528 * GX bus. Without that awareness we can easily assume
529 * we will never see an HEA ethernet device.
530 */
531#ifdef CONFIG_IBMEBUS
532 return !cpu_has_feature(CPU_FTR_ARCH_207S);
533#else
534 return false;
535#endif
536}
537
538#endif /* #ifdef CONFIG_PPC_64K_PAGES */
539
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100540static void __init htab_init_page_sizes(void)
541{
542 int rc;
543
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000544 /* se the invalid penc to -1 */
545 mmu_psize_set_default_penc();
546
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100547 /* Default to 4K pages only */
548 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
549 sizeof(mmu_psize_defaults_old));
550
551 /*
552 * Try to find the available page sizes in the device-tree
553 */
554 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
555 if (rc != 0) /* Found */
556 goto found;
557
558 /*
559 * Not in the device-tree, let's fallback on known size
560 * list for 16M capable GP & GR
561 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000562 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100563 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
564 sizeof(mmu_psize_defaults_gp));
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700565found:
566 if (!debug_pagealloc_enabled()) {
567 /*
568 * Pick a size for the linear mapping. Currently, we only
569 * support 16M, 1M and 4K which is the default
570 */
571 if (mmu_psize_defs[MMU_PAGE_16M].shift)
572 mmu_linear_psize = MMU_PAGE_16M;
573 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
574 mmu_linear_psize = MMU_PAGE_1M;
575 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100576
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000577#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100578 /*
579 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000580 * 64K for user mappings and vmalloc if supported by the processor.
581 * We only use 64k for ioremap if the processor
582 * (and firmware) support cache-inhibited large pages.
583 * If not, we use 4k and set mmu_ci_restrictions so that
584 * hash_page knows to switch processes that use cache-inhibited
585 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100586 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000587 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100588 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000589 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000590 if (mmu_linear_psize == MMU_PAGE_4K)
591 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000592 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100593 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200594 * When running on pSeries using 64k pages for ioremap
595 * would stop us accessing the HEA ethernet. So if we
596 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100597 */
Alexander Graf9048e642014-04-01 15:46:05 +0200598 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100599 mmu_io_psize = MMU_PAGE_64K;
600 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000601 mmu_ci_restrictions = 1;
602 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000603#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100604
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000605#ifdef CONFIG_SPARSEMEM_VMEMMAP
606 /* We try to use 16M pages for vmemmap if that is supported
607 * and we have at least 1G of RAM at boot
608 */
609 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000610 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000611 mmu_vmemmap_psize = MMU_PAGE_16M;
612 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
613 mmu_vmemmap_psize = MMU_PAGE_64K;
614 else
615 mmu_vmemmap_psize = MMU_PAGE_4K;
616#endif /* CONFIG_SPARSEMEM_VMEMMAP */
617
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000618 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000619 "virtual = %d, io = %d"
620#ifdef CONFIG_SPARSEMEM_VMEMMAP
621 ", vmemmap = %d"
622#endif
623 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100624 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000625 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000626 mmu_psize_defs[mmu_io_psize].shift
627#ifdef CONFIG_SPARSEMEM_VMEMMAP
628 ,mmu_psize_defs[mmu_vmemmap_psize].shift
629#endif
630 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100631
632#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700633 /* Reserve 16G huge page memory sections for huge pages */
634 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100635#endif /* CONFIG_HUGETLB_PAGE */
636}
637
638static int __init htab_dt_scan_pftsize(unsigned long node,
639 const char *uname, int depth,
640 void *data)
641{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500642 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
643 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100644
645 /* We are scanning "cpu" nodes only */
646 if (type == NULL || strcmp(type, "cpu") != 0)
647 return 0;
648
Anton Blanchard12f04f22013-09-23 12:04:36 +1000649 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100650 if (prop != NULL) {
651 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000652 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100653 return 1;
654 }
655 return 0;
656}
657
David Gibson5c3c7ed2016-02-09 13:32:43 +1000658unsigned htab_shift_for_mem_size(unsigned long mem_size)
659{
660 unsigned memshift = __ilog2(mem_size);
661 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
662 unsigned pteg_shift;
663
664 /* round mem_size up to next power of 2 */
665 if ((1UL << memshift) < mem_size)
666 memshift += 1;
667
668 /* aim for 2 pages / pteg */
669 pteg_shift = memshift - (pshift + 1);
670
671 /*
672 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
673 * size permitted by the architecture.
674 */
675 return max(pteg_shift + 7, 18U);
676}
677
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100678static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000679{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100680 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100681 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100682 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000683 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100684 if (ppc64_pft_size == 0)
685 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000686 if (ppc64_pft_size)
687 return 1UL << ppc64_pft_size;
688
David Gibson5c3c7ed2016-02-09 13:32:43 +1000689 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000690}
691
Mike Kravetz54b79242005-11-07 16:25:48 -0800692#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000693int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800694{
David Gibson1dace6c2016-02-09 13:32:42 +1000695 int rc = htab_bolt_mapping(start, end, __pa(start),
696 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
697 mmu_kernel_ssize);
698
699 if (rc < 0) {
700 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
701 mmu_kernel_ssize);
702 BUG_ON(rc2 && (rc2 != -ENOENT));
703 }
704 return rc;
Mike Kravetz54b79242005-11-07 16:25:48 -0800705}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100706
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100707int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100708{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000709 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
710 mmu_kernel_ssize);
711 WARN_ON(rc < 0);
712 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100713}
Mike Kravetz54b79242005-11-07 16:25:48 -0800714#endif /* CONFIG_MEMORY_HOTPLUG */
715
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000716static void __init hash_init_partition_table(phys_addr_t hash_table,
717 unsigned long pteg_count)
718{
719 unsigned long ps_field;
720 unsigned long htab_size;
721 unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;
722
723 /*
724 * slb llp encoding for the page size used in VPM real mode.
725 * We can ignore that for lpid 0
726 */
727 ps_field = 0;
728 htab_size = __ilog2(pteg_count) - 11;
729
730 BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
731 partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
732 MEMBLOCK_ALLOC_ANYWHERE));
733
734 /* Initialize the Partition Table with no entries */
735 memset((void *)partition_tb, 0, patb_size);
736 partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
737 /*
738 * FIXME!! This should be done via update_partition table
739 * For now UPRT is 0 for us.
740 */
741 partition_tb->patb1 = 0;
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530742 pr_info("Partition table %p\n", partition_tb);
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000743 /*
744 * update partition table control register,
745 * 64 K size.
746 */
747 mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
748
749}
750
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000751static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752{
Michael Ellerman337a7122006-02-21 17:22:55 +1100753 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000755 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100756 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000757 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 DBG(" -> htab_initialize()\n");
760
Paul Mackerras1189be62007-10-11 20:37:10 +1000761 /* Initialize segment sizes */
762 htab_init_seg_sizes();
763
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100764 /* Initialize page sizes */
765 htab_init_page_sizes();
766
Matt Evans44ae3ab2011-04-06 19:48:50 +0000767 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000768 mmu_kernel_ssize = MMU_SEGSIZE_1T;
769 mmu_highuser_ssize = MMU_SEGSIZE_1T;
770 printk(KERN_INFO "Using 1TB segments\n");
771 }
772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 /*
774 * Calculate the required size of the htab. We want the number of
775 * PTEGs to equal one half the number of real pages.
776 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100777 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 pteg_count = htab_size_bytes >> 7;
779
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 htab_hash_mask = pteg_count - 1;
781
Michael Ellerman57cfb812006-03-21 20:45:59 +1100782 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 /* Using a hypervisor which owns the htab */
784 htab_address = NULL;
785 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000786#ifdef CONFIG_FA_DUMP
787 /*
788 * If firmware assisted dump is active firmware preserves
789 * the contents of htab along with entire partition memory.
790 * Clear the htab if firmware assisted dump is active so
791 * that we dont end up using old mappings.
792 */
793 if (is_fadump_active() && ppc_md.hpte_clear_all)
794 ppc_md.hpte_clear_all();
795#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 } else {
797 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100798 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100799 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100801 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100802 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100803 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700804 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100805
Yinghai Lu95f72d12010-07-12 14:36:09 +1000806 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 DBG("Hash table allocated at %lx, size: %lx\n", table,
809 htab_size_bytes);
810
Michael Ellerman70267a72012-07-25 21:19:50 +0000811 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 /* htab absolute addr + encoded htabsize */
814 _SDR1 = table + __ilog2(pteg_count) - 11;
815
816 /* Initialize the HPT with no entries */
817 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100818
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000819 if (!cpu_has_feature(CPU_FTR_ARCH_300))
820 /* Set SDR1 */
821 mtspr(SPRN_SDR1, _SDR1);
822 else
823 hash_init_partition_table(table, pteg_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
825
David Gibsonf5ea64d2008-10-12 17:54:24 +0000826 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000828#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700829 if (debug_pagealloc_enabled()) {
830 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
831 linear_map_hash_slots = __va(memblock_alloc_base(
832 linear_map_hash_count, 1, ppc64_rma_size));
833 memset(linear_map_hash_slots, 0, linear_map_hash_count);
834 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000835#endif /* CONFIG_DEBUG_PAGEALLOC */
836
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 /* On U3 based machines, we need to reserve the DART area and
838 * _NOT_ map it to avoid cache paradoxes as it's remapped non
839 * cacheable later on
840 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000843 for_each_memblock(memory, reg) {
844 base = (unsigned long)__va(reg->base);
845 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Sachin P. Sant5c339912009-12-13 21:15:12 +0000847 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000848 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
850#ifdef CONFIG_U3_DART
851 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000852 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100853 * will fit within a single 16Mb page.
854 * The DART space is assumed to be a full 16Mb region even if
855 * we only use 2Mb of that space. We will use more of it later
856 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 */
858 DBG("DART base: %lx\n", dart_tablebase);
859
860 if (dart_tablebase != 0 && dart_tablebase >= base
861 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100862 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100864 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000865 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000866 mmu_linear_psize,
867 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100868 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100869 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100870 base + size,
871 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000872 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000873 mmu_linear_psize,
874 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 continue;
876 }
877#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100878 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000879 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700880 }
881 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
883 /*
884 * If we have a memory_limit and we've allocated TCEs then we need to
885 * explicitly map the TCE area at the top of RAM. We also cope with the
886 * case that the TCEs start below memory_limit.
887 * tce_alloc_start/end are 16MB aligned so the mapping should work
888 * for either 4K or 16MB pages.
889 */
890 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600891 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
892 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
894 if (base + size >= tce_alloc_start)
895 tce_alloc_start = base + size + 1;
896
Michael Ellermancaf80e52006-03-21 20:45:51 +1100897 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000898 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000899 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 }
901
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 DBG(" <- htab_initialize()\n");
904}
905#undef KB
906#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000908void __init hash__early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100909{
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000910 /*
911 * initialize page table size
912 */
Aneesh Kumar K.V5ed7ecd2016-04-29 23:26:23 +1000913 __pte_frag_nr = H_PTE_FRAG_NR;
914 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
915
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000916 __pte_index_size = H_PTE_INDEX_SIZE;
917 __pmd_index_size = H_PMD_INDEX_SIZE;
918 __pud_index_size = H_PUD_INDEX_SIZE;
919 __pgd_index_size = H_PGD_INDEX_SIZE;
920 __pmd_cache_index = H_PMD_CACHE_INDEX;
921 __pte_table_size = H_PTE_TABLE_SIZE;
922 __pmd_table_size = H_PMD_TABLE_SIZE;
923 __pud_table_size = H_PUD_TABLE_SIZE;
924 __pgd_table_size = H_PGD_TABLE_SIZE;
Aneesh Kumar K.Va2f41eb2016-04-29 23:26:19 +1000925 /*
926 * 4k use hugepd format, so for hash set then to
927 * zero
928 */
929 __pmd_val_bits = 0;
930 __pud_val_bits = 0;
931 __pgd_val_bits = 0;
Aneesh Kumar K.Vd6a99962016-04-29 23:26:21 +1000932
933 __kernel_virt_start = H_KERN_VIRT_START;
934 __kernel_virt_size = H_KERN_VIRT_SIZE;
935 __vmalloc_start = H_VMALLOC_START;
936 __vmalloc_end = H_VMALLOC_END;
937 vmemmap = (struct page *)H_VMEMMAP_BASE;
938 ioremap_bot = IOREMAP_BASE;
939
Darren Stevensbfa37082016-06-29 21:06:28 +0100940#ifdef CONFIG_PCI
941 pci_io_base = ISA_IO_BASE;
942#endif
943
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000944 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000945 * of memory. Has to be done before SLB initialization as this is
946 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000947 */
948 htab_initialize();
949
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530950 pr_info("Initializing hash mmu with SLB\n");
Michael Ellerman376af592014-07-10 12:29:19 +1000951 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000952 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000953}
954
955#ifdef CONFIG_SMP
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000956void hash__early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000957{
958 /* Initialize hash table for that CPU */
Aneesh Kumar K.Vb5dcc602016-04-29 23:26:12 +1000959 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
960 if (!cpu_has_feature(CPU_FTR_ARCH_300))
961 mtspr(SPRN_SDR1, _SDR1);
962 else
963 mtspr(SPRN_PTCR,
964 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
965 }
Michael Ellerman376af592014-07-10 12:29:19 +1000966 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000967 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100968}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000969#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/*
972 * Called by asm hashtable.S for doing lazy icache flush
973 */
974unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
975{
976 struct page *page;
977
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100978 if (!pfn_valid(pte_pfn(pte)))
979 return pp;
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 page = pte_page(pte);
982
983 /* page is dirty */
984 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
985 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000986 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 set_bit(PG_arch_1, &page->flags);
988 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100989 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 }
991 return pp;
992}
993
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000994#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000995static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000996{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000997 u64 lpsizes;
998 unsigned char *hpsizes;
999 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001000
1001 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +11001002 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001003 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001004 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001005 }
Michael Neuling2fc251a2015-12-11 09:34:42 +11001006 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001007 index = GET_HIGH_SLICE_INDEX(addr);
1008 mask_index = index & 0x1;
1009 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001010}
1011
1012#else
1013unsigned int get_paca_psize(unsigned long addr)
1014{
Michael Ellermanc33e54f2016-01-09 08:25:01 +11001015 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001016}
1017#endif
1018
Paul Mackerras721151d2007-04-03 21:24:02 +10001019/*
1020 * Demote a segment to using 4k pages.
1021 * For now this makes the whole process use 4k pages.
1022 */
Paul Mackerras721151d2007-04-03 21:24:02 +10001023#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +11001024void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001025{
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001026 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +10001027 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001028 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001029 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001030 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001031
1032 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001033 slb_flush_and_rebolt();
1034 }
Paul Mackerras721151d2007-04-03 21:24:02 +10001035}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001036#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +10001037
Paul Mackerrasfa282372008-01-24 08:35:13 +11001038#ifdef CONFIG_PPC_SUBPAGE_PROT
1039/*
1040 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1041 * Userspace sets the subpage permissions using the subpage_prot system call.
1042 *
1043 * Result is 0: full permissions, _PAGE_RW: read-only,
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001044 * _PAGE_RWX: no access.
Paul Mackerrasfa282372008-01-24 08:35:13 +11001045 */
David Gibsond28513b2009-11-26 18:56:04 +00001046static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001047{
David Gibsond28513b2009-11-26 18:56:04 +00001048 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +11001049 u32 spp = 0;
1050 u32 **sbpm, *sbpp;
1051
1052 if (ea >= spt->maxaddr)
1053 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001054 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001055 /* addresses below 4GB use spt->low_prot */
1056 sbpm = spt->low_prot;
1057 } else {
1058 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1059 if (!sbpm)
1060 return 0;
1061 }
1062 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1063 if (!sbpp)
1064 return 0;
1065 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1066
1067 /* extract 2-bit bitfield for this 4k subpage */
1068 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1069
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001070 /*
1071 * 0 -> full premission
1072 * 1 -> Read only
1073 * 2 -> no access.
1074 * We return the flag that need to be cleared.
1075 */
1076 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001077 return spp;
1078}
1079
1080#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +00001081static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001082{
1083 return 0;
1084}
1085#endif
1086
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001087void hash_failure_debug(unsigned long ea, unsigned long access,
1088 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001089 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001090{
1091 if (!printk_ratelimit())
1092 return;
1093 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1094 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001095 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1096 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001097}
1098
Michael Ellerman09567e72014-05-28 18:21:17 +10001099static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1100 int psize, bool user_region)
1101{
1102 if (user_region) {
1103 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001104 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +10001105 slb_flush_and_rebolt();
1106 }
1107 } else if (get_paca()->vmalloc_sllp !=
1108 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1109 get_paca()->vmalloc_sllp =
1110 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1111 slb_vmalloc_update();
1112 }
1113}
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115/* Result code is:
1116 * 0 - handled
1117 * 1 - normal page fault
1118 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +11001119 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301121int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1122 unsigned long access, unsigned long trap,
1123 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301125 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +00001126 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +00001127 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001130 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001131 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301132 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001133 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001135 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1136 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +05301137 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001138
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001139 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 switch (REGION_ID(ea)) {
1141 case USER_REGION_ID:
1142 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001143 if (! mm) {
1144 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001145 rc = 1;
1146 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001147 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001148 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001149 ssize = user_segment_size(ea);
1150 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001153 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001154 if (ea < VMALLOC_END)
1155 psize = mmu_vmalloc_psize;
1156 else
1157 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001158 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 default:
1161 /* Not a valid range
1162 * Send the problem up to do_page_fault
1163 */
Li Zhongba12eed2013-05-13 16:16:41 +00001164 rc = 1;
1165 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001167 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001169 /* Bad address. */
1170 if (!vsid) {
1171 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001172 rc = 1;
1173 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001174 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001175 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001177 if (pgdir == NULL) {
1178 rc = 1;
1179 goto bail;
1180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001182 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001183 tmp = cpumask_of(smp_processor_id());
1184 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301185 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001187#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001188 /* If we use 4K pages and our psize is not 4K, then we might
1189 * be hitting a special driver mapping, and need to align the
1190 * address before we fetch the PTE.
1191 *
1192 * It could also be a hugepage mapping, in which case this is
1193 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001194 */
1195 if (psize != MMU_PAGE_4K)
1196 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1197#endif /* CONFIG_PPC_64K_PAGES */
1198
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001199 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301200 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001201 if (ptep == NULL || !pte_present(*ptep)) {
1202 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001203 rc = 1;
1204 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001205 }
1206
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001207 /* Add _PAGE_PRESENT to the required access perm */
1208 access |= _PAGE_PRESENT;
1209
1210 /* Pre-check access permissions (will be re-checked atomically
1211 * in __hash_page_XX but this pre-check is a fast path
1212 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001213 if (!check_pte_access(access, pte_val(*ptep))) {
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001214 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001215 rc = 1;
1216 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001217 }
1218
Li Zhongba12eed2013-05-13 16:16:41 +00001219 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301220 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301221 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301222 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301223#ifdef CONFIG_HUGETLB_PAGE
1224 else
1225 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301226 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301227#else
1228 else {
1229 /*
1230 * if we have hugeshift, and is not transhuge with
1231 * hugetlb disabled, something is really wrong.
1232 */
1233 rc = 1;
1234 WARN_ON(1);
1235 }
1236#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001237 if (current->mm == mm)
1238 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001239
Li Zhongba12eed2013-05-13 16:16:41 +00001240 goto bail;
1241 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001242
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001243#ifndef CONFIG_PPC_64K_PAGES
1244 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1245#else
1246 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1247 pte_val(*(ptep + PTRS_PER_PTE)));
1248#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001249 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001250#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001251 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1252 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001253 demote_segment_4k(mm, ea);
1254 psize = MMU_PAGE_4K;
1255 }
1256
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001257 /* If this PTE is non-cacheable and we have restrictions on
1258 * using non cacheable large pages, then we switch to 4k
1259 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +10001260 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001261 if (user_region) {
1262 demote_segment_4k(mm, ea);
1263 psize = MMU_PAGE_4K;
1264 } else if (ea < VMALLOC_END) {
1265 /*
1266 * some driver did a non-cacheable mapping
1267 * in vmalloc space, so switch vmalloc
1268 * to 4k pages
1269 */
1270 printk(KERN_ALERT "Reducing vmalloc segment "
1271 "to 4kB pages because of "
1272 "non-cacheable mapping\n");
1273 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001274 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001275 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001276 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001277
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301278#endif /* CONFIG_PPC_64K_PAGES */
1279
Ian Munsiea1dca3462014-10-08 19:54:58 +11001280 if (current->mm == mm)
1281 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001282
Michael Ellerman73b341e2015-08-07 16:19:47 +10001283#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001284 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301285 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1286 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001287 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001288#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001289 {
David Gibsona1128f82009-12-16 14:29:56 +00001290 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001291 if (access & spp)
1292 rc = -2;
1293 else
1294 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301295 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001296 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001297
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001298 /* Dump some info in case of hash insertion failure, they should
1299 * never happen so it is really useful to know if/when they do
1300 */
1301 if (rc == -1)
1302 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001303 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001304#ifndef CONFIG_PPC_64K_PAGES
1305 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1306#else
1307 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1308 pte_val(*(ptep + PTRS_PER_PTE)));
1309#endif
1310 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001311
1312bail:
1313 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001314 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001316EXPORT_SYMBOL_GPL(hash_page_mm);
1317
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301318int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1319 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001320{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301321 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001322 struct mm_struct *mm = current->mm;
1323
1324 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1325 mm = &init_mm;
1326
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301327 if (dsisr & DSISR_NOHPTE)
1328 flags |= HPTE_NOHPTE_UPDATE;
1329
1330 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001331}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001332EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301334int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1335 unsigned long dsisr)
1336{
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001337 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301338 unsigned long flags = 0;
1339 struct mm_struct *mm = current->mm;
1340
1341 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1342 mm = &init_mm;
1343
1344 if (dsisr & DSISR_NOHPTE)
1345 flags |= HPTE_NOHPTE_UPDATE;
1346
1347 if (dsisr & DSISR_ISSTORE)
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001348 access |= _PAGE_WRITE;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301349 /*
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001350 * We set _PAGE_PRIVILEGED only when
1351 * kernel mode access kernel space.
1352 *
1353 * _PAGE_PRIVILEGED is NOT set
1354 * 1) when kernel mode access user space
1355 * 2) user space access kernel space.
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301356 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001357 access |= _PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301358 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001359 access &= ~_PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301360
1361 if (trap == 0x400)
1362 access |= _PAGE_EXEC;
1363
1364 return hash_page_mm(mm, ea, access, trap, flags);
1365}
1366
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001367#ifdef CONFIG_PPC_MM_SLICES
1368static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1369{
Michael Ellermanaac55d72016-05-06 16:47:12 +10001370 int psize = get_slice_psize(mm, ea);
1371
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001372 /* We only prefault standard pages for now */
Michael Ellermanaac55d72016-05-06 16:47:12 +10001373 if (unlikely(psize != mm->context.user_psize))
1374 return false;
1375
1376 /*
1377 * Don't prefault if subpage protection is enabled for the EA.
1378 */
1379 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001380 return false;
1381
1382 return true;
1383}
1384#else
1385static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1386{
1387 return true;
1388}
1389#endif
1390
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001391void hash_preload(struct mm_struct *mm, unsigned long ea,
1392 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301394 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001395 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001396 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001397 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001398 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301399 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001401 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1402
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001403 if (!should_hash_preload(mm, ea))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001404 return;
1405
1406 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1407 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1408
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001409 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001410 pgdir = mm->pgd;
1411 if (pgdir == NULL)
1412 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301413
1414 /* Get VSID */
1415 ssize = user_segment_size(ea);
1416 vsid = get_vsid(mm->context.id, ea, ssize);
1417 if (!vsid)
1418 return;
1419 /*
1420 * Hash doesn't like irqs. Walking linux page table with irq disabled
1421 * saves us from holding multiple locks.
1422 */
1423 local_irq_save(flags);
1424
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301425 /*
1426 * THP pages use update_mmu_cache_pmd. We don't do
1427 * hash preload there. Hence can ignore THP here
1428 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301429 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001430 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301431 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001432
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301433 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001434#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001435 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001436 * a 64K kernel), then we don't preload, hash_page() will take
1437 * care of it once we actually try to access the page.
1438 * That way we don't have to duplicate all of the logic for segment
1439 * page size demotion here
1440 */
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001441 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301442 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001443#endif /* CONFIG_PPC_64K_PAGES */
1444
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001445 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001446 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301447 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001448
1449 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001450#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001451 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301452 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1453 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001455#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301456 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1457 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001458
1459 /* Dump some info in case of hash insertion failure, they should
1460 * never happen so it is really useful to know if/when they do
1461 */
1462 if (rc == -1)
1463 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001464 mm->context.user_psize,
1465 mm->context.user_psize,
1466 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301467out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001468 local_irq_restore(flags);
1469}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001471/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1472 * do not forget to update the assembly call site !
1473 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001474void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301475 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001476{
1477 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301478 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001479
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001480 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1481 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1482 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001483 hidx = __rpte_to_hidx(pte, index);
1484 if (hidx & _PTEIDX_SECONDARY)
1485 hash = ~hash;
1486 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1487 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001488 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301489 /*
1490 * We use same base page size and actual psize, because we don't
1491 * use these functions for hugepage
1492 */
1493 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001494 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001495
1496#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1497 /* Transactions are not aborted by tlbiel, only tlbie.
1498 * Without, syncing a page back to a block device w/ PIO could pick up
1499 * transactional data (bad!) so we force an abort here. Before the
1500 * sync the page will be made read-only, which will flush_hash_page.
1501 * BIG ISSUE here: if the kernel uses a page from userspace without
1502 * unmapping it first, it may see the speculated version.
1503 */
1504 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001505 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001506 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1507 tm_enable();
1508 tm_abort(TM_CAUSE_TLBI);
1509 }
1510#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511}
1512
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301513#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1514void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301515 pmd_t *pmdp, unsigned int psize, int ssize,
1516 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301517{
1518 int i, max_hpte_count, valid;
1519 unsigned long s_addr;
1520 unsigned char *hpte_slot_array;
1521 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301522 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301523
1524 s_addr = addr & HPAGE_PMD_MASK;
1525 hpte_slot_array = get_hpte_slot_array(pmdp);
1526 /*
1527 * IF we try to do a HUGE PTE update after a withdraw is done.
1528 * we will find the below NULL. This happens when we do
1529 * split_huge_page_pmd
1530 */
1531 if (!hpte_slot_array)
1532 return;
1533
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301534 if (ppc_md.hugepage_invalidate) {
1535 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1536 psize, ssize, local);
1537 goto tm_abort;
1538 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301539 /*
1540 * No bluk hpte removal support, invalidate each entry
1541 */
1542 shift = mmu_psize_defs[psize].shift;
1543 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1544 for (i = 0; i < max_hpte_count; i++) {
1545 /*
1546 * 8 bits per each hpte entries
1547 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1548 */
1549 valid = hpte_valid(hpte_slot_array, i);
1550 if (!valid)
1551 continue;
1552 hidx = hpte_hash_index(hpte_slot_array, i);
1553
1554 /* get the vpn */
1555 addr = s_addr + (i * (1ul << shift));
1556 vpn = hpt_vpn(addr, vsid, ssize);
1557 hash = hpt_hash(vpn, shift, ssize);
1558 if (hidx & _PTEIDX_SECONDARY)
1559 hash = ~hash;
1560
1561 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1562 slot += hidx & _PTEIDX_GROUP_IX;
1563 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301564 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301565 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301566tm_abort:
1567#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1568 /* Transactions are not aborted by tlbiel, only tlbie.
1569 * Without, syncing a page back to a block device w/ PIO could pick up
1570 * transactional data (bad!) so we force an abort here. Before the
1571 * sync the page will be made read-only, which will flush_hash_page.
1572 * BIG ISSUE here: if the kernel uses a page from userspace without
1573 * unmapping it first, it may see the speculated version.
1574 */
1575 if (local && cpu_has_feature(CPU_FTR_TM) &&
1576 current->thread.regs &&
1577 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1578 tm_enable();
1579 tm_abort(TM_CAUSE_TLBI);
1580 }
1581#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301582 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301583}
1584#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1585
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001586void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001588 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001589 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001590 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001592 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001593 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
1595 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001596 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001597 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 }
1599}
1600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601/*
1602 * low_hash_fault is called when we the low level hash code failed
1603 * to instert a PTE due to an hypervisor error
1604 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001605void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
Li Zhongba12eed2013-05-13 16:16:41 +00001607 enum ctx_state prev_state = exception_enter();
1608
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001610#ifdef CONFIG_PPC_SUBPAGE_PROT
1611 if (rc == -2)
1612 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1613 else
1614#endif
1615 _exception(SIGBUS, regs, BUS_ADRERR, address);
1616 } else
1617 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001618
1619 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001621
Li Zhongb170bd32013-04-15 16:53:19 +00001622long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1623 unsigned long pa, unsigned long rflags,
1624 unsigned long vflags, int psize, int ssize)
1625{
1626 unsigned long hpte_group;
1627 long slot;
1628
1629repeat:
1630 hpte_group = ((hash & htab_hash_mask) *
1631 HPTES_PER_GROUP) & ~0x7UL;
1632
1633 /* Insert into the hash table, primary slot */
1634 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001635 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001636
1637 /* Primary is full, try the secondary */
1638 if (unlikely(slot == -1)) {
1639 hpte_group = ((~hash & htab_hash_mask) *
1640 HPTES_PER_GROUP) & ~0x7UL;
1641 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1642 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001643 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001644 if (slot == -1) {
1645 if (mftb() & 0x1)
1646 hpte_group = ((hash & htab_hash_mask) *
1647 HPTES_PER_GROUP)&~0x7UL;
1648
1649 ppc_md.hpte_remove(hpte_group);
1650 goto repeat;
1651 }
1652 }
1653
1654 return slot;
1655}
1656
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001657#ifdef CONFIG_DEBUG_PAGEALLOC
1658static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1659{
Li Zhong016af592013-04-15 16:53:20 +00001660 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001661 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001662 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001663 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001664 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001665
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001666 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001667
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001668 /* Don't create HPTE entries for bad address */
1669 if (!vsid)
1670 return;
Li Zhong016af592013-04-15 16:53:20 +00001671
1672 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1673 HPTE_V_BOLTED,
1674 mmu_linear_psize, mmu_kernel_ssize);
1675
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001676 BUG_ON (ret < 0);
1677 spin_lock(&linear_map_hash_lock);
1678 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1679 linear_map_hash_slots[lmi] = ret | 0x80;
1680 spin_unlock(&linear_map_hash_lock);
1681}
1682
1683static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1684{
Paul Mackerras1189be62007-10-11 20:37:10 +10001685 unsigned long hash, hidx, slot;
1686 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001687 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001688
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001689 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001690 spin_lock(&linear_map_hash_lock);
1691 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1692 hidx = linear_map_hash_slots[lmi] & 0x7f;
1693 linear_map_hash_slots[lmi] = 0;
1694 spin_unlock(&linear_map_hash_lock);
1695 if (hidx & _PTEIDX_SECONDARY)
1696 hash = ~hash;
1697 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1698 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301699 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1700 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001701}
1702
Joonsoo Kim031bc572014-12-12 16:55:52 -08001703void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001704{
1705 unsigned long flags, vaddr, lmi;
1706 int i;
1707
1708 local_irq_save(flags);
1709 for (i = 0; i < numpages; i++, page++) {
1710 vaddr = (unsigned long)page_address(page);
1711 lmi = __pa(vaddr) >> PAGE_SHIFT;
1712 if (lmi >= linear_map_hash_count)
1713 continue;
1714 if (enable)
1715 kernel_map_linear_page(vaddr, lmi);
1716 else
1717 kernel_unmap_linear_page(vaddr, lmi);
1718 }
1719 local_irq_restore(flags);
1720}
1721#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001722
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +10001723void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001724 phys_addr_t first_memblock_size)
1725{
1726 /* We don't currently support the first MEMBLOCK not mapping 0
1727 * physical on those processors
1728 */
1729 BUG_ON(first_memblock_base != 0);
1730
1731 /* On LPAR systems, the first entry is our RMA region,
1732 * non-LPAR 64-bit hash MMU systems don't have a limitation
1733 * on real mode access, but using the first entry works well
1734 * enough. We also clamp it to 1G to avoid some funky things
1735 * such as RTAS bugs etc...
1736 */
1737 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1738
1739 /* Finally limit subsequent allocations */
1740 memblock_set_current_limit(ppc64_rma_size);
1741}