blob: 38ed869c119e17b68e822e2a5b51d05b49b00c3c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
Paul Mackerras799d6042005-11-10 13:37:51 +110094static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100096EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110097
David Gibson8e561e72007-06-13 14:52:56 +100098struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110099unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -0700100unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000101EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100103EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000109int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100113u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000114EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000121static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000122#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530162unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000163{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530164 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000165
166 /* _PAGE_EXEC -> NOEXEC */
167 if ((pteflags & _PAGE_EXEC) == 0)
168 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530169 /*
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000170 * PPP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100171 * Linux uses slb key 0 for kernel and 1 for user.
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000172 * kernel RW areas are mapped with PPP=0b000
173 * User area is mapped with PPP=0b010 for read/write
174 * or PPP=0b011 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000175 */
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000176 if (pteflags & _PAGE_PRIVILEGED) {
177 /*
178 * Kernel read only mapped with ppp bits 0b110
179 */
180 if (!(pteflags & _PAGE_WRITE))
181 rflags |= (HPTE_R_PP0 | 0x2);
182 } else {
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +1000183 if (pteflags & _PAGE_RWX)
184 rflags |= 0x2;
185 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530186 rflags |= 0x1;
187 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530188 /*
189 * Always add "C" bit for perf. Memory coherence is always enabled
190 */
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530191 rflags |= HPTE_R_C | HPTE_R_M;
192 /*
193 * Add in WIG bits
194 */
195 if (pteflags & _PAGE_WRITETHRU)
196 rflags |= HPTE_R_W;
197 if (pteflags & _PAGE_NO_CACHE)
198 rflags |= HPTE_R_I;
199 if (pteflags & _PAGE_GUARDED)
200 rflags |= HPTE_R_G;
201
202 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000203}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100204
205int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000206 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000207 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100209 unsigned long vaddr, paddr;
210 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100211 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100213 shift = mmu_psize_defs[psize].shift;
214 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000216 prot = htab_convert_pte_flags(prot);
217
218 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
219 vstart, vend, pstart, prot, psize, ssize);
220
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100221 for (vaddr = vstart, paddr = pstart; vaddr < vend;
222 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000223 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000224 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000225 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000226 unsigned long tprot = prot;
227
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000228 /*
229 * If we hit a bad address return error.
230 */
231 if (!vsid)
232 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000233 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000234 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000235 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Alexander Grafb18db0b2014-04-29 12:17:26 +0200237 /* Make kvm guest trampolines executable */
238 if (overlaps_kvm_tmp(vaddr, vaddr + step))
239 tprot &= ~HPTE_R_N;
240
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530241 /*
242 * If relocatable, check if it overlaps interrupt vectors that
243 * are copied down to real 0. For relocatable kernel
244 * (e.g. kdump case) we copy interrupt vectors down to real
245 * address 0. Mark that region as executable. This is
246 * because on p8 system with relocation on exception feature
247 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
248 * in order to execute the interrupt handlers in virtual
249 * mode the vector region need to be marked as executable.
250 */
251 if ((PHYSICAL_START > MEMORY_START) &&
252 overlaps_interrupt_vector_text(vaddr, vaddr + step))
253 tprot &= ~HPTE_R_N;
254
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000255 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
257
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000258 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000259 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000260 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000261
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100262 if (ret < 0)
263 break;
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700264
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000265#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700266 if (debug_pagealloc_enabled() &&
267 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000268 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
269#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100271 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272}
273
Li Zhonged5694a2014-06-11 16:23:37 +0800274int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100275 int psize, int ssize)
276{
277 unsigned long vaddr;
278 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000279 int rc;
280 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100281
282 shift = mmu_psize_defs[psize].shift;
283 step = 1 << shift;
284
David Gibsonabd0a0e2016-02-09 13:32:40 +1000285 if (!ppc_md.hpte_removebolted)
286 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100287
David Gibson27828f92016-02-09 13:32:41 +1000288 for (vaddr = vstart; vaddr < vend; vaddr += step) {
289 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
290 if (rc == -ENOENT) {
291 ret = -ENOENT;
292 continue;
293 }
294 if (rc < 0)
295 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100296 }
297
David Gibson27828f92016-02-09 13:32:41 +1000298 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100299}
300
Paul Mackerras1189be62007-10-11 20:37:10 +1000301static int __init htab_dt_scan_seg_sizes(unsigned long node,
302 const char *uname, int depth,
303 void *data)
304{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500305 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
306 const __be32 *prop;
307 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000308
309 /* We are scanning "cpu" nodes only */
310 if (type == NULL || strcmp(type, "cpu") != 0)
311 return 0;
312
Anton Blanchard12f04f22013-09-23 12:04:36 +1000313 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000314 if (prop == NULL)
315 return 0;
316 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000317 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000318 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000319 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000320 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000321 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000322 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000323 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000324 return 0;
325}
326
327static void __init htab_init_seg_sizes(void)
328{
329 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
330}
331
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000332static int __init get_idx_from_shift(unsigned int shift)
333{
334 int idx = -1;
335
336 switch (shift) {
337 case 0xc:
338 idx = MMU_PAGE_4K;
339 break;
340 case 0x10:
341 idx = MMU_PAGE_64K;
342 break;
343 case 0x14:
344 idx = MMU_PAGE_1M;
345 break;
346 case 0x18:
347 idx = MMU_PAGE_16M;
348 break;
349 case 0x22:
350 idx = MMU_PAGE_16G;
351 break;
352 }
353 return idx;
354}
355
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100356static int __init htab_dt_scan_page_sizes(unsigned long node,
357 const char *uname, int depth,
358 void *data)
359{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500360 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
361 const __be32 *prop;
362 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100363
364 /* We are scanning "cpu" nodes only */
365 if (type == NULL || strcmp(type, "cpu") != 0)
366 return 0;
367
Anton Blanchard12f04f22013-09-23 12:04:36 +1000368 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000369 if (!prop)
370 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100371
Michael Ellerman9e349922014-08-07 17:26:33 +1000372 pr_info("Page sizes from device-tree:\n");
373 size /= 4;
374 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
375 while(size > 0) {
376 unsigned int base_shift = be32_to_cpu(prop[0]);
377 unsigned int slbenc = be32_to_cpu(prop[1]);
378 unsigned int lpnum = be32_to_cpu(prop[2]);
379 struct mmu_psize_def *def;
380 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000381
Michael Ellerman9e349922014-08-07 17:26:33 +1000382 size -= 3; prop += 3;
383 base_idx = get_idx_from_shift(base_shift);
384 if (base_idx < 0) {
385 /* skip the pte encoding also */
386 prop += lpnum * 2; size -= lpnum * 2;
387 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100388 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000389 def = &mmu_psize_defs[base_idx];
390 if (base_idx == MMU_PAGE_16M)
391 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
392
393 def->shift = base_shift;
394 if (base_shift <= 23)
395 def->avpnm = 0;
396 else
397 def->avpnm = (1 << (base_shift - 23)) - 1;
398 def->sllp = slbenc;
399 /*
400 * We don't know for sure what's up with tlbiel, so
401 * for now we only set it for 4K and 64K pages
402 */
403 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
404 def->tlbiel = 1;
405 else
406 def->tlbiel = 0;
407
408 while (size > 0 && lpnum) {
409 unsigned int shift = be32_to_cpu(prop[0]);
410 int penc = be32_to_cpu(prop[1]);
411
412 prop += 2; size -= 2;
413 lpnum--;
414
415 idx = get_idx_from_shift(shift);
416 if (idx < 0)
417 continue;
418
419 if (penc == -1)
420 pr_err("Invalid penc for base_shift=%d "
421 "shift=%d\n", base_shift, shift);
422
423 def->penc[idx] = penc;
424 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
425 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
426 base_shift, shift, def->sllp,
427 def->avpnm, def->tlbiel, def->penc[idx]);
428 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100429 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000430
431 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100432}
433
Tony Breedse16a9c02008-07-31 13:51:42 +1000434#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700435/* Scan for 16G memory blocks that have been set aside for huge pages
436 * and reserve those blocks for 16G huge pages.
437 */
438static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
439 const char *uname, int depth,
440 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500441 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
442 const __be64 *addr_prop;
443 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700444 unsigned int expected_pages;
445 long unsigned int phys_addr;
446 long unsigned int block_size;
447
448 /* We are scanning "memory" nodes only */
449 if (type == NULL || strcmp(type, "memory") != 0)
450 return 0;
451
452 /* This property is the log base 2 of the number of virtual pages that
453 * will represent this memory block. */
454 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
455 if (page_count_prop == NULL)
456 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000457 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700458 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
459 if (addr_prop == NULL)
460 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000461 phys_addr = be64_to_cpu(addr_prop[0]);
462 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700463 if (block_size != (16 * GB))
464 return 0;
465 printk(KERN_INFO "Huge page(16GB) memory: "
466 "addr = 0x%lX size = 0x%lX pages = %d\n",
467 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000468 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
469 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000470 add_gpage(phys_addr, block_size, expected_pages);
471 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700472 return 0;
473}
Tony Breedse16a9c02008-07-31 13:51:42 +1000474#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700475
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000476static void mmu_psize_set_default_penc(void)
477{
478 int bpsize, apsize;
479 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
480 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
481 mmu_psize_defs[bpsize].penc[apsize] = -1;
482}
483
Alexander Graf9048e642014-04-01 15:46:05 +0200484#ifdef CONFIG_PPC_64K_PAGES
485
486static bool might_have_hea(void)
487{
488 /*
489 * The HEA ethernet adapter requires awareness of the
490 * GX bus. Without that awareness we can easily assume
491 * we will never see an HEA ethernet device.
492 */
493#ifdef CONFIG_IBMEBUS
494 return !cpu_has_feature(CPU_FTR_ARCH_207S);
495#else
496 return false;
497#endif
498}
499
500#endif /* #ifdef CONFIG_PPC_64K_PAGES */
501
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100502static void __init htab_init_page_sizes(void)
503{
504 int rc;
505
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000506 /* se the invalid penc to -1 */
507 mmu_psize_set_default_penc();
508
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100509 /* Default to 4K pages only */
510 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
511 sizeof(mmu_psize_defaults_old));
512
513 /*
514 * Try to find the available page sizes in the device-tree
515 */
516 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
517 if (rc != 0) /* Found */
518 goto found;
519
520 /*
521 * Not in the device-tree, let's fallback on known size
522 * list for 16M capable GP & GR
523 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000524 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100525 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
526 sizeof(mmu_psize_defaults_gp));
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700527found:
528 if (!debug_pagealloc_enabled()) {
529 /*
530 * Pick a size for the linear mapping. Currently, we only
531 * support 16M, 1M and 4K which is the default
532 */
533 if (mmu_psize_defs[MMU_PAGE_16M].shift)
534 mmu_linear_psize = MMU_PAGE_16M;
535 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
536 mmu_linear_psize = MMU_PAGE_1M;
537 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100538
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000539#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100540 /*
541 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000542 * 64K for user mappings and vmalloc if supported by the processor.
543 * We only use 64k for ioremap if the processor
544 * (and firmware) support cache-inhibited large pages.
545 * If not, we use 4k and set mmu_ci_restrictions so that
546 * hash_page knows to switch processes that use cache-inhibited
547 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100548 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000549 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100550 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000551 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000552 if (mmu_linear_psize == MMU_PAGE_4K)
553 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000554 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100555 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200556 * When running on pSeries using 64k pages for ioremap
557 * would stop us accessing the HEA ethernet. So if we
558 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100559 */
Alexander Graf9048e642014-04-01 15:46:05 +0200560 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100561 mmu_io_psize = MMU_PAGE_64K;
562 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000563 mmu_ci_restrictions = 1;
564 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000565#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100566
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000567#ifdef CONFIG_SPARSEMEM_VMEMMAP
568 /* We try to use 16M pages for vmemmap if that is supported
569 * and we have at least 1G of RAM at boot
570 */
571 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000572 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000573 mmu_vmemmap_psize = MMU_PAGE_16M;
574 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
575 mmu_vmemmap_psize = MMU_PAGE_64K;
576 else
577 mmu_vmemmap_psize = MMU_PAGE_4K;
578#endif /* CONFIG_SPARSEMEM_VMEMMAP */
579
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000580 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000581 "virtual = %d, io = %d"
582#ifdef CONFIG_SPARSEMEM_VMEMMAP
583 ", vmemmap = %d"
584#endif
585 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100586 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000587 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000588 mmu_psize_defs[mmu_io_psize].shift
589#ifdef CONFIG_SPARSEMEM_VMEMMAP
590 ,mmu_psize_defs[mmu_vmemmap_psize].shift
591#endif
592 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100593
594#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700595 /* Reserve 16G huge page memory sections for huge pages */
596 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100597#endif /* CONFIG_HUGETLB_PAGE */
598}
599
600static int __init htab_dt_scan_pftsize(unsigned long node,
601 const char *uname, int depth,
602 void *data)
603{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500604 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
605 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100606
607 /* We are scanning "cpu" nodes only */
608 if (type == NULL || strcmp(type, "cpu") != 0)
609 return 0;
610
Anton Blanchard12f04f22013-09-23 12:04:36 +1000611 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100612 if (prop != NULL) {
613 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000614 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100615 return 1;
616 }
617 return 0;
618}
619
David Gibson5c3c7ed2016-02-09 13:32:43 +1000620unsigned htab_shift_for_mem_size(unsigned long mem_size)
621{
622 unsigned memshift = __ilog2(mem_size);
623 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
624 unsigned pteg_shift;
625
626 /* round mem_size up to next power of 2 */
627 if ((1UL << memshift) < mem_size)
628 memshift += 1;
629
630 /* aim for 2 pages / pteg */
631 pteg_shift = memshift - (pshift + 1);
632
633 /*
634 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
635 * size permitted by the architecture.
636 */
637 return max(pteg_shift + 7, 18U);
638}
639
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100640static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000641{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100642 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100643 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100644 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000645 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100646 if (ppc64_pft_size == 0)
647 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000648 if (ppc64_pft_size)
649 return 1UL << ppc64_pft_size;
650
David Gibson5c3c7ed2016-02-09 13:32:43 +1000651 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000652}
653
Mike Kravetz54b79242005-11-07 16:25:48 -0800654#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000655int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800656{
David Gibson1dace6c2016-02-09 13:32:42 +1000657 int rc = htab_bolt_mapping(start, end, __pa(start),
658 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
659 mmu_kernel_ssize);
660
661 if (rc < 0) {
662 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
663 mmu_kernel_ssize);
664 BUG_ON(rc2 && (rc2 != -ENOENT));
665 }
666 return rc;
Mike Kravetz54b79242005-11-07 16:25:48 -0800667}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100668
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100669int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100670{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000671 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
672 mmu_kernel_ssize);
673 WARN_ON(rc < 0);
674 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100675}
Mike Kravetz54b79242005-11-07 16:25:48 -0800676#endif /* CONFIG_MEMORY_HOTPLUG */
677
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000678static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679{
Michael Ellerman337a7122006-02-21 17:22:55 +1100680 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000682 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100683 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000684 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 DBG(" -> htab_initialize()\n");
687
Paul Mackerras1189be62007-10-11 20:37:10 +1000688 /* Initialize segment sizes */
689 htab_init_seg_sizes();
690
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100691 /* Initialize page sizes */
692 htab_init_page_sizes();
693
Matt Evans44ae3ab2011-04-06 19:48:50 +0000694 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000695 mmu_kernel_ssize = MMU_SEGSIZE_1T;
696 mmu_highuser_ssize = MMU_SEGSIZE_1T;
697 printk(KERN_INFO "Using 1TB segments\n");
698 }
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 /*
701 * Calculate the required size of the htab. We want the number of
702 * PTEGs to equal one half the number of real pages.
703 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100704 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 pteg_count = htab_size_bytes >> 7;
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 htab_hash_mask = pteg_count - 1;
708
Michael Ellerman57cfb812006-03-21 20:45:59 +1100709 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* Using a hypervisor which owns the htab */
711 htab_address = NULL;
712 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000713#ifdef CONFIG_FA_DUMP
714 /*
715 * If firmware assisted dump is active firmware preserves
716 * the contents of htab along with entire partition memory.
717 * Clear the htab if firmware assisted dump is active so
718 * that we dont end up using old mappings.
719 */
720 if (is_fadump_active() && ppc_md.hpte_clear_all)
721 ppc_md.hpte_clear_all();
722#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 } else {
724 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100725 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100726 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100728 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100729 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100730 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700731 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100732
Yinghai Lu95f72d12010-07-12 14:36:09 +1000733 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
735 DBG("Hash table allocated at %lx, size: %lx\n", table,
736 htab_size_bytes);
737
Michael Ellerman70267a72012-07-25 21:19:50 +0000738 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
740 /* htab absolute addr + encoded htabsize */
741 _SDR1 = table + __ilog2(pteg_count) - 11;
742
743 /* Initialize the HPT with no entries */
744 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100745
746 /* Set SDR1 */
747 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 }
749
David Gibsonf5ea64d2008-10-12 17:54:24 +0000750 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000752#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700753 if (debug_pagealloc_enabled()) {
754 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
755 linear_map_hash_slots = __va(memblock_alloc_base(
756 linear_map_hash_count, 1, ppc64_rma_size));
757 memset(linear_map_hash_slots, 0, linear_map_hash_count);
758 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000759#endif /* CONFIG_DEBUG_PAGEALLOC */
760
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 /* On U3 based machines, we need to reserve the DART area and
762 * _NOT_ map it to avoid cache paradoxes as it's remapped non
763 * cacheable later on
764 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000767 for_each_memblock(memory, reg) {
768 base = (unsigned long)__va(reg->base);
769 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
Sachin P. Sant5c339912009-12-13 21:15:12 +0000771 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000772 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774#ifdef CONFIG_U3_DART
775 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000776 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100777 * will fit within a single 16Mb page.
778 * The DART space is assumed to be a full 16Mb region even if
779 * we only use 2Mb of that space. We will use more of it later
780 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 */
782 DBG("DART base: %lx\n", dart_tablebase);
783
784 if (dart_tablebase != 0 && dart_tablebase >= base
785 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100786 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100788 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000789 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000790 mmu_linear_psize,
791 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100792 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100793 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100794 base + size,
795 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000796 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000797 mmu_linear_psize,
798 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 continue;
800 }
801#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100802 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000803 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700804 }
805 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 /*
808 * If we have a memory_limit and we've allocated TCEs then we need to
809 * explicitly map the TCE area at the top of RAM. We also cope with the
810 * case that the TCEs start below memory_limit.
811 * tce_alloc_start/end are 16MB aligned so the mapping should work
812 * for either 4K or 16MB pages.
813 */
814 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600815 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
816 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
818 if (base + size >= tce_alloc_start)
819 tce_alloc_start = base + size + 1;
820
Michael Ellermancaf80e52006-03-21 20:45:51 +1100821 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000822 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000823 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
825
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000826
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 DBG(" <- htab_initialize()\n");
828}
829#undef KB
830#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000832void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100833{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000834 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000835 * of memory. Has to be done before SLB initialization as this is
836 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000837 */
838 htab_initialize();
839
Michael Ellerman376af592014-07-10 12:29:19 +1000840 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000841 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000842}
843
844#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400845void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000846{
847 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100848 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100849 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000850
Michael Ellerman376af592014-07-10 12:29:19 +1000851 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000852 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100853}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000854#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856/*
857 * Called by asm hashtable.S for doing lazy icache flush
858 */
859unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
860{
861 struct page *page;
862
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100863 if (!pfn_valid(pte_pfn(pte)))
864 return pp;
865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 page = pte_page(pte);
867
868 /* page is dirty */
869 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
870 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000871 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 set_bit(PG_arch_1, &page->flags);
873 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100874 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876 return pp;
877}
878
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000879#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000880static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000881{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000882 u64 lpsizes;
883 unsigned char *hpsizes;
884 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000885
886 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +1100887 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000888 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000889 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000890 }
Michael Neuling2fc251a2015-12-11 09:34:42 +1100891 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000892 index = GET_HIGH_SLICE_INDEX(addr);
893 mask_index = index & 0x1;
894 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000895}
896
897#else
898unsigned int get_paca_psize(unsigned long addr)
899{
Michael Ellermanc33e54f2016-01-09 08:25:01 +1100900 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000901}
902#endif
903
Paul Mackerras721151d2007-04-03 21:24:02 +1000904/*
905 * Demote a segment to using 4k pages.
906 * For now this makes the whole process use 4k pages.
907 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000908#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100909void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000910{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000911 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000912 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000913 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100914 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100915 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100916
917 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +1100918 slb_flush_and_rebolt();
919 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000920}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000921#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000922
Paul Mackerrasfa282372008-01-24 08:35:13 +1100923#ifdef CONFIG_PPC_SUBPAGE_PROT
924/*
925 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
926 * Userspace sets the subpage permissions using the subpage_prot system call.
927 *
928 * Result is 0: full permissions, _PAGE_RW: read-only,
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +1000929 * _PAGE_RWX: no access.
Paul Mackerrasfa282372008-01-24 08:35:13 +1100930 */
David Gibsond28513b2009-11-26 18:56:04 +0000931static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100932{
David Gibsond28513b2009-11-26 18:56:04 +0000933 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100934 u32 spp = 0;
935 u32 **sbpm, *sbpp;
936
937 if (ea >= spt->maxaddr)
938 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000939 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100940 /* addresses below 4GB use spt->low_prot */
941 sbpm = spt->low_prot;
942 } else {
943 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
944 if (!sbpm)
945 return 0;
946 }
947 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
948 if (!sbpp)
949 return 0;
950 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
951
952 /* extract 2-bit bitfield for this 4k subpage */
953 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
954
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +1000955 /*
956 * 0 -> full premission
957 * 1 -> Read only
958 * 2 -> no access.
959 * We return the flag that need to be cleared.
960 */
961 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
Paul Mackerrasfa282372008-01-24 08:35:13 +1100962 return spp;
963}
964
965#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000966static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100967{
968 return 0;
969}
970#endif
971
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000972void hash_failure_debug(unsigned long ea, unsigned long access,
973 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000974 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000975{
976 if (!printk_ratelimit())
977 return;
978 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
979 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000980 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
981 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000982}
983
Michael Ellerman09567e72014-05-28 18:21:17 +1000984static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
985 int psize, bool user_region)
986{
987 if (user_region) {
988 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100989 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +1000990 slb_flush_and_rebolt();
991 }
992 } else if (get_paca()->vmalloc_sllp !=
993 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
994 get_paca()->vmalloc_sllp =
995 mmu_psize_defs[mmu_vmalloc_psize].sllp;
996 slb_vmalloc_update();
997 }
998}
999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000/* Result code is:
1001 * 0 - handled
1002 * 1 - normal page fault
1003 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +11001004 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301006int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1007 unsigned long access, unsigned long trap,
1008 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301010 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +00001011 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +00001012 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001015 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001016 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301017 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001018 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001020 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1021 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +05301022 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001023
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001024 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 switch (REGION_ID(ea)) {
1026 case USER_REGION_ID:
1027 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001028 if (! mm) {
1029 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001030 rc = 1;
1031 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001032 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001033 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001034 ssize = user_segment_size(ea);
1035 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001038 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001039 if (ea < VMALLOC_END)
1040 psize = mmu_vmalloc_psize;
1041 else
1042 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001043 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 default:
1046 /* Not a valid range
1047 * Send the problem up to do_page_fault
1048 */
Li Zhongba12eed2013-05-13 16:16:41 +00001049 rc = 1;
1050 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001052 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001054 /* Bad address. */
1055 if (!vsid) {
1056 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001057 rc = 1;
1058 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001059 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001060 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001062 if (pgdir == NULL) {
1063 rc = 1;
1064 goto bail;
1065 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001067 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001068 tmp = cpumask_of(smp_processor_id());
1069 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301070 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001072#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001073 /* If we use 4K pages and our psize is not 4K, then we might
1074 * be hitting a special driver mapping, and need to align the
1075 * address before we fetch the PTE.
1076 *
1077 * It could also be a hugepage mapping, in which case this is
1078 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001079 */
1080 if (psize != MMU_PAGE_4K)
1081 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1082#endif /* CONFIG_PPC_64K_PAGES */
1083
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001084 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301085 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001086 if (ptep == NULL || !pte_present(*ptep)) {
1087 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001088 rc = 1;
1089 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001090 }
1091
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001092 /* Add _PAGE_PRESENT to the required access perm */
1093 access |= _PAGE_PRESENT;
1094
1095 /* Pre-check access permissions (will be re-checked atomically
1096 * in __hash_page_XX but this pre-check is a fast path
1097 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001098 if (!check_pte_access(access, pte_val(*ptep))) {
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001099 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001100 rc = 1;
1101 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001102 }
1103
Li Zhongba12eed2013-05-13 16:16:41 +00001104 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301105 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301106 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301107 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301108#ifdef CONFIG_HUGETLB_PAGE
1109 else
1110 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301111 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301112#else
1113 else {
1114 /*
1115 * if we have hugeshift, and is not transhuge with
1116 * hugetlb disabled, something is really wrong.
1117 */
1118 rc = 1;
1119 WARN_ON(1);
1120 }
1121#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001122 if (current->mm == mm)
1123 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001124
Li Zhongba12eed2013-05-13 16:16:41 +00001125 goto bail;
1126 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001128#ifndef CONFIG_PPC_64K_PAGES
1129 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1130#else
1131 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1132 pte_val(*(ptep + PTRS_PER_PTE)));
1133#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001134 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001135#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001136 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001137 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001138 demote_segment_4k(mm, ea);
1139 psize = MMU_PAGE_4K;
1140 }
1141
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001142 /* If this PTE is non-cacheable and we have restrictions on
1143 * using non cacheable large pages, then we switch to 4k
1144 */
1145 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1146 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1147 if (user_region) {
1148 demote_segment_4k(mm, ea);
1149 psize = MMU_PAGE_4K;
1150 } else if (ea < VMALLOC_END) {
1151 /*
1152 * some driver did a non-cacheable mapping
1153 * in vmalloc space, so switch vmalloc
1154 * to 4k pages
1155 */
1156 printk(KERN_ALERT "Reducing vmalloc segment "
1157 "to 4kB pages because of "
1158 "non-cacheable mapping\n");
1159 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001160 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001161 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001162 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001163
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301164#endif /* CONFIG_PPC_64K_PAGES */
1165
Ian Munsiea1dca3462014-10-08 19:54:58 +11001166 if (current->mm == mm)
1167 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001168
Michael Ellerman73b341e2015-08-07 16:19:47 +10001169#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001170 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301171 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1172 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001173 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001174#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001175 {
David Gibsona1128f82009-12-16 14:29:56 +00001176 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001177 if (access & spp)
1178 rc = -2;
1179 else
1180 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301181 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001182 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001183
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001184 /* Dump some info in case of hash insertion failure, they should
1185 * never happen so it is really useful to know if/when they do
1186 */
1187 if (rc == -1)
1188 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001189 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001190#ifndef CONFIG_PPC_64K_PAGES
1191 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1192#else
1193 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1194 pte_val(*(ptep + PTRS_PER_PTE)));
1195#endif
1196 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001197
1198bail:
1199 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001200 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001202EXPORT_SYMBOL_GPL(hash_page_mm);
1203
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301204int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1205 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001206{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301207 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001208 struct mm_struct *mm = current->mm;
1209
1210 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1211 mm = &init_mm;
1212
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301213 if (dsisr & DSISR_NOHPTE)
1214 flags |= HPTE_NOHPTE_UPDATE;
1215
1216 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001217}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001218EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301220int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1221 unsigned long dsisr)
1222{
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001223 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301224 unsigned long flags = 0;
1225 struct mm_struct *mm = current->mm;
1226
1227 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1228 mm = &init_mm;
1229
1230 if (dsisr & DSISR_NOHPTE)
1231 flags |= HPTE_NOHPTE_UPDATE;
1232
1233 if (dsisr & DSISR_ISSTORE)
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001234 access |= _PAGE_WRITE;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301235 /*
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001236 * We set _PAGE_PRIVILEGED only when
1237 * kernel mode access kernel space.
1238 *
1239 * _PAGE_PRIVILEGED is NOT set
1240 * 1) when kernel mode access user space
1241 * 2) user space access kernel space.
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301242 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001243 access |= _PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301244 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001245 access &= ~_PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301246
1247 if (trap == 0x400)
1248 access |= _PAGE_EXEC;
1249
1250 return hash_page_mm(mm, ea, access, trap, flags);
1251}
1252
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001253void hash_preload(struct mm_struct *mm, unsigned long ea,
1254 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301256 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001257 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001258 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001259 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001260 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301261 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001263 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1264
1265#ifdef CONFIG_PPC_MM_SLICES
1266 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001267 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001268 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001269#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001270
1271 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1272 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1273
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001274 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001275 pgdir = mm->pgd;
1276 if (pgdir == NULL)
1277 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301278
1279 /* Get VSID */
1280 ssize = user_segment_size(ea);
1281 vsid = get_vsid(mm->context.id, ea, ssize);
1282 if (!vsid)
1283 return;
1284 /*
1285 * Hash doesn't like irqs. Walking linux page table with irq disabled
1286 * saves us from holding multiple locks.
1287 */
1288 local_irq_save(flags);
1289
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301290 /*
1291 * THP pages use update_mmu_cache_pmd. We don't do
1292 * hash preload there. Hence can ignore THP here
1293 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301294 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001295 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301296 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001297
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301298 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001299#ifdef CONFIG_PPC_64K_PAGES
1300 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1301 * a 64K kernel), then we don't preload, hash_page() will take
1302 * care of it once we actually try to access the page.
1303 * That way we don't have to duplicate all of the logic for segment
1304 * page size demotion here
1305 */
1306 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301307 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001308#endif /* CONFIG_PPC_64K_PAGES */
1309
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001310 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001311 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301312 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001313
1314 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001315#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001316 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301317 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1318 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001320#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301321 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1322 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001323
1324 /* Dump some info in case of hash insertion failure, they should
1325 * never happen so it is really useful to know if/when they do
1326 */
1327 if (rc == -1)
1328 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001329 mm->context.user_psize,
1330 mm->context.user_psize,
1331 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301332out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001333 local_irq_restore(flags);
1334}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001336/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1337 * do not forget to update the assembly call site !
1338 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001339void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301340 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001341{
1342 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301343 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001344
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001345 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1346 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1347 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001348 hidx = __rpte_to_hidx(pte, index);
1349 if (hidx & _PTEIDX_SECONDARY)
1350 hash = ~hash;
1351 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1352 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001353 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301354 /*
1355 * We use same base page size and actual psize, because we don't
1356 * use these functions for hugepage
1357 */
1358 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001359 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001360
1361#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1362 /* Transactions are not aborted by tlbiel, only tlbie.
1363 * Without, syncing a page back to a block device w/ PIO could pick up
1364 * transactional data (bad!) so we force an abort here. Before the
1365 * sync the page will be made read-only, which will flush_hash_page.
1366 * BIG ISSUE here: if the kernel uses a page from userspace without
1367 * unmapping it first, it may see the speculated version.
1368 */
1369 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001370 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001371 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1372 tm_enable();
1373 tm_abort(TM_CAUSE_TLBI);
1374 }
1375#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301378#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1379void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301380 pmd_t *pmdp, unsigned int psize, int ssize,
1381 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301382{
1383 int i, max_hpte_count, valid;
1384 unsigned long s_addr;
1385 unsigned char *hpte_slot_array;
1386 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301387 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301388
1389 s_addr = addr & HPAGE_PMD_MASK;
1390 hpte_slot_array = get_hpte_slot_array(pmdp);
1391 /*
1392 * IF we try to do a HUGE PTE update after a withdraw is done.
1393 * we will find the below NULL. This happens when we do
1394 * split_huge_page_pmd
1395 */
1396 if (!hpte_slot_array)
1397 return;
1398
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301399 if (ppc_md.hugepage_invalidate) {
1400 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1401 psize, ssize, local);
1402 goto tm_abort;
1403 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301404 /*
1405 * No bluk hpte removal support, invalidate each entry
1406 */
1407 shift = mmu_psize_defs[psize].shift;
1408 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1409 for (i = 0; i < max_hpte_count; i++) {
1410 /*
1411 * 8 bits per each hpte entries
1412 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1413 */
1414 valid = hpte_valid(hpte_slot_array, i);
1415 if (!valid)
1416 continue;
1417 hidx = hpte_hash_index(hpte_slot_array, i);
1418
1419 /* get the vpn */
1420 addr = s_addr + (i * (1ul << shift));
1421 vpn = hpt_vpn(addr, vsid, ssize);
1422 hash = hpt_hash(vpn, shift, ssize);
1423 if (hidx & _PTEIDX_SECONDARY)
1424 hash = ~hash;
1425
1426 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1427 slot += hidx & _PTEIDX_GROUP_IX;
1428 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301429 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301430 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301431tm_abort:
1432#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1433 /* Transactions are not aborted by tlbiel, only tlbie.
1434 * Without, syncing a page back to a block device w/ PIO could pick up
1435 * transactional data (bad!) so we force an abort here. Before the
1436 * sync the page will be made read-only, which will flush_hash_page.
1437 * BIG ISSUE here: if the kernel uses a page from userspace without
1438 * unmapping it first, it may see the speculated version.
1439 */
1440 if (local && cpu_has_feature(CPU_FTR_TM) &&
1441 current->thread.regs &&
1442 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1443 tm_enable();
1444 tm_abort(TM_CAUSE_TLBI);
1445 }
1446#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301447 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301448}
1449#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1450
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001451void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001453 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001454 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001455 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001457 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001458 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001461 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001462 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 }
1464}
1465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466/*
1467 * low_hash_fault is called when we the low level hash code failed
1468 * to instert a PTE due to an hypervisor error
1469 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001470void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471{
Li Zhongba12eed2013-05-13 16:16:41 +00001472 enum ctx_state prev_state = exception_enter();
1473
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001475#ifdef CONFIG_PPC_SUBPAGE_PROT
1476 if (rc == -2)
1477 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1478 else
1479#endif
1480 _exception(SIGBUS, regs, BUS_ADRERR, address);
1481 } else
1482 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001483
1484 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001486
Li Zhongb170bd32013-04-15 16:53:19 +00001487long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1488 unsigned long pa, unsigned long rflags,
1489 unsigned long vflags, int psize, int ssize)
1490{
1491 unsigned long hpte_group;
1492 long slot;
1493
1494repeat:
1495 hpte_group = ((hash & htab_hash_mask) *
1496 HPTES_PER_GROUP) & ~0x7UL;
1497
1498 /* Insert into the hash table, primary slot */
1499 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001500 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001501
1502 /* Primary is full, try the secondary */
1503 if (unlikely(slot == -1)) {
1504 hpte_group = ((~hash & htab_hash_mask) *
1505 HPTES_PER_GROUP) & ~0x7UL;
1506 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1507 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001508 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001509 if (slot == -1) {
1510 if (mftb() & 0x1)
1511 hpte_group = ((hash & htab_hash_mask) *
1512 HPTES_PER_GROUP)&~0x7UL;
1513
1514 ppc_md.hpte_remove(hpte_group);
1515 goto repeat;
1516 }
1517 }
1518
1519 return slot;
1520}
1521
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001522#ifdef CONFIG_DEBUG_PAGEALLOC
1523static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1524{
Li Zhong016af592013-04-15 16:53:20 +00001525 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001526 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001527 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001528 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001529 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001530
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001531 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001532
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001533 /* Don't create HPTE entries for bad address */
1534 if (!vsid)
1535 return;
Li Zhong016af592013-04-15 16:53:20 +00001536
1537 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1538 HPTE_V_BOLTED,
1539 mmu_linear_psize, mmu_kernel_ssize);
1540
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001541 BUG_ON (ret < 0);
1542 spin_lock(&linear_map_hash_lock);
1543 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1544 linear_map_hash_slots[lmi] = ret | 0x80;
1545 spin_unlock(&linear_map_hash_lock);
1546}
1547
1548static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1549{
Paul Mackerras1189be62007-10-11 20:37:10 +10001550 unsigned long hash, hidx, slot;
1551 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001552 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001553
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001554 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001555 spin_lock(&linear_map_hash_lock);
1556 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1557 hidx = linear_map_hash_slots[lmi] & 0x7f;
1558 linear_map_hash_slots[lmi] = 0;
1559 spin_unlock(&linear_map_hash_lock);
1560 if (hidx & _PTEIDX_SECONDARY)
1561 hash = ~hash;
1562 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1563 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301564 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1565 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001566}
1567
Joonsoo Kim031bc572014-12-12 16:55:52 -08001568void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001569{
1570 unsigned long flags, vaddr, lmi;
1571 int i;
1572
1573 local_irq_save(flags);
1574 for (i = 0; i < numpages; i++, page++) {
1575 vaddr = (unsigned long)page_address(page);
1576 lmi = __pa(vaddr) >> PAGE_SHIFT;
1577 if (lmi >= linear_map_hash_count)
1578 continue;
1579 if (enable)
1580 kernel_map_linear_page(vaddr, lmi);
1581 else
1582 kernel_unmap_linear_page(vaddr, lmi);
1583 }
1584 local_irq_restore(flags);
1585}
1586#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001587
1588void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1589 phys_addr_t first_memblock_size)
1590{
1591 /* We don't currently support the first MEMBLOCK not mapping 0
1592 * physical on those processors
1593 */
1594 BUG_ON(first_memblock_base != 0);
1595
1596 /* On LPAR systems, the first entry is our RMA region,
1597 * non-LPAR 64-bit hash MMU systems don't have a limitation
1598 * on real mode access, but using the first entry works well
1599 * enough. We also clamp it to 1G to avoid some funky things
1600 * such as RTAS bugs etc...
1601 */
1602 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1603
1604 /* Finally limit subsequent allocations */
1605 memblock_set_current_limit(ppc64_rma_size);
1606}