blob: 27121f9cd59b47a7a263e5f6d4a6465944529fa4 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Budde30164752015-05-10 15:26:58 +020027#include <linux/can/rx-offload.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020028#include <linux/clk.h>
29#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020030#include <linux/interrupt.h>
31#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020032#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000033#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080034#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020035#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030036#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020037
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038#define DRV_NAME "flexcan"
39
40/* 8 for RX fifo and 2 error handling */
41#define FLEXCAN_NAPI_WEIGHT (8 + 2)
42
43/* FLEXCAN module configuration register (CANMCR) bits */
44#define FLEXCAN_MCR_MDIS BIT(31)
45#define FLEXCAN_MCR_FRZ BIT(30)
46#define FLEXCAN_MCR_FEN BIT(29)
47#define FLEXCAN_MCR_HALT BIT(28)
48#define FLEXCAN_MCR_NOT_RDY BIT(27)
49#define FLEXCAN_MCR_WAK_MSK BIT(26)
50#define FLEXCAN_MCR_SOFTRST BIT(25)
51#define FLEXCAN_MCR_FRZ_ACK BIT(24)
52#define FLEXCAN_MCR_SUPV BIT(23)
53#define FLEXCAN_MCR_SLF_WAK BIT(22)
54#define FLEXCAN_MCR_WRN_EN BIT(21)
55#define FLEXCAN_MCR_LPM_ACK BIT(20)
56#define FLEXCAN_MCR_WAK_SRC BIT(19)
57#define FLEXCAN_MCR_DOZE BIT(18)
58#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020059#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020060#define FLEXCAN_MCR_LPRIO_EN BIT(13)
61#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020062#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020063#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
64#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
65#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
66#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020067
68/* FLEXCAN control register (CANCTRL) bits */
69#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
70#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
71#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
72#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
73#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
74#define FLEXCAN_CTRL_ERR_MSK BIT(14)
75#define FLEXCAN_CTRL_CLK_SRC BIT(13)
76#define FLEXCAN_CTRL_LPB BIT(12)
77#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
78#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
79#define FLEXCAN_CTRL_SMP BIT(7)
80#define FLEXCAN_CTRL_BOFF_REC BIT(6)
81#define FLEXCAN_CTRL_TSYN BIT(5)
82#define FLEXCAN_CTRL_LBUF BIT(4)
83#define FLEXCAN_CTRL_LOM BIT(3)
84#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
85#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
86#define FLEXCAN_CTRL_ERR_STATE \
87 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
88 FLEXCAN_CTRL_BOFF_MSK)
89#define FLEXCAN_CTRL_ERR_ALL \
90 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
91
Stefan Agnercdce8442014-07-15 14:56:21 +020092/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020093#define FLEXCAN_CTRL2_ECRWRE BIT(29)
94#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
95#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
96#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
97#define FLEXCAN_CTRL2_MRP BIT(18)
98#define FLEXCAN_CTRL2_RRS BIT(17)
99#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +0200100
101/* FLEXCAN memory error control register (MECR) bits */
102#define FLEXCAN_MECR_ECRWRDIS BIT(31)
103#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
104#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
105#define FLEXCAN_MECR_CEI_MSK BIT(16)
106#define FLEXCAN_MECR_HAERRIE BIT(15)
107#define FLEXCAN_MECR_FAERRIE BIT(14)
108#define FLEXCAN_MECR_EXTERRIE BIT(13)
109#define FLEXCAN_MECR_RERRDIS BIT(9)
110#define FLEXCAN_MECR_ECCDIS BIT(8)
111#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
112
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200113/* FLEXCAN error and status register (ESR) bits */
114#define FLEXCAN_ESR_TWRN_INT BIT(17)
115#define FLEXCAN_ESR_RWRN_INT BIT(16)
116#define FLEXCAN_ESR_BIT1_ERR BIT(15)
117#define FLEXCAN_ESR_BIT0_ERR BIT(14)
118#define FLEXCAN_ESR_ACK_ERR BIT(13)
119#define FLEXCAN_ESR_CRC_ERR BIT(12)
120#define FLEXCAN_ESR_FRM_ERR BIT(11)
121#define FLEXCAN_ESR_STF_ERR BIT(10)
122#define FLEXCAN_ESR_TX_WRN BIT(9)
123#define FLEXCAN_ESR_RX_WRN BIT(8)
124#define FLEXCAN_ESR_IDLE BIT(7)
125#define FLEXCAN_ESR_TXRX BIT(6)
126#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
127#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
128#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
129#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
130#define FLEXCAN_ESR_BOFF_INT BIT(2)
131#define FLEXCAN_ESR_ERR_INT BIT(1)
132#define FLEXCAN_ESR_WAK_INT BIT(0)
133#define FLEXCAN_ESR_ERR_BUS \
134 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
135 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
136 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
137#define FLEXCAN_ESR_ERR_STATE \
138 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
139#define FLEXCAN_ESR_ERR_ALL \
140 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100141#define FLEXCAN_ESR_ALL_INT \
142 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
143 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200144
145/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200146/* Errata ERR005829 step7: Reserve first valid MB */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200147#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
148#define FLEXCAN_TX_MB_OFF_FIFO 9
149#define FLEXCAN_IFLAG_MB(x) BIT(x)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200150#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
151#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
152#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200153
154/* FLEXCAN message buffers */
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200155#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
156#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
157#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200158#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200159#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
160
161#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
162#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
163#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
164#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
165
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200166#define FLEXCAN_MB_CNT_SRR BIT(22)
167#define FLEXCAN_MB_CNT_IDE BIT(21)
168#define FLEXCAN_MB_CNT_RTR BIT(20)
169#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
170#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
171
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200172#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200173
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200174/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200175 *
176 * Below is some version info we got:
David Jander8a1ce7e2014-10-10 15:04:03 +0200177 * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err RTR re-
178 * Filter? connected? detection ception in MB
179 * MX25 FlexCAN2 03.00.00.00 no no no no
180 * MX28 FlexCAN2 03.00.04.00 yes yes no no
181 * MX35 FlexCAN2 03.00.00.00 no no no no
182 * MX53 FlexCAN2 03.00.00.00 yes no no no
183 * MX6s FlexCAN3 10.00.12.00 yes yes no yes
184 * VF610 FlexCAN3 ? no yes yes yes?
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200185 *
186 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
187 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200188#define FLEXCAN_QUIRK_BROKEN_ERR_STATE BIT(1) /* [TR]WRN_INT not connected */
189#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
190#define FLEXCAN_QUIRK_DISABLE_MECR BIT(3) /* Disble Memory error detection */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000191
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200192/* Structure of the message buffer */
193struct flexcan_mb {
194 u32 can_ctrl;
195 u32 can_id;
196 u32 data[2];
197};
198
199/* Structure of the hardware registers */
200struct flexcan_regs {
201 u32 mcr; /* 0x00 */
202 u32 ctrl; /* 0x04 */
203 u32 timer; /* 0x08 */
204 u32 _reserved1; /* 0x0c */
205 u32 rxgmask; /* 0x10 */
206 u32 rx14mask; /* 0x14 */
207 u32 rx15mask; /* 0x18 */
208 u32 ecr; /* 0x1c */
209 u32 esr; /* 0x20 */
210 u32 imask2; /* 0x24 */
211 u32 imask1; /* 0x28 */
212 u32 iflag2; /* 0x2c */
213 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200214 union { /* 0x34 */
215 u32 gfwr_mx28; /* MX28, MX53 */
216 u32 ctrl2; /* MX6, VF610 */
217 };
Hui Wang30c1e672012-06-28 16:21:35 +0800218 u32 esr2; /* 0x38 */
219 u32 imeur; /* 0x3c */
220 u32 lrfr; /* 0x40 */
221 u32 crcr; /* 0x44 */
222 u32 rxfgmask; /* 0x48 */
223 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200224 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200225 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200226 /* FIFO-mode:
227 * MB
228 * 0x080...0x08f 0 RX message buffer
229 * 0x090...0x0df 1-5 reserverd
230 * 0x0e0...0x0ff 6-7 8 entry ID table
231 * (mx25, mx28, mx35, mx53)
232 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200233 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200234 * (mx6, vf610)
235 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200236 u32 _reserved4[256]; /* 0x480 */
237 u32 rximr[64]; /* 0x880 */
238 u32 _reserved5[24]; /* 0x980 */
239 u32 gfwr_mx6; /* 0x9e0 - MX6 */
240 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200241 u32 mecr; /* 0xae0 */
242 u32 erriar; /* 0xae4 */
243 u32 erridpr; /* 0xae8 */
244 u32 errippr; /* 0xaec */
245 u32 rerrar; /* 0xaf0 */
246 u32 rerrdr; /* 0xaf4 */
247 u32 rerrsynr; /* 0xaf8 */
248 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200249};
250
Hui Wang30c1e672012-06-28 16:21:35 +0800251struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200252 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800253};
254
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200255struct flexcan_priv {
256 struct can_priv can;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200257 struct can_rx_offload offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200258
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200259 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200260 struct flexcan_mb __iomem *tx_mb;
261 struct flexcan_mb __iomem *tx_mb_reserved;
262 u8 tx_mb_idx;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200263 u32 reg_ctrl_default;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200264 u32 reg_imask1_default;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200265
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200266 struct clk *clk_ipg;
267 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200268 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300269 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800270};
271
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200272static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200273 .quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800274};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200275
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200276static const struct flexcan_devtype_data fsl_imx28_devtype_data;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200277
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200278static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200279 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200280};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200281
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200282static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200283 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
Stefan Agnercdce8442014-07-15 14:56:21 +0200284};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200285
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200286static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200287 .name = DRV_NAME,
288 .tseg1_min = 4,
289 .tseg1_max = 16,
290 .tseg2_min = 2,
291 .tseg2_max = 8,
292 .sjw_max = 4,
293 .brp_min = 1,
294 .brp_max = 256,
295 .brp_inc = 1,
296};
297
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200298/* Abstract off the read/write for arm versus ppc. This
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100299 * assumes that PPC uses big-endian registers and everything
300 * else uses little-endian registers, independent of CPU
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200301 * endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000302 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100303#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000304static inline u32 flexcan_read(void __iomem *addr)
305{
306 return in_be32(addr);
307}
308
309static inline void flexcan_write(u32 val, void __iomem *addr)
310{
311 out_be32(addr, val);
312}
313#else
314static inline u32 flexcan_read(void __iomem *addr)
315{
316 return readl(addr);
317}
318
319static inline void flexcan_write(u32 val, void __iomem *addr)
320{
321 writel(val, addr);
322}
323#endif
324
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100325static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
326{
327 if (!priv->reg_xceiver)
328 return 0;
329
330 return regulator_enable(priv->reg_xceiver);
331}
332
333static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
334{
335 if (!priv->reg_xceiver)
336 return 0;
337
338 return regulator_disable(priv->reg_xceiver);
339}
340
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100341static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200342{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200343 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100344 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200345 u32 reg;
346
holt@sgi.com61e271e2011-08-16 17:32:20 +0000347 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200348 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000349 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200350
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100351 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200352 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100353
354 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
355 return -ETIMEDOUT;
356
357 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200358}
359
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100360static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200361{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200362 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100363 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200364 u32 reg;
365
holt@sgi.com61e271e2011-08-16 17:32:20 +0000366 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200367 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000368 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100369
370 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200371 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100372
373 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
374 return -ETIMEDOUT;
375
376 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200377}
378
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100379static int flexcan_chip_freeze(struct flexcan_priv *priv)
380{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200381 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100382 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
383 u32 reg;
384
385 reg = flexcan_read(&regs->mcr);
386 reg |= FLEXCAN_MCR_HALT;
387 flexcan_write(reg, &regs->mcr);
388
389 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200390 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100391
392 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
393 return -ETIMEDOUT;
394
395 return 0;
396}
397
398static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
399{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200400 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100401 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
402 u32 reg;
403
404 reg = flexcan_read(&regs->mcr);
405 reg &= ~FLEXCAN_MCR_HALT;
406 flexcan_write(reg, &regs->mcr);
407
408 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200409 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100410
411 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
412 return -ETIMEDOUT;
413
414 return 0;
415}
416
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100417static int flexcan_chip_softreset(struct flexcan_priv *priv)
418{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200419 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100420 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
421
422 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
423 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200424 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100425
426 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
427 return -ETIMEDOUT;
428
429 return 0;
430}
431
Stefan Agnerec56acf2014-07-15 14:56:20 +0200432static int __flexcan_get_berr_counter(const struct net_device *dev,
433 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200434{
435 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200436 struct flexcan_regs __iomem *regs = priv->regs;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000437 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200438
439 bec->txerr = (reg >> 0) & 0xff;
440 bec->rxerr = (reg >> 8) & 0xff;
441
442 return 0;
443}
444
Stefan Agnerec56acf2014-07-15 14:56:20 +0200445static int flexcan_get_berr_counter(const struct net_device *dev,
446 struct can_berr_counter *bec)
447{
448 const struct flexcan_priv *priv = netdev_priv(dev);
449 int err;
450
451 err = clk_prepare_enable(priv->clk_ipg);
452 if (err)
453 return err;
454
455 err = clk_prepare_enable(priv->clk_per);
456 if (err)
457 goto out_disable_ipg;
458
459 err = __flexcan_get_berr_counter(dev, bec);
460
461 clk_disable_unprepare(priv->clk_per);
462 out_disable_ipg:
463 clk_disable_unprepare(priv->clk_ipg);
464
465 return err;
466}
467
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200468static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
469{
470 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200471 struct can_frame *cf = (struct can_frame *)skb->data;
472 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200473 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200474 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200475
476 if (can_dropped_invalid_skb(dev, skb))
477 return NETDEV_TX_OK;
478
479 netif_stop_queue(dev);
480
481 if (cf->can_id & CAN_EFF_FLAG) {
482 can_id = cf->can_id & CAN_EFF_MASK;
483 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
484 } else {
485 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
486 }
487
488 if (cf->can_id & CAN_RTR_FLAG)
489 ctrl |= FLEXCAN_MB_CNT_RTR;
490
491 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200492 data = be32_to_cpup((__be32 *)&cf->data[0]);
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200493 flexcan_write(data, &priv->tx_mb->data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200494 }
495 if (cf->can_dlc > 3) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200496 data = be32_to_cpup((__be32 *)&cf->data[4]);
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200497 flexcan_write(data, &priv->tx_mb->data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200498 }
499
Reuben Dowle9a123492011-11-01 11:18:03 +1300500 can_put_echo_skb(skb, dev, 0);
501
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200502 flexcan_write(can_id, &priv->tx_mb->can_id);
503 flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200504
David Jander25e92442014-09-03 16:47:22 +0200505 /* Errata ERR005829 step8:
506 * Write twice INACTIVE(0x8) code to first MB.
507 */
508 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200509 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200510 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200511 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200512
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200513 return NETDEV_TX_OK;
514}
515
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200516static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200517{
518 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100519 struct sk_buff *skb;
520 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100521 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200522
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100523 skb = alloc_can_err_skb(dev, &cf);
524 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200525 return;
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100526
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200527 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
528
529 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100530 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200531 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100532 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200533 }
534 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100535 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200536 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100537 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200538 }
539 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100540 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200541 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100542 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100543 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200544 }
545 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100546 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200547 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100548 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100549 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200550 }
551 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100552 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200553 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100554 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200555 }
556 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100557 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200558 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100559 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200560 }
561
562 priv->can.can_stats.bus_error++;
563 if (rx_errors)
564 dev->stats.rx_errors++;
565 if (tx_errors)
566 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200567
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200568 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200569}
570
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200571static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200572{
573 struct flexcan_priv *priv = netdev_priv(dev);
574 struct sk_buff *skb;
575 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100576 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200577 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000578 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200579
580 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
581 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000582 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200583 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000584 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200585 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000586 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000587 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000588 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000589 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200590 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000591 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
592 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000593 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200594
595 /* state hasn't changed */
596 if (likely(new_state == priv->can.state))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200597 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200598
599 skb = alloc_can_err_skb(dev, &cf);
600 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200601 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200602
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000603 can_change_state(dev, cf, tx_state, rx_state);
604
605 if (unlikely(new_state == CAN_STATE_BUS_OFF))
606 can_bus_off(dev);
607
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200608 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200609}
610
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200611static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200612{
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200613 return container_of(offload, struct flexcan_priv, offload);
614}
615
616static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
617 struct can_frame *cf,
618 u32 *timestamp, unsigned int n)
619{
620 struct flexcan_priv *priv = rx_offload_to_priv(offload);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200621 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200622 struct flexcan_mb __iomem *mb = &regs->mb[n];
623 u32 reg_ctrl, reg_id, reg_iflag1;
624
625 reg_iflag1 = flexcan_read(&regs->iflag1);
626 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
627 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200628
holt@sgi.com61e271e2011-08-16 17:32:20 +0000629 reg_ctrl = flexcan_read(&mb->can_ctrl);
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200630 /* increase timstamp to full 32 bit */
631 *timestamp = reg_ctrl << 16;
632
holt@sgi.com61e271e2011-08-16 17:32:20 +0000633 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200634 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
635 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
636 else
637 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
638
639 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
640 cf->can_id |= CAN_RTR_FLAG;
641 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
642
holt@sgi.com61e271e2011-08-16 17:32:20 +0000643 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
644 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200645
646 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000647 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
648 flexcan_read(&regs->timer);
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100649
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200650 return 1;
651}
652
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200653static irqreturn_t flexcan_irq(int irq, void *dev_id)
654{
655 struct net_device *dev = dev_id;
656 struct net_device_stats *stats = &dev->stats;
657 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200658 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100659 irqreturn_t handled = IRQ_NONE;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200660 u32 reg_iflag1, reg_esr;
661
holt@sgi.com61e271e2011-08-16 17:32:20 +0000662 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200663
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200664 /* reception interrupt */
665 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100666 handled = IRQ_HANDLED;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200667 can_rx_offload_irq_offload_fifo(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200668 }
669
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200670 /* FIFO overflow interrupt */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200671 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100672 handled = IRQ_HANDLED;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000673 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200674 dev->stats.rx_over_errors++;
675 dev->stats.rx_errors++;
676 }
677
678 /* transmission complete interrupt */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200679 if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100680 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300681 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200682 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100683 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200684
685 /* after sending a RTR frame MB is in RX mode */
Marc Kleine-Buddede594482014-09-16 15:31:27 +0200686 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200687 &priv->tx_mb->can_ctrl);
688 flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200689 netif_wake_queue(dev);
690 }
691
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200692 reg_esr = flexcan_read(&regs->esr);
693
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100694 /* ACK all bus error and state change IRQ sources */
695 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
696 handled = IRQ_HANDLED;
697 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
698 }
699
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200700 /* state change interrupt */
701 if (reg_esr & FLEXCAN_ESR_ERR_STATE)
702 flexcan_irq_state(dev, reg_esr);
703
704 /* bus error IRQ - handle if bus error reporting is activated */
705 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
706 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
707 flexcan_irq_bus_err(dev, reg_esr);
708
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100709 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200710}
711
712static void flexcan_set_bittiming(struct net_device *dev)
713{
714 const struct flexcan_priv *priv = netdev_priv(dev);
715 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200716 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200717 u32 reg;
718
holt@sgi.com61e271e2011-08-16 17:32:20 +0000719 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200720 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
721 FLEXCAN_CTRL_RJW(0x3) |
722 FLEXCAN_CTRL_PSEG1(0x7) |
723 FLEXCAN_CTRL_PSEG2(0x7) |
724 FLEXCAN_CTRL_PROPSEG(0x7) |
725 FLEXCAN_CTRL_LPB |
726 FLEXCAN_CTRL_SMP |
727 FLEXCAN_CTRL_LOM);
728
729 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
730 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
731 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
732 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
733 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
734
735 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
736 reg |= FLEXCAN_CTRL_LPB;
737 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
738 reg |= FLEXCAN_CTRL_LOM;
739 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
740 reg |= FLEXCAN_CTRL_SMP;
741
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200742 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000743 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200744
745 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100746 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
747 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200748}
749
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200750/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200751 *
752 * this functions is entered with clocks enabled
753 *
754 */
755static int flexcan_chip_start(struct net_device *dev)
756{
757 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200758 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200759 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400760 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200761
762 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100763 err = flexcan_chip_enable(priv);
764 if (err)
765 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200766
767 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100768 err = flexcan_chip_softreset(priv);
769 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100770 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200771
772 flexcan_set_bittiming(dev);
773
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200774 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200775 *
776 * enable freeze
777 * enable fifo
778 * halt now
779 * only supervisor access
780 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300781 * disable local echo
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200782 * enable individual RX masking
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200783 * choose format C
784 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200785 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000786 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200787 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200788 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200789 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS |
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200790 FLEXCAN_MCR_IRMQ | FLEXCAN_MCR_IDAM_C |
791 FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100792 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000793 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200794
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200795 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200796 *
797 * disable timer sync feature
798 *
799 * disable auto busoff recovery
800 * transmit lowest buffer first
801 *
802 * enable tx and rx warning interrupt
803 * enable bus off interrupt
804 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200805 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000806 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200807 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
808 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000809 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200810
811 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000812 * on most Flexcan cores, too. Otherwise we don't get
813 * any error warning or passive interrupts.
814 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200815 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000816 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
817 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200818 else
819 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200820
821 /* save for later use */
822 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200823 /* leave interrupts disabled for now */
824 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100825 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000826 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200827
David Janderfc05b882014-08-27 11:58:05 +0200828 /* clear and invalidate all mailboxes first */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200829 for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
David Janderfc05b882014-08-27 11:58:05 +0200830 flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200831 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200832 }
833
David Jander25e92442014-09-03 16:47:22 +0200834 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
835 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200836 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200837
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200838 /* mark TX mailbox as INACTIVE */
839 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200840 &priv->tx_mb->can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200841
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200842 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000843 flexcan_write(0x0, &regs->rxgmask);
844 flexcan_write(0x0, &regs->rx14mask);
845 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200846
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200847 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Hui Wang30c1e672012-06-28 16:21:35 +0800848 flexcan_write(0x0, &regs->rxfgmask);
849
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200850 /* clear acceptance filters */
851 for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
852 flexcan_write(0, &regs->rximr[i]);
853
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200854 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +0200855 * and freeze mode.
856 * This also works around errata e5295 which generates
857 * false positive memory errors and put the device in
858 * freeze mode.
859 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200860 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200861 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +0200862 * and Correction of Memory Errors" to write to
863 * MECR register
864 */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200865 reg_ctrl2 = flexcan_read(&regs->ctrl2);
866 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
867 flexcan_write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +0200868
869 reg_mecr = flexcan_read(&regs->mecr);
870 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
871 flexcan_write(reg_mecr, &regs->mecr);
872 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200873 FLEXCAN_MECR_FANCEI_MSK);
Stefan Agnercdce8442014-07-15 14:56:21 +0200874 flexcan_write(reg_mecr, &regs->mecr);
875 }
876
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100877 err = flexcan_transceiver_enable(priv);
878 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100879 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200880
881 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100882 err = flexcan_chip_unfreeze(priv);
883 if (err)
884 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200885
886 priv->can.state = CAN_STATE_ERROR_ACTIVE;
887
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200888 /* enable interrupts atomically */
889 disable_irq(dev->irq);
890 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200891 flexcan_write(priv->reg_imask1_default, &regs->imask1);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200892 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200893
894 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100895 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
896 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200897
898 return 0;
899
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100900 out_transceiver_disable:
901 flexcan_transceiver_disable(priv);
902 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200903 flexcan_chip_disable(priv);
904 return err;
905}
906
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200907/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200908 *
909 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910 */
911static void flexcan_chip_stop(struct net_device *dev)
912{
913 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200914 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200915
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100916 /* freeze + disable module */
917 flexcan_chip_freeze(priv);
918 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200919
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +0100920 /* Disable all interrupts */
921 flexcan_write(0, &regs->imask1);
922 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
923 &regs->ctrl);
924
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100925 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200926 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200927}
928
929static int flexcan_open(struct net_device *dev)
930{
931 struct flexcan_priv *priv = netdev_priv(dev);
932 int err;
933
Fabio Estevamaa101812013-07-22 12:41:40 -0300934 err = clk_prepare_enable(priv->clk_ipg);
935 if (err)
936 return err;
937
938 err = clk_prepare_enable(priv->clk_per);
939 if (err)
940 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200941
942 err = open_candev(dev);
943 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -0300944 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200945
946 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
947 if (err)
948 goto out_close;
949
950 /* start chip and queuing */
951 err = flexcan_chip_start(dev);
952 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +0100953 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100954
955 can_led_event(dev, CAN_LED_EVENT_OPEN);
956
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200957 can_rx_offload_enable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200958 netif_start_queue(dev);
959
960 return 0;
961
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +0100962 out_free_irq:
963 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200964 out_close:
965 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -0300966 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200967 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -0300968 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200969 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200970
971 return err;
972}
973
974static int flexcan_close(struct net_device *dev)
975{
976 struct flexcan_priv *priv = netdev_priv(dev);
977
978 netif_stop_queue(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200979 can_rx_offload_disable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200980 flexcan_chip_stop(dev);
981
982 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200983 clk_disable_unprepare(priv->clk_per);
984 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200985
986 close_candev(dev);
987
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100988 can_led_event(dev, CAN_LED_EVENT_STOP);
989
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200990 return 0;
991}
992
993static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
994{
995 int err;
996
997 switch (mode) {
998 case CAN_MODE_START:
999 err = flexcan_chip_start(dev);
1000 if (err)
1001 return err;
1002
1003 netif_wake_queue(dev);
1004 break;
1005
1006 default:
1007 return -EOPNOTSUPP;
1008 }
1009
1010 return 0;
1011}
1012
1013static const struct net_device_ops flexcan_netdev_ops = {
1014 .ndo_open = flexcan_open,
1015 .ndo_stop = flexcan_close,
1016 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001017 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001018};
1019
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001020static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001021{
1022 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001023 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001024 u32 reg, err;
1025
Fabio Estevamaa101812013-07-22 12:41:40 -03001026 err = clk_prepare_enable(priv->clk_ipg);
1027 if (err)
1028 return err;
1029
1030 err = clk_prepare_enable(priv->clk_per);
1031 if (err)
1032 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001033
1034 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001035 err = flexcan_chip_disable(priv);
1036 if (err)
1037 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001038 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001039 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001040 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001041
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001042 err = flexcan_chip_enable(priv);
1043 if (err)
1044 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001045
1046 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001047 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001048 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1049 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001050 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001051
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001052 /* Currently we only support newer versions of this core
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001053 * featuring a RX FIFO. Older cores found on some Coldfire
1054 * derivates are not yet supported.
1055 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001056 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001057 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001058 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001059 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001060 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001061 }
1062
1063 err = register_candev(dev);
1064
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001065 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001066 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001067 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001068 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001069 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001070 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001071 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001072
1073 return err;
1074}
1075
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001076static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001077{
1078 unregister_candev(dev);
1079}
1080
Hui Wang30c1e672012-06-28 16:21:35 +08001081static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001082 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001083 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1084 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001085 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001086 { /* sentinel */ },
1087};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001088MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001089
1090static const struct platform_device_id flexcan_id_table[] = {
1091 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1092 { /* sentinel */ },
1093};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001094MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001095
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001096static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001097{
Hui Wang30c1e672012-06-28 16:21:35 +08001098 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001099 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001100 struct net_device *dev;
1101 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001102 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001103 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001104 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001105 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001106 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001107 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001108
Andreas Werner555828e2015-03-22 17:35:52 +01001109 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1110 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1111 return -EPROBE_DEFER;
1112 else if (IS_ERR(reg_xceiver))
1113 reg_xceiver = NULL;
1114
Hui Wangafc016d2012-06-28 16:21:34 +08001115 if (pdev->dev.of_node)
1116 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001117 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001118
1119 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001120 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1121 if (IS_ERR(clk_ipg)) {
1122 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001123 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001124 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001125
1126 clk_per = devm_clk_get(&pdev->dev, "per");
1127 if (IS_ERR(clk_per)) {
1128 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001129 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001130 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001131 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001132 }
1133
1134 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1135 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001136 if (irq <= 0)
1137 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001138
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001139 regs = devm_ioremap_resource(&pdev->dev, mem);
1140 if (IS_ERR(regs))
1141 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001142
Hui Wang30c1e672012-06-28 16:21:35 +08001143 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1144 if (of_id) {
1145 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001146 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001147 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001148 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001149 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001150 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001151 }
1152
Fabio Estevam933e4af2013-07-22 12:41:39 -03001153 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1154 if (!dev)
1155 return -ENOMEM;
1156
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001157 platform_set_drvdata(pdev, dev);
1158 SET_NETDEV_DEV(dev, &pdev->dev);
1159
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001160 dev->netdev_ops = &flexcan_netdev_ops;
1161 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001162 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001163
1164 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001165 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001166 priv->can.bittiming_const = &flexcan_bittiming_const;
1167 priv->can.do_set_mode = flexcan_set_mode;
1168 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1169 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1170 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1171 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001172 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001173 priv->clk_ipg = clk_ipg;
1174 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001175 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001176 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001177
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001178 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
1179 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
1180 priv->tx_mb = &regs->mb[priv->tx_mb_idx];
1181
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001182 priv->reg_imask1_default = FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1183 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE |
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001184 FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001185
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001186 priv->offload.mailbox_read = flexcan_mailbox_read;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001187
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001188 err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
1189 if (err)
1190 goto failed_offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001191
1192 err = register_flexcandev(dev);
1193 if (err) {
1194 dev_err(&pdev->dev, "registering netdev failed\n");
1195 goto failed_register;
1196 }
1197
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001198 devm_can_led_init(dev);
1199
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001200 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001201 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001202
1203 return 0;
1204
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001205 failed_offload:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001206 failed_register:
1207 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001208 return err;
1209}
1210
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001211static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001212{
1213 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001214 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001215
1216 unregister_flexcandev(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001217 can_rx_offload_del(&priv->offload);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001218 free_candev(dev);
1219
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001220 return 0;
1221}
1222
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001223static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001224{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001225 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001226 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001227 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001228
Eric Bénard8b5e2182012-05-08 17:12:17 +02001229 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001230 err = flexcan_chip_disable(priv);
1231 if (err)
1232 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001233 netif_stop_queue(dev);
1234 netif_device_detach(dev);
1235 }
1236 priv->can.state = CAN_STATE_SLEEPING;
1237
1238 return 0;
1239}
1240
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001241static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001242{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001243 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001244 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001245 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001246
1247 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1248 if (netif_running(dev)) {
1249 netif_device_attach(dev);
1250 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001251 err = flexcan_chip_enable(priv);
1252 if (err)
1253 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001254 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001255 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001256}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001257
1258static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001259
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001260static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001261 .driver = {
1262 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001263 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001264 .of_match_table = flexcan_of_match,
1265 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001266 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001267 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001268 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001269};
1270
Axel Lin871d3372011-11-27 15:42:31 +00001271module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001272
1273MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1274 "Marc Kleine-Budde <kernel@pengutronix.de>");
1275MODULE_LICENSE("GPL v2");
1276MODULE_DESCRIPTION("CAN port driver for flexcan based chip");