blob: 8b86c41f2967c04796747cc89bc8c1652343bad2 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000058#define MAJ 3
Don Skidmorea38a1042011-05-20 03:05:14 +000059#define MIN 4
Don Skidmorec89c7112011-04-14 07:40:11 +000060#define BUILD 8
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000061#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000062 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070063const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000064static const char ixgbe_copyright[] =
65 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070066
67static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070068 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000069 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080070 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070071};
72
73/* ixgbe_pci_tbl - PCI Device ID Table
74 *
75 * Wildcard entries (PCI_ANY_ID) should come last
76 * Last entry must be all 0s
77 *
78 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
79 * Class, Class Mask, private data (not used) }
80 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000081static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000082 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
83 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
84 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700108 /* required last entry */
109 {0, }
110};
111MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
112
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400113#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800114static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000115 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800116static struct notifier_block dca_notifier = {
117 .notifier_call = ixgbe_notify_dca,
118 .next = NULL,
119 .priority = 0
120};
121#endif
122
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000123#ifdef CONFIG_PCI_IOV
124static unsigned int max_vfs;
125module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000126MODULE_PARM_DESC(max_vfs,
127 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000128#endif /* CONFIG_PCI_IOV */
129
Auke Kok9a799d72007-09-15 14:07:45 -0700130MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
131MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
132MODULE_LICENSE("GPL");
133MODULE_VERSION(DRV_VERSION);
134
135#define DEFAULT_DEBUG_LEVEL_SHIFT 3
136
Alexander Duyck70864002011-04-27 09:13:56 +0000137static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
138{
139 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
140 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
141 schedule_work(&adapter->service_task);
142}
143
144static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
145{
146 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
147
148 /* flush memory to make sure state is correct before next watchog */
149 smp_mb__before_clear_bit();
150 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
151}
152
Taku Izumidcd79ae2010-04-27 14:39:53 +0000153struct ixgbe_reg_info {
154 u32 ofs;
155 char *name;
156};
157
158static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
159
160 /* General Registers */
161 {IXGBE_CTRL, "CTRL"},
162 {IXGBE_STATUS, "STATUS"},
163 {IXGBE_CTRL_EXT, "CTRL_EXT"},
164
165 /* Interrupt Registers */
166 {IXGBE_EICR, "EICR"},
167
168 /* RX Registers */
169 {IXGBE_SRRCTL(0), "SRRCTL"},
170 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
171 {IXGBE_RDLEN(0), "RDLEN"},
172 {IXGBE_RDH(0), "RDH"},
173 {IXGBE_RDT(0), "RDT"},
174 {IXGBE_RXDCTL(0), "RXDCTL"},
175 {IXGBE_RDBAL(0), "RDBAL"},
176 {IXGBE_RDBAH(0), "RDBAH"},
177
178 /* TX Registers */
179 {IXGBE_TDBAL(0), "TDBAL"},
180 {IXGBE_TDBAH(0), "TDBAH"},
181 {IXGBE_TDLEN(0), "TDLEN"},
182 {IXGBE_TDH(0), "TDH"},
183 {IXGBE_TDT(0), "TDT"},
184 {IXGBE_TXDCTL(0), "TXDCTL"},
185
186 /* List Terminator */
187 {}
188};
189
190
191/*
192 * ixgbe_regdump - register printout routine
193 */
194static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
195{
196 int i = 0, j = 0;
197 char rname[16];
198 u32 regs[64];
199
200 switch (reginfo->ofs) {
201 case IXGBE_SRRCTL(0):
202 for (i = 0; i < 64; i++)
203 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
204 break;
205 case IXGBE_DCA_RXCTRL(0):
206 for (i = 0; i < 64; i++)
207 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
208 break;
209 case IXGBE_RDLEN(0):
210 for (i = 0; i < 64; i++)
211 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
212 break;
213 case IXGBE_RDH(0):
214 for (i = 0; i < 64; i++)
215 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
216 break;
217 case IXGBE_RDT(0):
218 for (i = 0; i < 64; i++)
219 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
220 break;
221 case IXGBE_RXDCTL(0):
222 for (i = 0; i < 64; i++)
223 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
224 break;
225 case IXGBE_RDBAL(0):
226 for (i = 0; i < 64; i++)
227 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
228 break;
229 case IXGBE_RDBAH(0):
230 for (i = 0; i < 64; i++)
231 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
232 break;
233 case IXGBE_TDBAL(0):
234 for (i = 0; i < 64; i++)
235 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
236 break;
237 case IXGBE_TDBAH(0):
238 for (i = 0; i < 64; i++)
239 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
240 break;
241 case IXGBE_TDLEN(0):
242 for (i = 0; i < 64; i++)
243 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
244 break;
245 case IXGBE_TDH(0):
246 for (i = 0; i < 64; i++)
247 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
248 break;
249 case IXGBE_TDT(0):
250 for (i = 0; i < 64; i++)
251 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
252 break;
253 case IXGBE_TXDCTL(0):
254 for (i = 0; i < 64; i++)
255 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
256 break;
257 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000258 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000259 IXGBE_READ_REG(hw, reginfo->ofs));
260 return;
261 }
262
263 for (i = 0; i < 8; i++) {
264 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000265 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000266 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000267 pr_cont(" %08x", regs[i*8+j]);
268 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000269 }
270
271}
272
273/*
274 * ixgbe_dump - Print registers, tx-rings and rx-rings
275 */
276static void ixgbe_dump(struct ixgbe_adapter *adapter)
277{
278 struct net_device *netdev = adapter->netdev;
279 struct ixgbe_hw *hw = &adapter->hw;
280 struct ixgbe_reg_info *reginfo;
281 int n = 0;
282 struct ixgbe_ring *tx_ring;
283 struct ixgbe_tx_buffer *tx_buffer_info;
284 union ixgbe_adv_tx_desc *tx_desc;
285 struct my_u0 { u64 a; u64 b; } *u0;
286 struct ixgbe_ring *rx_ring;
287 union ixgbe_adv_rx_desc *rx_desc;
288 struct ixgbe_rx_buffer *rx_buffer_info;
289 u32 staterr;
290 int i = 0;
291
292 if (!netif_msg_hw(adapter))
293 return;
294
295 /* Print netdevice Info */
296 if (netdev) {
297 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000298 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000299 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000300 pr_info("%-15s %016lX %016lX %016lX\n",
301 netdev->name,
302 netdev->state,
303 netdev->trans_start,
304 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000305 }
306
307 /* Print Registers */
308 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000309 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000310 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
311 reginfo->name; reginfo++) {
312 ixgbe_regdump(hw, reginfo);
313 }
314
315 /* Print TX Ring Summary */
316 if (!netdev || !netif_running(netdev))
317 goto exit;
318
319 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000320 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000321 for (n = 0; n < adapter->num_tx_queues; n++) {
322 tx_ring = adapter->tx_ring[n];
323 tx_buffer_info =
324 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000325 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 n, tx_ring->next_to_use, tx_ring->next_to_clean,
327 (u64)tx_buffer_info->dma,
328 tx_buffer_info->length,
329 tx_buffer_info->next_to_watch,
330 (u64)tx_buffer_info->time_stamp);
331 }
332
333 /* Print TX Rings */
334 if (!netif_msg_tx_done(adapter))
335 goto rx_ring_summary;
336
337 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
338
339 /* Transmit Descriptor Formats
340 *
341 * Advanced Transmit Descriptor
342 * +--------------------------------------------------------------+
343 * 0 | Buffer Address [63:0] |
344 * +--------------------------------------------------------------+
345 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
346 * +--------------------------------------------------------------+
347 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
348 */
349
350 for (n = 0; n < adapter->num_tx_queues; n++) {
351 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info("------------------------------------\n");
353 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
354 pr_info("------------------------------------\n");
355 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000356 "[PlPOIdStDDt Ln] [bi->dma ] "
357 "leng ntw timestamp bi->skb\n");
358
359 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000360 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000361 tx_buffer_info = &tx_ring->tx_buffer_info[i];
362 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000363 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000364 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000365 le64_to_cpu(u0->a),
366 le64_to_cpu(u0->b),
367 (u64)tx_buffer_info->dma,
368 tx_buffer_info->length,
369 tx_buffer_info->next_to_watch,
370 (u64)tx_buffer_info->time_stamp,
371 tx_buffer_info->skb);
372 if (i == tx_ring->next_to_use &&
373 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000374 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000375 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000376 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000377 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000378 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000379 else
Joe Perchesc7689572010-09-07 21:35:17 +0000380 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000381
382 if (netif_msg_pktdata(adapter) &&
383 tx_buffer_info->dma != 0)
384 print_hex_dump(KERN_INFO, "",
385 DUMP_PREFIX_ADDRESS, 16, 1,
386 phys_to_virt(tx_buffer_info->dma),
387 tx_buffer_info->length, true);
388 }
389 }
390
391 /* Print RX Rings Summary */
392rx_ring_summary:
393 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000394 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000395 for (n = 0; n < adapter->num_rx_queues; n++) {
396 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000397 pr_info("%5d %5X %5X\n",
398 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000399 }
400
401 /* Print RX Rings */
402 if (!netif_msg_rx_status(adapter))
403 goto exit;
404
405 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
406
407 /* Advanced Receive Descriptor (Read) Format
408 * 63 1 0
409 * +-----------------------------------------------------+
410 * 0 | Packet Buffer Address [63:1] |A0/NSE|
411 * +----------------------------------------------+------+
412 * 8 | Header Buffer Address [63:1] | DD |
413 * +-----------------------------------------------------+
414 *
415 *
416 * Advanced Receive Descriptor (Write-Back) Format
417 *
418 * 63 48 47 32 31 30 21 20 16 15 4 3 0
419 * +------------------------------------------------------+
420 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
421 * | Checksum Ident | | | | Type | Type |
422 * +------------------------------------------------------+
423 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
424 * +------------------------------------------------------+
425 * 63 48 47 32 31 20 19 0
426 */
427 for (n = 0; n < adapter->num_rx_queues; n++) {
428 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000429 pr_info("------------------------------------\n");
430 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
431 pr_info("------------------------------------\n");
432 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000433 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
434 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000435 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000436 "[vl er S cks ln] ---------------- [bi->skb] "
437 "<-- Adv Rx Write-Back format\n");
438
439 for (i = 0; i < rx_ring->count; i++) {
440 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000441 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000442 u0 = (struct my_u0 *)rx_desc;
443 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
444 if (staterr & IXGBE_RXD_STAT_DD) {
445 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000446 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000447 "%016llX ---------------- %p", i,
448 le64_to_cpu(u0->a),
449 le64_to_cpu(u0->b),
450 rx_buffer_info->skb);
451 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000452 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000453 "%016llX %016llX %p", i,
454 le64_to_cpu(u0->a),
455 le64_to_cpu(u0->b),
456 (u64)rx_buffer_info->dma,
457 rx_buffer_info->skb);
458
459 if (netif_msg_pktdata(adapter)) {
460 print_hex_dump(KERN_INFO, "",
461 DUMP_PREFIX_ADDRESS, 16, 1,
462 phys_to_virt(rx_buffer_info->dma),
463 rx_ring->rx_buf_len, true);
464
465 if (rx_ring->rx_buf_len
Alexander Duyck919e78a2011-08-26 09:52:38 +0000466 < IXGBE_RXBUFFER_2K)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000467 print_hex_dump(KERN_INFO, "",
468 DUMP_PREFIX_ADDRESS, 16, 1,
469 phys_to_virt(
470 rx_buffer_info->page_dma +
471 rx_buffer_info->page_offset
472 ),
473 PAGE_SIZE/2, true);
474 }
475 }
476
477 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000478 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000479 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000480 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000481 else
Joe Perchesc7689572010-09-07 21:35:17 +0000482 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000483
484 }
485 }
486
487exit:
488 return;
489}
490
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800491static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
492{
493 u32 ctrl_ext;
494
495 /* Let firmware take over control of h/w */
496 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
497 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000498 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800499}
500
501static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
502{
503 u32 ctrl_ext;
504
505 /* Let firmware know the driver has taken over */
506 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
507 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000508 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800509}
Auke Kok9a799d72007-09-15 14:07:45 -0700510
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000511/*
512 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
513 * @adapter: pointer to adapter struct
514 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
515 * @queue: queue to map the corresponding interrupt to
516 * @msix_vector: the vector to map to the corresponding queue
517 *
518 */
519static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000520 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700521{
522 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000523 struct ixgbe_hw *hw = &adapter->hw;
524 switch (hw->mac.type) {
525 case ixgbe_mac_82598EB:
526 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
527 if (direction == -1)
528 direction = 0;
529 index = (((direction * 64) + queue) >> 2) & 0x1F;
530 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
531 ivar &= ~(0xFF << (8 * (queue & 0x3)));
532 ivar |= (msix_vector << (8 * (queue & 0x3)));
533 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
534 break;
535 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800536 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000537 if (direction == -1) {
538 /* other causes */
539 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
540 index = ((queue & 1) * 8);
541 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
542 ivar &= ~(0xFF << index);
543 ivar |= (msix_vector << index);
544 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
545 break;
546 } else {
547 /* tx or rx causes */
548 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
549 index = ((16 * (queue & 1)) + (8 * direction));
550 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
551 ivar &= ~(0xFF << index);
552 ivar |= (msix_vector << index);
553 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
554 break;
555 }
556 default:
557 break;
558 }
Auke Kok9a799d72007-09-15 14:07:45 -0700559}
560
Alexander Duyckfe49f042009-06-04 16:00:09 +0000561static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000562 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000563{
564 u32 mask;
565
Alexander Duyckbd508172010-11-16 19:27:03 -0800566 switch (adapter->hw.mac.type) {
567 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000568 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
569 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800570 break;
571 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800572 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000573 mask = (qmask & 0xFFFFFFFF);
574 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
575 mask = (qmask >> 32);
576 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800577 break;
578 default:
579 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000580 }
581}
582
Alexander Duyckd3d00232011-07-15 02:31:25 +0000583static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
584 struct ixgbe_tx_buffer *tx_buffer)
585{
586 if (tx_buffer->dma) {
587 if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
588 dma_unmap_page(ring->dev,
589 tx_buffer->dma,
590 tx_buffer->length,
591 DMA_TO_DEVICE);
592 else
593 dma_unmap_single(ring->dev,
594 tx_buffer->dma,
595 tx_buffer->length,
596 DMA_TO_DEVICE);
597 }
598 tx_buffer->dma = 0;
599}
600
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800601void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
602 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700603{
Alexander Duyckd3d00232011-07-15 02:31:25 +0000604 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
605 if (tx_buffer_info->skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700606 dev_kfree_skb_any(tx_buffer_info->skb);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000607 tx_buffer_info->skb = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700608 /* tx_buffer_info must be completely set up in the transmit path */
609}
610
John Fastabendc84d3242010-11-16 19:27:12 -0800611static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700612{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700613 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800614 struct ixgbe_hw_stats *hwstats = &adapter->stats;
615 u32 data = 0;
616 u32 xoff[8] = {0};
617 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700618
John Fastabendc84d3242010-11-16 19:27:12 -0800619 if ((hw->fc.current_mode == ixgbe_fc_full) ||
620 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
621 switch (hw->mac.type) {
622 case ixgbe_mac_82598EB:
623 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
624 break;
625 default:
626 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
627 }
628 hwstats->lxoffrxc += data;
629
630 /* refill credits (no tx hang) if we received xoff */
631 if (!data)
632 return;
633
634 for (i = 0; i < adapter->num_tx_queues; i++)
635 clear_bit(__IXGBE_HANG_CHECK_ARMED,
636 &adapter->tx_ring[i]->state);
637 return;
638 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
639 return;
640
641 /* update stats for each tc, only valid with PFC enabled */
642 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
643 switch (hw->mac.type) {
644 case ixgbe_mac_82598EB:
645 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
646 break;
647 default:
648 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
649 }
650 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700651 }
652
John Fastabendc84d3242010-11-16 19:27:12 -0800653 /* disarm tx queues that have received xoff frames */
654 for (i = 0; i < adapter->num_tx_queues; i++) {
655 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000656 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800657
658 if (xoff[tc])
659 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
660 }
661}
662
663static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
664{
665 return ring->tx_stats.completed;
666}
667
668static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
669{
670 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
671 struct ixgbe_hw *hw = &adapter->hw;
672
673 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
674 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
675
676 if (head != tail)
677 return (head < tail) ?
678 tail - head : (tail + ring->count - head);
679
680 return 0;
681}
682
683static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
684{
685 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
686 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
687 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
688 bool ret = false;
689
690 clear_check_for_tx_hang(tx_ring);
691
692 /*
693 * Check for a hung queue, but be thorough. This verifies
694 * that a transmit has been completed since the previous
695 * check AND there is at least one packet pending. The
696 * ARMED bit is set to indicate a potential hang. The
697 * bit is cleared if a pause frame is received to remove
698 * false hang detection due to PFC or 802.3x frames. By
699 * requiring this to fail twice we avoid races with
700 * pfc clearing the ARMED bit and conditions where we
701 * run the check_tx_hang logic with a transmit completion
702 * pending but without time to complete it yet.
703 */
704 if ((tx_done_old == tx_done) && tx_pending) {
705 /* make sure it is true for two checks in a row */
706 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
707 &tx_ring->state);
708 } else {
709 /* update completed stats and continue */
710 tx_ring->tx_stats.tx_done_old = tx_done;
711 /* reset the countdown */
712 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
713 }
714
715 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700716}
717
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000718/**
719 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
720 * @adapter: driver private struct
721 **/
722static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
723{
724
725 /* Do the reset outside of interrupt context */
726 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
727 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
728 ixgbe_service_event_schedule(adapter);
729 }
730}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700731
Auke Kok9a799d72007-09-15 14:07:45 -0700732/**
733 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000734 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700735 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700736 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000737static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000738 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700739{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000740 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000741 struct ixgbe_tx_buffer *tx_buffer;
742 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700743 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000744 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000745 u16 i = tx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -0700746
Alexander Duyckd3d00232011-07-15 02:31:25 +0000747 tx_buffer = &tx_ring->tx_buffer_info[i];
748 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800749
Alexander Duyck30065e62011-07-15 03:05:14 +0000750 for (; budget; budget--) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000751 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700752
Alexander Duyckd3d00232011-07-15 02:31:25 +0000753 /* if next_to_watch is not set then there is no work pending */
754 if (!eop_desc)
755 break;
756
757 /* if DD is not set pending work has not been completed */
758 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
759 break;
760
761 /* count the packet as being completed */
762 tx_ring->tx_stats.completed++;
763
764 /* clear next_to_watch to prevent false hangs */
765 tx_buffer->next_to_watch = NULL;
766
767 /* prevent any other reads prior to eop_desc being verified */
768 rmb();
769
770 do {
771 ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800772 tx_desc->wb.status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000773 if (likely(tx_desc == eop_desc)) {
774 eop_desc = NULL;
775 dev_kfree_skb_any(tx_buffer->skb);
776 tx_buffer->skb = NULL;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800777
Alexander Duyckd3d00232011-07-15 02:31:25 +0000778 total_bytes += tx_buffer->bytecount;
779 total_packets += tx_buffer->gso_segs;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800780 }
781
Alexander Duyckd3d00232011-07-15 02:31:25 +0000782 tx_buffer++;
783 tx_desc++;
784 i++;
785 if (unlikely(i == tx_ring->count)) {
786 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700787
Alexander Duyckd3d00232011-07-15 02:31:25 +0000788 tx_buffer = tx_ring->tx_buffer_info;
789 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
790 }
791
792 } while (eop_desc);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800793 }
794
Auke Kok9a799d72007-09-15 14:07:45 -0700795 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000796 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800797 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000798 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000799 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000800 q_vector->tx.total_bytes += total_bytes;
801 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800802
John Fastabendc84d3242010-11-16 19:27:12 -0800803 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800804 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800805 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000806 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
John Fastabendc84d3242010-11-16 19:27:12 -0800807 e_err(drv, "Detected Tx Unit Hang\n"
808 " Tx Queue <%d>\n"
809 " TDH, TDT <%x>, <%x>\n"
810 " next_to_use <%x>\n"
811 " next_to_clean <%x>\n"
812 "tx_buffer_info[next_to_clean]\n"
813 " time_stamp <%lx>\n"
814 " jiffies <%lx>\n",
815 tx_ring->queue_index,
816 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
817 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000818 tx_ring->next_to_use, i,
819 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800820
821 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
822
823 e_info(probe,
824 "tx hang %d detected on queue %d, resetting adapter\n",
825 adapter->tx_timeout_count + 1, tx_ring->queue_index);
826
827 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000828 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800829
830 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000831 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800832 }
Auke Kok9a799d72007-09-15 14:07:45 -0700833
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800834#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000835 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000836 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800837 /* Make sure that anybody stopping the queue after this
838 * sees the new next_to_clean.
839 */
840 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800841 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800842 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800843 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800844 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800845 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800846 }
Auke Kok9a799d72007-09-15 14:07:45 -0700847
Alexander Duyck59224552011-08-31 00:01:06 +0000848 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700849}
850
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400851#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800852static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800853 struct ixgbe_ring *rx_ring,
854 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800855{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800856 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800857 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800858 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800859
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800860 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
861 switch (hw->mac.type) {
862 case ixgbe_mac_82598EB:
863 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000864 rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800865 break;
866 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800867 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800868 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000869 rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800870 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
871 break;
872 default:
873 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800874 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800875 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
876 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
877 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800878 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800879}
880
881static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800882 struct ixgbe_ring *tx_ring,
883 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800884{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000885 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800886 u32 txctrl;
887 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800888
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800889 switch (hw->mac.type) {
890 case ixgbe_mac_82598EB:
891 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
892 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000893 txctrl |= dca3_get_tag(tx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800894 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800895 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
896 break;
897 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800898 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800899 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
900 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000901 txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800902 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
903 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800904 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
905 break;
906 default:
907 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800908 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800909}
910
911static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
912{
913 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000914 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800915 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800916
917 if (q_vector->cpu == cpu)
918 goto out_no_update;
919
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000920 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
921 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800922
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000923 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
924 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925
926 q_vector->cpu = cpu;
927out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800928 put_cpu();
929}
930
931static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
932{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800933 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800934 int i;
935
936 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
937 return;
938
Alexander Duycke35ec122009-05-21 13:07:12 +0000939 /* always use CB2 mode, difference is masked in the CB driver */
940 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
941
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800942 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
943 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
944 else
945 num_q_vectors = 1;
946
947 for (i = 0; i < num_q_vectors; i++) {
948 adapter->q_vector[i]->cpu = -1;
949 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800950 }
951}
952
953static int __ixgbe_notify_dca(struct device *dev, void *data)
954{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800955 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800956 unsigned long event = *(unsigned long *)data;
957
Don Skidmore2a72c312011-07-20 02:27:05 +0000958 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800959 return 0;
960
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800961 switch (event) {
962 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700963 /* if we're already enabled, don't do it again */
964 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
965 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300966 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700967 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800968 ixgbe_setup_dca(adapter);
969 break;
970 }
971 /* Fall Through since DCA is disabled. */
972 case DCA_PROVIDER_REMOVE:
973 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
974 dca_remove_requester(dev);
975 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
976 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
977 }
978 break;
979 }
980
Denis V. Lunev652f0932008-03-27 14:39:17 +0300981 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800982}
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400983#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov67a74ee2011-04-23 04:50:40 +0000984
985static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
986 struct sk_buff *skb)
987{
988 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
989}
990
Auke Kok9a799d72007-09-15 14:07:45 -0700991/**
Alexander Duyckff886df2011-06-11 01:45:13 +0000992 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
993 * @adapter: address of board private structure
994 * @rx_desc: advanced rx descriptor
995 *
996 * Returns : true if it is FCoE pkt
997 */
998static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
999 union ixgbe_adv_rx_desc *rx_desc)
1000{
1001 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1002
1003 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1004 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1005 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1006 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1007}
1008
1009/**
Auke Kok9a799d72007-09-15 14:07:45 -07001010 * ixgbe_receive_skb - Send a completed packet up the stack
1011 * @adapter: board private structure
1012 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001013 * @status: hardware indication of status of receive
1014 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1015 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001016 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001017static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001018 struct sk_buff *skb, u8 status,
1019 struct ixgbe_ring *ring,
1020 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001021{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001022 struct ixgbe_adapter *adapter = q_vector->adapter;
1023 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001024 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1025 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001026
Jesse Grossf62bbb52010-10-20 13:56:10 +00001027 if (is_vlan && (tag & VLAN_VID_MASK))
1028 __vlan_hwaccel_put_tag(skb, tag);
1029
1030 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1031 napi_gro_receive(napi, skb);
1032 else
1033 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001034}
1035
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001036/**
1037 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1038 * @adapter: address of board private structure
1039 * @status_err: hardware indication of status of receive
1040 * @skb: skb currently being received and modified
Alexander Duyckff886df2011-06-11 01:45:13 +00001041 * @status_err: status error value of last descriptor in packet
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001042 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001043static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001044 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckff886df2011-06-11 01:45:13 +00001045 struct sk_buff *skb,
1046 u32 status_err)
Auke Kok9a799d72007-09-15 14:07:45 -07001047{
Alexander Duyckff886df2011-06-11 01:45:13 +00001048 skb->ip_summed = CHECKSUM_NONE;
Auke Kok9a799d72007-09-15 14:07:45 -07001049
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001050 /* Rx csum disabled */
1051 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001052 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001053
1054 /* if IP and error */
1055 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1056 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001057 adapter->hw_csum_rx_error++;
1058 return;
1059 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001060
1061 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1062 return;
1063
1064 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001065 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1066
1067 /*
1068 * 82599 errata, UDP frames with a 0 checksum can be marked as
1069 * checksum errors.
1070 */
1071 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1072 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1073 return;
1074
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001075 adapter->hw_csum_rx_error++;
1076 return;
1077 }
1078
Auke Kok9a799d72007-09-15 14:07:45 -07001079 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001080 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001081}
1082
Alexander Duyck84ea2592010-11-16 19:26:49 -08001083static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001084{
1085 /*
1086 * Force memory writes to complete before letting h/w
1087 * know there are new descriptors to fetch. (Only
1088 * applicable for weak-ordered memory model archs,
1089 * such as IA-64).
1090 */
1091 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001092 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001093}
1094
Auke Kok9a799d72007-09-15 14:07:45 -07001095/**
1096 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001097 * @rx_ring: ring to place buffers on
1098 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001099 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001100void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001101{
Auke Kok9a799d72007-09-15 14:07:45 -07001102 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001103 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001104 struct sk_buff *skb;
1105 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001106
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001107 /* do nothing if no valid netdev defined */
1108 if (!rx_ring->netdev)
1109 return;
1110
Auke Kok9a799d72007-09-15 14:07:45 -07001111 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001112 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001113 bi = &rx_ring->rx_buffer_info[i];
1114 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001115
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001116 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001117 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001118 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001119 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001120 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001121 goto no_buffers;
1122 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001123 /* initialize queue mapping */
1124 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001125 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001126 }
Auke Kok9a799d72007-09-15 14:07:45 -07001127
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001128 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001129 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001130 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001131 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001132 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001133 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001134 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001135 bi->dma = 0;
1136 goto no_buffers;
1137 }
Auke Kok9a799d72007-09-15 14:07:45 -07001138 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001139
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001140 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001141 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001142 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001143 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001144 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001145 goto no_buffers;
1146 }
1147 }
1148
1149 if (!bi->page_dma) {
1150 /* use a half page if we're re-using */
1151 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001152 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001153 bi->page,
1154 bi->page_offset,
1155 PAGE_SIZE / 2,
1156 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001157 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001158 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001159 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001160 bi->page_dma = 0;
1161 goto no_buffers;
1162 }
1163 }
1164
1165 /* Refresh the desc even if buffer_addrs didn't change
1166 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001167 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1168 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001169 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001170 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001171 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001172 }
1173
1174 i++;
1175 if (i == rx_ring->count)
1176 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001177 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001178
Auke Kok9a799d72007-09-15 14:07:45 -07001179no_buffers:
1180 if (rx_ring->next_to_use != i) {
1181 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001182 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001183 }
1184}
1185
Alexander Duyckc267fc12010-11-16 19:27:00 -08001186static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001187{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001188 /* HW will not DMA in data larger than the given buffer, even if it
1189 * parses the (NFS, of course) header to be larger. In that case, it
1190 * fills the header buffer and spills the rest into the page.
1191 */
1192 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1193 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1194 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1195 if (hlen > IXGBE_RX_HDR_SIZE)
1196 hlen = IXGBE_RX_HDR_SIZE;
1197 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001198}
1199
Alexander Duyckf8212f92009-04-27 22:42:37 +00001200/**
1201 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1202 * @skb: pointer to the last skb in the rsc queue
1203 *
1204 * This function changes a queue full of hw rsc buffers into a completed
1205 * packet. It uses the ->prev pointers to find the first packet and then
1206 * turns it into the frag list owner.
1207 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001208static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001209{
1210 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001211 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001212
1213 while (skb->prev) {
1214 struct sk_buff *prev = skb->prev;
1215 frag_list_size += skb->len;
1216 skb->prev = NULL;
1217 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001218 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001219 }
1220
1221 skb_shinfo(skb)->frag_list = skb->next;
1222 skb->next = NULL;
1223 skb->len += frag_list_size;
1224 skb->data_len += frag_list_size;
1225 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001226 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1227
Alexander Duyckf8212f92009-04-27 22:42:37 +00001228 return skb;
1229}
1230
Alexander Duyckaa801752010-11-16 19:27:02 -08001231static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1232{
1233 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1234 IXGBE_RXDADV_RSCCNT_MASK);
1235}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001236
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001237static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001238 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001239 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001240{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001241 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001242 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1243 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1244 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001245 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001246 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001247#ifdef IXGBE_FCOE
1248 int ddp_bytes = 0;
1249#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001250 u32 staterr;
1251 u16 i;
1252 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001253 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001254
1255 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001256 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001257 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001258
1259 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001260 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001261
Milton Miller3c945e52010-02-19 17:44:42 +00001262 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001263
Alexander Duyckc267fc12010-11-16 19:27:00 -08001264 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1265
Auke Kok9a799d72007-09-15 14:07:45 -07001266 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001267 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001268 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001269
Alexander Duyckc267fc12010-11-16 19:27:00 -08001270 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001271 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001272
1273 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001274 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001275 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001276 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001277 !(staterr & IXGBE_RXD_STAT_EOP) &&
1278 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001279 /*
1280 * When HWRSC is enabled, delay unmapping
1281 * of the first packet. It carries the
1282 * header information, HW may still
1283 * access the header after the writeback.
1284 * Only unmap it when EOP is reached
1285 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001286 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001287 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001288 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001289 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001290 rx_buffer_info->dma,
1291 rx_ring->rx_buf_len,
1292 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001293 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001294 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001295
1296 if (ring_is_ps_enabled(rx_ring)) {
1297 hlen = ixgbe_get_hlen(rx_desc);
1298 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1299 } else {
1300 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1301 }
1302
1303 skb_put(skb, hlen);
1304 } else {
1305 /* assume packet split since header is unmapped */
1306 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001307 }
1308
1309 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001310 dma_unmap_page(rx_ring->dev,
1311 rx_buffer_info->page_dma,
1312 PAGE_SIZE / 2,
1313 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001314 rx_buffer_info->page_dma = 0;
1315 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001316 rx_buffer_info->page,
1317 rx_buffer_info->page_offset,
1318 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001319
Alexander Duyckc267fc12010-11-16 19:27:00 -08001320 if ((page_count(rx_buffer_info->page) == 1) &&
1321 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001322 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001323 else
1324 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001325
1326 skb->len += upper_len;
1327 skb->data_len += upper_len;
1328 skb->truesize += upper_len;
1329 }
1330
1331 i++;
1332 if (i == rx_ring->count)
1333 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001334
Alexander Duyck31f05a22010-08-19 13:40:31 +00001335 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001336 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001337 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001338
Alexander Duyckaa801752010-11-16 19:27:02 -08001339 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001340 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1341 IXGBE_RXDADV_NEXTP_SHIFT;
1342 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001343 } else {
1344 next_buffer = &rx_ring->rx_buffer_info[i];
1345 }
1346
Alexander Duyckc267fc12010-11-16 19:27:00 -08001347 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001348 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001349 rx_buffer_info->skb = next_buffer->skb;
1350 rx_buffer_info->dma = next_buffer->dma;
1351 next_buffer->skb = skb;
1352 next_buffer->dma = 0;
1353 } else {
1354 skb->next = next_buffer->skb;
1355 skb->next->prev = skb;
1356 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001357 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001358 goto next_desc;
1359 }
1360
Alexander Duyckaa801752010-11-16 19:27:02 -08001361 if (skb->prev) {
1362 skb = ixgbe_transform_rsc_queue(skb);
1363 /* if we got here without RSC the packet is invalid */
1364 if (!pkt_is_rsc) {
1365 __pskb_trim(skb, 0);
1366 rx_buffer_info->skb = skb;
1367 goto next_desc;
1368 }
1369 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001370
1371 if (ring_is_rsc_enabled(rx_ring)) {
1372 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1373 dma_unmap_single(rx_ring->dev,
1374 IXGBE_RSC_CB(skb)->dma,
1375 rx_ring->rx_buf_len,
1376 DMA_FROM_DEVICE);
1377 IXGBE_RSC_CB(skb)->dma = 0;
1378 IXGBE_RSC_CB(skb)->delay_unmap = false;
1379 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001380 }
1381 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001382 if (ring_is_ps_enabled(rx_ring))
1383 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001384 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001385 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001386 rx_ring->rx_stats.rsc_count +=
1387 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001388 rx_ring->rx_stats.rsc_flush++;
1389 }
1390
1391 /* ERR_MASK will only have valid bits if EOP set */
Alexander Duyckff886df2011-06-11 01:45:13 +00001392 if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
1393 dev_kfree_skb_any(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001394 goto next_desc;
1395 }
1396
Alexander Duyckff886df2011-06-11 01:45:13 +00001397 ixgbe_rx_checksum(adapter, rx_desc, skb, staterr);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001398 if (adapter->netdev->features & NETIF_F_RXHASH)
1399 ixgbe_rx_hash(rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001400
1401 /* probably a little skewed due to removing CRC */
1402 total_rx_bytes += skb->len;
1403 total_rx_packets++;
1404
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001405 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001406#ifdef IXGBE_FCOE
1407 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001408 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
1409 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb,
1410 staterr);
David S. Miller823dcd22011-08-20 10:39:12 -07001411 if (!ddp_bytes) {
1412 dev_kfree_skb_any(skb);
Yi Zou332d4a72009-05-13 13:11:53 +00001413 goto next_desc;
David S. Miller823dcd22011-08-20 10:39:12 -07001414 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001415 }
Yi Zou332d4a72009-05-13 13:11:53 +00001416#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001417 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001418
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001419 budget--;
Auke Kok9a799d72007-09-15 14:07:45 -07001420next_desc:
1421 rx_desc->wb.upper.status_error = 0;
1422
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001423 if (!budget)
Alexander Duyckc267fc12010-11-16 19:27:00 -08001424 break;
1425
Auke Kok9a799d72007-09-15 14:07:45 -07001426 /* return some buffers to hardware, one at a time is too slow */
1427 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001428 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001429 cleaned_count = 0;
1430 }
1431
1432 /* use prefetched values */
1433 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001434 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001435 }
1436
Auke Kok9a799d72007-09-15 14:07:45 -07001437 rx_ring->next_to_clean = i;
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001438 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001439
1440 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001441 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001442
Yi Zou3d8fd382009-06-08 14:38:44 +00001443#ifdef IXGBE_FCOE
1444 /* include DDPed FCoE data */
1445 if (ddp_bytes > 0) {
1446 unsigned int mss;
1447
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001448 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001449 sizeof(struct fc_frame_header) -
1450 sizeof(struct fcoe_crc_eof);
1451 if (mss > 512)
1452 mss &= ~511;
1453 total_rx_bytes += ddp_bytes;
1454 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1455 }
1456#endif /* IXGBE_FCOE */
1457
Alexander Duyckc267fc12010-11-16 19:27:00 -08001458 u64_stats_update_begin(&rx_ring->syncp);
1459 rx_ring->stats.packets += total_rx_packets;
1460 rx_ring->stats.bytes += total_rx_bytes;
1461 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001462 q_vector->rx.total_packets += total_rx_packets;
1463 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001464
1465 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001466}
1467
Auke Kok9a799d72007-09-15 14:07:45 -07001468/**
1469 * ixgbe_configure_msix - Configure MSI-X hardware
1470 * @adapter: board private structure
1471 *
1472 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1473 * interrupts.
1474 **/
1475static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1476{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001477 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001478 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001479 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001480
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001481 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1482
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001483 /* Populate MSIX to EITR Select */
1484 if (adapter->num_vfs > 32) {
1485 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1486 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1487 }
1488
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001489 /*
1490 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001491 * corresponding register.
1492 */
1493 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001494 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001495 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001496
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001497 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
1498 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001499
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001500 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
1501 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001502
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001503 if (q_vector->tx.ring && !q_vector->rx.ring)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001504 /* tx only */
1505 q_vector->eitr = adapter->tx_eitr_param;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001506 else if (q_vector->rx.ring)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001507 /* rx or mixed */
1508 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001509
Alexander Duyckfe49f042009-06-04 16:00:09 +00001510 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001511 }
1512
Alexander Duyckbd508172010-11-16 19:27:03 -08001513 switch (adapter->hw.mac.type) {
1514 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001515 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001516 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001517 break;
1518 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001519 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001520 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001521 break;
1522
1523 default:
1524 break;
1525 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001526 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001527
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001528 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001529 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001530 if (adapter->num_vfs)
1531 mask &= ~(IXGBE_EIMS_OTHER |
1532 IXGBE_EIMS_MAILBOX |
1533 IXGBE_EIMS_LSC);
1534 else
1535 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001536 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001537}
1538
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001539enum latency_range {
1540 lowest_latency = 0,
1541 low_latency = 1,
1542 bulk_latency = 2,
1543 latency_invalid = 255
1544};
1545
1546/**
1547 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001548 * @q_vector: structure containing interrupt and ring information
1549 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001550 *
1551 * Stores a new ITR value based on packets and byte
1552 * counts during the last interrupt. The advantage of per interrupt
1553 * computation is faster updates and more accurate ITR for the current
1554 * traffic pattern. Constants in this function were computed
1555 * based on theoretical maximum wire speed and thresholds were set based
1556 * on testing data as well as attempting to minimize response time
1557 * while increasing bulk throughput.
1558 * this functionality is controlled by the InterruptThrottleRate module
1559 * parameter (see ixgbe_param.c)
1560 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001561static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1562 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001563{
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001564 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001565 struct ixgbe_adapter *adapter = q_vector->adapter;
1566 int bytes = ring_container->total_bytes;
1567 int packets = ring_container->total_packets;
1568 u32 timepassed_us;
1569 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001570
1571 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001572 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001573
1574 /* simple throttlerate management
1575 * 0-20MB/s lowest (100000 ints/s)
1576 * 20-100MB/s low (20000 ints/s)
1577 * 100-1249MB/s bulk (8000 ints/s)
1578 */
1579 /* what was last interrupt timeslice? */
Alexander Duyckbd198052011-06-11 01:45:08 +00001580 timepassed_us = 1000000/q_vector->eitr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001581 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1582
1583 switch (itr_setting) {
1584 case lowest_latency:
1585 if (bytes_perint > adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001586 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001587 break;
1588 case low_latency:
1589 if (bytes_perint > adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001590 itr_setting = bulk_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001591 else if (bytes_perint <= adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001592 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001593 break;
1594 case bulk_latency:
1595 if (bytes_perint <= adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001596 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001597 break;
1598 }
1599
Alexander Duyckbd198052011-06-11 01:45:08 +00001600 /* clear work counters since we have the values we need */
1601 ring_container->total_bytes = 0;
1602 ring_container->total_packets = 0;
1603
1604 /* write updated itr to ring container */
1605 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001606}
1607
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001608/**
1609 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001610 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001611 *
1612 * This function is made to be called by ethtool and by the driver
1613 * when it needs to update EITR registers at runtime. Hardware
1614 * specific quirks/differences are taken care of here.
1615 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001616void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001617{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001618 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001619 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001620 int v_idx = q_vector->v_idx;
1621 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1622
Alexander Duyckbd508172010-11-16 19:27:03 -08001623 switch (adapter->hw.mac.type) {
1624 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001625 /* must write high and low 16 bits to reset counter */
1626 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001627 break;
1628 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001629 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001630 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001631 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001632 * max interrupt rate, but there is an errata where it can
1633 * not be zero with RSC
1634 */
1635 if (itr_reg == 8 &&
1636 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1637 itr_reg = 0;
1638
1639 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001640 * set the WDIS bit to not clear the timer bits and cause an
1641 * immediate assertion of the interrupt
1642 */
1643 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001644 break;
1645 default:
1646 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001647 }
1648 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1649}
1650
Alexander Duyckbd198052011-06-11 01:45:08 +00001651static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001652{
Alexander Duyckbd198052011-06-11 01:45:08 +00001653 u32 new_itr = q_vector->eitr;
1654 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001655
Alexander Duyckbd198052011-06-11 01:45:08 +00001656 ixgbe_update_itr(q_vector, &q_vector->tx);
1657 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001658
Alexander Duyck08c88332011-06-11 01:45:03 +00001659 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001660
1661 switch (current_itr) {
1662 /* counts and packets in update_itr are dependent on these numbers */
1663 case lowest_latency:
1664 new_itr = 100000;
1665 break;
1666 case low_latency:
1667 new_itr = 20000; /* aka hwitr = ~200 */
1668 break;
1669 case bulk_latency:
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001670 new_itr = 8000;
1671 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001672 default:
1673 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001674 }
1675
1676 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001677 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001678 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001679
Alexander Duyckbd198052011-06-11 01:45:08 +00001680 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001681 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001682
1683 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001684 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001685}
1686
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001687/**
Alexander Duyckf0f97782011-04-22 04:08:09 +00001688 * ixgbe_check_overtemp_subtask - check for over tempurature
1689 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001690 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001691static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001692{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001693 struct ixgbe_hw *hw = &adapter->hw;
1694 u32 eicr = adapter->interrupt_event;
1695
Alexander Duyckf0f97782011-04-22 04:08:09 +00001696 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001697 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001698
Alexander Duyckf0f97782011-04-22 04:08:09 +00001699 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1700 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1701 return;
1702
1703 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1704
Joe Perches7ca647b2010-09-07 21:35:40 +00001705 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001706 case IXGBE_DEV_ID_82599_T3_LOM:
1707 /*
1708 * Since the warning interrupt is for both ports
1709 * we don't have to check if:
1710 * - This interrupt wasn't for our port.
1711 * - We may have missed the interrupt so always have to
1712 * check if we got a LSC
1713 */
1714 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1715 !(eicr & IXGBE_EICR_LSC))
1716 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001717
Alexander Duyckf0f97782011-04-22 04:08:09 +00001718 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1719 u32 autoneg;
1720 bool link_up = false;
1721
Joe Perches7ca647b2010-09-07 21:35:40 +00001722 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1723
Alexander Duyckf0f97782011-04-22 04:08:09 +00001724 if (link_up)
1725 return;
1726 }
1727
1728 /* Check if this is not due to overtemp */
1729 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1730 return;
1731
1732 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001733 default:
1734 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1735 return;
1736 break;
1737 }
1738 e_crit(drv,
1739 "Network adapter has been stopped because it has over heated. "
1740 "Restart the computer. If the problem persists, "
1741 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001742
1743 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001744}
1745
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001746static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1747{
1748 struct ixgbe_hw *hw = &adapter->hw;
1749
1750 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1751 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001752 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001753 /* write to clear the interrupt */
1754 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1755 }
1756}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001757
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001758static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1759{
1760 struct ixgbe_hw *hw = &adapter->hw;
1761
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001762 if (eicr & IXGBE_EICR_GPI_SDP2) {
1763 /* Clear the interrupt */
1764 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00001765 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1766 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
1767 ixgbe_service_event_schedule(adapter);
1768 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001769 }
1770
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001771 if (eicr & IXGBE_EICR_GPI_SDP1) {
1772 /* Clear the interrupt */
1773 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00001774 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1775 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
1776 ixgbe_service_event_schedule(adapter);
1777 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001778 }
1779}
1780
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001781static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1782{
1783 struct ixgbe_hw *hw = &adapter->hw;
1784
1785 adapter->lsc_int++;
1786 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1787 adapter->link_check_timeout = jiffies;
1788 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1789 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001790 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00001791 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001792 }
1793}
1794
Alexander Duyckfe49f042009-06-04 16:00:09 +00001795static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1796 u64 qmask)
1797{
1798 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001799 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001800
Alexander Duyckbd508172010-11-16 19:27:03 -08001801 switch (hw->mac.type) {
1802 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001803 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001804 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1805 break;
1806 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001807 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001808 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001809 if (mask)
1810 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001811 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001812 if (mask)
1813 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1814 break;
1815 default:
1816 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001817 }
1818 /* skip the flush */
1819}
1820
1821static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001822 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001823{
1824 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001825 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001826
Alexander Duyckbd508172010-11-16 19:27:03 -08001827 switch (hw->mac.type) {
1828 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001829 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001830 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1831 break;
1832 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001833 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001834 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001835 if (mask)
1836 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001837 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001838 if (mask)
1839 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1840 break;
1841 default:
1842 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001843 }
1844 /* skip the flush */
1845}
1846
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001847/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00001848 * ixgbe_irq_enable - Enable default interrupt generation settings
1849 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001850 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00001851static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
1852 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07001853{
Alexander Duyck2c4af692011-07-15 07:29:55 +00001854 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001855
Alexander Duyck2c4af692011-07-15 07:29:55 +00001856 /* don't reenable LSC while waiting for link */
1857 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
1858 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001859
Alexander Duyck2c4af692011-07-15 07:29:55 +00001860 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
1861 mask |= IXGBE_EIMS_GPI_SDP0;
1862 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
1863 mask |= IXGBE_EIMS_GPI_SDP1;
1864 switch (adapter->hw.mac.type) {
1865 case ixgbe_mac_82599EB:
1866 case ixgbe_mac_X540:
1867 mask |= IXGBE_EIMS_ECC;
1868 mask |= IXGBE_EIMS_GPI_SDP1;
1869 mask |= IXGBE_EIMS_GPI_SDP2;
1870 mask |= IXGBE_EIMS_MAILBOX;
1871 break;
1872 default:
1873 break;
1874 }
1875 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
1876 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
1877 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001878
Alexander Duyck2c4af692011-07-15 07:29:55 +00001879 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1880 if (queues)
1881 ixgbe_irq_enable_queues(adapter, ~0);
1882 if (flush)
1883 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07001884}
1885
Alexander Duyck2c4af692011-07-15 07:29:55 +00001886static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001887{
Alexander Duyck2c4af692011-07-15 07:29:55 +00001888 struct ixgbe_adapter *adapter = data;
1889 struct ixgbe_hw *hw = &adapter->hw;
1890 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001891
Alexander Duyck2c4af692011-07-15 07:29:55 +00001892 /*
1893 * Workaround for Silicon errata. Use clear-by-write instead
1894 * of clear-by-read. Reading with EICS will return the
1895 * interrupt causes without clearing, which later be done
1896 * with the write to EICR.
1897 */
1898 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1899 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001900
Alexander Duyck2c4af692011-07-15 07:29:55 +00001901 if (eicr & IXGBE_EICR_LSC)
1902 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001903
Alexander Duyck2c4af692011-07-15 07:29:55 +00001904 if (eicr & IXGBE_EICR_MAILBOX)
1905 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001906
Alexander Duyck2c4af692011-07-15 07:29:55 +00001907 switch (hw->mac.type) {
1908 case ixgbe_mac_82599EB:
1909 case ixgbe_mac_X540:
1910 if (eicr & IXGBE_EICR_ECC)
1911 e_info(link, "Received unrecoverable ECC Err, please "
1912 "reboot\n");
1913 /* Handle Flow Director Full threshold interrupt */
1914 if (eicr & IXGBE_EICR_FLOW_DIR) {
1915 int reinit_count = 0;
1916 int i;
1917 for (i = 0; i < adapter->num_tx_queues; i++) {
1918 struct ixgbe_ring *ring = adapter->tx_ring[i];
1919 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1920 &ring->state))
1921 reinit_count++;
1922 }
1923 if (reinit_count) {
1924 /* no more flow director interrupts until after init */
1925 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
1926 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
1927 ixgbe_service_event_schedule(adapter);
1928 }
1929 }
1930 ixgbe_check_sfp_event(adapter, eicr);
1931 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1932 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1933 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1934 adapter->interrupt_event = eicr;
1935 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1936 ixgbe_service_event_schedule(adapter);
1937 }
1938 }
1939 break;
1940 default:
1941 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001942 }
1943
Alexander Duyck2c4af692011-07-15 07:29:55 +00001944 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001945
Alexander Duyck2c4af692011-07-15 07:29:55 +00001946 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001947 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00001948 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001949
Alexander Duyck2c4af692011-07-15 07:29:55 +00001950 return IRQ_HANDLED;
1951}
1952
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001953static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001954{
1955 struct ixgbe_q_vector *q_vector = data;
1956
Auke Kok9a799d72007-09-15 14:07:45 -07001957 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001958
1959 if (q_vector->rx.ring || q_vector->tx.ring)
1960 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07001961
1962 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001963}
1964
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001965static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001966 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07001967{
Alexander Duyck7a921c92009-05-06 10:43:28 +00001968 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08001969 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00001970
Alexander Duyck22745432010-11-16 19:27:10 -08001971 rx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001972 rx_ring->next = q_vector->rx.ring;
1973 q_vector->rx.ring = rx_ring;
1974 q_vector->rx.count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001975}
Auke Kok9a799d72007-09-15 14:07:45 -07001976
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001977static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001978 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001979{
Alexander Duyck7a921c92009-05-06 10:43:28 +00001980 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08001981 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00001982
Alexander Duyck22745432010-11-16 19:27:10 -08001983 tx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001984 tx_ring->next = q_vector->tx.ring;
1985 q_vector->tx.ring = tx_ring;
1986 q_vector->tx.count++;
Alexander Duyckbd198052011-06-11 01:45:08 +00001987 q_vector->tx.work_limit = a->tx_work_limit;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001988}
Auke Kok9a799d72007-09-15 14:07:45 -07001989
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001990/**
1991 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
1992 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001993 *
1994 * This function maps descriptor rings to the queue-specific vectors
1995 * we were allotted through the MSI-X enabling code. Ideally, we'd have
1996 * one vector per ring/queue, but on a constrained vector budget, we
1997 * group the rings as "efficiently" as possible. You would add new
1998 * mapping configurations in here.
1999 **/
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002000static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002001{
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002002 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2003 int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
2004 int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002005 int v_start = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002006
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002007 /* only one q_vector if MSI-X is disabled. */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002008 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002009 q_vectors = 1;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002010
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002011 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002012 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
2013 * group them so there are multiple queues per vector.
2014 *
2015 * Re-adjusting *qpv takes care of the remainder.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002016 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002017 for (; v_start < q_vectors && rxr_remaining; v_start++) {
2018 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
2019 for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002020 map_vector_to_rxq(adapter, v_start, rxr_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002021 }
2022
2023 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002024 * If there are not enough q_vectors for each ring to have it's own
2025 * vector then we must pair up Rx/Tx on a each vector
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002026 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002027 if ((v_start + txr_remaining) > q_vectors)
2028 v_start = 0;
2029
2030 for (; v_start < q_vectors && txr_remaining; v_start++) {
2031 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
2032 for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
2033 map_vector_to_txq(adapter, v_start, txr_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07002034 }
Auke Kok9a799d72007-09-15 14:07:45 -07002035}
2036
2037/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002038 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2039 * @adapter: board private structure
2040 *
2041 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2042 * interrupts from the kernel.
2043 **/
2044static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2045{
2046 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002047 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2048 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002049 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002050
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002051 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002052 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002053 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002054
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002055 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002056 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002057 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002058 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002059 } else if (q_vector->rx.ring) {
2060 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2061 "%s-%s-%d", netdev->name, "rx", ri++);
2062 } else if (q_vector->tx.ring) {
2063 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2064 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002065 } else {
2066 /* skip this unused q_vector */
2067 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002068 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002069 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2070 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002071 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002072 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002073 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002074 goto free_queue_irqs;
2075 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002076 /* If Flow Director is enabled, set interrupt affinity */
2077 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2078 /* assign the mask for this irq */
2079 irq_set_affinity_hint(entry->vector,
2080 q_vector->affinity_mask);
2081 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002082 }
2083
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002084 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002085 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002086 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002087 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002088 goto free_queue_irqs;
2089 }
2090
2091 return 0;
2092
2093free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002094 while (vector) {
2095 vector--;
2096 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2097 NULL);
2098 free_irq(adapter->msix_entries[vector].vector,
2099 adapter->q_vector[vector]);
2100 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002101 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2102 pci_disable_msix(adapter->pdev);
2103 kfree(adapter->msix_entries);
2104 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002105 return err;
2106}
2107
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002108/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002109 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002110 * @irq: interrupt number
2111 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002112 **/
2113static irqreturn_t ixgbe_intr(int irq, void *data)
2114{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002115 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002116 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002117 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002118 u32 eicr;
2119
Don Skidmore54037502009-02-21 15:42:56 -08002120 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002121 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002122 * before the read of EICR.
2123 */
2124 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2125
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002126 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2127 * therefore no explict interrupt disable is necessary */
2128 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002129 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002130 /*
2131 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002132 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002133 * have disabled interrupts due to EIAM
2134 * finish the workaround of silicon errata on 82598. Unmask
2135 * the interrupt that we masked before the EICR read.
2136 */
2137 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2138 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002139 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002140 }
Auke Kok9a799d72007-09-15 14:07:45 -07002141
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002142 if (eicr & IXGBE_EICR_LSC)
2143 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002144
Alexander Duyckbd508172010-11-16 19:27:03 -08002145 switch (hw->mac.type) {
2146 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002147 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002148 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2149 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002150 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2151 adapter->interrupt_event = eicr;
2152 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2153 ixgbe_service_event_schedule(adapter);
2154 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002155 }
2156 break;
2157 default:
2158 break;
2159 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002160
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002161 ixgbe_check_fan_failure(adapter, eicr);
2162
Alexander Duyck7a921c92009-05-06 10:43:28 +00002163 if (napi_schedule_prep(&(q_vector->napi))) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002164 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002165 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002166 }
2167
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002168 /*
2169 * re-enable link(maybe) and non-queue interrupts, no flush.
2170 * ixgbe_poll will re-enable the queue interrupts
2171 */
2172
2173 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2174 ixgbe_irq_enable(adapter, false, false);
2175
Auke Kok9a799d72007-09-15 14:07:45 -07002176 return IRQ_HANDLED;
2177}
2178
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002179static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2180{
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002181 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2182 int i;
2183
2184 /* legacy and MSI only use one vector */
2185 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2186 q_vectors = 1;
2187
2188 for (i = 0; i < adapter->num_rx_queues; i++) {
2189 adapter->rx_ring[i]->q_vector = NULL;
2190 adapter->rx_ring[i]->next = NULL;
2191 }
2192 for (i = 0; i < adapter->num_tx_queues; i++) {
2193 adapter->tx_ring[i]->q_vector = NULL;
2194 adapter->tx_ring[i]->next = NULL;
2195 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002196
2197 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002198 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002199 memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
2200 memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002201 }
2202}
2203
Auke Kok9a799d72007-09-15 14:07:45 -07002204/**
2205 * ixgbe_request_irq - initialize interrupts
2206 * @adapter: board private structure
2207 *
2208 * Attempts to configure interrupts using the best available
2209 * capabilities of the hardware and kernel.
2210 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002211static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002212{
2213 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002214 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002215
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002216 /* map all of the rings to the q_vectors */
2217 ixgbe_map_rings_to_vectors(adapter);
2218
2219 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002220 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002221 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002222 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002223 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002224 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002225 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002226 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002227
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002228 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002229 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002230
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002231 /* place q_vectors and rings back into a known good state */
2232 ixgbe_reset_q_vectors(adapter);
2233 }
2234
Auke Kok9a799d72007-09-15 14:07:45 -07002235 return err;
2236}
2237
2238static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2239{
Auke Kok9a799d72007-09-15 14:07:45 -07002240 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002241 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002242
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002243 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002244 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002245 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002247
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002248 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002249 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002250 if (!adapter->q_vector[i]->rx.ring &&
2251 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002252 continue;
2253
Alexander Duyck207867f2011-07-15 03:05:37 +00002254 /* clear the affinity_mask in the IRQ descriptor */
2255 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2256 NULL);
2257
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002258 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002259 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002260 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002261 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002262 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002263 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002264
2265 /* clear q_vector state information */
2266 ixgbe_reset_q_vectors(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002267}
2268
2269/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002270 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2271 * @adapter: board private structure
2272 **/
2273static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2274{
Alexander Duyckbd508172010-11-16 19:27:03 -08002275 switch (adapter->hw.mac.type) {
2276 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002277 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002278 break;
2279 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002280 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002281 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2282 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002283 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002284 break;
2285 default:
2286 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002287 }
2288 IXGBE_WRITE_FLUSH(&adapter->hw);
2289 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2290 int i;
2291 for (i = 0; i < adapter->num_msix_vectors; i++)
2292 synchronize_irq(adapter->msix_entries[i].vector);
2293 } else {
2294 synchronize_irq(adapter->pdev->irq);
2295 }
2296}
2297
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002298/**
Auke Kok9a799d72007-09-15 14:07:45 -07002299 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2300 *
2301 **/
2302static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2303{
Auke Kok9a799d72007-09-15 14:07:45 -07002304 struct ixgbe_hw *hw = &adapter->hw;
2305
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002306 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002307 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002308
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002309 ixgbe_set_ivar(adapter, 0, 0, 0);
2310 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002311
Emil Tantilov396e7992010-07-01 20:05:12 +00002312 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002313}
2314
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002315/**
2316 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2317 * @adapter: board private structure
2318 * @ring: structure containing ring specific data
2319 *
2320 * Configure the Tx descriptor ring after a reset.
2321 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002322void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2323 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002324{
2325 struct ixgbe_hw *hw = &adapter->hw;
2326 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002327 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002328 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002329 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002330
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002331 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002332 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002333 IXGBE_WRITE_FLUSH(hw);
2334
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002335 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002336 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002337 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2338 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2339 ring->count * sizeof(union ixgbe_adv_tx_desc));
2340 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2341 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002342 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002343
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002344 /*
2345 * set WTHRESH to encourage burst writeback, it should not be set
2346 * higher than 1 when ITR is 0 as it could cause false TX hangs
2347 *
2348 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2349 * to or less than the number of on chip descriptors, which is
2350 * currently 40.
2351 */
2352 if (!adapter->tx_itr_setting || !adapter->rx_itr_setting)
2353 txdctl |= (1 << 16); /* WTHRESH = 1 */
2354 else
2355 txdctl |= (8 << 16); /* WTHRESH = 8 */
2356
2357 /* PTHRESH=32 is needed to avoid a Tx hang with DFP enabled. */
2358 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2359 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002360
2361 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002362 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2363 adapter->atr_sample_rate) {
2364 ring->atr_sample_rate = adapter->atr_sample_rate;
2365 ring->atr_count = 0;
2366 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2367 } else {
2368 ring->atr_sample_rate = 0;
2369 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002370
John Fastabendc84d3242010-11-16 19:27:12 -08002371 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2372
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002373 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002374 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2375
2376 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2377 if (hw->mac.type == ixgbe_mac_82598EB &&
2378 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2379 return;
2380
2381 /* poll to verify queue is enabled */
2382 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002383 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002384 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2385 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2386 if (!wait_loop)
2387 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002388}
2389
Alexander Duyck120ff942010-08-19 13:34:50 +00002390static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2391{
2392 struct ixgbe_hw *hw = &adapter->hw;
2393 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002394 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002395 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002396
2397 if (hw->mac.type == ixgbe_mac_82598EB)
2398 return;
2399
2400 /* disable the arbiter while setting MTQC */
2401 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2402 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2403 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2404
2405 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002406 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002407 case (IXGBE_FLAG_SRIOV_ENABLED):
2408 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2409 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2410 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002411 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002412 if (!tcs)
2413 reg = IXGBE_MTQC_64Q_1PB;
2414 else if (tcs <= 4)
2415 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2416 else
2417 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2418
2419 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2420
2421 /* Enable Security TX Buffer IFG for multiple pb */
2422 if (tcs) {
2423 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2424 reg |= IXGBE_SECTX_DCB;
2425 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2426 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002427 break;
2428 }
2429
2430 /* re-enable the arbiter */
2431 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2432 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2433}
2434
Auke Kok9a799d72007-09-15 14:07:45 -07002435/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002436 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002437 * @adapter: board private structure
2438 *
2439 * Configure the Tx unit of the MAC after a reset.
2440 **/
2441static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2442{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002443 struct ixgbe_hw *hw = &adapter->hw;
2444 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002445 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002446
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002447 ixgbe_setup_mtqc(adapter);
2448
2449 if (hw->mac.type != ixgbe_mac_82598EB) {
2450 /* DMATXCTL.EN must be before Tx queues are enabled */
2451 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2452 dmatxctl |= IXGBE_DMATXCTL_TE;
2453 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2454 }
2455
Auke Kok9a799d72007-09-15 14:07:45 -07002456 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002457 for (i = 0; i < adapter->num_tx_queues; i++)
2458 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002459}
2460
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002461#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002462
Yi Zoua6616b42009-08-06 13:05:23 +00002463static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002464 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002465{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002466 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002467 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002468
Alexander Duyckbd508172010-11-16 19:27:03 -08002469 switch (adapter->hw.mac.type) {
2470 case ixgbe_mac_82598EB: {
2471 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2472 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002473 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002474 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002475 break;
2476 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002477 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002478 default:
2479 break;
2480 }
2481
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002482 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002483
2484 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2485 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002486 if (adapter->num_vfs)
2487 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002488
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002489 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2490 IXGBE_SRRCTL_BSIZEHDR_MASK;
2491
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002492 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002493#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2494 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2495#else
2496 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2497#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002498 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002499 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002500 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2501 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002502 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002503 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002504
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002505 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002506}
2507
Alexander Duyck05abb122010-08-19 13:35:41 +00002508static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002509{
Alexander Duyck05abb122010-08-19 13:35:41 +00002510 struct ixgbe_hw *hw = &adapter->hw;
2511 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002512 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2513 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002514 u32 mrqc = 0, reta = 0;
2515 u32 rxcsum;
2516 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002517 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002518 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2519
2520 if (tcs)
2521 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002522
Alexander Duyck05abb122010-08-19 13:35:41 +00002523 /* Fill out hash function seeds */
2524 for (i = 0; i < 10; i++)
2525 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002526
Alexander Duyck05abb122010-08-19 13:35:41 +00002527 /* Fill out redirection table */
2528 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002529 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002530 j = 0;
2531 /* reta = 4-byte sliding window of
2532 * 0x00..(indices-1)(indices-1)00..etc. */
2533 reta = (reta << 8) | (j * 0x11);
2534 if ((i & 3) == 3)
2535 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2536 }
2537
2538 /* Disable indicating checksum in descriptor, enables RSS hash */
2539 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2540 rxcsum |= IXGBE_RXCSUM_PCSD;
2541 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2542
John Fastabend8b1c0b22011-05-03 02:26:48 +00002543 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2544 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002545 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002546 } else {
2547 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2548 | IXGBE_FLAG_SRIOV_ENABLED);
2549
2550 switch (mask) {
2551 case (IXGBE_FLAG_RSS_ENABLED):
2552 if (!tcs)
2553 mrqc = IXGBE_MRQC_RSSEN;
2554 else if (tcs <= 4)
2555 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2556 else
2557 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2558 break;
2559 case (IXGBE_FLAG_SRIOV_ENABLED):
2560 mrqc = IXGBE_MRQC_VMDQEN;
2561 break;
2562 default:
2563 break;
2564 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002565 }
2566
Alexander Duyck05abb122010-08-19 13:35:41 +00002567 /* Perform hash on these packet types */
2568 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2569 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2570 | IXGBE_MRQC_RSS_FIELD_IPV6
2571 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2572
2573 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002574}
2575
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002576/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002577 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2578 * @adapter: address of board private structure
2579 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002580 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002581static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002582 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002583{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002584 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002585 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002586 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002587 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002588
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002589 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002590 return;
2591
2592 rx_buf_len = ring->rx_buf_len;
2593 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002594 rscctrl |= IXGBE_RSCCTL_RSCEN;
2595 /*
2596 * we must limit the number of descriptors so that the
2597 * total size of max desc * buf_len is not greater
2598 * than 65535
2599 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002600 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002601#if (MAX_SKB_FRAGS > 16)
2602 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2603#elif (MAX_SKB_FRAGS > 8)
2604 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2605#elif (MAX_SKB_FRAGS > 4)
2606 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2607#else
2608 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2609#endif
2610 } else {
Alexander Duyck919e78a2011-08-26 09:52:38 +00002611 if (rx_buf_len < IXGBE_RXBUFFER_4K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002612 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck919e78a2011-08-26 09:52:38 +00002613 else if (rx_buf_len < IXGBE_RXBUFFER_8K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002614 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2615 else
2616 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2617 }
Alexander Duyck73670962010-08-19 13:38:34 +00002618 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002619}
2620
Alexander Duyck9e10e042010-08-19 13:40:06 +00002621/**
2622 * ixgbe_set_uta - Set unicast filter table address
2623 * @adapter: board private structure
2624 *
2625 * The unicast table address is a register array of 32-bit registers.
2626 * The table is meant to be used in a way similar to how the MTA is used
2627 * however due to certain limitations in the hardware it is necessary to
2628 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2629 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2630 **/
2631static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2632{
2633 struct ixgbe_hw *hw = &adapter->hw;
2634 int i;
2635
2636 /* The UTA table only exists on 82599 hardware and newer */
2637 if (hw->mac.type < ixgbe_mac_82599EB)
2638 return;
2639
2640 /* we only need to do this if VMDq is enabled */
2641 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2642 return;
2643
2644 for (i = 0; i < 128; i++)
2645 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2646}
2647
2648#define IXGBE_MAX_RX_DESC_POLL 10
2649static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2650 struct ixgbe_ring *ring)
2651{
2652 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002653 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2654 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002655 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002656
2657 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2658 if (hw->mac.type == ixgbe_mac_82598EB &&
2659 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2660 return;
2661
2662 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002663 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002664 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2665 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2666
2667 if (!wait_loop) {
2668 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2669 "the polling period\n", reg_idx);
2670 }
2671}
2672
Yi Zou2d39d572011-01-06 14:29:56 +00002673void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2674 struct ixgbe_ring *ring)
2675{
2676 struct ixgbe_hw *hw = &adapter->hw;
2677 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2678 u32 rxdctl;
2679 u8 reg_idx = ring->reg_idx;
2680
2681 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2682 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2683
2684 /* write value back with RXDCTL.ENABLE bit cleared */
2685 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2686
2687 if (hw->mac.type == ixgbe_mac_82598EB &&
2688 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2689 return;
2690
2691 /* the hardware may take up to 100us to really disable the rx queue */
2692 do {
2693 udelay(10);
2694 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2695 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2696
2697 if (!wait_loop) {
2698 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2699 "the polling period\n", reg_idx);
2700 }
2701}
2702
Alexander Duyck84418e32010-08-19 13:40:54 +00002703void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2704 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002705{
2706 struct ixgbe_hw *hw = &adapter->hw;
2707 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002708 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002709 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002710
Alexander Duyck9e10e042010-08-19 13:40:06 +00002711 /* disable queue to avoid issues while updating state */
2712 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002713 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002714
Alexander Duyckacd37172010-08-19 13:36:05 +00002715 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2716 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2717 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2718 ring->count * sizeof(union ixgbe_adv_rx_desc));
2719 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2720 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002721 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002722
2723 ixgbe_configure_srrctl(adapter, ring);
2724 ixgbe_configure_rscctl(adapter, ring);
2725
Greg Rosee9f98072011-01-26 01:06:07 +00002726 /* If operating in IOV mode set RLPML for X540 */
2727 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2728 hw->mac.type == ixgbe_mac_X540) {
2729 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
2730 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
2731 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
2732 }
2733
Alexander Duyck9e10e042010-08-19 13:40:06 +00002734 if (hw->mac.type == ixgbe_mac_82598EB) {
2735 /*
2736 * enable cache line friendly hardware writes:
2737 * PTHRESH=32 descriptors (half the internal cache),
2738 * this also removes ugly rx_no_buffer_count increment
2739 * HTHRESH=4 descriptors (to minimize latency on fetch)
2740 * WTHRESH=8 burst writeback up to two cache lines
2741 */
2742 rxdctl &= ~0x3FFFFF;
2743 rxdctl |= 0x080420;
2744 }
2745
2746 /* enable receive descriptor ring */
2747 rxdctl |= IXGBE_RXDCTL_ENABLE;
2748 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2749
2750 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00002751 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002752}
2753
Alexander Duyck48654522010-08-19 13:36:27 +00002754static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2755{
2756 struct ixgbe_hw *hw = &adapter->hw;
2757 int p;
2758
2759 /* PSRTYPE must be initialized in non 82598 adapters */
2760 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002761 IXGBE_PSRTYPE_UDPHDR |
2762 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002763 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002764 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002765
2766 if (hw->mac.type == ixgbe_mac_82598EB)
2767 return;
2768
2769 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2770 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2771
2772 for (p = 0; p < adapter->num_rx_pools; p++)
2773 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2774 psrtype);
2775}
2776
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002777static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2778{
2779 struct ixgbe_hw *hw = &adapter->hw;
2780 u32 gcr_ext;
2781 u32 vt_reg_bits;
2782 u32 reg_offset, vf_shift;
2783 u32 vmdctl;
2784
2785 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2786 return;
2787
2788 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2789 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2790 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2791 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2792
2793 vf_shift = adapter->num_vfs % 32;
2794 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2795
2796 /* Enable only the PF's pool for Tx/Rx */
2797 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2798 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2799 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2800 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2801 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2802
2803 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2804 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2805
2806 /*
2807 * Set up VF register offsets for selected VT Mode,
2808 * i.e. 32 or 64 VFs for SR-IOV
2809 */
2810 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2811 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2812 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2813 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2814
2815 /* enable Tx loopback for VF/PF communication */
2816 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00002817 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb15c2011-05-13 01:33:48 +00002818 hw->mac.ops.set_mac_anti_spoofing(hw,
2819 (adapter->antispoofing_enabled =
2820 (adapter->num_vfs != 0)),
Greg Rosea985b6c32010-11-18 03:02:52 +00002821 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002822}
2823
Alexander Duyck477de6e2010-08-19 13:38:11 +00002824static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002825{
Auke Kok9a799d72007-09-15 14:07:45 -07002826 struct ixgbe_hw *hw = &adapter->hw;
2827 struct net_device *netdev = adapter->netdev;
2828 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002829 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002830 struct ixgbe_ring *rx_ring;
2831 int i;
2832 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002833
Auke Kok9a799d72007-09-15 14:07:45 -07002834 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00002835 /* On by default */
2836 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2837
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002838 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00002839 if (adapter->num_vfs)
2840 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2841
2842 /* Disable packet split due to 82599 erratum #45 */
2843 if (hw->mac.type == ixgbe_mac_82599EB)
2844 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002845
Alexander Duyck477de6e2010-08-19 13:38:11 +00002846#ifdef IXGBE_FCOE
2847 /* adjust max frame to be able to do baby jumbo for FCoE */
2848 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2849 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2850 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2851
2852#endif /* IXGBE_FCOE */
2853 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2854 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2855 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2856 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2857
2858 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002859 }
2860
Alexander Duyck919e78a2011-08-26 09:52:38 +00002861 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
2862 max_frame += VLAN_HLEN;
2863
2864 /* Set the RX buffer length according to the mode */
2865 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
2866 rx_buf_len = IXGBE_RX_HDR_SIZE;
2867 } else {
2868 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
2869 (netdev->mtu <= ETH_DATA_LEN))
2870 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
2871 /*
2872 * Make best use of allocation by using all but 1K of a
2873 * power of 2 allocation that will be used for skb->head.
2874 */
2875 else if (max_frame <= IXGBE_RXBUFFER_3K)
2876 rx_buf_len = IXGBE_RXBUFFER_3K;
2877 else if (max_frame <= IXGBE_RXBUFFER_7K)
2878 rx_buf_len = IXGBE_RXBUFFER_7K;
2879 else if (max_frame <= IXGBE_RXBUFFER_15K)
2880 rx_buf_len = IXGBE_RXBUFFER_15K;
2881 else
2882 rx_buf_len = IXGBE_MAX_RXBUFFER;
2883 }
2884
Auke Kok9a799d72007-09-15 14:07:45 -07002885 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002886 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2887 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002888 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2889
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002890 /*
2891 * Setup the HW Rx Head and Tail Descriptor Pointers and
2892 * the Base and Length of the Rx Descriptor Ring
2893 */
Auke Kok9a799d72007-09-15 14:07:45 -07002894 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002895 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002896 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002897
Yi Zou6e455b892009-08-06 13:05:44 +00002898 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002899 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002900 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002901 clear_ring_ps_enabled(rx_ring);
2902
2903 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
2904 set_ring_rsc_enabled(rx_ring);
2905 else
2906 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002907
Yi Zou63f39bd2009-05-17 12:34:35 +00002908#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002909 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002910 struct ixgbe_ring_feature *f;
2911 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002912 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002913 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00002914 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2915 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002916 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002917 } else if (!ring_is_rsc_enabled(rx_ring) &&
2918 !ring_is_ps_enabled(rx_ring)) {
2919 rx_ring->rx_buf_len =
2920 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002921 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002922 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002923#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002924 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00002925}
2926
Alexander Duyck73670962010-08-19 13:38:34 +00002927static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2928{
2929 struct ixgbe_hw *hw = &adapter->hw;
2930 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2931
2932 switch (hw->mac.type) {
2933 case ixgbe_mac_82598EB:
2934 /*
2935 * For VMDq support of different descriptor types or
2936 * buffer sizes through the use of multiple SRRCTL
2937 * registers, RDRXCTL.MVMEN must be set to 1
2938 *
2939 * also, the manual doesn't mention it clearly but DCA hints
2940 * will only use queue 0's tags unless this bit is set. Side
2941 * effects of setting this bit are only that SRRCTL must be
2942 * fully programmed [0..15]
2943 */
2944 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2945 break;
2946 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002947 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00002948 /* Disable RSC for ACK packets */
2949 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2950 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2951 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2952 /* hardware requires some bits to be set by default */
2953 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
2954 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
2955 break;
2956 default:
2957 /* We should do nothing since we don't know this hardware */
2958 return;
2959 }
2960
2961 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2962}
2963
Alexander Duyck477de6e2010-08-19 13:38:11 +00002964/**
2965 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
2966 * @adapter: board private structure
2967 *
2968 * Configure the Rx unit of the MAC after a reset.
2969 **/
2970static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
2971{
2972 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002973 int i;
2974 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002975
2976 /* disable receives while setting up the descriptors */
2977 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
2978 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
2979
2980 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00002981 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002982
Alexander Duyck9e10e042010-08-19 13:40:06 +00002983 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002984 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002985
Alexander Duyck9e10e042010-08-19 13:40:06 +00002986 ixgbe_set_uta(adapter);
2987
Alexander Duyck477de6e2010-08-19 13:38:11 +00002988 /* set_rx_buffer_len must be called before ring initialization */
2989 ixgbe_set_rx_buffer_len(adapter);
2990
2991 /*
2992 * Setup the HW Rx Head and Tail Descriptor Pointers and
2993 * the Base and Length of the Rx Descriptor Ring
2994 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00002995 for (i = 0; i < adapter->num_rx_queues; i++)
2996 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002997
Alexander Duyck9e10e042010-08-19 13:40:06 +00002998 /* disable drop enable for 82598 parts */
2999 if (hw->mac.type == ixgbe_mac_82598EB)
3000 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3001
3002 /* enable all receives */
3003 rxctrl |= IXGBE_RXCTRL_RXEN;
3004 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003005}
3006
Auke Kok9a799d72007-09-15 14:07:45 -07003007static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3008{
3009 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003010 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003011 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003012
3013 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003014 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003015 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003016}
3017
3018static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3019{
3020 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003021 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003022 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003023
Auke Kok9a799d72007-09-15 14:07:45 -07003024 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003025 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003026 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003027}
3028
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003029/**
3030 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3031 * @adapter: driver data
3032 */
3033static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3034{
3035 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003036 u32 vlnctrl;
3037
3038 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3039 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3040 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3041}
3042
3043/**
3044 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3045 * @adapter: driver data
3046 */
3047static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3048{
3049 struct ixgbe_hw *hw = &adapter->hw;
3050 u32 vlnctrl;
3051
3052 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3053 vlnctrl |= IXGBE_VLNCTRL_VFE;
3054 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3055 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3056}
3057
3058/**
3059 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3060 * @adapter: driver data
3061 */
3062static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3063{
3064 struct ixgbe_hw *hw = &adapter->hw;
3065 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003066 int i, j;
3067
3068 switch (hw->mac.type) {
3069 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003070 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3071 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003072 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3073 break;
3074 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003075 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003076 for (i = 0; i < adapter->num_rx_queues; i++) {
3077 j = adapter->rx_ring[i]->reg_idx;
3078 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3079 vlnctrl &= ~IXGBE_RXDCTL_VME;
3080 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3081 }
3082 break;
3083 default:
3084 break;
3085 }
3086}
3087
3088/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003089 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003090 * @adapter: driver data
3091 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003092static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003093{
3094 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003095 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003096 int i, j;
3097
3098 switch (hw->mac.type) {
3099 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003100 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3101 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003102 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3103 break;
3104 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003105 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003106 for (i = 0; i < adapter->num_rx_queues; i++) {
3107 j = adapter->rx_ring[i]->reg_idx;
3108 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3109 vlnctrl |= IXGBE_RXDCTL_VME;
3110 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3111 }
3112 break;
3113 default:
3114 break;
3115 }
3116}
3117
Auke Kok9a799d72007-09-15 14:07:45 -07003118static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3119{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003120 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003121
Jesse Grossf62bbb52010-10-20 13:56:10 +00003122 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3123
3124 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3125 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003126}
3127
3128/**
Alexander Duyck28500622010-06-15 09:25:48 +00003129 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3130 * @netdev: network interface device structure
3131 *
3132 * Writes unicast address list to the RAR table.
3133 * Returns: -ENOMEM on failure/insufficient address space
3134 * 0 on no addresses written
3135 * X on writing X addresses to the RAR table
3136 **/
3137static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3138{
3139 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3140 struct ixgbe_hw *hw = &adapter->hw;
3141 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003142 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003143 int count = 0;
3144
3145 /* return ENOMEM indicating insufficient memory for addresses */
3146 if (netdev_uc_count(netdev) > rar_entries)
3147 return -ENOMEM;
3148
3149 if (!netdev_uc_empty(netdev) && rar_entries) {
3150 struct netdev_hw_addr *ha;
3151 /* return error if we do not support writing to RAR table */
3152 if (!hw->mac.ops.set_rar)
3153 return -ENOMEM;
3154
3155 netdev_for_each_uc_addr(ha, netdev) {
3156 if (!rar_entries)
3157 break;
3158 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3159 vfn, IXGBE_RAH_AV);
3160 count++;
3161 }
3162 }
3163 /* write the addresses in reverse order to avoid write combining */
3164 for (; rar_entries > 0 ; rar_entries--)
3165 hw->mac.ops.clear_rar(hw, rar_entries);
3166
3167 return count;
3168}
3169
3170/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003171 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003172 * @netdev: network interface device structure
3173 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003174 * The set_rx_method entry point is called whenever the unicast/multicast
3175 * address list or the network interface flags are updated. This routine is
3176 * responsible for configuring the hardware for proper unicast, multicast and
3177 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003178 **/
Greg Rose7f870472010-01-09 02:25:29 +00003179void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003180{
3181 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3182 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003183 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3184 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003185
3186 /* Check for Promiscuous and All Multicast modes */
3187
3188 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3189
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003190 /* set all bits that we expect to always be set */
3191 fctrl |= IXGBE_FCTRL_BAM;
3192 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3193 fctrl |= IXGBE_FCTRL_PMCF;
3194
Alexander Duyck28500622010-06-15 09:25:48 +00003195 /* clear the bits we are changing the status of */
3196 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3197
Auke Kok9a799d72007-09-15 14:07:45 -07003198 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003199 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003200 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003201 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003202 /* don't hardware filter vlans in promisc mode */
3203 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003204 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003205 if (netdev->flags & IFF_ALLMULTI) {
3206 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003207 vmolr |= IXGBE_VMOLR_MPE;
3208 } else {
3209 /*
3210 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003211 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003212 * that we can at least receive multicast traffic
3213 */
3214 hw->mac.ops.update_mc_addr_list(hw, netdev);
3215 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003216 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003217 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003218 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003219 /*
3220 * Write addresses to available RAR registers, if there is not
3221 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003222 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003223 */
3224 count = ixgbe_write_uc_addr_list(netdev);
3225 if (count < 0) {
3226 fctrl |= IXGBE_FCTRL_UPE;
3227 vmolr |= IXGBE_VMOLR_ROPE;
3228 }
3229 }
3230
3231 if (adapter->num_vfs) {
3232 ixgbe_restore_vf_multicasts(adapter);
3233 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3234 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3235 IXGBE_VMOLR_ROPE);
3236 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003237 }
3238
3239 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003240
3241 if (netdev->features & NETIF_F_HW_VLAN_RX)
3242 ixgbe_vlan_strip_enable(adapter);
3243 else
3244 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003245}
3246
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003247static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3248{
3249 int q_idx;
3250 struct ixgbe_q_vector *q_vector;
3251 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3252
3253 /* legacy and MSI only use one vector */
3254 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3255 q_vectors = 1;
3256
3257 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003258 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003259 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003260 }
3261}
3262
3263static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3264{
3265 int q_idx;
3266 struct ixgbe_q_vector *q_vector;
3267 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3268
3269 /* legacy and MSI only use one vector */
3270 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3271 q_vectors = 1;
3272
3273 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003274 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003275 napi_disable(&q_vector->napi);
3276 }
3277}
3278
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003279#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003280/*
3281 * ixgbe_configure_dcb - Configure DCB hardware
3282 * @adapter: ixgbe adapter struct
3283 *
3284 * This is called by the driver on open to configure the DCB hardware.
3285 * This is also called by the gennetlink interface when reconfiguring
3286 * the DCB state.
3287 */
3288static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3289{
3290 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003291 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003292
Alexander Duyck67ebd792010-08-19 13:34:04 +00003293 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3294 if (hw->mac.type == ixgbe_mac_82598EB)
3295 netif_set_gso_max_size(adapter->netdev, 65536);
3296 return;
3297 }
3298
3299 if (hw->mac.type == ixgbe_mac_82598EB)
3300 netif_set_gso_max_size(adapter->netdev, 32768);
3301
Alexander Duyck2f90b862008-11-20 20:52:10 -08003302
Alexander Duyck2f90b862008-11-20 20:52:10 -08003303 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003304 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003305
Alexander Duyck2f90b862008-11-20 20:52:10 -08003306 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003307
3308 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003309 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
Alexander Duyck971060b2011-07-15 02:31:30 +00003310#ifdef IXGBE_FCOE
John Fastabendc27931d2011-02-23 05:58:25 +00003311 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3312 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3313#endif
3314 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3315 DCB_TX_CONFIG);
3316 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3317 DCB_RX_CONFIG);
3318 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3319 } else {
3320 struct net_device *dev = adapter->netdev;
3321
3322 if (adapter->ixgbe_ieee_ets)
3323 dev->dcbnl_ops->ieee_setets(dev,
3324 adapter->ixgbe_ieee_ets);
3325 if (adapter->ixgbe_ieee_pfc)
3326 dev->dcbnl_ops->ieee_setpfc(dev,
3327 adapter->ixgbe_ieee_pfc);
3328 }
John Fastabend8187cd42011-02-23 05:58:08 +00003329
3330 /* Enable RSS Hash per TC */
3331 if (hw->mac.type != ixgbe_mac_82598EB) {
3332 int i;
3333 u32 reg = 0;
3334
3335 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3336 u8 msb = 0;
3337 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3338
3339 while (cnt >>= 1)
3340 msb++;
3341
3342 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3343 }
3344 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3345 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003346}
3347
3348#endif
John Fastabend80605c652011-05-02 12:34:10 +00003349
3350static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3351{
John Fastabend80605c652011-05-02 12:34:10 +00003352 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003353 int hdrm;
3354 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003355
3356 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3357 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003358 hdrm = 32 << adapter->fdir_pballoc;
3359 else
3360 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003361
Alexander Duyckf7e10272011-07-21 00:40:35 +00003362 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend80605c652011-05-02 12:34:10 +00003363}
3364
Alexander Duycke4911d52011-05-11 07:18:52 +00003365static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3366{
3367 struct ixgbe_hw *hw = &adapter->hw;
3368 struct hlist_node *node, *node2;
3369 struct ixgbe_fdir_filter *filter;
3370
3371 spin_lock(&adapter->fdir_perfect_lock);
3372
3373 if (!hlist_empty(&adapter->fdir_filter_list))
3374 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3375
3376 hlist_for_each_entry_safe(filter, node, node2,
3377 &adapter->fdir_filter_list, fdir_node) {
3378 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003379 &filter->filter,
3380 filter->sw_idx,
3381 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3382 IXGBE_FDIR_DROP_QUEUE :
3383 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003384 }
3385
3386 spin_unlock(&adapter->fdir_perfect_lock);
3387}
3388
Auke Kok9a799d72007-09-15 14:07:45 -07003389static void ixgbe_configure(struct ixgbe_adapter *adapter)
3390{
John Fastabend80605c652011-05-02 12:34:10 +00003391 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003392#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003393 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003394#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003395
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003396 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003397 ixgbe_restore_vlan(adapter);
3398
Yi Zoueacd73f2009-05-13 13:11:06 +00003399#ifdef IXGBE_FCOE
3400 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3401 ixgbe_configure_fcoe(adapter);
3402
3403#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003404 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003405 ixgbe_init_fdir_signature_82599(&adapter->hw,
3406 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003407 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3408 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3409 adapter->fdir_pballoc);
3410 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003411 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003412
Alexander Duyck933d41f2010-09-07 21:34:29 +00003413 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003414
Auke Kok9a799d72007-09-15 14:07:45 -07003415 ixgbe_configure_tx(adapter);
3416 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003417}
3418
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003419static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3420{
3421 switch (hw->phy.type) {
3422 case ixgbe_phy_sfp_avago:
3423 case ixgbe_phy_sfp_ftl:
3424 case ixgbe_phy_sfp_intel:
3425 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003426 case ixgbe_phy_sfp_passive_tyco:
3427 case ixgbe_phy_sfp_passive_unknown:
3428 case ixgbe_phy_sfp_active_unknown:
3429 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003430 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003431 case ixgbe_phy_nl:
3432 if (hw->mac.type == ixgbe_mac_82598EB)
3433 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003434 default:
3435 return false;
3436 }
3437}
3438
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003439/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003440 * ixgbe_sfp_link_config - set up SFP+ link
3441 * @adapter: pointer to private adapter struct
3442 **/
3443static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3444{
Alexander Duyck70864002011-04-27 09:13:56 +00003445 /*
3446 * We are assuming the worst case scenerio here, and that
3447 * is that an SFP was inserted/removed after the reset
3448 * but before SFP detection was enabled. As such the best
3449 * solution is to just start searching as soon as we start
3450 */
3451 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3452 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003453
Alexander Duyck70864002011-04-27 09:13:56 +00003454 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003455}
3456
3457/**
3458 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003459 * @hw: pointer to private hardware struct
3460 *
3461 * Returns 0 on success, negative on failure
3462 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003463static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003464{
3465 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003466 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003467 u32 ret = IXGBE_ERR_LINK_SETUP;
3468
3469 if (hw->mac.ops.check_link)
3470 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3471
3472 if (ret)
3473 goto link_cfg_out;
3474
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003475 autoneg = hw->phy.autoneg_advertised;
3476 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003477 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3478 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003479 if (ret)
3480 goto link_cfg_out;
3481
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003482 if (hw->mac.ops.setup_link)
3483 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003484link_cfg_out:
3485 return ret;
3486}
3487
Alexander Duycka34bcff2010-08-19 13:39:20 +00003488static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003489{
Auke Kok9a799d72007-09-15 14:07:45 -07003490 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003491 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003492
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003493 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003494 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3495 IXGBE_GPIE_OCD;
3496 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003497 /*
3498 * use EIAM to auto-mask when MSI-X interrupt is asserted
3499 * this saves a register write for every interrupt
3500 */
3501 switch (hw->mac.type) {
3502 case ixgbe_mac_82598EB:
3503 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3504 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003505 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003506 case ixgbe_mac_X540:
3507 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003508 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3509 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3510 break;
3511 }
3512 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003513 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3514 * specifically only auto mask tx and rx interrupts */
3515 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003516 }
3517
Alexander Duycka34bcff2010-08-19 13:39:20 +00003518 /* XXX: to interrupt immediately for EICS writes, enable this */
3519 /* gpie |= IXGBE_GPIE_EIMEN; */
3520
3521 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3522 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3523 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003524 }
3525
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003526 /* Enable Thermal over heat sensor interrupt */
3527 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3528 gpie |= IXGBE_SDP0_GPIEN;
3529
Alexander Duycka34bcff2010-08-19 13:39:20 +00003530 /* Enable fan failure interrupt */
3531 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003532 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003533
Don Skidmore2698b202011-04-13 07:01:52 +00003534 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003535 gpie |= IXGBE_SDP1_GPIEN;
3536 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003537 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003538
3539 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3540}
3541
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003542static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003543{
3544 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003545 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003546 u32 ctrl_ext;
3547
3548 ixgbe_get_hw_control(adapter);
3549 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003550
Auke Kok9a799d72007-09-15 14:07:45 -07003551 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3552 ixgbe_configure_msix(adapter);
3553 else
3554 ixgbe_configure_msi_and_legacy(adapter);
3555
Don Skidmorec6ecf392010-12-03 03:31:51 +00003556 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3557 if (hw->mac.ops.enable_tx_laser &&
3558 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003559 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003560 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003561 hw->mac.ops.enable_tx_laser(hw);
3562
Auke Kok9a799d72007-09-15 14:07:45 -07003563 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003564 ixgbe_napi_enable_all(adapter);
3565
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003566 if (ixgbe_is_sfp(hw)) {
3567 ixgbe_sfp_link_config(adapter);
3568 } else {
3569 err = ixgbe_non_sfp_link_config(hw);
3570 if (err)
3571 e_err(probe, "link_config FAILED %d\n", err);
3572 }
3573
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003574 /* clear any pending interrupts, may auto mask */
3575 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003576 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003577
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003578 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003579 * If this adapter has a fan, check to see if we had a failure
3580 * before we enabled the interrupt.
3581 */
3582 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3583 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3584 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003585 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003586 }
3587
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003588 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003589 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003590
Auke Kok9a799d72007-09-15 14:07:45 -07003591 /* bring the link up in the watchdog, this could race with our first
3592 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003593 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3594 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003595 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003596
3597 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3598 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3599 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3600 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07003601}
3602
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003603void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3604{
3605 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003606 /* put off any impending NetWatchDogTimeout */
3607 adapter->netdev->trans_start = jiffies;
3608
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003609 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003610 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003611 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003612 /*
3613 * If SR-IOV enabled then wait a bit before bringing the adapter
3614 * back up to give the VFs time to respond to the reset. The
3615 * two second wait is based upon the watchdog timer cycle in
3616 * the VF driver.
3617 */
3618 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3619 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003620 ixgbe_up(adapter);
3621 clear_bit(__IXGBE_RESETTING, &adapter->state);
3622}
3623
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003624void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003625{
3626 /* hardware has been reset, we need to reload some things */
3627 ixgbe_configure(adapter);
3628
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003629 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003630}
3631
3632void ixgbe_reset(struct ixgbe_adapter *adapter)
3633{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003634 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003635 int err;
3636
Alexander Duyck70864002011-04-27 09:13:56 +00003637 /* lock SFP init bit to prevent race conditions with the watchdog */
3638 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3639 usleep_range(1000, 2000);
3640
3641 /* clear all SFP and link config related flags while holding SFP_INIT */
3642 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
3643 IXGBE_FLAG2_SFP_NEEDS_RESET);
3644 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3645
Don Skidmore8ca783a2009-05-26 20:40:47 -07003646 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003647 switch (err) {
3648 case 0:
3649 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00003650 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003651 break;
3652 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003653 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003654 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003655 case IXGBE_ERR_EEPROM_VERSION:
3656 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003657 e_dev_warn("This device is a pre-production adapter/LOM. "
3658 "Please be aware there may be issuesassociated with "
3659 "your hardware. If you are experiencing problems "
3660 "please contact your Intel or hardware "
3661 "representative who provided you with this "
3662 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003663 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003664 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003665 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003666 }
Auke Kok9a799d72007-09-15 14:07:45 -07003667
Alexander Duyck70864002011-04-27 09:13:56 +00003668 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
3669
Auke Kok9a799d72007-09-15 14:07:45 -07003670 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003671 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3672 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003673}
3674
Auke Kok9a799d72007-09-15 14:07:45 -07003675/**
3676 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003677 * @rx_ring: ring to free buffers from
3678 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003679static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003680{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003681 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003682 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003683 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003684
Alexander Duyck84418e32010-08-19 13:40:54 +00003685 /* ring already cleared, nothing to do */
3686 if (!rx_ring->rx_buffer_info)
3687 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003688
Alexander Duyck84418e32010-08-19 13:40:54 +00003689 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003690 for (i = 0; i < rx_ring->count; i++) {
3691 struct ixgbe_rx_buffer *rx_buffer_info;
3692
3693 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3694 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003695 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003696 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003697 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003698 rx_buffer_info->dma = 0;
3699 }
3700 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003701 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003702 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003703 do {
3704 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003705 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003706 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00003707 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003708 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003709 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003710 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003711 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003712 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003713 skb = skb->prev;
3714 dev_kfree_skb(this);
3715 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003716 }
3717 if (!rx_buffer_info->page)
3718 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003719 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003720 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00003721 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003722 rx_buffer_info->page_dma = 0;
3723 }
Auke Kok9a799d72007-09-15 14:07:45 -07003724 put_page(rx_buffer_info->page);
3725 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003726 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003727 }
3728
3729 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3730 memset(rx_ring->rx_buffer_info, 0, size);
3731
3732 /* Zero out the descriptor ring */
3733 memset(rx_ring->desc, 0, rx_ring->size);
3734
3735 rx_ring->next_to_clean = 0;
3736 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003737}
3738
3739/**
3740 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07003741 * @tx_ring: ring to be cleaned
3742 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003743static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003744{
3745 struct ixgbe_tx_buffer *tx_buffer_info;
3746 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003747 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003748
Alexander Duyck84418e32010-08-19 13:40:54 +00003749 /* ring already cleared, nothing to do */
3750 if (!tx_ring->tx_buffer_info)
3751 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003752
Alexander Duyck84418e32010-08-19 13:40:54 +00003753 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003754 for (i = 0; i < tx_ring->count; i++) {
3755 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003756 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07003757 }
3758
3759 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3760 memset(tx_ring->tx_buffer_info, 0, size);
3761
3762 /* Zero out the descriptor ring */
3763 memset(tx_ring->desc, 0, tx_ring->size);
3764
3765 tx_ring->next_to_use = 0;
3766 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003767}
3768
3769/**
Auke Kok9a799d72007-09-15 14:07:45 -07003770 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3771 * @adapter: board private structure
3772 **/
3773static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3774{
3775 int i;
3776
3777 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003778 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003779}
3780
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003781/**
3782 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3783 * @adapter: board private structure
3784 **/
3785static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3786{
3787 int i;
3788
3789 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003790 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003791}
3792
Alexander Duycke4911d52011-05-11 07:18:52 +00003793static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
3794{
3795 struct hlist_node *node, *node2;
3796 struct ixgbe_fdir_filter *filter;
3797
3798 spin_lock(&adapter->fdir_perfect_lock);
3799
3800 hlist_for_each_entry_safe(filter, node, node2,
3801 &adapter->fdir_filter_list, fdir_node) {
3802 hlist_del(&filter->fdir_node);
3803 kfree(filter);
3804 }
3805 adapter->fdir_filter_count = 0;
3806
3807 spin_unlock(&adapter->fdir_perfect_lock);
3808}
3809
Auke Kok9a799d72007-09-15 14:07:45 -07003810void ixgbe_down(struct ixgbe_adapter *adapter)
3811{
3812 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003813 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003814 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003815 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07003816
3817 /* signal that we are down to the interrupt handler */
3818 set_bit(__IXGBE_DOWN, &adapter->state);
3819
3820 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003821 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3822 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003823
Yi Zou2d39d572011-01-06 14:29:56 +00003824 /* disable all enabled rx queues */
3825 for (i = 0; i < adapter->num_rx_queues; i++)
3826 /* this call also flushes the previous write */
3827 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
3828
Don Skidmore032b4322011-03-18 09:32:53 +00003829 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07003830
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003831 netif_tx_stop_all_queues(netdev);
3832
Alexander Duyck70864002011-04-27 09:13:56 +00003833 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00003834 netif_carrier_off(netdev);
3835 netif_tx_disable(netdev);
3836
3837 ixgbe_irq_disable(adapter);
3838
3839 ixgbe_napi_disable_all(adapter);
3840
Alexander Duyckd034acf2011-04-27 09:25:34 +00003841 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
3842 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00003843 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
3844
3845 del_timer_sync(&adapter->service_timer);
3846
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003847 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00003848 /* Clear EITR Select mapping */
3849 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
3850
3851 /* Mark all the VFs as inactive */
3852 for (i = 0 ; i < adapter->num_vfs; i++)
3853 adapter->vfinfo[i].clear_to_send = 0;
3854
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003855 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07003856 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003857
Auke Kok9a799d72007-09-15 14:07:45 -07003858 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003859 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003860 }
3861
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003862 /* disable transmits in the hardware now that interrupts are off */
3863 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003864 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00003865 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003866 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00003867
3868 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08003869 switch (hw->mac.type) {
3870 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003871 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00003872 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003873 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3874 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08003875 break;
3876 default:
3877 break;
3878 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003879
Paul Larson6f4a0e42008-06-24 17:00:56 -07003880 if (!pci_channel_offline(adapter->pdev))
3881 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00003882
3883 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
3884 if (hw->mac.ops.disable_tx_laser &&
3885 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003886 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003887 (hw->mac.type == ixgbe_mac_82599EB))))
3888 hw->mac.ops.disable_tx_laser(hw);
3889
Auke Kok9a799d72007-09-15 14:07:45 -07003890 ixgbe_clean_all_tx_rings(adapter);
3891 ixgbe_clean_all_rx_rings(adapter);
3892
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003893#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003894 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003895 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003896#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003897}
3898
Auke Kok9a799d72007-09-15 14:07:45 -07003899/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003900 * ixgbe_poll - NAPI Rx polling callback
3901 * @napi: structure for representing this polling device
3902 * @budget: how many packets driver is allowed to clean
3903 *
3904 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003905 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003906static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003907{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003908 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00003909 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003910 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003911 struct ixgbe_ring *ring;
3912 int per_ring_budget;
3913 bool clean_complete = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003914
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003915#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08003916 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
3917 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003918#endif
3919
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003920 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
3921 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
Auke Kok9a799d72007-09-15 14:07:45 -07003922
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003923 /* attempt to distribute budget to each queue fairly, but don't allow
3924 * the budget to go below 1 because we'll exit polling */
3925 if (q_vector->rx.count > 1)
3926 per_ring_budget = max(budget/q_vector->rx.count, 1);
3927 else
3928 per_ring_budget = budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003929
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003930 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
3931 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
3932 per_ring_budget);
3933
3934 /* If all work not completed, return budget and keep polling */
3935 if (!clean_complete)
3936 return budget;
3937
3938 /* all work done, exit the polling mode */
3939 napi_complete(napi);
3940 if (adapter->rx_itr_setting & 1)
3941 ixgbe_set_itr(q_vector);
3942 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3943 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
3944
3945 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003946}
3947
3948/**
3949 * ixgbe_tx_timeout - Respond to a Tx Hang
3950 * @netdev: network interface device structure
3951 **/
3952static void ixgbe_tx_timeout(struct net_device *netdev)
3953{
3954 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3955
3956 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00003957 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003958}
3959
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003960/**
3961 * ixgbe_set_rss_queues: Allocate queues for RSS
3962 * @adapter: board private structure to initialize
3963 *
3964 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
3965 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
3966 *
3967 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003968static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
3969{
3970 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003971 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003972
3973 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003974 f->mask = 0xF;
3975 adapter->num_rx_queues = f->indices;
3976 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003977 ret = true;
3978 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003979 ret = false;
3980 }
3981
3982 return ret;
3983}
3984
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003985/**
3986 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
3987 * @adapter: board private structure to initialize
3988 *
3989 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
3990 * to the original CPU that initiated the Tx session. This runs in addition
3991 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
3992 * Rx load across CPUs using RSS.
3993 *
3994 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00003995static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003996{
3997 bool ret = false;
3998 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
3999
4000 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4001 f_fdir->mask = 0;
4002
4003 /* Flow Director must have RSS enabled */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004004 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4005 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004006 adapter->num_tx_queues = f_fdir->indices;
4007 adapter->num_rx_queues = f_fdir->indices;
4008 ret = true;
4009 } else {
4010 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004011 }
4012 return ret;
4013}
4014
Yi Zou0331a832009-05-17 12:33:52 +00004015#ifdef IXGBE_FCOE
4016/**
4017 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4018 * @adapter: board private structure to initialize
4019 *
4020 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4021 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4022 * rx queues out of the max number of rx queues, instead, it is used as the
4023 * index of the first rx queue used by FCoE.
4024 *
4025 **/
4026static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4027{
Yi Zou0331a832009-05-17 12:33:52 +00004028 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4029
John Fastabende5b64632011-03-08 03:44:52 +00004030 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4031 return false;
4032
John Fastabende901acd2011-04-26 07:26:08 +00004033 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004034
John Fastabende901acd2011-04-26 07:26:08 +00004035 adapter->num_rx_queues = 1;
4036 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004037
John Fastabende901acd2011-04-26 07:26:08 +00004038 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4039 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004040 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004041 ixgbe_set_fdir_queues(adapter);
4042 else
4043 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004044 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004045
John Fastabende901acd2011-04-26 07:26:08 +00004046 /* adding FCoE rx rings to the end */
4047 f->mask = adapter->num_rx_queues;
4048 adapter->num_rx_queues += f->indices;
4049 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004050
John Fastabende5b64632011-03-08 03:44:52 +00004051 return true;
4052}
4053#endif /* IXGBE_FCOE */
4054
John Fastabende901acd2011-04-26 07:26:08 +00004055/* Artificial max queue cap per traffic class in DCB mode */
4056#define DCB_QUEUE_CAP 8
4057
John Fastabende5b64632011-03-08 03:44:52 +00004058#ifdef CONFIG_IXGBE_DCB
4059static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4060{
John Fastabende901acd2011-04-26 07:26:08 +00004061 int per_tc_q, q, i, offset = 0;
4062 struct net_device *dev = adapter->netdev;
4063 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004064
John Fastabende901acd2011-04-26 07:26:08 +00004065 if (!tcs)
4066 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004067
John Fastabende901acd2011-04-26 07:26:08 +00004068 /* Map queue offset and counts onto allocated tx queues */
4069 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4070 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004071
John Fastabend8b1c0b22011-05-03 02:26:48 +00004072 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004073 netdev_set_prio_tc_map(dev, i, i);
4074 netdev_set_tc_queue(dev, i, q, offset);
4075 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004076 }
4077
John Fastabende901acd2011-04-26 07:26:08 +00004078 adapter->num_tx_queues = q * tcs;
4079 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004080
4081#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004082 /* FCoE enabled queues require special configuration indexed
4083 * by feature specific indices and mask. Here we map FCoE
4084 * indices onto the DCB queue pairs allowing FCoE to own
4085 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004086 */
John Fastabende901acd2011-04-26 07:26:08 +00004087 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4088 int tc;
4089 struct ixgbe_ring_feature *f =
4090 &adapter->ring_feature[RING_F_FCOE];
4091
4092 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4093 f->indices = dev->tc_to_txq[tc].count;
4094 f->mask = dev->tc_to_txq[tc].offset;
4095 }
John Fastabende5b64632011-03-08 03:44:52 +00004096#endif
4097
John Fastabende901acd2011-04-26 07:26:08 +00004098 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004099}
John Fastabende5b64632011-03-08 03:44:52 +00004100#endif
Yi Zou0331a832009-05-17 12:33:52 +00004101
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004102/**
4103 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4104 * @adapter: board private structure to initialize
4105 *
4106 * IOV doesn't actually use anything, so just NAK the
4107 * request for now and let the other queue routines
4108 * figure out what to do.
4109 */
4110static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4111{
4112 return false;
4113}
4114
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004115/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004116 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004117 * @adapter: board private structure to initialize
4118 *
4119 * This is the top level queue allocation routine. The order here is very
4120 * important, starting with the "most" number of features turned on at once,
4121 * and ending with the smallest set of features. This way large combinations
4122 * can be allocated if they're turned on, and smaller combinations are the
4123 * fallthrough conditions.
4124 *
4125 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004126static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004127{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004128 /* Start with base case */
4129 adapter->num_rx_queues = 1;
4130 adapter->num_tx_queues = 1;
4131 adapter->num_rx_pools = adapter->num_rx_queues;
4132 adapter->num_rx_queues_per_pool = 1;
4133
4134 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004135 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004136
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004137#ifdef CONFIG_IXGBE_DCB
4138 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004139 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004140
4141#endif
John Fastabende5b64632011-03-08 03:44:52 +00004142#ifdef IXGBE_FCOE
4143 if (ixgbe_set_fcoe_queues(adapter))
4144 goto done;
4145
4146#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004147 if (ixgbe_set_fdir_queues(adapter))
4148 goto done;
4149
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004150 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004151 goto done;
4152
4153 /* fallback to base case */
4154 adapter->num_rx_queues = 1;
4155 adapter->num_tx_queues = 1;
4156
4157done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004158 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004159 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004160 return netif_set_real_num_rx_queues(adapter->netdev,
4161 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004162}
4163
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004164static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004165 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004166{
4167 int err, vector_threshold;
4168
4169 /* We'll want at least 3 (vector_threshold):
4170 * 1) TxQ[0] Cleanup
4171 * 2) RxQ[0] Cleanup
4172 * 3) Other (Link Status Change, etc.)
4173 * 4) TCP Timer (optional)
4174 */
4175 vector_threshold = MIN_MSIX_COUNT;
4176
4177 /* The more we get, the more we will assign to Tx/Rx Cleanup
4178 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4179 * Right now, we simply care about how many we'll get; we'll
4180 * set them up later while requesting irq's.
4181 */
4182 while (vectors >= vector_threshold) {
4183 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004184 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004185 if (!err) /* Success in acquiring all requested vectors. */
4186 break;
4187 else if (err < 0)
4188 vectors = 0; /* Nasty failure, quit now */
4189 else /* err == number of vectors we should try again with */
4190 vectors = err;
4191 }
4192
4193 if (vectors < vector_threshold) {
4194 /* Can't allocate enough MSI-X interrupts? Oh well.
4195 * This just means we'll go with either a single MSI
4196 * vector or fall back to legacy interrupts.
4197 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004198 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4199 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004200 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4201 kfree(adapter->msix_entries);
4202 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004203 } else {
4204 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004205 /*
4206 * Adjust for only the vectors we'll use, which is minimum
4207 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4208 * vectors we were allocated.
4209 */
4210 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004211 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004212 }
4213}
4214
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004215/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004216 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004217 * @adapter: board private structure to initialize
4218 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004219 * Cache the descriptor ring offsets for RSS to the assigned rings.
4220 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004221 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004222static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004223{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004224 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004225
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004226 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4227 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004228
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004229 for (i = 0; i < adapter->num_rx_queues; i++)
4230 adapter->rx_ring[i]->reg_idx = i;
4231 for (i = 0; i < adapter->num_tx_queues; i++)
4232 adapter->tx_ring[i]->reg_idx = i;
4233
4234 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004235}
4236
4237#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004238
4239/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004240static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4241 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004242{
4243 struct net_device *dev = adapter->netdev;
4244 struct ixgbe_hw *hw = &adapter->hw;
4245 u8 num_tcs = netdev_get_num_tc(dev);
4246
4247 *tx = 0;
4248 *rx = 0;
4249
4250 switch (hw->mac.type) {
4251 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004252 *tx = tc << 2;
4253 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004254 break;
4255 case ixgbe_mac_82599EB:
4256 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004257 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004258 if (tc < 3) {
4259 *tx = tc << 5;
4260 *rx = tc << 4;
4261 } else if (tc < 5) {
4262 *tx = ((tc + 2) << 4);
4263 *rx = tc << 4;
4264 } else if (tc < num_tcs) {
4265 *tx = ((tc + 8) << 3);
4266 *rx = tc << 4;
4267 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004268 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004269 *rx = tc << 5;
4270 switch (tc) {
4271 case 0:
4272 *tx = 0;
4273 break;
4274 case 1:
4275 *tx = 64;
4276 break;
4277 case 2:
4278 *tx = 96;
4279 break;
4280 case 3:
4281 *tx = 112;
4282 break;
4283 default:
4284 break;
4285 }
4286 }
4287 break;
4288 default:
4289 break;
4290 }
4291}
4292
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004293/**
4294 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4295 * @adapter: board private structure to initialize
4296 *
4297 * Cache the descriptor ring offsets for DCB to the assigned rings.
4298 *
4299 **/
4300static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4301{
John Fastabende5b64632011-03-08 03:44:52 +00004302 struct net_device *dev = adapter->netdev;
4303 int i, j, k;
4304 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004305
John Fastabend8b1c0b22011-05-03 02:26:48 +00004306 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004307 return false;
4308
John Fastabende5b64632011-03-08 03:44:52 +00004309 for (i = 0, k = 0; i < num_tcs; i++) {
4310 unsigned int tx_s, rx_s;
4311 u16 count = dev->tc_to_txq[i].count;
4312
4313 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4314 for (j = 0; j < count; j++, k++) {
4315 adapter->tx_ring[k]->reg_idx = tx_s + j;
4316 adapter->rx_ring[k]->reg_idx = rx_s + j;
4317 adapter->tx_ring[k]->dcb_tc = i;
4318 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004319 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004320 }
John Fastabende5b64632011-03-08 03:44:52 +00004321
4322 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004323}
4324#endif
4325
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004326/**
4327 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4328 * @adapter: board private structure to initialize
4329 *
4330 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4331 *
4332 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004333static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004334{
4335 int i;
4336 bool ret = false;
4337
Alexander Duyck03ecf912011-05-20 07:36:17 +00004338 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4339 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004340 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004341 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004342 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004343 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004344 ret = true;
4345 }
4346
4347 return ret;
4348}
4349
Yi Zou0331a832009-05-17 12:33:52 +00004350#ifdef IXGBE_FCOE
4351/**
4352 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4353 * @adapter: board private structure to initialize
4354 *
4355 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4356 *
4357 */
4358static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4359{
Yi Zou0331a832009-05-17 12:33:52 +00004360 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004361 int i;
4362 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004363
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004364 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4365 return false;
4366
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004367 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004368 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004369 ixgbe_cache_ring_fdir(adapter);
4370 else
4371 ixgbe_cache_ring_rss(adapter);
4372
4373 fcoe_rx_i = f->mask;
4374 fcoe_tx_i = f->mask;
4375 }
4376 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4377 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4378 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4379 }
4380 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004381}
4382
4383#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004384/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004385 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4386 * @adapter: board private structure to initialize
4387 *
4388 * SR-IOV doesn't use any descriptor rings but changes the default if
4389 * no other mapping is used.
4390 *
4391 */
4392static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4393{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004394 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4395 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004396 if (adapter->num_vfs)
4397 return true;
4398 else
4399 return false;
4400}
4401
4402/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004403 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4404 * @adapter: board private structure to initialize
4405 *
4406 * Once we know the feature-set enabled for the device, we'll cache
4407 * the register offset the descriptor ring is assigned to.
4408 *
4409 * Note, the order the various feature calls is important. It must start with
4410 * the "most" features enabled at the same time, then trickle down to the
4411 * least amount of features turned on at once.
4412 **/
4413static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4414{
4415 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004416 adapter->rx_ring[0]->reg_idx = 0;
4417 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004418
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004419 if (ixgbe_cache_ring_sriov(adapter))
4420 return;
4421
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004422#ifdef CONFIG_IXGBE_DCB
4423 if (ixgbe_cache_ring_dcb(adapter))
4424 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004425#endif
John Fastabende5b64632011-03-08 03:44:52 +00004426
4427#ifdef IXGBE_FCOE
4428 if (ixgbe_cache_ring_fcoe(adapter))
4429 return;
4430#endif /* IXGBE_FCOE */
4431
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004432 if (ixgbe_cache_ring_fdir(adapter))
4433 return;
4434
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004435 if (ixgbe_cache_ring_rss(adapter))
4436 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004437}
4438
Auke Kok9a799d72007-09-15 14:07:45 -07004439/**
4440 * ixgbe_alloc_queues - Allocate memory for all rings
4441 * @adapter: board private structure to initialize
4442 *
4443 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004444 * number of queues at compile-time. The polling_netdev array is
4445 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004446 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004447static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004448{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004449 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004450
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004451 if (nid < 0 || !node_online(nid))
4452 nid = first_online_node;
4453
4454 for (; tx < adapter->num_tx_queues; tx++) {
4455 struct ixgbe_ring *ring;
4456
4457 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004458 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004459 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004460 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004461 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004462 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004463 ring->queue_index = tx;
4464 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004465 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004466 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004467
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004468 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004469 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004470
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004471 for (; rx < adapter->num_rx_queues; rx++) {
4472 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004473
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004474 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004475 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004476 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004477 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004478 goto err_allocation;
4479 ring->count = adapter->rx_ring_count;
4480 ring->queue_index = rx;
4481 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004482 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004483 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004484
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004485 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004486 }
4487
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004488 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004489
4490 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004491
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004492err_allocation:
4493 while (tx)
4494 kfree(adapter->tx_ring[--tx]);
4495
4496 while (rx)
4497 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004498 return -ENOMEM;
4499}
4500
4501/**
4502 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4503 * @adapter: board private structure to initialize
4504 *
4505 * Attempt to configure the interrupts using the best available
4506 * capabilities of the hardware and the kernel.
4507 **/
Al Virofeea6a52008-11-27 15:34:07 -08004508static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004509{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004510 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004511 int err = 0;
4512 int vector, v_budget;
4513
4514 /*
4515 * It's easy to be greedy for MSI-X vectors, but it really
4516 * doesn't do us much good if we have a lot more vectors
4517 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004518 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004519 */
4520 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004521 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004522
4523 /*
4524 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004525 * hw.mac->max_msix_vectors vectors. With features
4526 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4527 * descriptor queues supported by our device. Thus, we cap it off in
4528 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004529 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004530 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004531
4532 /* A failure in MSI-X entry allocation isn't fatal, but it does
4533 * mean we disable MSI-X capabilities of the adapter. */
4534 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004535 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004536 if (adapter->msix_entries) {
4537 for (vector = 0; vector < v_budget; vector++)
4538 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004539
Alexander Duyck7a921c92009-05-06 10:43:28 +00004540 ixgbe_acquire_msix_vectors(adapter, v_budget);
4541
4542 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4543 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004544 }
David S. Miller26d27842010-05-03 15:18:22 -07004545
Alexander Duyck7a921c92009-05-06 10:43:28 +00004546 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4547 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004548 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004549 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004550 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004551 "queues are disabled. Disabling Flow Director\n");
4552 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004553 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004554 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004555 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4556 ixgbe_disable_sriov(adapter);
4557
Ben Hutchings847f53f2010-09-27 08:28:56 +00004558 err = ixgbe_set_num_queues(adapter);
4559 if (err)
4560 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004561
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004562 err = pci_enable_msi(adapter->pdev);
4563 if (!err) {
4564 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4565 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004566 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4567 "Unable to allocate MSI interrupt, "
4568 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004569 /* reset err */
4570 err = 0;
4571 }
4572
4573out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004574 return err;
4575}
4576
Alexander Duyck7a921c92009-05-06 10:43:28 +00004577/**
4578 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4579 * @adapter: board private structure to initialize
4580 *
4581 * We allocate one q_vector per queue interrupt. If allocation fails we
4582 * return -ENOMEM.
4583 **/
4584static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4585{
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004586 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004587 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004588
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004589 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004590 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004591 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004592 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004593
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004594 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004595 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004596 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004597 if (!q_vector)
4598 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004599 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004600 if (!q_vector)
4601 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004602
Alexander Duyck7a921c92009-05-06 10:43:28 +00004603 q_vector->adapter = adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004604 q_vector->v_idx = v_idx;
4605
Alexander Duyck207867f2011-07-15 03:05:37 +00004606 /* Allocate the affinity_hint cpumask, configure the mask */
4607 if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
4608 goto err_out;
4609 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
4610
Alexander Duyck08c88332011-06-11 01:45:03 +00004611 if (q_vector->tx.count && !q_vector->rx.count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004612 q_vector->eitr = adapter->tx_eitr_param;
4613 else
4614 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004615
4616 netif_napi_add(adapter->netdev, &q_vector->napi,
4617 ixgbe_poll, 64);
4618 adapter->q_vector[v_idx] = q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004619 }
4620
4621 return 0;
4622
4623err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004624 while (v_idx) {
4625 v_idx--;
4626 q_vector = adapter->q_vector[v_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004627 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004628 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004629 kfree(q_vector);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004630 adapter->q_vector[v_idx] = NULL;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004631 }
4632 return -ENOMEM;
4633}
4634
4635/**
4636 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4637 * @adapter: board private structure to initialize
4638 *
4639 * This function frees the memory allocated to the q_vectors. In addition if
4640 * NAPI is enabled it will delete any references to the NAPI struct prior
4641 * to freeing the q_vector.
4642 **/
4643static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4644{
Alexander Duyck207867f2011-07-15 03:05:37 +00004645 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004646
Alexander Duyck91281fd2009-06-04 16:00:27 +00004647 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004648 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004649 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004650 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004651
Alexander Duyck207867f2011-07-15 03:05:37 +00004652 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
4653 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
4654 adapter->q_vector[v_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004655 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004656 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004657 kfree(q_vector);
4658 }
4659}
4660
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004661static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004662{
4663 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4664 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4665 pci_disable_msix(adapter->pdev);
4666 kfree(adapter->msix_entries);
4667 adapter->msix_entries = NULL;
4668 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4669 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4670 pci_disable_msi(adapter->pdev);
4671 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004672}
4673
4674/**
4675 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4676 * @adapter: board private structure to initialize
4677 *
4678 * We determine which interrupt scheme to use based on...
4679 * - Kernel support (MSI, MSI-X)
4680 * - which can be user-defined (via MODULE_PARAM)
4681 * - Hardware queue count (num_*_queues)
4682 * - defined by miscellaneous hardware support/features (RSS, etc.)
4683 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004684int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004685{
4686 int err;
4687
4688 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004689 err = ixgbe_set_num_queues(adapter);
4690 if (err)
4691 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004692
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004693 err = ixgbe_set_interrupt_capability(adapter);
4694 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004695 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004696 goto err_set_interrupt;
4697 }
4698
Alexander Duyck7a921c92009-05-06 10:43:28 +00004699 err = ixgbe_alloc_q_vectors(adapter);
4700 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004701 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004702 goto err_alloc_q_vectors;
4703 }
4704
4705 err = ixgbe_alloc_queues(adapter);
4706 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004707 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004708 goto err_alloc_queues;
4709 }
4710
Emil Tantilov849c4542010-06-03 16:53:41 +00004711 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004712 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4713 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004714
4715 set_bit(__IXGBE_DOWN, &adapter->state);
4716
4717 return 0;
4718
Alexander Duyck7a921c92009-05-06 10:43:28 +00004719err_alloc_queues:
4720 ixgbe_free_q_vectors(adapter);
4721err_alloc_q_vectors:
4722 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004723err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004724 return err;
4725}
4726
4727/**
4728 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4729 * @adapter: board private structure to clear interrupt scheme on
4730 *
4731 * We go through and clear interrupt specific resources and reset the structure
4732 * to pre-load conditions
4733 **/
4734void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4735{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004736 int i;
4737
4738 for (i = 0; i < adapter->num_tx_queues; i++) {
4739 kfree(adapter->tx_ring[i]);
4740 adapter->tx_ring[i] = NULL;
4741 }
4742 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004743 struct ixgbe_ring *ring = adapter->rx_ring[i];
4744
4745 /* ixgbe_get_stats64() might access this ring, we must wait
4746 * a grace period before freeing it.
4747 */
Lai Jiangshanbcec8b62011-03-18 11:57:21 +08004748 kfree_rcu(ring, rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004749 adapter->rx_ring[i] = NULL;
4750 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004751
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00004752 adapter->num_tx_queues = 0;
4753 adapter->num_rx_queues = 0;
4754
Alexander Duyck7a921c92009-05-06 10:43:28 +00004755 ixgbe_free_q_vectors(adapter);
4756 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004757}
4758
4759/**
4760 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4761 * @adapter: board private structure to initialize
4762 *
4763 * ixgbe_sw_init initializes the Adapter private data structure.
4764 * Fields are initialized based on PCI device information and
4765 * OS network device settings (MTU size).
4766 **/
4767static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4768{
4769 struct ixgbe_hw *hw = &adapter->hw;
4770 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004771 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004772 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004773#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004774 int j;
4775 struct tc_configuration *tc;
4776#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004777 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004778
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004779 /* PCI config space info */
4780
4781 hw->vendor_id = pdev->vendor;
4782 hw->device_id = pdev->device;
4783 hw->revision_id = pdev->revision;
4784 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4785 hw->subsystem_device_id = pdev->subsystem_device;
4786
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004787 /* Set capability flags */
4788 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4789 adapter->ring_feature[RING_F_RSS].indices = rss;
4790 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08004791 switch (hw->mac.type) {
4792 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004793 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4794 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004795 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004796 break;
4797 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004798 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004799 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004800 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4801 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004802 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4803 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004804 /* Flow Director hash filters enabled */
4805 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4806 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004807 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004808 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004809 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004810#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004811 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4812 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4813 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004814#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004815 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004816 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004817#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004818#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004819 break;
4820 default:
4821 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004822 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004823
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004824 /* n-tuple support exists, always init our spinlock */
4825 spin_lock_init(&adapter->fdir_perfect_lock);
4826
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004827#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004828 /* Configure DCB traffic classes */
4829 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4830 tc = &adapter->dcb_cfg.tc_config[j];
4831 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4832 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4833 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4834 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4835 tc->dcb_pfc = pfc_disabled;
4836 }
4837 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4838 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004839 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004840 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004841 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004842 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00004843 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004844
4845#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004846
4847 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004848 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004849 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004850#ifdef CONFIG_DCB
4851 adapter->last_lfc_mode = hw->fc.current_mode;
4852#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004853 hw->fc.high_water = FC_HIGH_WATER(max_frame);
4854 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004855 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4856 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004857 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004858
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004859 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004860 adapter->rx_itr_setting = 1;
4861 adapter->rx_eitr_param = 20000;
4862 adapter->tx_itr_setting = 1;
4863 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004864
4865 /* set defaults for eitr in MegaBytes */
4866 adapter->eitr_low = 10;
4867 adapter->eitr_high = 20;
4868
4869 /* set default ring sizes */
4870 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4871 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4872
Alexander Duyckbd198052011-06-11 01:45:08 +00004873 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004874 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004875
Auke Kok9a799d72007-09-15 14:07:45 -07004876 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004877 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004878 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004879 return -EIO;
4880 }
4881
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004882 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004883 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4884
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004885 /* get assigned NUMA node */
4886 adapter->node = dev_to_node(&pdev->dev);
4887
Auke Kok9a799d72007-09-15 14:07:45 -07004888 set_bit(__IXGBE_DOWN, &adapter->state);
4889
4890 return 0;
4891}
4892
4893/**
4894 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004895 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004896 *
4897 * Return 0 on success, negative on failure
4898 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004899int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004900{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004901 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004902 int size;
4903
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004904 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004905 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004906 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004907 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004908 if (!tx_ring->tx_buffer_info)
4909 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004910
4911 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004912 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004913 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004914
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004915 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00004916 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004917 if (!tx_ring->desc)
4918 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004919
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004920 tx_ring->next_to_use = 0;
4921 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004922 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004923
4924err:
4925 vfree(tx_ring->tx_buffer_info);
4926 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004927 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004928 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004929}
4930
4931/**
Alexander Duyck69888672008-09-11 20:05:39 -07004932 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4933 * @adapter: board private structure
4934 *
4935 * If this function returns with an error, then it's possible one or
4936 * more of the rings is populated (while the rest are not). It is the
4937 * callers duty to clean those orphaned rings.
4938 *
4939 * Return 0 on success, negative on failure
4940 **/
4941static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4942{
4943 int i, err = 0;
4944
4945 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004946 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004947 if (!err)
4948 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00004949 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07004950 break;
4951 }
4952
4953 return err;
4954}
4955
4956/**
Auke Kok9a799d72007-09-15 14:07:45 -07004957 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004958 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004959 *
4960 * Returns 0 on success, negative on failure
4961 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004962int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004963{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004964 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004965 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004966
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004967 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004968 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004969 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004970 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004971 if (!rx_ring->rx_buffer_info)
4972 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004973
Auke Kok9a799d72007-09-15 14:07:45 -07004974 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004975 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4976 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004977
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004978 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00004979 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07004980
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004981 if (!rx_ring->desc)
4982 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004983
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004984 rx_ring->next_to_clean = 0;
4985 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004986
4987 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004988err:
4989 vfree(rx_ring->rx_buffer_info);
4990 rx_ring->rx_buffer_info = NULL;
4991 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004992 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004993}
4994
4995/**
Alexander Duyck69888672008-09-11 20:05:39 -07004996 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4997 * @adapter: board private structure
4998 *
4999 * If this function returns with an error, then it's possible one or
5000 * more of the rings is populated (while the rest are not). It is the
5001 * callers duty to clean those orphaned rings.
5002 *
5003 * Return 0 on success, negative on failure
5004 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005005static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5006{
5007 int i, err = 0;
5008
5009 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005010 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005011 if (!err)
5012 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005013 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005014 break;
5015 }
5016
5017 return err;
5018}
5019
5020/**
Auke Kok9a799d72007-09-15 14:07:45 -07005021 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005022 * @tx_ring: Tx descriptor ring for a specific queue
5023 *
5024 * Free all transmit software resources
5025 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005026void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005027{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005028 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005029
5030 vfree(tx_ring->tx_buffer_info);
5031 tx_ring->tx_buffer_info = NULL;
5032
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005033 /* if not set, then don't free */
5034 if (!tx_ring->desc)
5035 return;
5036
5037 dma_free_coherent(tx_ring->dev, tx_ring->size,
5038 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005039
5040 tx_ring->desc = NULL;
5041}
5042
5043/**
5044 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5045 * @adapter: board private structure
5046 *
5047 * Free all transmit software resources
5048 **/
5049static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5050{
5051 int i;
5052
5053 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005054 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005055 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005056}
5057
5058/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005059 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005060 * @rx_ring: ring to clean the resources from
5061 *
5062 * Free all receive software resources
5063 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005064void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005065{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005066 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005067
5068 vfree(rx_ring->rx_buffer_info);
5069 rx_ring->rx_buffer_info = NULL;
5070
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005071 /* if not set, then don't free */
5072 if (!rx_ring->desc)
5073 return;
5074
5075 dma_free_coherent(rx_ring->dev, rx_ring->size,
5076 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005077
5078 rx_ring->desc = NULL;
5079}
5080
5081/**
5082 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5083 * @adapter: board private structure
5084 *
5085 * Free all receive software resources
5086 **/
5087static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5088{
5089 int i;
5090
5091 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005092 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005093 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005094}
5095
5096/**
Auke Kok9a799d72007-09-15 14:07:45 -07005097 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5098 * @netdev: network interface device structure
5099 * @new_mtu: new value for maximum frame size
5100 *
5101 * Returns 0 on success, negative on failure
5102 **/
5103static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5104{
5105 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005106 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005107 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5108
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005109 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005110 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5111 hw->mac.type != ixgbe_mac_X540) {
5112 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5113 return -EINVAL;
5114 } else {
5115 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5116 return -EINVAL;
5117 }
Auke Kok9a799d72007-09-15 14:07:45 -07005118
Emil Tantilov396e7992010-07-01 20:05:12 +00005119 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005120 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005121 netdev->mtu = new_mtu;
5122
John Fastabend16b61be2010-11-16 19:26:44 -08005123 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5124 hw->fc.low_water = FC_LOW_WATER(max_frame);
5125
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005126 if (netif_running(netdev))
5127 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005128
5129 return 0;
5130}
5131
5132/**
5133 * ixgbe_open - Called when a network interface is made active
5134 * @netdev: network interface device structure
5135 *
5136 * Returns 0 on success, negative value on failure
5137 *
5138 * The open entry point is called when a network interface is made
5139 * active by the system (IFF_UP). At this point all resources needed
5140 * for transmit and receive operations are allocated, the interrupt
5141 * handler is registered with the OS, the watchdog timer is started,
5142 * and the stack is notified that the interface is ready.
5143 **/
5144static int ixgbe_open(struct net_device *netdev)
5145{
5146 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5147 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005148
Auke Kok4bebfaa2008-02-11 09:26:01 -08005149 /* disallow open during test */
5150 if (test_bit(__IXGBE_TESTING, &adapter->state))
5151 return -EBUSY;
5152
Jesse Brandeburg54386462009-04-17 20:44:27 +00005153 netif_carrier_off(netdev);
5154
Auke Kok9a799d72007-09-15 14:07:45 -07005155 /* allocate transmit descriptors */
5156 err = ixgbe_setup_all_tx_resources(adapter);
5157 if (err)
5158 goto err_setup_tx;
5159
Auke Kok9a799d72007-09-15 14:07:45 -07005160 /* allocate receive descriptors */
5161 err = ixgbe_setup_all_rx_resources(adapter);
5162 if (err)
5163 goto err_setup_rx;
5164
5165 ixgbe_configure(adapter);
5166
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005167 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005168 if (err)
5169 goto err_req_irq;
5170
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005171 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005172
5173 return 0;
5174
Auke Kok9a799d72007-09-15 14:07:45 -07005175err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005176err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005177 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005178err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005179 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005180 ixgbe_reset(adapter);
5181
5182 return err;
5183}
5184
5185/**
5186 * ixgbe_close - Disables a network interface
5187 * @netdev: network interface device structure
5188 *
5189 * Returns 0, this is not allowed to fail
5190 *
5191 * The close entry point is called when an interface is de-activated
5192 * by the OS. The hardware is still under the drivers control, but
5193 * needs to be disabled. A global MAC reset is issued to stop the
5194 * hardware, and all transmit and receive resources are freed.
5195 **/
5196static int ixgbe_close(struct net_device *netdev)
5197{
5198 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005199
5200 ixgbe_down(adapter);
5201 ixgbe_free_irq(adapter);
5202
Alexander Duycke4911d52011-05-11 07:18:52 +00005203 ixgbe_fdir_filter_exit(adapter);
5204
Auke Kok9a799d72007-09-15 14:07:45 -07005205 ixgbe_free_all_tx_resources(adapter);
5206 ixgbe_free_all_rx_resources(adapter);
5207
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005208 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005209
5210 return 0;
5211}
5212
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005213#ifdef CONFIG_PM
5214static int ixgbe_resume(struct pci_dev *pdev)
5215{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005216 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5217 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005218 u32 err;
5219
5220 pci_set_power_state(pdev, PCI_D0);
5221 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005222 /*
5223 * pci_restore_state clears dev->state_saved so call
5224 * pci_save_state to restore it.
5225 */
5226 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005227
5228 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005229 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005230 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005231 return err;
5232 }
5233 pci_set_master(pdev);
5234
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005235 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005236
5237 err = ixgbe_init_interrupt_scheme(adapter);
5238 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005239 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005240 return err;
5241 }
5242
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005243 ixgbe_reset(adapter);
5244
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005245 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5246
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005247 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005248 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005249 if (err)
5250 return err;
5251 }
5252
5253 netif_device_attach(netdev);
5254
5255 return 0;
5256}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005257#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005258
5259static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005260{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005261 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5262 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005263 struct ixgbe_hw *hw = &adapter->hw;
5264 u32 ctrl, fctrl;
5265 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005266#ifdef CONFIG_PM
5267 int retval = 0;
5268#endif
5269
5270 netif_device_detach(netdev);
5271
5272 if (netif_running(netdev)) {
5273 ixgbe_down(adapter);
5274 ixgbe_free_irq(adapter);
5275 ixgbe_free_all_tx_resources(adapter);
5276 ixgbe_free_all_rx_resources(adapter);
5277 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005278
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005279 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005280#ifdef CONFIG_DCB
5281 kfree(adapter->ixgbe_ieee_pfc);
5282 kfree(adapter->ixgbe_ieee_ets);
5283#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005284
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005285#ifdef CONFIG_PM
5286 retval = pci_save_state(pdev);
5287 if (retval)
5288 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005289
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005290#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005291 if (wufc) {
5292 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005293
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005294 /* turn on all-multi mode if wake on multicast is enabled */
5295 if (wufc & IXGBE_WUFC_MC) {
5296 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5297 fctrl |= IXGBE_FCTRL_MPE;
5298 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5299 }
5300
5301 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5302 ctrl |= IXGBE_CTRL_GIO_DIS;
5303 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5304
5305 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5306 } else {
5307 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5308 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5309 }
5310
Alexander Duyckbd508172010-11-16 19:27:03 -08005311 switch (hw->mac.type) {
5312 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005313 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005314 break;
5315 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005316 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005317 pci_wake_from_d3(pdev, !!wufc);
5318 break;
5319 default:
5320 break;
5321 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005322
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005323 *enable_wake = !!wufc;
5324
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005325 ixgbe_release_hw_control(adapter);
5326
5327 pci_disable_device(pdev);
5328
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005329 return 0;
5330}
5331
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005332#ifdef CONFIG_PM
5333static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5334{
5335 int retval;
5336 bool wake;
5337
5338 retval = __ixgbe_shutdown(pdev, &wake);
5339 if (retval)
5340 return retval;
5341
5342 if (wake) {
5343 pci_prepare_to_sleep(pdev);
5344 } else {
5345 pci_wake_from_d3(pdev, false);
5346 pci_set_power_state(pdev, PCI_D3hot);
5347 }
5348
5349 return 0;
5350}
5351#endif /* CONFIG_PM */
5352
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005353static void ixgbe_shutdown(struct pci_dev *pdev)
5354{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005355 bool wake;
5356
5357 __ixgbe_shutdown(pdev, &wake);
5358
5359 if (system_state == SYSTEM_POWER_OFF) {
5360 pci_wake_from_d3(pdev, wake);
5361 pci_set_power_state(pdev, PCI_D3hot);
5362 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005363}
5364
5365/**
Auke Kok9a799d72007-09-15 14:07:45 -07005366 * ixgbe_update_stats - Update the board statistics counters.
5367 * @adapter: board private structure
5368 **/
5369void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5370{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005371 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005372 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005373 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005374 u64 total_mpc = 0;
5375 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005376 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5377 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5378 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005379
Don Skidmored08935c2010-06-11 13:20:29 +00005380 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5381 test_bit(__IXGBE_RESETTING, &adapter->state))
5382 return;
5383
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005384 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005385 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005386 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005387 for (i = 0; i < 16; i++)
5388 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005389 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005390 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005391 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5392 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005393 }
5394 adapter->rsc_total_count = rsc_count;
5395 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005396 }
5397
Alexander Duyck5b7da512010-11-16 19:26:50 -08005398 for (i = 0; i < adapter->num_rx_queues; i++) {
5399 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5400 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5401 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5402 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5403 bytes += rx_ring->stats.bytes;
5404 packets += rx_ring->stats.packets;
5405 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005406 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005407 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5408 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5409 netdev->stats.rx_bytes = bytes;
5410 netdev->stats.rx_packets = packets;
5411
5412 bytes = 0;
5413 packets = 0;
5414 /* gather some stats to the adapter struct that are per queue */
5415 for (i = 0; i < adapter->num_tx_queues; i++) {
5416 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5417 restart_queue += tx_ring->tx_stats.restart_queue;
5418 tx_busy += tx_ring->tx_stats.tx_busy;
5419 bytes += tx_ring->stats.bytes;
5420 packets += tx_ring->stats.packets;
5421 }
5422 adapter->restart_queue = restart_queue;
5423 adapter->tx_busy = tx_busy;
5424 netdev->stats.tx_bytes = bytes;
5425 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005426
Joe Perches7ca647b2010-09-07 21:35:40 +00005427 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005428
5429 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005430 for (i = 0; i < 8; i++) {
5431 /* for packet buffers not used, the register should read 0 */
5432 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5433 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005434 hwstats->mpc[i] += mpc;
5435 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005436 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5437 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005438 switch (hw->mac.type) {
5439 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005440 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5441 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5442 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005443 hwstats->pxonrxc[i] +=
5444 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005445 break;
5446 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005447 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005448 hwstats->pxonrxc[i] +=
5449 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005450 break;
5451 default:
5452 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005453 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005454 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005455
5456 /*16 register reads */
5457 for (i = 0; i < 16; i++) {
5458 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5459 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5460 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5461 (hw->mac.type == ixgbe_mac_X540)) {
5462 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5463 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5464 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5465 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5466 }
5467 }
5468
Joe Perches7ca647b2010-09-07 21:35:40 +00005469 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005470 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005471 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005472
John Fastabendc84d3242010-11-16 19:27:12 -08005473 ixgbe_update_xoff_received(adapter);
5474
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005475 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005476 switch (hw->mac.type) {
5477 case ixgbe_mac_82598EB:
5478 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005479 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5480 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5481 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5482 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005483 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005484 /* OS2BMC stats are X540 only*/
5485 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5486 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5487 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5488 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5489 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005490 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005491 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005492 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005493 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005494 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005495 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005496 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005497 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5498 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005499#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005500 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5501 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5502 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5503 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5504 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5505 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005506#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005507 break;
5508 default:
5509 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005510 }
Auke Kok9a799d72007-09-15 14:07:45 -07005511 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005512 hwstats->bprc += bprc;
5513 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005514 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005515 hwstats->mprc -= bprc;
5516 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5517 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5518 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5519 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5520 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5521 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5522 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5523 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005524 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005525 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005526 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005527 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005528 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5529 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005530 /*
5531 * 82598 errata - tx of flow control packets is included in tx counters
5532 */
5533 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005534 hwstats->gptc -= xon_off_tot;
5535 hwstats->mptc -= xon_off_tot;
5536 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5537 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5538 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5539 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5540 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5541 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5542 hwstats->ptc64 -= xon_off_tot;
5543 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5544 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5545 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5546 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5547 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5548 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005549
5550 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005551 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005552
5553 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005554 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005555 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005556 netdev->stats.rx_length_errors = hwstats->rlec;
5557 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005558 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005559}
5560
5561/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005562 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5563 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005564 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005565static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005566{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005567 struct ixgbe_hw *hw = &adapter->hw;
5568 int i;
5569
Alexander Duyckd034acf2011-04-27 09:25:34 +00005570 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5571 return;
5572
5573 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5574
5575 /* if interface is down do nothing */
5576 if (test_bit(__IXGBE_DOWN, &adapter->state))
5577 return;
5578
5579 /* do nothing if we are not using signature filters */
5580 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5581 return;
5582
5583 adapter->fdir_overflow++;
5584
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005585 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5586 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005587 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005588 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005589 /* re-enable flow director interrupts */
5590 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005591 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005592 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005593 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005594 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005595}
5596
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005597/**
5598 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5599 * @adapter - pointer to the device adapter structure
5600 *
5601 * This function serves two purposes. First it strobes the interrupt lines
5602 * in order to make certain interrupts are occuring. Secondly it sets the
5603 * bits needed to check for TX hangs. As a result we should immediately
5604 * determine if a hang has occured.
5605 */
5606static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5607{
Auke Kok9a799d72007-09-15 14:07:45 -07005608 struct ixgbe_hw *hw = &adapter->hw;
5609 u64 eics = 0;
5610 int i;
5611
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005612 /* If we're down or resetting, just bail */
5613 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5614 test_bit(__IXGBE_RESETTING, &adapter->state))
5615 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005616
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005617 /* Force detection of hung controller */
5618 if (netif_carrier_ok(adapter->netdev)) {
5619 for (i = 0; i < adapter->num_tx_queues; i++)
5620 set_check_for_tx_hang(adapter->tx_ring[i]);
5621 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005622
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005623 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005624 /*
5625 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005626 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005627 * would set *both* EIMS and EICS for any bit in EIAM
5628 */
5629 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5630 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005631 } else {
5632 /* get one bit for every active tx/rx interrupt vector */
5633 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5634 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005635 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005636 eics |= ((u64)1 << i);
5637 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005638 }
5639
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005640 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005641 ixgbe_irq_rearm_queues(adapter, eics);
5642
Alexander Duyckfe49f042009-06-04 16:00:09 +00005643}
5644
5645/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005646 * ixgbe_watchdog_update_link - update the link status
5647 * @adapter - pointer to the device adapter structure
5648 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005649 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005650static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005651{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005652 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005653 u32 link_speed = adapter->link_speed;
5654 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005655 int i;
5656
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005657 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5658 return;
5659
5660 if (hw->mac.ops.check_link) {
5661 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005662 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005663 /* always assume link is up, if no check link function */
5664 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5665 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005666 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005667 if (link_up) {
5668 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5669 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5670 hw->mac.ops.fc_enable(hw, i);
5671 } else {
5672 hw->mac.ops.fc_enable(hw, 0);
5673 }
5674 }
5675
5676 if (link_up ||
5677 time_after(jiffies, (adapter->link_check_timeout +
5678 IXGBE_TRY_LINK_TIMEOUT))) {
5679 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5680 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5681 IXGBE_WRITE_FLUSH(hw);
5682 }
5683
5684 adapter->link_up = link_up;
5685 adapter->link_speed = link_speed;
5686}
5687
5688/**
5689 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5690 * print link up message
5691 * @adapter - pointer to the device adapter structure
5692 **/
5693static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5694{
5695 struct net_device *netdev = adapter->netdev;
5696 struct ixgbe_hw *hw = &adapter->hw;
5697 u32 link_speed = adapter->link_speed;
5698 bool flow_rx, flow_tx;
5699
5700 /* only continue if link was previously down */
5701 if (netif_carrier_ok(netdev))
5702 return;
5703
5704 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5705
5706 switch (hw->mac.type) {
5707 case ixgbe_mac_82598EB: {
5708 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5709 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5710 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5711 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5712 }
5713 break;
5714 case ixgbe_mac_X540:
5715 case ixgbe_mac_82599EB: {
5716 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5717 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5718 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5719 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5720 }
5721 break;
5722 default:
5723 flow_tx = false;
5724 flow_rx = false;
5725 break;
5726 }
5727 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5728 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5729 "10 Gbps" :
5730 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5731 "1 Gbps" :
5732 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5733 "100 Mbps" :
5734 "unknown speed"))),
5735 ((flow_rx && flow_tx) ? "RX/TX" :
5736 (flow_rx ? "RX" :
5737 (flow_tx ? "TX" : "None"))));
5738
5739 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005740 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005741}
5742
5743/**
5744 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5745 * print link down message
5746 * @adapter - pointer to the adapter structure
5747 **/
5748static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
5749{
5750 struct net_device *netdev = adapter->netdev;
5751 struct ixgbe_hw *hw = &adapter->hw;
5752
5753 adapter->link_up = false;
5754 adapter->link_speed = 0;
5755
5756 /* only continue if link was up previously */
5757 if (!netif_carrier_ok(netdev))
5758 return;
5759
5760 /* poll for SFP+ cable when link is down */
5761 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5762 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5763
5764 e_info(drv, "NIC Link is Down\n");
5765 netif_carrier_off(netdev);
5766}
5767
5768/**
5769 * ixgbe_watchdog_flush_tx - flush queues on link down
5770 * @adapter - pointer to the device adapter structure
5771 **/
5772static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5773{
5774 int i;
5775 int some_tx_pending = 0;
5776
5777 if (!netif_carrier_ok(adapter->netdev)) {
5778 for (i = 0; i < adapter->num_tx_queues; i++) {
5779 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5780 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5781 some_tx_pending = 1;
5782 break;
5783 }
5784 }
5785
5786 if (some_tx_pending) {
5787 /* We've lost link, so the controller stops DMA,
5788 * but we've got queued Tx work that's never going
5789 * to get done, so reset controller to flush Tx.
5790 * (Do the reset outside of interrupt context).
5791 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005792 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005793 }
5794 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005795}
5796
Greg Rosea985b6c32010-11-18 03:02:52 +00005797static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5798{
5799 u32 ssvpc;
5800
5801 /* Do not perform spoof check for 82598 */
5802 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
5803 return;
5804
5805 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5806
5807 /*
5808 * ssvpc register is cleared on read, if zero then no
5809 * spoofed packets in the last interval.
5810 */
5811 if (!ssvpc)
5812 return;
5813
5814 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
5815}
5816
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005817/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005818 * ixgbe_watchdog_subtask - check and bring link up
5819 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005820 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005821static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005822{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005823 /* if interface is down do nothing */
5824 if (test_bit(__IXGBE_DOWN, &adapter->state))
5825 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005826
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005827 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005828
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005829 if (adapter->link_up)
5830 ixgbe_watchdog_link_is_up(adapter);
5831 else
5832 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005833
Greg Rosea985b6c32010-11-18 03:02:52 +00005834 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005835 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005836
5837 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005838}
5839
Alexander Duyck70864002011-04-27 09:13:56 +00005840/**
5841 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5842 * @adapter - the ixgbe adapter structure
5843 **/
5844static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5845{
5846 struct ixgbe_hw *hw = &adapter->hw;
5847 s32 err;
5848
5849 /* not searching for SFP so there is nothing to do here */
5850 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5851 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5852 return;
5853
5854 /* someone else is in init, wait until next service event */
5855 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5856 return;
5857
5858 err = hw->phy.ops.identify_sfp(hw);
5859 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5860 goto sfp_out;
5861
5862 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5863 /* If no cable is present, then we need to reset
5864 * the next time we find a good cable. */
5865 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5866 }
5867
5868 /* exit on error */
5869 if (err)
5870 goto sfp_out;
5871
5872 /* exit if reset not needed */
5873 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5874 goto sfp_out;
5875
5876 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5877
5878 /*
5879 * A module may be identified correctly, but the EEPROM may not have
5880 * support for that module. setup_sfp() will fail in that case, so
5881 * we should not allow that module to load.
5882 */
5883 if (hw->mac.type == ixgbe_mac_82598EB)
5884 err = hw->phy.ops.reset(hw);
5885 else
5886 err = hw->mac.ops.setup_sfp(hw);
5887
5888 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5889 goto sfp_out;
5890
5891 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5892 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5893
5894sfp_out:
5895 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5896
5897 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5898 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5899 e_dev_err("failed to initialize because an unsupported "
5900 "SFP+ module type was detected.\n");
5901 e_dev_err("Reload the driver after installing a "
5902 "supported module.\n");
5903 unregister_netdev(adapter->netdev);
5904 }
5905}
5906
5907/**
5908 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5909 * @adapter - the ixgbe adapter structure
5910 **/
5911static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5912{
5913 struct ixgbe_hw *hw = &adapter->hw;
5914 u32 autoneg;
5915 bool negotiation;
5916
5917 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5918 return;
5919
5920 /* someone else is in init, wait until next service event */
5921 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5922 return;
5923
5924 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5925
5926 autoneg = hw->phy.autoneg_advertised;
5927 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5928 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5929 hw->mac.autotry_restart = false;
5930 if (hw->mac.ops.setup_link)
5931 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5932
5933 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5934 adapter->link_check_timeout = jiffies;
5935 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5936}
5937
5938/**
5939 * ixgbe_service_timer - Timer Call-back
5940 * @data: pointer to adapter cast into an unsigned long
5941 **/
5942static void ixgbe_service_timer(unsigned long data)
5943{
5944 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5945 unsigned long next_event_offset;
5946
5947 /* poll faster when waiting for link */
5948 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5949 next_event_offset = HZ / 10;
5950 else
5951 next_event_offset = HZ * 2;
5952
5953 /* Reset the timer */
5954 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5955
5956 ixgbe_service_event_schedule(adapter);
5957}
5958
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005959static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5960{
5961 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5962 return;
5963
5964 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5965
5966 /* If we're already down or resetting, just bail */
5967 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5968 test_bit(__IXGBE_RESETTING, &adapter->state))
5969 return;
5970
5971 ixgbe_dump(adapter);
5972 netdev_err(adapter->netdev, "Reset adapter\n");
5973 adapter->tx_timeout_count++;
5974
5975 ixgbe_reinit_locked(adapter);
5976}
5977
Alexander Duyck70864002011-04-27 09:13:56 +00005978/**
5979 * ixgbe_service_task - manages and runs subtasks
5980 * @work: pointer to work_struct containing our data
5981 **/
5982static void ixgbe_service_task(struct work_struct *work)
5983{
5984 struct ixgbe_adapter *adapter = container_of(work,
5985 struct ixgbe_adapter,
5986 service_task);
5987
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005988 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005989 ixgbe_sfp_detection_subtask(adapter);
5990 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00005991 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005992 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00005993 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005994 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005995
5996 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005997}
5998
Alexander Duyck897ab152011-05-27 05:31:47 +00005999void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6000 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006001{
6002 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006003 u16 i = tx_ring->next_to_use;
6004
6005 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6006
6007 i++;
6008 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6009
6010 /* set bits to identify this as an advanced context descriptor */
6011 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6012
6013 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6014 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6015 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6016 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6017}
6018
6019static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6020 u32 tx_flags, __be16 protocol, u8 *hdr_len)
6021{
Auke Kok9a799d72007-09-15 14:07:45 -07006022 int err;
Alexander Duyck897ab152011-05-27 05:31:47 +00006023 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006024 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006025
Alexander Duyck897ab152011-05-27 05:31:47 +00006026 if (!skb_is_gso(skb))
6027 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006028
Alexander Duyck897ab152011-05-27 05:31:47 +00006029 if (skb_header_cloned(skb)) {
6030 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6031 if (err)
6032 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006033 }
6034
Alexander Duyck897ab152011-05-27 05:31:47 +00006035 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6036 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6037
6038 if (protocol == __constant_htons(ETH_P_IP)) {
6039 struct iphdr *iph = ip_hdr(skb);
6040 iph->tot_len = 0;
6041 iph->check = 0;
6042 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6043 iph->daddr, 0,
6044 IPPROTO_TCP,
6045 0);
6046 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6047 } else if (skb_is_gso_v6(skb)) {
6048 ipv6_hdr(skb)->payload_len = 0;
6049 tcp_hdr(skb)->check =
6050 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6051 &ipv6_hdr(skb)->daddr,
6052 0, IPPROTO_TCP, 0);
6053 }
6054
6055 l4len = tcp_hdrlen(skb);
6056 *hdr_len = skb_transport_offset(skb) + l4len;
6057
6058 /* mss_l4len_id: use 1 as index for TSO */
6059 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6060 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6061 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6062
6063 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6064 vlan_macip_lens = skb_network_header_len(skb);
6065 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6066 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6067
6068 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6069 mss_l4len_idx);
6070
6071 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006072}
6073
Alexander Duyck897ab152011-05-27 05:31:47 +00006074static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006075 struct sk_buff *skb, u32 tx_flags,
6076 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006077{
Alexander Duyck897ab152011-05-27 05:31:47 +00006078 u32 vlan_macip_lens = 0;
6079 u32 mss_l4len_idx = 0;
6080 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006081
Alexander Duyck897ab152011-05-27 05:31:47 +00006082 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006083 if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6084 !(tx_flags & IXGBE_TX_FLAGS_TXSW))
Alexander Duyck897ab152011-05-27 05:31:47 +00006085 return false;
6086 } else {
6087 u8 l4_hdr = 0;
6088 switch (protocol) {
6089 case __constant_htons(ETH_P_IP):
6090 vlan_macip_lens |= skb_network_header_len(skb);
6091 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6092 l4_hdr = ip_hdr(skb)->protocol;
6093 break;
6094 case __constant_htons(ETH_P_IPV6):
6095 vlan_macip_lens |= skb_network_header_len(skb);
6096 l4_hdr = ipv6_hdr(skb)->nexthdr;
6097 break;
6098 default:
6099 if (unlikely(net_ratelimit())) {
6100 dev_warn(tx_ring->dev,
6101 "partial checksum but proto=%x!\n",
6102 skb->protocol);
6103 }
6104 break;
6105 }
Auke Kok9a799d72007-09-15 14:07:45 -07006106
Alexander Duyck897ab152011-05-27 05:31:47 +00006107 switch (l4_hdr) {
6108 case IPPROTO_TCP:
6109 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6110 mss_l4len_idx = tcp_hdrlen(skb) <<
6111 IXGBE_ADVTXD_L4LEN_SHIFT;
6112 break;
6113 case IPPROTO_SCTP:
6114 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6115 mss_l4len_idx = sizeof(struct sctphdr) <<
6116 IXGBE_ADVTXD_L4LEN_SHIFT;
6117 break;
6118 case IPPROTO_UDP:
6119 mss_l4len_idx = sizeof(struct udphdr) <<
6120 IXGBE_ADVTXD_L4LEN_SHIFT;
6121 break;
6122 default:
6123 if (unlikely(net_ratelimit())) {
6124 dev_warn(tx_ring->dev,
6125 "partial checksum but l4 proto=%x!\n",
6126 skb->protocol);
6127 }
6128 break;
6129 }
Auke Kok9a799d72007-09-15 14:07:45 -07006130 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006131
Alexander Duyck897ab152011-05-27 05:31:47 +00006132 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6133 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6134
6135 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6136 type_tucmd, mss_l4len_idx);
6137
6138 return (skb->ip_summed == CHECKSUM_PARTIAL);
Auke Kok9a799d72007-09-15 14:07:45 -07006139}
6140
Alexander Duyckd3d00232011-07-15 02:31:25 +00006141static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6142{
6143 /* set type for advanced descriptor with frame checksum insertion */
6144 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6145 IXGBE_ADVTXD_DCMD_IFCS |
6146 IXGBE_ADVTXD_DCMD_DEXT);
6147
6148 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006149 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006150 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6151
6152 /* set segmentation enable bits for TSO/FSO */
6153#ifdef IXGBE_FCOE
6154 if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
6155#else
6156 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6157#endif
6158 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6159
6160 return cmd_type;
6161}
6162
6163static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
6164{
6165 __le32 olinfo_status =
6166 cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6167
6168 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6169 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
6170 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6171 /* enble IPv4 checksum for TSO */
6172 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6173 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6174 }
6175
6176 /* enable L4 checksum for TSO and TX checksum offload */
6177 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6178 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6179
6180#ifdef IXGBE_FCOE
6181 /* use index 1 context for FCOE/FSO */
6182 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6183 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
6184 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6185
6186#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006187 /*
6188 * Check Context must be set if Tx switch is enabled, which it
6189 * always is for case where virtual functions are running
6190 */
6191 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6192 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6193
Alexander Duyckd3d00232011-07-15 02:31:25 +00006194 return olinfo_status;
6195}
6196
6197#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6198 IXGBE_TXD_CMD_RS)
6199
6200static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
6201 struct sk_buff *skb,
6202 struct ixgbe_tx_buffer *first,
6203 u32 tx_flags,
6204 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006205{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006206 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006207 struct ixgbe_tx_buffer *tx_buffer_info;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006208 union ixgbe_adv_tx_desc *tx_desc;
6209 dma_addr_t dma;
6210 __le32 cmd_type, olinfo_status;
6211 struct skb_frag_struct *frag;
6212 unsigned int f = 0;
6213 unsigned int data_len = skb->data_len;
6214 unsigned int size = skb_headlen(skb);
6215 u32 offset = 0;
6216 u32 paylen = skb->len - hdr_len;
6217 u16 i = tx_ring->next_to_use;
6218 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006219
Alexander Duyckd3d00232011-07-15 02:31:25 +00006220#ifdef IXGBE_FCOE
6221 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6222 if (data_len >= sizeof(struct fcoe_crc_eof)) {
6223 data_len -= sizeof(struct fcoe_crc_eof);
6224 } else {
6225 size -= sizeof(struct fcoe_crc_eof) - data_len;
6226 data_len = 0;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006227 }
Auke Kok9a799d72007-09-15 14:07:45 -07006228 }
6229
Alexander Duyckd3d00232011-07-15 02:31:25 +00006230#endif
6231 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
6232 if (dma_mapping_error(dev, dma))
6233 goto dma_error;
6234
6235 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6236 olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6237
6238 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6239
6240 for (;;) {
6241 while (size > IXGBE_MAX_DATA_PER_TXD) {
6242 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6243 tx_desc->read.cmd_type_len =
6244 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6245 tx_desc->read.olinfo_status = olinfo_status;
6246
6247 offset += IXGBE_MAX_DATA_PER_TXD;
6248 size -= IXGBE_MAX_DATA_PER_TXD;
6249
6250 tx_desc++;
6251 i++;
6252 if (i == tx_ring->count) {
6253 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6254 i = 0;
6255 }
6256 }
6257
6258 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6259 tx_buffer_info->length = offset + size;
6260 tx_buffer_info->tx_flags = tx_flags;
6261 tx_buffer_info->dma = dma;
6262
6263 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6264 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6265 tx_desc->read.olinfo_status = olinfo_status;
6266
6267 if (!data_len)
6268 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006269
6270 frag = &skb_shinfo(skb)->frags[f];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006271#ifdef IXGBE_FCOE
6272 size = min_t(unsigned int, data_len, frag->size);
6273#else
6274 size = frag->size;
6275#endif
6276 data_len -= size;
6277 f++;
Auke Kok9a799d72007-09-15 14:07:45 -07006278
Alexander Duyckd3d00232011-07-15 02:31:25 +00006279 offset = 0;
6280 tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006281
Ian Campbell877749b2011-08-29 23:18:26 +00006282 dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006283 if (dma_mapping_error(dev, dma))
6284 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006285
Alexander Duyckd3d00232011-07-15 02:31:25 +00006286 tx_desc++;
6287 i++;
6288 if (i == tx_ring->count) {
6289 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6290 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006291 }
6292 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006293
Alexander Duyckd3d00232011-07-15 02:31:25 +00006294 tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6295
6296 i++;
6297 if (i == tx_ring->count)
6298 i = 0;
6299
6300 tx_ring->next_to_use = i;
6301
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006302 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6303 gso_segs = skb_shinfo(skb)->gso_segs;
6304#ifdef IXGBE_FCOE
6305 /* adjust for FCoE Sequence Offload */
6306 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6307 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6308 skb_shinfo(skb)->gso_size);
6309#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006310 else
6311 gso_segs = 1;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006312
6313 /* multiply data chunks by size of headers */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006314 tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
6315 tx_buffer_info->gso_segs = gso_segs;
6316 tx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07006317
Alexander Duyckd3d00232011-07-15 02:31:25 +00006318 /* set the timestamp */
6319 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006320
6321 /*
6322 * Force memory writes to complete before letting h/w
6323 * know there are new descriptors to fetch. (Only
6324 * applicable for weak-ordered memory model archs,
6325 * such as IA-64).
6326 */
6327 wmb();
6328
Alexander Duyckd3d00232011-07-15 02:31:25 +00006329 /* set next_to_watch value indicating a packet is present */
6330 first->next_to_watch = tx_desc;
6331
6332 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006333 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006334
6335 return;
6336dma_error:
6337 dev_err(dev, "TX DMA map failed\n");
6338
6339 /* clear dma mappings for failed tx_buffer_info map */
6340 for (;;) {
6341 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6342 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
6343 if (tx_buffer_info == first)
6344 break;
6345 if (i == 0)
6346 i = tx_ring->count;
6347 i--;
6348 }
6349
6350 dev_kfree_skb_any(skb);
6351
6352 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006353}
6354
Alexander Duyck69830522011-01-06 14:29:58 +00006355static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6356 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006357{
Alexander Duyck69830522011-01-06 14:29:58 +00006358 struct ixgbe_q_vector *q_vector = ring->q_vector;
6359 union ixgbe_atr_hash_dword input = { .dword = 0 };
6360 union ixgbe_atr_hash_dword common = { .dword = 0 };
6361 union {
6362 unsigned char *network;
6363 struct iphdr *ipv4;
6364 struct ipv6hdr *ipv6;
6365 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006366 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006367 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006368
Alexander Duyck69830522011-01-06 14:29:58 +00006369 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6370 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006371 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006372
Alexander Duyck69830522011-01-06 14:29:58 +00006373 /* do nothing if sampling is disabled */
6374 if (!ring->atr_sample_rate)
6375 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006376
Alexander Duyck69830522011-01-06 14:29:58 +00006377 ring->atr_count++;
6378
6379 /* snag network header to get L4 type and address */
6380 hdr.network = skb_network_header(skb);
6381
6382 /* Currently only IPv4/IPv6 with TCP is supported */
6383 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6384 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6385 (protocol != __constant_htons(ETH_P_IP) ||
6386 hdr.ipv4->protocol != IPPROTO_TCP))
6387 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006388
6389 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006390
Alexander Duyck66f32a82011-06-29 05:43:22 +00006391 /* skip this packet since it is invalid or the socket is closing */
6392 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006393 return;
6394
6395 /* sample on all syn packets or once every atr sample count */
6396 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6397 return;
6398
6399 /* reset sample count */
6400 ring->atr_count = 0;
6401
6402 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6403
6404 /*
6405 * src and dst are inverted, think how the receiver sees them
6406 *
6407 * The input is broken into two sections, a non-compressed section
6408 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6409 * is XORed together and stored in the compressed dword.
6410 */
6411 input.formatted.vlan_id = vlan_id;
6412
6413 /*
6414 * since src port and flex bytes occupy the same word XOR them together
6415 * and write the value to source port portion of compressed dword
6416 */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006417 if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006418 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6419 else
6420 common.port.src ^= th->dest ^ protocol;
6421 common.port.dst ^= th->source;
6422
6423 if (protocol == __constant_htons(ETH_P_IP)) {
6424 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6425 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6426 } else {
6427 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6428 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6429 hdr.ipv6->saddr.s6_addr32[1] ^
6430 hdr.ipv6->saddr.s6_addr32[2] ^
6431 hdr.ipv6->saddr.s6_addr32[3] ^
6432 hdr.ipv6->daddr.s6_addr32[0] ^
6433 hdr.ipv6->daddr.s6_addr32[1] ^
6434 hdr.ipv6->daddr.s6_addr32[2] ^
6435 hdr.ipv6->daddr.s6_addr32[3];
6436 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006437
6438 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006439 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6440 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006441}
6442
Alexander Duyck63544e92011-05-27 05:31:42 +00006443static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006444{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006445 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006446 /* Herbert's original patch had:
6447 * smp_mb__after_netif_stop_queue();
6448 * but since that doesn't exist yet, just open code it. */
6449 smp_mb();
6450
6451 /* We need to check again in a case another CPU has just
6452 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006453 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006454 return -EBUSY;
6455
6456 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006457 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006458 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006459 return 0;
6460}
6461
Alexander Duyck82d4e462011-06-11 01:44:58 +00006462static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006463{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006464 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006465 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006466 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006467}
6468
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006469static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6470{
6471 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006472 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6473 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006474#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006475 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006476
John Fastabende5b64632011-03-08 03:44:52 +00006477 if (((protocol == htons(ETH_P_FCOE)) ||
6478 (protocol == htons(ETH_P_FIP))) &&
6479 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6480 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6481 txq += adapter->ring_feature[RING_F_FCOE].mask;
6482 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006483 }
6484#endif
6485
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006486 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6487 while (unlikely(txq >= dev->real_num_tx_queues))
6488 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006489 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006490 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006491
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006492 return skb_tx_hash(dev, skb);
6493}
6494
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006495netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006496 struct ixgbe_adapter *adapter,
6497 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006498{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006499 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006500 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006501 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006502#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6503 unsigned short f;
6504#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006505 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006506 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006507 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006508
Alexander Duycka535c302011-05-27 05:31:52 +00006509 /*
6510 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6511 * + 1 desc for skb_head_len/IXGBE_MAX_DATA_PER_TXD,
6512 * + 2 desc gap to keep tail from touching head,
6513 * + 1 desc for context descriptor,
6514 * otherwise try next time
6515 */
6516#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6517 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6518 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6519#else
6520 count += skb_shinfo(skb)->nr_frags;
6521#endif
6522 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6523 tx_ring->tx_stats.tx_busy++;
6524 return NETDEV_TX_BUSY;
6525 }
6526
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006527#ifdef CONFIG_PCI_IOV
6528 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6529 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6530
6531#endif
Alexander Duyck66f32a82011-06-29 05:43:22 +00006532 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006533 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006534 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6535 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6536 /* else if it is a SW VLAN check the next protocol and store the tag */
6537 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6538 struct vlan_hdr *vhdr, _vhdr;
6539 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6540 if (!vhdr)
6541 goto out_drop;
6542
6543 protocol = vhdr->h_vlan_encapsulated_proto;
6544 tx_flags |= ntohs(vhdr->h_vlan_TCI) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6545 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006546 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006547
Alexander Duyck66f32a82011-06-29 05:43:22 +00006548 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006549 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6550 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006551 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6552 tx_flags |= tx_ring->dcb_tc <<
6553 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6554 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6555 struct vlan_ethhdr *vhdr;
6556 if (skb_header_cloned(skb) &&
6557 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6558 goto out_drop;
6559 vhdr = (struct vlan_ethhdr *)skb->data;
6560 vhdr->h_vlan_TCI = htons(tx_flags >>
6561 IXGBE_TX_FLAGS_VLAN_SHIFT);
6562 } else {
6563 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6564 }
6565 }
Alexander Duycka535c302011-05-27 05:31:52 +00006566
Alexander Duycka535c302011-05-27 05:31:52 +00006567 /* record the location of the first descriptor for this packet */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006568 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
Alexander Duycka535c302011-05-27 05:31:52 +00006569
Yi Zoueacd73f2009-05-13 13:11:06 +00006570#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006571 /* setup tx offload for FCoE */
6572 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6573 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006574 tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
6575 if (tso < 0)
6576 goto out_drop;
6577 else if (tso)
Alexander Duyck66f32a82011-06-29 05:43:22 +00006578 tx_flags |= IXGBE_TX_FLAGS_FSO |
6579 IXGBE_TX_FLAGS_FCOE;
6580 else
6581 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Auke Kok9a799d72007-09-15 14:07:45 -07006582
Alexander Duyck66f32a82011-06-29 05:43:22 +00006583 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006584 }
Auke Kok9a799d72007-09-15 14:07:45 -07006585
Auke Kok9a799d72007-09-15 14:07:45 -07006586#endif /* IXGBE_FCOE */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006587 /* setup IPv4/IPv6 offloads */
6588 if (protocol == __constant_htons(ETH_P_IP))
6589 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006590
Alexander Duyck66f32a82011-06-29 05:43:22 +00006591 tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
6592 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006593 goto out_drop;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006594 else if (tso)
6595 tx_flags |= IXGBE_TX_FLAGS_TSO;
6596 else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
6597 tx_flags |= IXGBE_TX_FLAGS_CSUM;
6598
6599 /* add the ATR filter if ATR is on */
6600 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6601 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
6602
6603#ifdef IXGBE_FCOE
6604xmit_fcoe:
6605#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006606 ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);
6607
6608 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006609
6610 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006611
6612out_drop:
6613 dev_kfree_skb_any(skb);
6614 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006615}
6616
6617static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6618{
6619 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6620 struct ixgbe_ring *tx_ring;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006621
Auke Kok9a799d72007-09-15 14:07:45 -07006622 tx_ring = adapter->tx_ring[skb->queue_mapping];
6623 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6624}
6625
6626/**
6627 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006628 * @netdev: network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07006629 * @p: pointer to an address structure
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006630 *
Auke Kok9a799d72007-09-15 14:07:45 -07006631 * Returns 0 on success, negative on failure
6632 **/
6633static int ixgbe_set_mac(struct net_device *netdev, void *p)
6634{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006635 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6636 struct ixgbe_hw *hw = &adapter->hw;
6637 struct sockaddr *addr = p;
6638
6639 if (!is_valid_ether_addr(addr->sa_data))
6640 return -EADDRNOTAVAIL;
6641
6642 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6643 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6644
6645 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6646 IXGBE_RAH_AV);
6647
6648 return 0;
6649}
6650
6651static int
6652ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6653{
6654 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6655 struct ixgbe_hw *hw = &adapter->hw;
6656 u16 value;
6657 int rc;
6658
6659 if (prtad != hw->phy.mdio.prtad)
6660 return -EINVAL;
6661 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6662 if (!rc)
6663 rc = value;
6664 return rc;
6665}
6666
6667static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6668 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006669{
6670 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00006671 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006672
6673 if (prtad != hw->phy.mdio.prtad)
6674 return -EINVAL;
6675 return hw->phy.ops.write_reg(hw, addr, devad, value);
6676}
6677
6678static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6679{
6680 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6681
6682 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6683}
6684
6685/**
6686 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6687 * netdev->dev_addrs
6688 * @netdev: network interface device structure
6689 *
6690 * Returns non-zero on failure
6691 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00006692static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006693{
6694 int err = 0;
6695 struct ixgbe_adapter *adapter = netdev_priv(dev);
6696 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6697
6698 if (is_valid_ether_addr(mac->san_addr)) {
6699 rtnl_lock();
6700 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6701 rtnl_unlock();
6702 }
6703 return err;
6704}
6705
6706/**
6707 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6708 * netdev->dev_addrs
6709 * @netdev: network interface device structure
6710 *
Auke Kok9a799d72007-09-15 14:07:45 -07006711 * Returns non-zero on failure
6712 **/
6713static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6714{
6715 int err = 0;
6716 struct ixgbe_adapter *adapter = netdev_priv(dev);
6717 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6718
6719 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006720 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07006721 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006722 rtnl_unlock();
6723 }
6724 return err;
6725}
Auke Kok9a799d72007-09-15 14:07:45 -07006726
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006727#ifdef CONFIG_NET_POLL_CONTROLLER
6728/*
6729 * Polling 'interrupt' - used by things like netconsole to send skbs
6730 * without having to re-enable interrupts. It's not called while
6731 * the interrupt routine is executing.
6732 */
6733static void ixgbe_netpoll(struct net_device *netdev)
6734{
6735 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006736 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006737
6738 /* if interface is down do nothing */
6739 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006740 return;
6741
6742 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08006743 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006744 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00006745 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006746 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00006747 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006748 }
6749 } else {
6750 ixgbe_intr(adapter->pdev->irq, netdev);
6751 }
6752 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
6753}
6754#endif
6755
Eric Dumazetde1036b2010-10-20 23:00:04 +00006756static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6757 struct rtnl_link_stats64 *stats)
6758{
6759 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6760 int i;
6761
Eric Dumazet1a515022010-11-16 19:26:42 -08006762 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006763 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006764 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006765 u64 bytes, packets;
6766 unsigned int start;
6767
Eric Dumazet1a515022010-11-16 19:26:42 -08006768 if (ring) {
6769 do {
6770 start = u64_stats_fetch_begin_bh(&ring->syncp);
6771 packets = ring->stats.packets;
6772 bytes = ring->stats.bytes;
6773 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6774 stats->rx_packets += packets;
6775 stats->rx_bytes += bytes;
6776 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006777 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006778
6779 for (i = 0; i < adapter->num_tx_queues; i++) {
6780 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6781 u64 bytes, packets;
6782 unsigned int start;
6783
6784 if (ring) {
6785 do {
6786 start = u64_stats_fetch_begin_bh(&ring->syncp);
6787 packets = ring->stats.packets;
6788 bytes = ring->stats.bytes;
6789 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6790 stats->tx_packets += packets;
6791 stats->tx_bytes += bytes;
6792 }
6793 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006794 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006795 /* following stats updated by ixgbe_watchdog_task() */
6796 stats->multicast = netdev->stats.multicast;
6797 stats->rx_errors = netdev->stats.rx_errors;
6798 stats->rx_length_errors = netdev->stats.rx_length_errors;
6799 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6800 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6801 return stats;
6802}
6803
John Fastabend8b1c0b22011-05-03 02:26:48 +00006804/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6805 * #adapter: pointer to ixgbe_adapter
6806 * @tc: number of traffic classes currently enabled
6807 *
6808 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6809 * 802.1Q priority maps to a packet buffer that exists.
6810 */
6811static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6812{
6813 struct ixgbe_hw *hw = &adapter->hw;
6814 u32 reg, rsave;
6815 int i;
6816
6817 /* 82598 have a static priority to TC mapping that can not
6818 * be changed so no validation is needed.
6819 */
6820 if (hw->mac.type == ixgbe_mac_82598EB)
6821 return;
6822
6823 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6824 rsave = reg;
6825
6826 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6827 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6828
6829 /* If up2tc is out of bounds default to zero */
6830 if (up2tc > tc)
6831 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6832 }
6833
6834 if (reg != rsave)
6835 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6836
6837 return;
6838}
6839
6840
6841/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
6842 * classes.
6843 *
6844 * @netdev: net device to configure
6845 * @tc: number of traffic classes to enable
6846 */
6847int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6848{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006849 struct ixgbe_adapter *adapter = netdev_priv(dev);
6850 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006851
John Fastabende7589ea2011-07-18 22:38:36 +00006852 /* Multiple traffic classes requires multiple queues */
6853 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6854 e_err(drv, "Enable failed, needs MSI-X\n");
6855 return -EINVAL;
6856 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00006857
6858 /* Hardware supports up to 8 traffic classes */
6859 if (tc > MAX_TRAFFIC_CLASS ||
6860 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
6861 return -EINVAL;
6862
6863 /* Hardware has to reinitialize queues and interrupts to
6864 * match packet buffer alignment. Unfortunantly, the
6865 * hardware is not flexible enough to do this dynamically.
6866 */
6867 if (netif_running(dev))
6868 ixgbe_close(dev);
6869 ixgbe_clear_interrupt_scheme(adapter);
6870
John Fastabende7589ea2011-07-18 22:38:36 +00006871 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006872 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00006873 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
6874
6875 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
6876 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6877
6878 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6879 adapter->hw.fc.requested_mode = ixgbe_fc_none;
6880 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006881 netdev_reset_tc(dev);
6882
John Fastabende7589ea2011-07-18 22:38:36 +00006883 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6884
6885 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
6886 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6887
6888 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6889 adapter->dcb_cfg.pfc_mode_enable = false;
6890 }
6891
John Fastabend8b1c0b22011-05-03 02:26:48 +00006892 ixgbe_init_interrupt_scheme(adapter);
6893 ixgbe_validate_rtr(adapter, tc);
6894 if (netif_running(dev))
6895 ixgbe_open(dev);
6896
6897 return 0;
6898}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006899
Don Skidmore082757a2011-07-21 05:55:00 +00006900void ixgbe_do_reset(struct net_device *netdev)
6901{
6902 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6903
6904 if (netif_running(netdev))
6905 ixgbe_reinit_locked(adapter);
6906 else
6907 ixgbe_reset(adapter);
6908}
6909
6910static u32 ixgbe_fix_features(struct net_device *netdev, u32 data)
6911{
6912 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6913
6914#ifdef CONFIG_DCB
6915 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6916 data &= ~NETIF_F_HW_VLAN_RX;
6917#endif
6918
6919 /* return error if RXHASH is being enabled when RSS is not supported */
6920 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
6921 data &= ~NETIF_F_RXHASH;
6922
6923 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6924 if (!(data & NETIF_F_RXCSUM))
6925 data &= ~NETIF_F_LRO;
6926
6927 /* Turn off LRO if not RSC capable or invalid ITR settings */
6928 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
6929 data &= ~NETIF_F_LRO;
6930 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
6931 (adapter->rx_itr_setting != 1 &&
6932 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
6933 data &= ~NETIF_F_LRO;
6934 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
6935 }
6936
6937 return data;
6938}
6939
6940static int ixgbe_set_features(struct net_device *netdev, u32 data)
6941{
6942 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6943 bool need_reset = false;
6944
6945 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6946 if (!(data & NETIF_F_RXCSUM))
6947 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
6948 else
6949 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
6950
6951 /* Make sure RSC matches LRO, reset if change */
6952 if (!!(data & NETIF_F_LRO) !=
6953 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6954 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
6955 switch (adapter->hw.mac.type) {
6956 case ixgbe_mac_X540:
6957 case ixgbe_mac_82599EB:
6958 need_reset = true;
6959 break;
6960 default:
6961 break;
6962 }
6963 }
6964
6965 /*
6966 * Check if Flow Director n-tuple support was enabled or disabled. If
6967 * the state changed, we need to reset.
6968 */
6969 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
6970 /* turn off ATR, enable perfect filters and reset */
6971 if (data & NETIF_F_NTUPLE) {
6972 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6973 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6974 need_reset = true;
6975 }
6976 } else if (!(data & NETIF_F_NTUPLE)) {
6977 /* turn off Flow Director, set ATR and reset */
6978 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6979 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
6980 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
6981 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6982 need_reset = true;
6983 }
6984
6985 if (need_reset)
6986 ixgbe_do_reset(netdev);
6987
6988 return 0;
6989
6990}
6991
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006992static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006993 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006994 .ndo_stop = ixgbe_close,
6995 .ndo_start_xmit = ixgbe_xmit_frame,
6996 .ndo_select_queue = ixgbe_select_queue,
6997 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006998 .ndo_validate_addr = eth_validate_addr,
6999 .ndo_set_mac_address = ixgbe_set_mac,
7000 .ndo_change_mtu = ixgbe_change_mtu,
7001 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007002 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7003 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007004 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007005 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7006 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7007 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7008 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007009 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007010 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007011#ifdef CONFIG_NET_POLL_CONTROLLER
7012 .ndo_poll_controller = ixgbe_netpoll,
7013#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007014#ifdef IXGBE_FCOE
7015 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007016 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007017 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007018 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7019 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007020 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007021#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007022 .ndo_set_features = ixgbe_set_features,
7023 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007024};
7025
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007026static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7027 const struct ixgbe_info *ii)
7028{
7029#ifdef CONFIG_PCI_IOV
7030 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007031
Greg Rosec6bda302011-08-24 02:37:55 +00007032 if (hw->mac.type == ixgbe_mac_82598EB)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007033 return;
7034
7035 /* The 82599 supports up to 64 VFs per physical function
7036 * but this implementation limits allocation to 63 so that
7037 * basic networking resources are still available to the
7038 * physical function
7039 */
7040 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
Greg Rosec6bda302011-08-24 02:37:55 +00007041 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007042#endif /* CONFIG_PCI_IOV */
7043}
7044
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007045/**
Auke Kok9a799d72007-09-15 14:07:45 -07007046 * ixgbe_probe - Device Initialization Routine
7047 * @pdev: PCI device information struct
7048 * @ent: entry in ixgbe_pci_tbl
7049 *
7050 * Returns 0 on success, negative on failure
7051 *
7052 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7053 * The OS initialization, configuring of the adapter private structure,
7054 * and a hardware reset occur.
7055 **/
7056static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007057 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007058{
7059 struct net_device *netdev;
7060 struct ixgbe_adapter *adapter = NULL;
7061 struct ixgbe_hw *hw;
7062 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007063 static int cards_found;
7064 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007065 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007066 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007067#ifdef IXGBE_FCOE
7068 u16 device_caps;
7069#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007070 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007071
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007072 /* Catch broken hardware that put the wrong VF device ID in
7073 * the PCIe SR-IOV capability.
7074 */
7075 if (pdev->is_virtfn) {
7076 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7077 pci_name(pdev), pdev->vendor, pdev->device);
7078 return -EINVAL;
7079 }
7080
gouji-new9ce77662009-05-06 10:44:45 +00007081 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007082 if (err)
7083 return err;
7084
Nick Nunley1b507732010-04-27 13:10:27 +00007085 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7086 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007087 pci_using_dac = 1;
7088 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007089 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007090 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007091 err = dma_set_coherent_mask(&pdev->dev,
7092 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007093 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007094 dev_err(&pdev->dev,
7095 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007096 goto err_dma;
7097 }
7098 }
7099 pci_using_dac = 0;
7100 }
7101
gouji-new9ce77662009-05-06 10:44:45 +00007102 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007103 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007104 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007105 dev_err(&pdev->dev,
7106 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007107 goto err_pci_reg;
7108 }
7109
Frans Pop19d5afd2009-10-02 10:04:12 -07007110 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007111
Auke Kok9a799d72007-09-15 14:07:45 -07007112 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007113 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007114
John Fastabende901acd2011-04-26 07:26:08 +00007115#ifdef CONFIG_IXGBE_DCB
7116 indices *= MAX_TRAFFIC_CLASS;
7117#endif
7118
John Fastabendc85a2612010-02-25 23:15:21 +00007119 if (ii->mac == ixgbe_mac_82598EB)
7120 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7121 else
7122 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7123
John Fastabende901acd2011-04-26 07:26:08 +00007124#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007125 indices += min_t(unsigned int, num_possible_cpus(),
7126 IXGBE_MAX_FCOE_INDICES);
7127#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007128 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007129 if (!netdev) {
7130 err = -ENOMEM;
7131 goto err_alloc_etherdev;
7132 }
7133
Auke Kok9a799d72007-09-15 14:07:45 -07007134 SET_NETDEV_DEV(netdev, &pdev->dev);
7135
Auke Kok9a799d72007-09-15 14:07:45 -07007136 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007137 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007138
7139 adapter->netdev = netdev;
7140 adapter->pdev = pdev;
7141 hw = &adapter->hw;
7142 hw->back = adapter;
7143 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7144
Jeff Kirsher05857982008-09-11 19:57:00 -07007145 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007146 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007147 if (!hw->hw_addr) {
7148 err = -EIO;
7149 goto err_ioremap;
7150 }
7151
7152 for (i = 1; i <= 5; i++) {
7153 if (pci_resource_len(pdev, i) == 0)
7154 continue;
7155 }
7156
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007157 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007158 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007159 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007160 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007161
Auke Kok9a799d72007-09-15 14:07:45 -07007162 adapter->bd_number = cards_found;
7163
Auke Kok9a799d72007-09-15 14:07:45 -07007164 /* Setup hw api */
7165 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007166 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007167
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007168 /* EEPROM */
7169 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7170 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7171 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7172 if (!(eec & (1 << 8)))
7173 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7174
7175 /* PHY */
7176 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007177 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007178 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7179 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7180 hw->phy.mdio.mmds = 0;
7181 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7182 hw->phy.mdio.dev = netdev;
7183 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7184 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007185
Don Skidmore8ca783a2009-05-26 20:40:47 -07007186 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007187
7188 /* setup the private structure */
7189 err = ixgbe_sw_init(adapter);
7190 if (err)
7191 goto err_sw_init;
7192
Don Skidmoree86bff02010-02-11 04:14:08 +00007193 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007194 switch (adapter->hw.mac.type) {
7195 case ixgbe_mac_82599EB:
7196 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007197 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007198 break;
7199 default:
7200 break;
7201 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007202
Don Skidmorebf069c92009-05-07 10:39:54 +00007203 /*
7204 * If there is a fan on this device and it has failed log the
7205 * failure.
7206 */
7207 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7208 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7209 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007210 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007211 }
7212
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007213 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007214 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007215 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007216 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007217 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7218 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007219 err = 0;
7220 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007221 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007222 "module type was detected.\n");
7223 e_dev_err("Reload the driver after installing a supported "
7224 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007225 goto err_sw_init;
7226 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007227 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007228 goto err_sw_init;
7229 }
7230
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007231 ixgbe_probe_vf(adapter, ii);
7232
Emil Tantilov396e7992010-07-01 20:05:12 +00007233 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007234 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007235 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007236 NETIF_F_HW_VLAN_TX |
7237 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007238 NETIF_F_HW_VLAN_FILTER |
7239 NETIF_F_TSO |
7240 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007241 NETIF_F_RXHASH |
7242 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007243
Don Skidmore082757a2011-07-21 05:55:00 +00007244 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007245
Don Skidmore58be7662011-04-12 09:42:11 +00007246 switch (adapter->hw.mac.type) {
7247 case ixgbe_mac_82599EB:
7248 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007249 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007250 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7251 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007252 break;
7253 default:
7254 break;
7255 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007256
Jeff Kirsherad31c402008-06-05 04:05:30 -07007257 netdev->vlan_features |= NETIF_F_TSO;
7258 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007259 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007260 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007261 netdev->vlan_features |= NETIF_F_SG;
7262
Jiri Pirko01789342011-08-16 06:29:00 +00007263 netdev->priv_flags |= IFF_UNICAST_FLT;
7264
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007265 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7266 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7267 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007268
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007269#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007270 netdev->dcbnl_ops = &dcbnl_ops;
7271#endif
7272
Yi Zoueacd73f2009-05-13 13:11:06 +00007273#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007274 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007275 if (hw->mac.ops.get_device_caps) {
7276 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007277 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7278 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007279 }
7280 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007281 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7282 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7283 netdev->vlan_features |= NETIF_F_FSO;
7284 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7285 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007286#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007287 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007288 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007289 netdev->vlan_features |= NETIF_F_HIGHDMA;
7290 }
Auke Kok9a799d72007-09-15 14:07:45 -07007291
Don Skidmore082757a2011-07-21 05:55:00 +00007292 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7293 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007294 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007295 netdev->features |= NETIF_F_LRO;
7296
Auke Kok9a799d72007-09-15 14:07:45 -07007297 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007298 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007299 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007300 err = -EIO;
7301 goto err_eeprom;
7302 }
7303
7304 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7305 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7306
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007307 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007308 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007309 err = -EIO;
7310 goto err_eeprom;
7311 }
7312
Don Skidmorec6ecf392010-12-03 03:31:51 +00007313 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7314 if (hw->mac.ops.disable_tx_laser &&
7315 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007316 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007317 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007318 hw->mac.ops.disable_tx_laser(hw);
7319
Alexander Duyck70864002011-04-27 09:13:56 +00007320 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7321 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007322
Alexander Duyck70864002011-04-27 09:13:56 +00007323 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7324 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007325
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007326 err = ixgbe_init_interrupt_scheme(adapter);
7327 if (err)
7328 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007329
Don Skidmore082757a2011-07-21 05:55:00 +00007330 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7331 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007332 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007333 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007334
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007335 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007336 case IXGBE_DEV_ID_82599_SFP:
7337 /* Only this subdevice supports WOL */
7338 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007339 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007340 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007341 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7342 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007343 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007344 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007345 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007346 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007347 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007348 break;
7349 default:
7350 adapter->wol = 0;
7351 break;
7352 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007353 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7354
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007355 /* pick up the PCI bus settings for reporting later */
7356 hw->mac.ops.get_bus_info(hw);
7357
Auke Kok9a799d72007-09-15 14:07:45 -07007358 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007359 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007360 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7361 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007362 "Unknown"),
7363 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7364 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7365 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7366 "Unknown"),
7367 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007368
7369 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7370 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007371 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007372 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007373 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007374 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007375 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007376 else
Don Skidmore289700db2010-12-03 03:32:58 +00007377 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7378 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007379
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007380 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007381 e_dev_warn("PCI-Express bandwidth available for this card is "
7382 "not sufficient for optimal performance.\n");
7383 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7384 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007385 }
7386
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007387 /* save off EEPROM version number */
7388 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7389
Auke Kok9a799d72007-09-15 14:07:45 -07007390 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007391 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007392
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007393 if (err == IXGBE_ERR_EEPROM_VERSION) {
7394 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007395 e_dev_warn("This device is a pre-production adapter/LOM. "
7396 "Please be aware there may be issues associated "
7397 "with your hardware. If you are experiencing "
7398 "problems please contact your Intel or hardware "
7399 "representative who provided you with this "
7400 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007401 }
Auke Kok9a799d72007-09-15 14:07:45 -07007402 strcpy(netdev->name, "eth%d");
7403 err = register_netdev(netdev);
7404 if (err)
7405 goto err_register;
7406
Jesse Brandeburg54386462009-04-17 20:44:27 +00007407 /* carrier off reporting is important to ethtool even BEFORE open */
7408 netif_carrier_off(netdev);
7409
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007410#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007411 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007412 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007413 ixgbe_setup_dca(adapter);
7414 }
7415#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007416 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007417 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007418 for (i = 0; i < adapter->num_vfs; i++)
7419 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7420 }
7421
Emil Tantilov9612de92011-05-07 07:40:20 +00007422 /* Inform firmware of driver version */
7423 if (hw->mac.ops.set_fw_drv_ver)
Don Skidmorea38a1042011-05-20 03:05:14 +00007424 hw->mac.ops.set_fw_drv_ver(hw, MAJ, MIN, BUILD,
7425 FW_CEM_UNUSED_VER);
Emil Tantilov9612de92011-05-07 07:40:20 +00007426
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007427 /* add san mac addr to netdev */
7428 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007429
Emil Tantilov849c4542010-06-03 16:53:41 +00007430 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007431 cards_found++;
7432 return 0;
7433
7434err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007435 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007436 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007437err_sw_init:
7438err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007439 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7440 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007441 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007442 iounmap(hw->hw_addr);
7443err_ioremap:
7444 free_netdev(netdev);
7445err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007446 pci_release_selected_regions(pdev,
7447 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007448err_pci_reg:
7449err_dma:
7450 pci_disable_device(pdev);
7451 return err;
7452}
7453
7454/**
7455 * ixgbe_remove - Device Removal Routine
7456 * @pdev: PCI device information struct
7457 *
7458 * ixgbe_remove is called by the PCI subsystem to alert the driver
7459 * that it should release a PCI device. The could be caused by a
7460 * Hot-Plug event, or because the driver is going to be removed from
7461 * memory.
7462 **/
7463static void __devexit ixgbe_remove(struct pci_dev *pdev)
7464{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007465 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7466 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007467
7468 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007469 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007470
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007471#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007472 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7473 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7474 dca_remove_requester(&pdev->dev);
7475 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7476 }
7477
7478#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007479#ifdef IXGBE_FCOE
7480 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7481 ixgbe_cleanup_fcoe(adapter);
7482
7483#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007484
7485 /* remove the added san mac */
7486 ixgbe_del_sanmac_netdev(netdev);
7487
Donald Skidmorec4900be2008-11-20 21:11:42 -08007488 if (netdev->reg_state == NETREG_REGISTERED)
7489 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007490
Greg Rosec6bda302011-08-24 02:37:55 +00007491 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7492 if (!(ixgbe_check_vf_assignment(adapter)))
7493 ixgbe_disable_sriov(adapter);
7494 else
7495 e_dev_warn("Unloading driver while VFs are assigned "
7496 "- VFs will not be deallocated\n");
7497 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007498
Alexander Duyck7a921c92009-05-06 10:43:28 +00007499 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007500
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007501 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007502
7503 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007504 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007505 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007506
Emil Tantilov849c4542010-06-03 16:53:41 +00007507 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007508
Auke Kok9a799d72007-09-15 14:07:45 -07007509 free_netdev(netdev);
7510
Frans Pop19d5afd2009-10-02 10:04:12 -07007511 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007512
Auke Kok9a799d72007-09-15 14:07:45 -07007513 pci_disable_device(pdev);
7514}
7515
7516/**
7517 * ixgbe_io_error_detected - called when PCI error is detected
7518 * @pdev: Pointer to PCI device
7519 * @state: The current pci connection state
7520 *
7521 * This function is called after a PCI bus error affecting
7522 * this device has been detected.
7523 */
7524static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007525 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007526{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007527 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7528 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007529
7530 netif_device_detach(netdev);
7531
Breno Leitao3044b8d2009-05-06 10:44:26 +00007532 if (state == pci_channel_io_perm_failure)
7533 return PCI_ERS_RESULT_DISCONNECT;
7534
Auke Kok9a799d72007-09-15 14:07:45 -07007535 if (netif_running(netdev))
7536 ixgbe_down(adapter);
7537 pci_disable_device(pdev);
7538
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007539 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007540 return PCI_ERS_RESULT_NEED_RESET;
7541}
7542
7543/**
7544 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7545 * @pdev: Pointer to PCI device
7546 *
7547 * Restart the card from scratch, as if from a cold-boot.
7548 */
7549static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7550{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007551 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007552 pci_ers_result_t result;
7553 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007554
gouji-new9ce77662009-05-06 10:44:45 +00007555 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007556 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007557 result = PCI_ERS_RESULT_DISCONNECT;
7558 } else {
7559 pci_set_master(pdev);
7560 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007561 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007562
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007563 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007564
7565 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007566 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007567 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007568 }
Auke Kok9a799d72007-09-15 14:07:45 -07007569
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007570 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7571 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007572 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7573 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007574 /* non-fatal, continue */
7575 }
Auke Kok9a799d72007-09-15 14:07:45 -07007576
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007577 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007578}
7579
7580/**
7581 * ixgbe_io_resume - called when traffic can start flowing again.
7582 * @pdev: Pointer to PCI device
7583 *
7584 * This callback is called when the error recovery driver tells us that
7585 * its OK to resume normal operation.
7586 */
7587static void ixgbe_io_resume(struct pci_dev *pdev)
7588{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007589 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7590 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007591
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007592 if (netif_running(netdev))
7593 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007594
7595 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007596}
7597
7598static struct pci_error_handlers ixgbe_err_handler = {
7599 .error_detected = ixgbe_io_error_detected,
7600 .slot_reset = ixgbe_io_slot_reset,
7601 .resume = ixgbe_io_resume,
7602};
7603
7604static struct pci_driver ixgbe_driver = {
7605 .name = ixgbe_driver_name,
7606 .id_table = ixgbe_pci_tbl,
7607 .probe = ixgbe_probe,
7608 .remove = __devexit_p(ixgbe_remove),
7609#ifdef CONFIG_PM
7610 .suspend = ixgbe_suspend,
7611 .resume = ixgbe_resume,
7612#endif
7613 .shutdown = ixgbe_shutdown,
7614 .err_handler = &ixgbe_err_handler
7615};
7616
7617/**
7618 * ixgbe_init_module - Driver Registration Routine
7619 *
7620 * ixgbe_init_module is the first routine called when the driver is
7621 * loaded. All it does is register with the PCI subsystem.
7622 **/
7623static int __init ixgbe_init_module(void)
7624{
7625 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007626 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007627 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007628
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007629#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007630 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007631#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007632
Auke Kok9a799d72007-09-15 14:07:45 -07007633 ret = pci_register_driver(&ixgbe_driver);
7634 return ret;
7635}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007636
Auke Kok9a799d72007-09-15 14:07:45 -07007637module_init(ixgbe_init_module);
7638
7639/**
7640 * ixgbe_exit_module - Driver Exit Cleanup Routine
7641 *
7642 * ixgbe_exit_module is called just before the driver is removed
7643 * from memory.
7644 **/
7645static void __exit ixgbe_exit_module(void)
7646{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007647#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007648 dca_unregister_notify(&dca_notifier);
7649#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007650 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007651 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007652}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007653
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007654#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007655static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007656 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007657{
7658 int ret_val;
7659
7660 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007661 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007662
7663 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7664}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007665
Alexander Duyckb4533682009-03-31 21:32:42 +00007666#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007667
Auke Kok9a799d72007-09-15 14:07:45 -07007668module_exit(ixgbe_exit_module);
7669
7670/* ixgbe_main.c */