blob: e177b5d061fedb431f725f43a68da0c377bf8e31 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000038#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070041#include <net/checksum.h>
42#include <net/ip6_checksum.h>
43#include <linux/ethtool.h>
44#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000046#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070047
48#include "ixgbe.h"
49#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000050#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000051#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070052
53char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070054static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000055 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000056#define MAJ 3
Don Skidmorec89c7112011-04-14 07:40:11 +000057#define MIN 3
58#define BUILD 8
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000059#define KFIX 2
60#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
61 __stringify(BUILD) "-k" __stringify(KFIX)
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070062const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000063static const char ixgbe_copyright[] =
64 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070065
66static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070067 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000068 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080069 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070070};
71
72/* ixgbe_pci_tbl - PCI Device ID Table
73 *
74 * Wildcard entries (PCI_ANY_ID) should come last
75 * Last entry must be all 0s
76 *
77 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
78 * Class, Class Mask, private data (not used) }
79 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000080static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070086 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
88 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
90 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070092 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
94 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
96 board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
98 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
100 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -0800101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
102 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
104 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
106 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
108 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
110 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
112 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
114 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
116 board_82599 },
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
118 board_82599 },
Don Skidmoredbffcb22010-12-03 03:32:34 +0000119 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
120 board_82599 },
121 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
122 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700123 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
124 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000125 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
126 board_82599 },
Don Skidmoreb93a2222010-11-16 19:27:17 -0800127 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
Don Skidmored9946532010-12-09 06:55:19 +0000128 board_X540 },
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000129 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2),
130 board_82599 },
Don Skidmore4f6290c2011-05-14 06:36:35 +0000131 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS),
132 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700133
134 /* required last entry */
135 {0, }
136};
137MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
138
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400139#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800140static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000141 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800142static struct notifier_block dca_notifier = {
143 .notifier_call = ixgbe_notify_dca,
144 .next = NULL,
145 .priority = 0
146};
147#endif
148
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000149#ifdef CONFIG_PCI_IOV
150static unsigned int max_vfs;
151module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000152MODULE_PARM_DESC(max_vfs,
153 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000154#endif /* CONFIG_PCI_IOV */
155
Auke Kok9a799d72007-09-15 14:07:45 -0700156MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
157MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
158MODULE_LICENSE("GPL");
159MODULE_VERSION(DRV_VERSION);
160
161#define DEFAULT_DEBUG_LEVEL_SHIFT 3
162
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000163static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
164{
165 struct ixgbe_hw *hw = &adapter->hw;
166 u32 gcr;
167 u32 gpie;
168 u32 vmdctl;
169
170#ifdef CONFIG_PCI_IOV
171 /* disable iov and allow time for transactions to clear */
172 pci_disable_sriov(adapter->pdev);
173#endif
174
175 /* turn off device IOV mode */
176 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
177 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
178 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
179 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
180 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
181 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
182
183 /* set default pool back to 0 */
184 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
185 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
186 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
187
188 /* take a breather then clean up driver data */
189 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000190
191 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000192 adapter->vfinfo = NULL;
193
194 adapter->num_vfs = 0;
195 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
196}
197
Alexander Duyck70864002011-04-27 09:13:56 +0000198static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
199{
200 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
201 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
202 schedule_work(&adapter->service_task);
203}
204
205static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
206{
207 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
208
209 /* flush memory to make sure state is correct before next watchog */
210 smp_mb__before_clear_bit();
211 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
212}
213
Taku Izumidcd79ae2010-04-27 14:39:53 +0000214struct ixgbe_reg_info {
215 u32 ofs;
216 char *name;
217};
218
219static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
220
221 /* General Registers */
222 {IXGBE_CTRL, "CTRL"},
223 {IXGBE_STATUS, "STATUS"},
224 {IXGBE_CTRL_EXT, "CTRL_EXT"},
225
226 /* Interrupt Registers */
227 {IXGBE_EICR, "EICR"},
228
229 /* RX Registers */
230 {IXGBE_SRRCTL(0), "SRRCTL"},
231 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
232 {IXGBE_RDLEN(0), "RDLEN"},
233 {IXGBE_RDH(0), "RDH"},
234 {IXGBE_RDT(0), "RDT"},
235 {IXGBE_RXDCTL(0), "RXDCTL"},
236 {IXGBE_RDBAL(0), "RDBAL"},
237 {IXGBE_RDBAH(0), "RDBAH"},
238
239 /* TX Registers */
240 {IXGBE_TDBAL(0), "TDBAL"},
241 {IXGBE_TDBAH(0), "TDBAH"},
242 {IXGBE_TDLEN(0), "TDLEN"},
243 {IXGBE_TDH(0), "TDH"},
244 {IXGBE_TDT(0), "TDT"},
245 {IXGBE_TXDCTL(0), "TXDCTL"},
246
247 /* List Terminator */
248 {}
249};
250
251
252/*
253 * ixgbe_regdump - register printout routine
254 */
255static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
256{
257 int i = 0, j = 0;
258 char rname[16];
259 u32 regs[64];
260
261 switch (reginfo->ofs) {
262 case IXGBE_SRRCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
265 break;
266 case IXGBE_DCA_RXCTRL(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
269 break;
270 case IXGBE_RDLEN(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
273 break;
274 case IXGBE_RDH(0):
275 for (i = 0; i < 64; i++)
276 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
277 break;
278 case IXGBE_RDT(0):
279 for (i = 0; i < 64; i++)
280 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
281 break;
282 case IXGBE_RXDCTL(0):
283 for (i = 0; i < 64; i++)
284 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
285 break;
286 case IXGBE_RDBAL(0):
287 for (i = 0; i < 64; i++)
288 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
289 break;
290 case IXGBE_RDBAH(0):
291 for (i = 0; i < 64; i++)
292 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
293 break;
294 case IXGBE_TDBAL(0):
295 for (i = 0; i < 64; i++)
296 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
297 break;
298 case IXGBE_TDBAH(0):
299 for (i = 0; i < 64; i++)
300 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
301 break;
302 case IXGBE_TDLEN(0):
303 for (i = 0; i < 64; i++)
304 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
305 break;
306 case IXGBE_TDH(0):
307 for (i = 0; i < 64; i++)
308 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
309 break;
310 case IXGBE_TDT(0):
311 for (i = 0; i < 64; i++)
312 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
313 break;
314 case IXGBE_TXDCTL(0):
315 for (i = 0; i < 64; i++)
316 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
317 break;
318 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000319 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000320 IXGBE_READ_REG(hw, reginfo->ofs));
321 return;
322 }
323
324 for (i = 0; i < 8; i++) {
325 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000326 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000327 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000328 pr_cont(" %08x", regs[i*8+j]);
329 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 }
331
332}
333
334/*
335 * ixgbe_dump - Print registers, tx-rings and rx-rings
336 */
337static void ixgbe_dump(struct ixgbe_adapter *adapter)
338{
339 struct net_device *netdev = adapter->netdev;
340 struct ixgbe_hw *hw = &adapter->hw;
341 struct ixgbe_reg_info *reginfo;
342 int n = 0;
343 struct ixgbe_ring *tx_ring;
344 struct ixgbe_tx_buffer *tx_buffer_info;
345 union ixgbe_adv_tx_desc *tx_desc;
346 struct my_u0 { u64 a; u64 b; } *u0;
347 struct ixgbe_ring *rx_ring;
348 union ixgbe_adv_rx_desc *rx_desc;
349 struct ixgbe_rx_buffer *rx_buffer_info;
350 u32 staterr;
351 int i = 0;
352
353 if (!netif_msg_hw(adapter))
354 return;
355
356 /* Print netdevice Info */
357 if (netdev) {
358 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000359 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000360 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("%-15s %016lX %016lX %016lX\n",
362 netdev->name,
363 netdev->state,
364 netdev->trans_start,
365 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000366 }
367
368 /* Print Registers */
369 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000370 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000371 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
372 reginfo->name; reginfo++) {
373 ixgbe_regdump(hw, reginfo);
374 }
375
376 /* Print TX Ring Summary */
377 if (!netdev || !netif_running(netdev))
378 goto exit;
379
380 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000381 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000382 for (n = 0; n < adapter->num_tx_queues; n++) {
383 tx_ring = adapter->tx_ring[n];
384 tx_buffer_info =
385 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000386 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000387 n, tx_ring->next_to_use, tx_ring->next_to_clean,
388 (u64)tx_buffer_info->dma,
389 tx_buffer_info->length,
390 tx_buffer_info->next_to_watch,
391 (u64)tx_buffer_info->time_stamp);
392 }
393
394 /* Print TX Rings */
395 if (!netif_msg_tx_done(adapter))
396 goto rx_ring_summary;
397
398 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
399
400 /* Transmit Descriptor Formats
401 *
402 * Advanced Transmit Descriptor
403 * +--------------------------------------------------------------+
404 * 0 | Buffer Address [63:0] |
405 * +--------------------------------------------------------------+
406 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
407 * +--------------------------------------------------------------+
408 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
409 */
410
411 for (n = 0; n < adapter->num_tx_queues; n++) {
412 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000413 pr_info("------------------------------------\n");
414 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
415 pr_info("------------------------------------\n");
416 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000417 "[PlPOIdStDDt Ln] [bi->dma ] "
418 "leng ntw timestamp bi->skb\n");
419
420 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000421 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422 tx_buffer_info = &tx_ring->tx_buffer_info[i];
423 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000424 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000425 " %04X %3X %016llX %p", i,
426 le64_to_cpu(u0->a),
427 le64_to_cpu(u0->b),
428 (u64)tx_buffer_info->dma,
429 tx_buffer_info->length,
430 tx_buffer_info->next_to_watch,
431 (u64)tx_buffer_info->time_stamp,
432 tx_buffer_info->skb);
433 if (i == tx_ring->next_to_use &&
434 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000435 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000436 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000437 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000438 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000439 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000440 else
Joe Perchesc7689572010-09-07 21:35:17 +0000441 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000442
443 if (netif_msg_pktdata(adapter) &&
444 tx_buffer_info->dma != 0)
445 print_hex_dump(KERN_INFO, "",
446 DUMP_PREFIX_ADDRESS, 16, 1,
447 phys_to_virt(tx_buffer_info->dma),
448 tx_buffer_info->length, true);
449 }
450 }
451
452 /* Print RX Rings Summary */
453rx_ring_summary:
454 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000455 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000456 for (n = 0; n < adapter->num_rx_queues; n++) {
457 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000458 pr_info("%5d %5X %5X\n",
459 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 }
461
462 /* Print RX Rings */
463 if (!netif_msg_rx_status(adapter))
464 goto exit;
465
466 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
467
468 /* Advanced Receive Descriptor (Read) Format
469 * 63 1 0
470 * +-----------------------------------------------------+
471 * 0 | Packet Buffer Address [63:1] |A0/NSE|
472 * +----------------------------------------------+------+
473 * 8 | Header Buffer Address [63:1] | DD |
474 * +-----------------------------------------------------+
475 *
476 *
477 * Advanced Receive Descriptor (Write-Back) Format
478 *
479 * 63 48 47 32 31 30 21 20 16 15 4 3 0
480 * +------------------------------------------------------+
481 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
482 * | Checksum Ident | | | | Type | Type |
483 * +------------------------------------------------------+
484 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
485 * +------------------------------------------------------+
486 * 63 48 47 32 31 20 19 0
487 */
488 for (n = 0; n < adapter->num_rx_queues; n++) {
489 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000490 pr_info("------------------------------------\n");
491 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
492 pr_info("------------------------------------\n");
493 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000494 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
495 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000496 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000497 "[vl er S cks ln] ---------------- [bi->skb] "
498 "<-- Adv Rx Write-Back format\n");
499
500 for (i = 0; i < rx_ring->count; i++) {
501 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000502 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000503 u0 = (struct my_u0 *)rx_desc;
504 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
505 if (staterr & IXGBE_RXD_STAT_DD) {
506 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000507 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000508 "%016llX ---------------- %p", i,
509 le64_to_cpu(u0->a),
510 le64_to_cpu(u0->b),
511 rx_buffer_info->skb);
512 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000513 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000514 "%016llX %016llX %p", i,
515 le64_to_cpu(u0->a),
516 le64_to_cpu(u0->b),
517 (u64)rx_buffer_info->dma,
518 rx_buffer_info->skb);
519
520 if (netif_msg_pktdata(adapter)) {
521 print_hex_dump(KERN_INFO, "",
522 DUMP_PREFIX_ADDRESS, 16, 1,
523 phys_to_virt(rx_buffer_info->dma),
524 rx_ring->rx_buf_len, true);
525
526 if (rx_ring->rx_buf_len
527 < IXGBE_RXBUFFER_2048)
528 print_hex_dump(KERN_INFO, "",
529 DUMP_PREFIX_ADDRESS, 16, 1,
530 phys_to_virt(
531 rx_buffer_info->page_dma +
532 rx_buffer_info->page_offset
533 ),
534 PAGE_SIZE/2, true);
535 }
536 }
537
538 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000539 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000541 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000542 else
Joe Perchesc7689572010-09-07 21:35:17 +0000543 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000544
545 }
546 }
547
548exit:
549 return;
550}
551
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800552static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
553{
554 u32 ctrl_ext;
555
556 /* Let firmware take over control of h/w */
557 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
558 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000559 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800560}
561
562static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
563{
564 u32 ctrl_ext;
565
566 /* Let firmware know the driver has taken over */
567 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
568 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000569 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800570}
Auke Kok9a799d72007-09-15 14:07:45 -0700571
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000572/*
573 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
574 * @adapter: pointer to adapter struct
575 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
576 * @queue: queue to map the corresponding interrupt to
577 * @msix_vector: the vector to map to the corresponding queue
578 *
579 */
580static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000581 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700582{
583 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000584 struct ixgbe_hw *hw = &adapter->hw;
585 switch (hw->mac.type) {
586 case ixgbe_mac_82598EB:
587 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
588 if (direction == -1)
589 direction = 0;
590 index = (((direction * 64) + queue) >> 2) & 0x1F;
591 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
592 ivar &= ~(0xFF << (8 * (queue & 0x3)));
593 ivar |= (msix_vector << (8 * (queue & 0x3)));
594 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
595 break;
596 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800597 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000598 if (direction == -1) {
599 /* other causes */
600 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
601 index = ((queue & 1) * 8);
602 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
603 ivar &= ~(0xFF << index);
604 ivar |= (msix_vector << index);
605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
606 break;
607 } else {
608 /* tx or rx causes */
609 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
610 index = ((16 * (queue & 1)) + (8 * direction));
611 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
612 ivar &= ~(0xFF << index);
613 ivar |= (msix_vector << index);
614 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
615 break;
616 }
617 default:
618 break;
619 }
Auke Kok9a799d72007-09-15 14:07:45 -0700620}
621
Alexander Duyckfe49f042009-06-04 16:00:09 +0000622static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000623 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000624{
625 u32 mask;
626
Alexander Duyckbd508172010-11-16 19:27:03 -0800627 switch (adapter->hw.mac.type) {
628 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000629 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
630 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800631 break;
632 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800633 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000634 mask = (qmask & 0xFFFFFFFF);
635 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
636 mask = (qmask >> 32);
637 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800638 break;
639 default:
640 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000641 }
642}
643
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800644void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
645 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700646{
Alexander Duycke5a43542009-12-02 16:46:56 +0000647 if (tx_buffer_info->dma) {
648 if (tx_buffer_info->mapped_as_page)
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800649 dma_unmap_page(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000650 tx_buffer_info->dma,
651 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000652 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000653 else
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800654 dma_unmap_single(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000655 tx_buffer_info->dma,
656 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000657 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000658 tx_buffer_info->dma = 0;
659 }
Auke Kok9a799d72007-09-15 14:07:45 -0700660 if (tx_buffer_info->skb) {
661 dev_kfree_skb_any(tx_buffer_info->skb);
662 tx_buffer_info->skb = NULL;
663 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000664 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700665 /* tx_buffer_info must be completely set up in the transmit path */
666}
667
John Fastabendc84d3242010-11-16 19:27:12 -0800668static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700669{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700670 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800671 struct ixgbe_hw_stats *hwstats = &adapter->stats;
672 u32 data = 0;
673 u32 xoff[8] = {0};
674 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700675
John Fastabendc84d3242010-11-16 19:27:12 -0800676 if ((hw->fc.current_mode == ixgbe_fc_full) ||
677 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
678 switch (hw->mac.type) {
679 case ixgbe_mac_82598EB:
680 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
681 break;
682 default:
683 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
684 }
685 hwstats->lxoffrxc += data;
686
687 /* refill credits (no tx hang) if we received xoff */
688 if (!data)
689 return;
690
691 for (i = 0; i < adapter->num_tx_queues; i++)
692 clear_bit(__IXGBE_HANG_CHECK_ARMED,
693 &adapter->tx_ring[i]->state);
694 return;
695 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
696 return;
697
698 /* update stats for each tc, only valid with PFC enabled */
699 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
700 switch (hw->mac.type) {
701 case ixgbe_mac_82598EB:
702 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
703 break;
704 default:
705 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
706 }
707 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700708 }
709
John Fastabendc84d3242010-11-16 19:27:12 -0800710 /* disarm tx queues that have received xoff frames */
711 for (i = 0; i < adapter->num_tx_queues; i++) {
712 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000713 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800714
715 if (xoff[tc])
716 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
717 }
718}
719
720static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
721{
722 return ring->tx_stats.completed;
723}
724
725static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
726{
727 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
728 struct ixgbe_hw *hw = &adapter->hw;
729
730 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
731 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
732
733 if (head != tail)
734 return (head < tail) ?
735 tail - head : (tail + ring->count - head);
736
737 return 0;
738}
739
740static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
741{
742 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
743 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
744 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
745 bool ret = false;
746
747 clear_check_for_tx_hang(tx_ring);
748
749 /*
750 * Check for a hung queue, but be thorough. This verifies
751 * that a transmit has been completed since the previous
752 * check AND there is at least one packet pending. The
753 * ARMED bit is set to indicate a potential hang. The
754 * bit is cleared if a pause frame is received to remove
755 * false hang detection due to PFC or 802.3x frames. By
756 * requiring this to fail twice we avoid races with
757 * pfc clearing the ARMED bit and conditions where we
758 * run the check_tx_hang logic with a transmit completion
759 * pending but without time to complete it yet.
760 */
761 if ((tx_done_old == tx_done) && tx_pending) {
762 /* make sure it is true for two checks in a row */
763 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
764 &tx_ring->state);
765 } else {
766 /* update completed stats and continue */
767 tx_ring->tx_stats.tx_done_old = tx_done;
768 /* reset the countdown */
769 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
770 }
771
772 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700773}
774
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700775#define IXGBE_MAX_TXD_PWR 14
776#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800777
778/* Tx Descriptors needed, worst case */
779#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
780 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
781#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700782 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800783
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000784/**
785 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
786 * @adapter: driver private struct
787 **/
788static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
789{
790
791 /* Do the reset outside of interrupt context */
792 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
793 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
794 ixgbe_service_event_schedule(adapter);
795 }
796}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700797
Auke Kok9a799d72007-09-15 14:07:45 -0700798/**
799 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000800 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700801 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700802 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000803static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000804 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700805{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000806 struct ixgbe_adapter *adapter = q_vector->adapter;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800807 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
808 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700809 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckb9537992010-11-16 19:26:58 -0800810 u16 i, eop, count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700811
812 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800813 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000814 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800815
816 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000817 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800818 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000819 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800820 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000821 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700822 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700823
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800824 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800825 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800826
Auke Kok9a799d72007-09-15 14:07:45 -0700827 i++;
828 if (i == tx_ring->count)
829 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800830
831 if (cleaned && tx_buffer_info->skb) {
832 total_bytes += tx_buffer_info->bytecount;
833 total_packets += tx_buffer_info->gso_segs;
834 }
835
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800836 ixgbe_unmap_and_free_tx_resource(tx_ring,
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800837 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700838 }
839
John Fastabendc84d3242010-11-16 19:27:12 -0800840 tx_ring->tx_stats.completed++;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800841 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000842 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800843 }
844
Auke Kok9a799d72007-09-15 14:07:45 -0700845 tx_ring->next_to_clean = i;
Alexander Duyckb9537992010-11-16 19:26:58 -0800846 tx_ring->total_bytes += total_bytes;
847 tx_ring->total_packets += total_packets;
848 u64_stats_update_begin(&tx_ring->syncp);
849 tx_ring->stats.packets += total_packets;
850 tx_ring->stats.bytes += total_bytes;
851 u64_stats_update_end(&tx_ring->syncp);
852
John Fastabendc84d3242010-11-16 19:27:12 -0800853 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800854 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800855 struct ixgbe_hw *hw = &adapter->hw;
856 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
857 e_err(drv, "Detected Tx Unit Hang\n"
858 " Tx Queue <%d>\n"
859 " TDH, TDT <%x>, <%x>\n"
860 " next_to_use <%x>\n"
861 " next_to_clean <%x>\n"
862 "tx_buffer_info[next_to_clean]\n"
863 " time_stamp <%lx>\n"
864 " jiffies <%lx>\n",
865 tx_ring->queue_index,
866 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
867 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
868 tx_ring->next_to_use, eop,
869 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
870
871 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
872
873 e_info(probe,
874 "tx hang %d detected on queue %d, resetting adapter\n",
875 adapter->tx_timeout_count + 1, tx_ring->queue_index);
876
877 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000878 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800879
880 /* the adapter is about to reset, no point in enabling stuff */
881 return true;
882 }
Auke Kok9a799d72007-09-15 14:07:45 -0700883
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800884#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800885 if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000886 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800887 /* Make sure that anybody stopping the queue after this
888 * sees the new next_to_clean.
889 */
890 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800891 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800892 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800893 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800894 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800895 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800896 }
Auke Kok9a799d72007-09-15 14:07:45 -0700897
Eric Dumazet807540b2010-09-23 05:40:09 +0000898 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700899}
900
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400901#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800902static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800903 struct ixgbe_ring *rx_ring,
904 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800905{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800906 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800907 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800908 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800909
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800910 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
911 switch (hw->mac.type) {
912 case ixgbe_mac_82598EB:
913 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
914 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
915 break;
916 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800917 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800918 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
919 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
920 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
921 break;
922 default:
923 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800924 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
926 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
927 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800928 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800929}
930
931static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800932 struct ixgbe_ring *tx_ring,
933 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800934{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000935 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800936 u32 txctrl;
937 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800938
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800939 switch (hw->mac.type) {
940 case ixgbe_mac_82598EB:
941 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
942 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
943 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
944 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800945 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
946 break;
947 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800948 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800949 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
950 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
951 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
952 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
953 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800954 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
955 break;
956 default:
957 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800958 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800959}
960
961static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
962{
963 struct ixgbe_adapter *adapter = q_vector->adapter;
964 int cpu = get_cpu();
965 long r_idx;
966 int i;
967
968 if (q_vector->cpu == cpu)
969 goto out_no_update;
970
971 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
972 for (i = 0; i < q_vector->txr_count; i++) {
973 ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
974 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
975 r_idx + 1);
976 }
977
978 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
979 for (i = 0; i < q_vector->rxr_count; i++) {
980 ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
981 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
982 r_idx + 1);
983 }
984
985 q_vector->cpu = cpu;
986out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800987 put_cpu();
988}
989
990static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
991{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800992 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800993 int i;
994
995 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
996 return;
997
Alexander Duycke35ec122009-05-21 13:07:12 +0000998 /* always use CB2 mode, difference is masked in the CB driver */
999 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1000
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001001 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
1002 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1003 else
1004 num_q_vectors = 1;
1005
1006 for (i = 0; i < num_q_vectors; i++) {
1007 adapter->q_vector[i]->cpu = -1;
1008 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001009 }
1010}
1011
1012static int __ixgbe_notify_dca(struct device *dev, void *data)
1013{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001014 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001015 unsigned long event = *(unsigned long *)data;
1016
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001017 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1018 return 0;
1019
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001020 switch (event) {
1021 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001022 /* if we're already enabled, don't do it again */
1023 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1024 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001025 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001026 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001027 ixgbe_setup_dca(adapter);
1028 break;
1029 }
1030 /* Fall Through since DCA is disabled. */
1031 case DCA_PROVIDER_REMOVE:
1032 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1033 dca_remove_requester(dev);
1034 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1035 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1036 }
1037 break;
1038 }
1039
Denis V. Lunev652f0932008-03-27 14:39:17 +03001040 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001041}
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001042#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001043
1044static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
1045 struct sk_buff *skb)
1046{
1047 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
1048}
1049
Auke Kok9a799d72007-09-15 14:07:45 -07001050/**
1051 * ixgbe_receive_skb - Send a completed packet up the stack
1052 * @adapter: board private structure
1053 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001054 * @status: hardware indication of status of receive
1055 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1056 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001057 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001058static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001059 struct sk_buff *skb, u8 status,
1060 struct ixgbe_ring *ring,
1061 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001062{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001063 struct ixgbe_adapter *adapter = q_vector->adapter;
1064 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001065 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1066 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001067
Jesse Grossf62bbb52010-10-20 13:56:10 +00001068 if (is_vlan && (tag & VLAN_VID_MASK))
1069 __vlan_hwaccel_put_tag(skb, tag);
1070
1071 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1072 napi_gro_receive(napi, skb);
1073 else
1074 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001075}
1076
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001077/**
1078 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1079 * @adapter: address of board private structure
1080 * @status_err: hardware indication of status of receive
1081 * @skb: skb currently being received and modified
1082 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001083static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001084 union ixgbe_adv_rx_desc *rx_desc,
1085 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001086{
Don Skidmore8bae1b22009-07-23 18:00:39 +00001087 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
1088
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001089 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001090
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001091 /* Rx csum disabled */
1092 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001093 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001094
1095 /* if IP and error */
1096 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1097 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001098 adapter->hw_csum_rx_error++;
1099 return;
1100 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001101
1102 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1103 return;
1104
1105 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001106 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1107
1108 /*
1109 * 82599 errata, UDP frames with a 0 checksum can be marked as
1110 * checksum errors.
1111 */
1112 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1113 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1114 return;
1115
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001116 adapter->hw_csum_rx_error++;
1117 return;
1118 }
1119
Auke Kok9a799d72007-09-15 14:07:45 -07001120 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001121 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001122}
1123
Alexander Duyck84ea2592010-11-16 19:26:49 -08001124static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001125{
1126 /*
1127 * Force memory writes to complete before letting h/w
1128 * know there are new descriptors to fetch. (Only
1129 * applicable for weak-ordered memory model archs,
1130 * such as IA-64).
1131 */
1132 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001133 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001134}
1135
Auke Kok9a799d72007-09-15 14:07:45 -07001136/**
1137 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001138 * @rx_ring: ring to place buffers on
1139 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001140 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001141void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001142{
Auke Kok9a799d72007-09-15 14:07:45 -07001143 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001144 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001145 struct sk_buff *skb;
1146 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001147
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001148 /* do nothing if no valid netdev defined */
1149 if (!rx_ring->netdev)
1150 return;
1151
Auke Kok9a799d72007-09-15 14:07:45 -07001152 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001153 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001154 bi = &rx_ring->rx_buffer_info[i];
1155 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001156
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001157 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001158 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001159 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001160 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001161 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001162 goto no_buffers;
1163 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001164 /* initialize queue mapping */
1165 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001166 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001167 }
Auke Kok9a799d72007-09-15 14:07:45 -07001168
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001169 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001170 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001171 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001172 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001173 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001174 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001175 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001176 bi->dma = 0;
1177 goto no_buffers;
1178 }
Auke Kok9a799d72007-09-15 14:07:45 -07001179 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001180
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001181 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001182 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001183 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001184 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001185 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001186 goto no_buffers;
1187 }
1188 }
1189
1190 if (!bi->page_dma) {
1191 /* use a half page if we're re-using */
1192 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001193 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001194 bi->page,
1195 bi->page_offset,
1196 PAGE_SIZE / 2,
1197 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001198 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001199 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001200 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001201 bi->page_dma = 0;
1202 goto no_buffers;
1203 }
1204 }
1205
1206 /* Refresh the desc even if buffer_addrs didn't change
1207 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001208 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1209 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001210 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001211 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001212 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001213 }
1214
1215 i++;
1216 if (i == rx_ring->count)
1217 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001218 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001219
Auke Kok9a799d72007-09-15 14:07:45 -07001220no_buffers:
1221 if (rx_ring->next_to_use != i) {
1222 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001223 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001224 }
1225}
1226
Alexander Duyckc267fc12010-11-16 19:27:00 -08001227static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001228{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001229 /* HW will not DMA in data larger than the given buffer, even if it
1230 * parses the (NFS, of course) header to be larger. In that case, it
1231 * fills the header buffer and spills the rest into the page.
1232 */
1233 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1234 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1235 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1236 if (hlen > IXGBE_RX_HDR_SIZE)
1237 hlen = IXGBE_RX_HDR_SIZE;
1238 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001239}
1240
Alexander Duyckf8212f92009-04-27 22:42:37 +00001241/**
1242 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1243 * @skb: pointer to the last skb in the rsc queue
1244 *
1245 * This function changes a queue full of hw rsc buffers into a completed
1246 * packet. It uses the ->prev pointers to find the first packet and then
1247 * turns it into the frag list owner.
1248 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001249static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001250{
1251 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001252 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001253
1254 while (skb->prev) {
1255 struct sk_buff *prev = skb->prev;
1256 frag_list_size += skb->len;
1257 skb->prev = NULL;
1258 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001259 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001260 }
1261
1262 skb_shinfo(skb)->frag_list = skb->next;
1263 skb->next = NULL;
1264 skb->len += frag_list_size;
1265 skb->data_len += frag_list_size;
1266 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001267 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1268
Alexander Duyckf8212f92009-04-27 22:42:37 +00001269 return skb;
1270}
1271
Alexander Duyckaa801752010-11-16 19:27:02 -08001272static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1273{
1274 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1275 IXGBE_RXDADV_RSCCNT_MASK);
1276}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001277
Alexander Duyckc267fc12010-11-16 19:27:00 -08001278static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001279 struct ixgbe_ring *rx_ring,
1280 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001281{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001282 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001283 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1284 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1285 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001286 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001287 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001288#ifdef IXGBE_FCOE
1289 int ddp_bytes = 0;
1290#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001291 u32 staterr;
1292 u16 i;
1293 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001294 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001295
1296 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001297 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001298 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001299
1300 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001301 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001302
Milton Miller3c945e52010-02-19 17:44:42 +00001303 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001304
Alexander Duyckc267fc12010-11-16 19:27:00 -08001305 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1306
Auke Kok9a799d72007-09-15 14:07:45 -07001307 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001308 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001309 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001310
Alexander Duyckc267fc12010-11-16 19:27:00 -08001311 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001312 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001313
1314 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001315 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001316 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001317 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001318 !(staterr & IXGBE_RXD_STAT_EOP) &&
1319 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001320 /*
1321 * When HWRSC is enabled, delay unmapping
1322 * of the first packet. It carries the
1323 * header information, HW may still
1324 * access the header after the writeback.
1325 * Only unmap it when EOP is reached
1326 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001327 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001328 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001329 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001330 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001331 rx_buffer_info->dma,
1332 rx_ring->rx_buf_len,
1333 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001334 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001335 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001336
1337 if (ring_is_ps_enabled(rx_ring)) {
1338 hlen = ixgbe_get_hlen(rx_desc);
1339 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1340 } else {
1341 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1342 }
1343
1344 skb_put(skb, hlen);
1345 } else {
1346 /* assume packet split since header is unmapped */
1347 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001348 }
1349
1350 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001351 dma_unmap_page(rx_ring->dev,
1352 rx_buffer_info->page_dma,
1353 PAGE_SIZE / 2,
1354 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001355 rx_buffer_info->page_dma = 0;
1356 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001357 rx_buffer_info->page,
1358 rx_buffer_info->page_offset,
1359 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001360
Alexander Duyckc267fc12010-11-16 19:27:00 -08001361 if ((page_count(rx_buffer_info->page) == 1) &&
1362 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001363 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001364 else
1365 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001366
1367 skb->len += upper_len;
1368 skb->data_len += upper_len;
1369 skb->truesize += upper_len;
1370 }
1371
1372 i++;
1373 if (i == rx_ring->count)
1374 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001375
Alexander Duyck31f05a22010-08-19 13:40:31 +00001376 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001377 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001378 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001379
Alexander Duyckaa801752010-11-16 19:27:02 -08001380 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001381 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1382 IXGBE_RXDADV_NEXTP_SHIFT;
1383 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001384 } else {
1385 next_buffer = &rx_ring->rx_buffer_info[i];
1386 }
1387
Alexander Duyckc267fc12010-11-16 19:27:00 -08001388 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001389 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001390 rx_buffer_info->skb = next_buffer->skb;
1391 rx_buffer_info->dma = next_buffer->dma;
1392 next_buffer->skb = skb;
1393 next_buffer->dma = 0;
1394 } else {
1395 skb->next = next_buffer->skb;
1396 skb->next->prev = skb;
1397 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001398 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001399 goto next_desc;
1400 }
1401
Alexander Duyckaa801752010-11-16 19:27:02 -08001402 if (skb->prev) {
1403 skb = ixgbe_transform_rsc_queue(skb);
1404 /* if we got here without RSC the packet is invalid */
1405 if (!pkt_is_rsc) {
1406 __pskb_trim(skb, 0);
1407 rx_buffer_info->skb = skb;
1408 goto next_desc;
1409 }
1410 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001411
1412 if (ring_is_rsc_enabled(rx_ring)) {
1413 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1414 dma_unmap_single(rx_ring->dev,
1415 IXGBE_RSC_CB(skb)->dma,
1416 rx_ring->rx_buf_len,
1417 DMA_FROM_DEVICE);
1418 IXGBE_RSC_CB(skb)->dma = 0;
1419 IXGBE_RSC_CB(skb)->delay_unmap = false;
1420 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001421 }
1422 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001423 if (ring_is_ps_enabled(rx_ring))
1424 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001425 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001426 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001427 rx_ring->rx_stats.rsc_count +=
1428 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001429 rx_ring->rx_stats.rsc_flush++;
1430 }
1431
1432 /* ERR_MASK will only have valid bits if EOP set */
Auke Kok9a799d72007-09-15 14:07:45 -07001433 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001434 /* trim packet back to size 0 and recycle it */
1435 __pskb_trim(skb, 0);
1436 rx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001437 goto next_desc;
1438 }
1439
Don Skidmore8bae1b22009-07-23 18:00:39 +00001440 ixgbe_rx_checksum(adapter, rx_desc, skb);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001441 if (adapter->netdev->features & NETIF_F_RXHASH)
1442 ixgbe_rx_hash(rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001443
1444 /* probably a little skewed due to removing CRC */
1445 total_rx_bytes += skb->len;
1446 total_rx_packets++;
1447
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001448 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001449#ifdef IXGBE_FCOE
1450 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001451 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1452 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1453 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001454 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001455 }
Yi Zou332d4a72009-05-13 13:11:53 +00001456#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001457 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001458
1459next_desc:
1460 rx_desc->wb.upper.status_error = 0;
1461
Alexander Duyckc267fc12010-11-16 19:27:00 -08001462 (*work_done)++;
1463 if (*work_done >= work_to_do)
1464 break;
1465
Auke Kok9a799d72007-09-15 14:07:45 -07001466 /* return some buffers to hardware, one at a time is too slow */
1467 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001468 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001469 cleaned_count = 0;
1470 }
1471
1472 /* use prefetched values */
1473 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001474 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001475 }
1476
Auke Kok9a799d72007-09-15 14:07:45 -07001477 rx_ring->next_to_clean = i;
1478 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1479
1480 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001481 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001482
Yi Zou3d8fd382009-06-08 14:38:44 +00001483#ifdef IXGBE_FCOE
1484 /* include DDPed FCoE data */
1485 if (ddp_bytes > 0) {
1486 unsigned int mss;
1487
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001488 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001489 sizeof(struct fc_frame_header) -
1490 sizeof(struct fcoe_crc_eof);
1491 if (mss > 512)
1492 mss &= ~511;
1493 total_rx_bytes += ddp_bytes;
1494 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1495 }
1496#endif /* IXGBE_FCOE */
1497
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001498 rx_ring->total_packets += total_rx_packets;
1499 rx_ring->total_bytes += total_rx_bytes;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001500 u64_stats_update_begin(&rx_ring->syncp);
1501 rx_ring->stats.packets += total_rx_packets;
1502 rx_ring->stats.bytes += total_rx_bytes;
1503 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001504}
1505
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001506static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001507/**
1508 * ixgbe_configure_msix - Configure MSI-X hardware
1509 * @adapter: board private structure
1510 *
1511 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1512 * interrupts.
1513 **/
1514static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1515{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001516 struct ixgbe_q_vector *q_vector;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001517 int i, q_vectors, v_idx, r_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001518 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001519
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001520 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1521
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001522 /*
1523 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001524 * corresponding register.
1525 */
1526 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001527 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001528 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001529 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001530 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001531
1532 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001533 u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
1534 ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001535 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001536 adapter->num_rx_queues,
1537 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001538 }
1539 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001540 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001541
1542 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001543 u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
1544 ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001545 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001546 adapter->num_tx_queues,
1547 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001548 }
1549
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001550 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001551 /* tx only */
1552 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001553 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001554 /* rx or mixed */
1555 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001556
Alexander Duyckfe49f042009-06-04 16:00:09 +00001557 ixgbe_write_eitr(q_vector);
Alexander Duyck03ecf912011-05-20 07:36:17 +00001558 /* If ATR is enabled, set interrupt affinity */
1559 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001560 /*
1561 * Allocate the affinity_hint cpumask, assign the mask
1562 * for this vector, and set our affinity_hint for
1563 * this irq.
1564 */
1565 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1566 GFP_KERNEL))
1567 return;
1568 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1569 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1570 q_vector->affinity_mask);
1571 }
Auke Kok9a799d72007-09-15 14:07:45 -07001572 }
1573
Alexander Duyckbd508172010-11-16 19:27:03 -08001574 switch (adapter->hw.mac.type) {
1575 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001576 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001577 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001578 break;
1579 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001580 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001581 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001582 break;
1583
1584 default:
1585 break;
1586 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001587 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001588
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001589 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001590 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001591 if (adapter->num_vfs)
1592 mask &= ~(IXGBE_EIMS_OTHER |
1593 IXGBE_EIMS_MAILBOX |
1594 IXGBE_EIMS_LSC);
1595 else
1596 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001597 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001598}
1599
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001600enum latency_range {
1601 lowest_latency = 0,
1602 low_latency = 1,
1603 bulk_latency = 2,
1604 latency_invalid = 255
1605};
1606
1607/**
1608 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1609 * @adapter: pointer to adapter
1610 * @eitr: eitr setting (ints per sec) to give last timeslice
1611 * @itr_setting: current throttle rate in ints/second
1612 * @packets: the number of packets during this measurement interval
1613 * @bytes: the number of bytes during this measurement interval
1614 *
1615 * Stores a new ITR value based on packets and byte
1616 * counts during the last interrupt. The advantage of per interrupt
1617 * computation is faster updates and more accurate ITR for the current
1618 * traffic pattern. Constants in this function were computed
1619 * based on theoretical maximum wire speed and thresholds were set based
1620 * on testing data as well as attempting to minimize response time
1621 * while increasing bulk throughput.
1622 * this functionality is controlled by the InterruptThrottleRate module
1623 * parameter (see ixgbe_param.c)
1624 **/
1625static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001626 u32 eitr, u8 itr_setting,
1627 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001628{
1629 unsigned int retval = itr_setting;
1630 u32 timepassed_us;
1631 u64 bytes_perint;
1632
1633 if (packets == 0)
1634 goto update_itr_done;
1635
1636
1637 /* simple throttlerate management
1638 * 0-20MB/s lowest (100000 ints/s)
1639 * 20-100MB/s low (20000 ints/s)
1640 * 100-1249MB/s bulk (8000 ints/s)
1641 */
1642 /* what was last interrupt timeslice? */
1643 timepassed_us = 1000000/eitr;
1644 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1645
1646 switch (itr_setting) {
1647 case lowest_latency:
1648 if (bytes_perint > adapter->eitr_low)
1649 retval = low_latency;
1650 break;
1651 case low_latency:
1652 if (bytes_perint > adapter->eitr_high)
1653 retval = bulk_latency;
1654 else if (bytes_perint <= adapter->eitr_low)
1655 retval = lowest_latency;
1656 break;
1657 case bulk_latency:
1658 if (bytes_perint <= adapter->eitr_high)
1659 retval = low_latency;
1660 break;
1661 }
1662
1663update_itr_done:
1664 return retval;
1665}
1666
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001667/**
1668 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001669 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001670 *
1671 * This function is made to be called by ethtool and by the driver
1672 * when it needs to update EITR registers at runtime. Hardware
1673 * specific quirks/differences are taken care of here.
1674 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001675void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001676{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001677 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001678 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001679 int v_idx = q_vector->v_idx;
1680 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1681
Alexander Duyckbd508172010-11-16 19:27:03 -08001682 switch (adapter->hw.mac.type) {
1683 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001684 /* must write high and low 16 bits to reset counter */
1685 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001686 break;
1687 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001688 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001689 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001690 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001691 * max interrupt rate, but there is an errata where it can
1692 * not be zero with RSC
1693 */
1694 if (itr_reg == 8 &&
1695 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1696 itr_reg = 0;
1697
1698 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001699 * set the WDIS bit to not clear the timer bits and cause an
1700 * immediate assertion of the interrupt
1701 */
1702 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001703 break;
1704 default:
1705 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001706 }
1707 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1708}
1709
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001710static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1711{
1712 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck125601b2010-11-16 19:27:08 -08001713 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001714 u32 new_itr;
1715 u8 current_itr, ret_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001716
1717 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1718 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001719 struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001720 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001721 q_vector->tx_itr,
1722 tx_ring->total_packets,
1723 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001724 /* if the result for this queue would decrease interrupt
1725 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001726 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001727 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001728 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001729 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001730 }
1731
1732 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1733 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001734 struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001735 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001736 q_vector->rx_itr,
1737 rx_ring->total_packets,
1738 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001739 /* if the result for this queue would decrease interrupt
1740 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001741 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001742 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001743 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001744 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001745 }
1746
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001747 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001748
1749 switch (current_itr) {
1750 /* counts and packets in update_itr are dependent on these numbers */
1751 case lowest_latency:
1752 new_itr = 100000;
1753 break;
1754 case low_latency:
1755 new_itr = 20000; /* aka hwitr = ~200 */
1756 break;
1757 case bulk_latency:
1758 default:
1759 new_itr = 8000;
1760 break;
1761 }
1762
1763 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001764 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001765 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001766
1767 /* save the algorithm value here, not the smoothed one */
1768 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001769
1770 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001771 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001772}
1773
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001774/**
Alexander Duyckf0f97782011-04-22 04:08:09 +00001775 * ixgbe_check_overtemp_subtask - check for over tempurature
1776 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001777 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001778static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001779{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001780 struct ixgbe_hw *hw = &adapter->hw;
1781 u32 eicr = adapter->interrupt_event;
1782
Alexander Duyckf0f97782011-04-22 04:08:09 +00001783 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001784 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001785
Alexander Duyckf0f97782011-04-22 04:08:09 +00001786 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1787 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1788 return;
1789
1790 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1791
Joe Perches7ca647b2010-09-07 21:35:40 +00001792 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001793 case IXGBE_DEV_ID_82599_T3_LOM:
1794 /*
1795 * Since the warning interrupt is for both ports
1796 * we don't have to check if:
1797 * - This interrupt wasn't for our port.
1798 * - We may have missed the interrupt so always have to
1799 * check if we got a LSC
1800 */
1801 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1802 !(eicr & IXGBE_EICR_LSC))
1803 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001804
Alexander Duyckf0f97782011-04-22 04:08:09 +00001805 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1806 u32 autoneg;
1807 bool link_up = false;
1808
Joe Perches7ca647b2010-09-07 21:35:40 +00001809 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1810
Alexander Duyckf0f97782011-04-22 04:08:09 +00001811 if (link_up)
1812 return;
1813 }
1814
1815 /* Check if this is not due to overtemp */
1816 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1817 return;
1818
1819 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001820 default:
1821 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1822 return;
1823 break;
1824 }
1825 e_crit(drv,
1826 "Network adapter has been stopped because it has over heated. "
1827 "Restart the computer. If the problem persists, "
1828 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001829
1830 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001831}
1832
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001833static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1834{
1835 struct ixgbe_hw *hw = &adapter->hw;
1836
1837 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1838 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001839 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001840 /* write to clear the interrupt */
1841 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1842 }
1843}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001844
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001845static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1846{
1847 struct ixgbe_hw *hw = &adapter->hw;
1848
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001849 if (eicr & IXGBE_EICR_GPI_SDP2) {
1850 /* Clear the interrupt */
1851 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00001852 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1853 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
1854 ixgbe_service_event_schedule(adapter);
1855 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001856 }
1857
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001858 if (eicr & IXGBE_EICR_GPI_SDP1) {
1859 /* Clear the interrupt */
1860 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00001861 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1862 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
1863 ixgbe_service_event_schedule(adapter);
1864 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001865 }
1866}
1867
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001868static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1869{
1870 struct ixgbe_hw *hw = &adapter->hw;
1871
1872 adapter->lsc_int++;
1873 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1874 adapter->link_check_timeout = jiffies;
1875 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1876 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001877 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00001878 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001879 }
1880}
1881
Auke Kok9a799d72007-09-15 14:07:45 -07001882static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1883{
1884 struct net_device *netdev = data;
1885 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1886 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001887 u32 eicr;
1888
1889 /*
1890 * Workaround for Silicon errata. Use clear-by-write instead
1891 * of clear-by-read. Reading with EICS will return the
1892 * interrupt causes without clearing, which later be done
1893 * with the write to EICR.
1894 */
1895 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1896 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001897
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001898 if (eicr & IXGBE_EICR_LSC)
1899 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001900
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001901 if (eicr & IXGBE_EICR_MAILBOX)
1902 ixgbe_msg_task(adapter);
1903
Alexander Duyckbd508172010-11-16 19:27:03 -08001904 switch (hw->mac.type) {
1905 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001906 case ixgbe_mac_X540:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001907 /* Handle Flow Director Full threshold interrupt */
1908 if (eicr & IXGBE_EICR_FLOW_DIR) {
Alexander Duyckd034acf2011-04-27 09:25:34 +00001909 int reinit_count = 0;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001910 int i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001911 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckd034acf2011-04-27 09:25:34 +00001912 struct ixgbe_ring *ring = adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001913 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckd034acf2011-04-27 09:25:34 +00001914 &ring->state))
1915 reinit_count++;
1916 }
1917 if (reinit_count) {
1918 /* no more flow director interrupts until after init */
1919 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
1920 eicr &= ~IXGBE_EICR_FLOW_DIR;
1921 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
1922 ixgbe_service_event_schedule(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001923 }
1924 }
Alexander Duyckf0f97782011-04-22 04:08:09 +00001925 ixgbe_check_sfp_event(adapter, eicr);
1926 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1927 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1928 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1929 adapter->interrupt_event = eicr;
1930 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1931 ixgbe_service_event_schedule(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001932 }
1933 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001934 break;
1935 default:
1936 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001937 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001938
1939 ixgbe_check_fan_failure(adapter, eicr);
1940
Alexander Duyck70864002011-04-27 09:13:56 +00001941 /* re-enable the original interrupt state, no lsc, no queues */
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001942 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck70864002011-04-27 09:13:56 +00001943 IXGBE_WRITE_REG(hw, IXGBE_EIMS, eicr &
1944 ~(IXGBE_EIMS_LSC | IXGBE_EIMS_RTX_QUEUE));
Auke Kok9a799d72007-09-15 14:07:45 -07001945
1946 return IRQ_HANDLED;
1947}
1948
Alexander Duyckfe49f042009-06-04 16:00:09 +00001949static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1950 u64 qmask)
1951{
1952 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001953 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001954
Alexander Duyckbd508172010-11-16 19:27:03 -08001955 switch (hw->mac.type) {
1956 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001957 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001958 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1959 break;
1960 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001961 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001962 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001963 if (mask)
1964 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001965 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001966 if (mask)
1967 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1968 break;
1969 default:
1970 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001971 }
1972 /* skip the flush */
1973}
1974
1975static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001976 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001977{
1978 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001979 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001980
Alexander Duyckbd508172010-11-16 19:27:03 -08001981 switch (hw->mac.type) {
1982 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001983 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001984 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1985 break;
1986 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001987 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001988 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001989 if (mask)
1990 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001991 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001992 if (mask)
1993 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1994 break;
1995 default:
1996 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001997 }
1998 /* skip the flush */
1999}
2000
Auke Kok9a799d72007-09-15 14:07:45 -07002001static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
2002{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002003 struct ixgbe_q_vector *q_vector = data;
2004 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002005 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002006 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07002007
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002008 if (!q_vector->txr_count)
2009 return IRQ_HANDLED;
2010
2011 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2012 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002013 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002014 tx_ring->total_bytes = 0;
2015 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002016 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002017 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002018 }
2019
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002020 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002021 napi_schedule(&q_vector->napi);
2022
Auke Kok9a799d72007-09-15 14:07:45 -07002023 return IRQ_HANDLED;
2024}
2025
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002026/**
2027 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
2028 * @irq: unused
2029 * @data: pointer to our q_vector struct for this interrupt vector
2030 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002031static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
2032{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002033 struct ixgbe_q_vector *q_vector = data;
2034 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002035 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002036 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002037 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07002038
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002039#ifdef CONFIG_IXGBE_DCA
2040 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2041 ixgbe_update_dca(q_vector);
2042#endif
2043
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002044 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002045 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002046 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002047 rx_ring->total_bytes = 0;
2048 rx_ring->total_packets = 0;
2049 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002050 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002051 }
2052
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002053 if (!q_vector->rxr_count)
2054 return IRQ_HANDLED;
2055
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002056 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08002057 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002058
Auke Kok9a799d72007-09-15 14:07:45 -07002059 return IRQ_HANDLED;
2060}
2061
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002062static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
2063{
Alexander Duyck91281fd2009-06-04 16:00:27 +00002064 struct ixgbe_q_vector *q_vector = data;
2065 struct ixgbe_adapter *adapter = q_vector->adapter;
2066 struct ixgbe_ring *ring;
2067 int r_idx;
2068 int i;
2069
2070 if (!q_vector->txr_count && !q_vector->rxr_count)
2071 return IRQ_HANDLED;
2072
2073 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2074 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002075 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002076 ring->total_bytes = 0;
2077 ring->total_packets = 0;
2078 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002079 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002080 }
2081
2082 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2083 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002084 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002085 ring->total_bytes = 0;
2086 ring->total_packets = 0;
2087 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002088 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002089 }
2090
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002091 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002092 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002093
2094 return IRQ_HANDLED;
2095}
2096
2097/**
2098 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
2099 * @napi: napi struct with our devices info in it
2100 * @budget: amount of work driver is allowed to do this pass, in packets
2101 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002102 * This function is optimized for cleaning one queue only on a single
2103 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002104 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002105static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
2106{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002107 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002108 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002109 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002110 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07002111 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002112 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07002113
Jeff Garzik5dd2d332008-10-16 05:09:31 -04002114#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002115 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002116 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002117#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002118
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002119 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2120 rx_ring = adapter->rx_ring[r_idx];
2121
Herbert Xu78b6f4c2009-01-18 21:49:45 -08002122 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07002123
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002124 /* If all Rx work done, exit the polling mode */
2125 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002126 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002127 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002128 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002129 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002130 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002131 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07002132 }
2133
2134 return work_done;
2135}
2136
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002137/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00002138 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002139 * @napi: napi struct with our devices info in it
2140 * @budget: amount of work driver is allowed to do this pass, in packets
2141 *
2142 * This function will clean more than one rx queue associated with a
2143 * q_vector.
2144 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00002145static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002146{
2147 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002148 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002149 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002150 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002151 int work_done = 0, i;
2152 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002153 bool tx_clean_complete = true;
2154
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002155#ifdef CONFIG_IXGBE_DCA
2156 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2157 ixgbe_update_dca(q_vector);
2158#endif
2159
Alexander Duyck91281fd2009-06-04 16:00:27 +00002160 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2161 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002162 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002163 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
2164 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002165 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002166 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002167
2168 /* attempt to distribute budget to each queue fairly, but don't allow
2169 * the budget to go below 1 because we'll exit polling */
2170 budget /= (q_vector->rxr_count ?: 1);
2171 budget = max(budget, 1);
2172 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2173 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002174 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002175 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002176 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002177 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002178 }
2179
2180 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002181 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002182 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07002183 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002184 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002185 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002186 ixgbe_set_itr_msix(q_vector);
2187 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002188 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002189 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002190 return 0;
2191 }
2192
2193 return work_done;
2194}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002195
2196/**
2197 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2198 * @napi: napi struct with our devices info in it
2199 * @budget: amount of work driver is allowed to do this pass, in packets
2200 *
2201 * This function is optimized for cleaning one queue only on a single
2202 * q_vector!!!
2203 **/
2204static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2205{
2206 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002207 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002208 struct ixgbe_adapter *adapter = q_vector->adapter;
2209 struct ixgbe_ring *tx_ring = NULL;
2210 int work_done = 0;
2211 long r_idx;
2212
Alexander Duyck91281fd2009-06-04 16:00:27 +00002213#ifdef CONFIG_IXGBE_DCA
2214 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002215 ixgbe_update_dca(q_vector);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002216#endif
2217
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002218 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2219 tx_ring = adapter->tx_ring[r_idx];
2220
Alexander Duyck91281fd2009-06-04 16:00:27 +00002221 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2222 work_done = budget;
2223
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002224 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002225 if (work_done < budget) {
2226 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002227 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002228 ixgbe_set_itr_msix(q_vector);
2229 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002230 ixgbe_irq_enable_queues(adapter,
2231 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002232 }
2233
2234 return work_done;
2235}
2236
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002237static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002238 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002239{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002240 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002241 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002242
2243 set_bit(r_idx, q_vector->rxr_idx);
2244 q_vector->rxr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002245 rx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246}
Auke Kok9a799d72007-09-15 14:07:45 -07002247
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002248static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002249 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002250{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002251 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002252 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002253
2254 set_bit(t_idx, q_vector->txr_idx);
2255 q_vector->txr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002256 tx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002257}
Auke Kok9a799d72007-09-15 14:07:45 -07002258
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002259/**
2260 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2261 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002262 *
2263 * This function maps descriptor rings to the queue-specific vectors
2264 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2265 * one vector per ring/queue, but on a constrained vector budget, we
2266 * group the rings as "efficiently" as possible. You would add new
2267 * mapping configurations in here.
2268 **/
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002269static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002270{
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002271 int q_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002272 int v_start = 0;
2273 int rxr_idx = 0, txr_idx = 0;
2274 int rxr_remaining = adapter->num_rx_queues;
2275 int txr_remaining = adapter->num_tx_queues;
2276 int i, j;
2277 int rqpv, tqpv;
2278 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002279
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002280 /* No mapping required if MSI-X is disabled. */
2281 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002282 goto out;
2283
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002284 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2285
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002286 /*
2287 * The ideal configuration...
2288 * We have enough vectors to map one per queue.
2289 */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002290 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002291 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2292 map_vector_to_rxq(adapter, v_start, rxr_idx);
2293
2294 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2295 map_vector_to_txq(adapter, v_start, txr_idx);
2296
2297 goto out;
2298 }
2299
2300 /*
2301 * If we don't have enough vectors for a 1-to-1
2302 * mapping, we'll have to group them so there are
2303 * multiple queues per vector.
2304 */
2305 /* Re-adjusting *qpv takes care of the remainder. */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002306 for (i = v_start; i < q_vectors; i++) {
2307 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002308 for (j = 0; j < rqpv; j++) {
2309 map_vector_to_rxq(adapter, i, rxr_idx);
2310 rxr_idx++;
2311 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002312 }
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002313 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002314 for (j = 0; j < tqpv; j++) {
2315 map_vector_to_txq(adapter, i, txr_idx);
2316 txr_idx++;
2317 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002318 }
Auke Kok9a799d72007-09-15 14:07:45 -07002319 }
Auke Kok9a799d72007-09-15 14:07:45 -07002320out:
Auke Kok9a799d72007-09-15 14:07:45 -07002321 return err;
2322}
2323
2324/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002325 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2326 * @adapter: board private structure
2327 *
2328 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2329 * interrupts from the kernel.
2330 **/
2331static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2332{
2333 struct net_device *netdev = adapter->netdev;
2334 irqreturn_t (*handler)(int, void *);
2335 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002336 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002337
2338 /* Decrement for Other and TCP Timer vectors */
2339 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2340
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002341 err = ixgbe_map_rings_to_vectors(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002342 if (err)
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002343 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002344
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002345#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
2346 ? &ixgbe_msix_clean_many : \
2347 (_v)->rxr_count ? &ixgbe_msix_clean_rx : \
2348 (_v)->txr_count ? &ixgbe_msix_clean_tx : \
2349 NULL)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002350 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002351 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2352 handler = SET_HANDLER(q_vector);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002353
Joe Perchese8e9f692010-09-07 21:34:53 +00002354 if (handler == &ixgbe_msix_clean_rx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002355 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2356 "%s-%s-%d", netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002357 } else if (handler == &ixgbe_msix_clean_tx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002358 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2359 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002360 } else if (handler == &ixgbe_msix_clean_many) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002361 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2362 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002363 ti++;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002364 } else {
2365 /* skip this unused q_vector */
2366 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002367 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002368 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002369 handler, 0, q_vector->name,
2370 q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002371 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002372 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002373 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002374 goto free_queue_irqs;
2375 }
2376 }
2377
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002378 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002379 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002380 ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002381 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002382 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002383 goto free_queue_irqs;
2384 }
2385
2386 return 0;
2387
2388free_queue_irqs:
2389 for (i = vector - 1; i >= 0; i--)
2390 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002391 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002392 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2393 pci_disable_msix(adapter->pdev);
2394 kfree(adapter->msix_entries);
2395 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002396 return err;
2397}
2398
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002399static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2400{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002401 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002402 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2403 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Alexander Duyck125601b2010-11-16 19:27:08 -08002404 u32 new_itr = q_vector->eitr;
2405 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002406
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002407 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002408 q_vector->tx_itr,
2409 tx_ring->total_packets,
2410 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002411 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002412 q_vector->rx_itr,
2413 rx_ring->total_packets,
2414 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002415
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002416 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002417
2418 switch (current_itr) {
2419 /* counts and packets in update_itr are dependent on these numbers */
2420 case lowest_latency:
2421 new_itr = 100000;
2422 break;
2423 case low_latency:
2424 new_itr = 20000; /* aka hwitr = ~200 */
2425 break;
2426 case bulk_latency:
2427 new_itr = 8000;
2428 break;
2429 default:
2430 break;
2431 }
2432
2433 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002434 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08002435 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002436
Alexander Duyck125601b2010-11-16 19:27:08 -08002437 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002438 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002439
2440 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002441 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002442}
2443
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002444/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002445 * ixgbe_irq_enable - Enable default interrupt generation settings
2446 * @adapter: board private structure
2447 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002448static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2449 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002450{
2451 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002452
2453 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002454 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2455 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002456 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2457 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002458 switch (adapter->hw.mac.type) {
2459 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002460 case ixgbe_mac_X540:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002461 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002462 mask |= IXGBE_EIMS_GPI_SDP1;
2463 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002464 if (adapter->num_vfs)
2465 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002466 break;
2467 default:
2468 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002469 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00002470 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002471 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002472
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002473 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002474 if (queues)
2475 ixgbe_irq_enable_queues(adapter, ~0);
2476 if (flush)
2477 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002478
2479 if (adapter->num_vfs > 32) {
2480 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2481 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2482 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002483}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002484
2485/**
2486 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002487 * @irq: interrupt number
2488 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002489 **/
2490static irqreturn_t ixgbe_intr(int irq, void *data)
2491{
2492 struct net_device *netdev = data;
2493 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2494 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002495 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002496 u32 eicr;
2497
Don Skidmore54037502009-02-21 15:42:56 -08002498 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002499 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002500 * before the read of EICR.
2501 */
2502 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2503
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002504 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2505 * therefore no explict interrupt disable is necessary */
2506 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002507 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002508 /*
2509 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002510 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002511 * have disabled interrupts due to EIAM
2512 * finish the workaround of silicon errata on 82598. Unmask
2513 * the interrupt that we masked before the EICR read.
2514 */
2515 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2516 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002517 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002518 }
Auke Kok9a799d72007-09-15 14:07:45 -07002519
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002520 if (eicr & IXGBE_EICR_LSC)
2521 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002522
Alexander Duyckbd508172010-11-16 19:27:03 -08002523 switch (hw->mac.type) {
2524 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002525 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002526 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2527 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002528 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2529 adapter->interrupt_event = eicr;
2530 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2531 ixgbe_service_event_schedule(adapter);
2532 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002533 }
2534 break;
2535 default:
2536 break;
2537 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002538
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002539 ixgbe_check_fan_failure(adapter, eicr);
2540
Alexander Duyck7a921c92009-05-06 10:43:28 +00002541 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002542 adapter->tx_ring[0]->total_packets = 0;
2543 adapter->tx_ring[0]->total_bytes = 0;
2544 adapter->rx_ring[0]->total_packets = 0;
2545 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002546 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002547 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002548 }
2549
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002550 /*
2551 * re-enable link(maybe) and non-queue interrupts, no flush.
2552 * ixgbe_poll will re-enable the queue interrupts
2553 */
2554
2555 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2556 ixgbe_irq_enable(adapter, false, false);
2557
Auke Kok9a799d72007-09-15 14:07:45 -07002558 return IRQ_HANDLED;
2559}
2560
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002561static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2562{
2563 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2564
2565 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002566 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002567 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2568 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2569 q_vector->rxr_count = 0;
2570 q_vector->txr_count = 0;
2571 }
2572}
2573
Auke Kok9a799d72007-09-15 14:07:45 -07002574/**
2575 * ixgbe_request_irq - initialize interrupts
2576 * @adapter: board private structure
2577 *
2578 * Attempts to configure interrupts using the best available
2579 * capabilities of the hardware and kernel.
2580 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002581static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002582{
2583 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002584 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002585
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002586 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2587 err = ixgbe_request_msix_irqs(adapter);
2588 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002589 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002590 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002591 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002592 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002593 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002594 }
2595
Auke Kok9a799d72007-09-15 14:07:45 -07002596 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002597 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002598
Auke Kok9a799d72007-09-15 14:07:45 -07002599 return err;
2600}
2601
2602static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2603{
2604 struct net_device *netdev = adapter->netdev;
2605
2606 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002607 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002608
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002609 q_vectors = adapter->num_msix_vectors;
2610
2611 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002612 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002613
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002614 i--;
2615 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002616 /* free only the irqs that were actually requested */
2617 if (!adapter->q_vector[i]->rxr_count &&
2618 !adapter->q_vector[i]->txr_count)
2619 continue;
2620
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002621 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002622 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002623 }
2624
2625 ixgbe_reset_q_vectors(adapter);
2626 } else {
2627 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002628 }
2629}
2630
2631/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002632 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2633 * @adapter: board private structure
2634 **/
2635static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2636{
Alexander Duyckbd508172010-11-16 19:27:03 -08002637 switch (adapter->hw.mac.type) {
2638 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002639 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002640 break;
2641 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002642 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002643 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2644 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002645 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002646 if (adapter->num_vfs > 32)
2647 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002648 break;
2649 default:
2650 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002651 }
2652 IXGBE_WRITE_FLUSH(&adapter->hw);
2653 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2654 int i;
2655 for (i = 0; i < adapter->num_msix_vectors; i++)
2656 synchronize_irq(adapter->msix_entries[i].vector);
2657 } else {
2658 synchronize_irq(adapter->pdev->irq);
2659 }
2660}
2661
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002662/**
Auke Kok9a799d72007-09-15 14:07:45 -07002663 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2664 *
2665 **/
2666static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2667{
Auke Kok9a799d72007-09-15 14:07:45 -07002668 struct ixgbe_hw *hw = &adapter->hw;
2669
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002670 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002671 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002672
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002673 ixgbe_set_ivar(adapter, 0, 0, 0);
2674 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002675
2676 map_vector_to_rxq(adapter, 0, 0);
2677 map_vector_to_txq(adapter, 0, 0);
2678
Emil Tantilov396e7992010-07-01 20:05:12 +00002679 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002680}
2681
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002682/**
2683 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2684 * @adapter: board private structure
2685 * @ring: structure containing ring specific data
2686 *
2687 * Configure the Tx descriptor ring after a reset.
2688 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002689void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2690 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002691{
2692 struct ixgbe_hw *hw = &adapter->hw;
2693 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002694 int wait_loop = 10;
2695 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002696 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002697
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002698 /* disable queue to avoid issues while updating state */
2699 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2700 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2701 txdctl & ~IXGBE_TXDCTL_ENABLE);
2702 IXGBE_WRITE_FLUSH(hw);
2703
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002704 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002705 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002706 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2707 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2708 ring->count * sizeof(union ixgbe_adv_tx_desc));
2709 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2710 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002711 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002712
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002713 /* configure fetching thresholds */
2714 if (adapter->rx_itr_setting == 0) {
2715 /* cannot set wthresh when itr==0 */
2716 txdctl &= ~0x007F0000;
2717 } else {
2718 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2719 txdctl |= (8 << 16);
2720 }
2721 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2722 /* PThresh workaround for Tx hang with DFP enabled. */
2723 txdctl |= 32;
2724 }
2725
2726 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002727 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2728 adapter->atr_sample_rate) {
2729 ring->atr_sample_rate = adapter->atr_sample_rate;
2730 ring->atr_count = 0;
2731 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2732 } else {
2733 ring->atr_sample_rate = 0;
2734 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002735
John Fastabendc84d3242010-11-16 19:27:12 -08002736 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2737
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002738 /* enable queue */
2739 txdctl |= IXGBE_TXDCTL_ENABLE;
2740 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2741
2742 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2743 if (hw->mac.type == ixgbe_mac_82598EB &&
2744 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2745 return;
2746
2747 /* poll to verify queue is enabled */
2748 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002749 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002750 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2751 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2752 if (!wait_loop)
2753 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002754}
2755
Alexander Duyck120ff942010-08-19 13:34:50 +00002756static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2757{
2758 struct ixgbe_hw *hw = &adapter->hw;
2759 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002760 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002761 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002762
2763 if (hw->mac.type == ixgbe_mac_82598EB)
2764 return;
2765
2766 /* disable the arbiter while setting MTQC */
2767 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2768 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2769 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2770
2771 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002772 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002773 case (IXGBE_FLAG_SRIOV_ENABLED):
2774 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2775 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2776 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002777 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002778 if (!tcs)
2779 reg = IXGBE_MTQC_64Q_1PB;
2780 else if (tcs <= 4)
2781 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2782 else
2783 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2784
2785 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2786
2787 /* Enable Security TX Buffer IFG for multiple pb */
2788 if (tcs) {
2789 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2790 reg |= IXGBE_SECTX_DCB;
2791 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2792 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002793 break;
2794 }
2795
2796 /* re-enable the arbiter */
2797 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2798 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2799}
2800
Auke Kok9a799d72007-09-15 14:07:45 -07002801/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002802 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002803 * @adapter: board private structure
2804 *
2805 * Configure the Tx unit of the MAC after a reset.
2806 **/
2807static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2808{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002809 struct ixgbe_hw *hw = &adapter->hw;
2810 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002811 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002812
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002813 ixgbe_setup_mtqc(adapter);
2814
2815 if (hw->mac.type != ixgbe_mac_82598EB) {
2816 /* DMATXCTL.EN must be before Tx queues are enabled */
2817 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2818 dmatxctl |= IXGBE_DMATXCTL_TE;
2819 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2820 }
2821
Auke Kok9a799d72007-09-15 14:07:45 -07002822 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002823 for (i = 0; i < adapter->num_tx_queues; i++)
2824 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002825}
2826
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002827#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002828
Yi Zoua6616b42009-08-06 13:05:23 +00002829static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002830 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002831{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002832 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002833 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002834
Alexander Duyckbd508172010-11-16 19:27:03 -08002835 switch (adapter->hw.mac.type) {
2836 case ixgbe_mac_82598EB: {
2837 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2838 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002839 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002840 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002841 break;
2842 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002843 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002844 default:
2845 break;
2846 }
2847
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002848 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002849
2850 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2851 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002852 if (adapter->num_vfs)
2853 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002854
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002855 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2856 IXGBE_SRRCTL_BSIZEHDR_MASK;
2857
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002858 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002859#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2860 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2861#else
2862 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2863#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002864 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002865 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002866 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2867 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002868 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002869 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002870
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002871 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002872}
2873
Alexander Duyck05abb122010-08-19 13:35:41 +00002874static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002875{
Alexander Duyck05abb122010-08-19 13:35:41 +00002876 struct ixgbe_hw *hw = &adapter->hw;
2877 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002878 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2879 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002880 u32 mrqc = 0, reta = 0;
2881 u32 rxcsum;
2882 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002883 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002884 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2885
2886 if (tcs)
2887 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002888
Alexander Duyck05abb122010-08-19 13:35:41 +00002889 /* Fill out hash function seeds */
2890 for (i = 0; i < 10; i++)
2891 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002892
Alexander Duyck05abb122010-08-19 13:35:41 +00002893 /* Fill out redirection table */
2894 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002895 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002896 j = 0;
2897 /* reta = 4-byte sliding window of
2898 * 0x00..(indices-1)(indices-1)00..etc. */
2899 reta = (reta << 8) | (j * 0x11);
2900 if ((i & 3) == 3)
2901 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2902 }
2903
2904 /* Disable indicating checksum in descriptor, enables RSS hash */
2905 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2906 rxcsum |= IXGBE_RXCSUM_PCSD;
2907 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2908
John Fastabend8b1c0b22011-05-03 02:26:48 +00002909 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2910 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002911 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002912 } else {
2913 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2914 | IXGBE_FLAG_SRIOV_ENABLED);
2915
2916 switch (mask) {
2917 case (IXGBE_FLAG_RSS_ENABLED):
2918 if (!tcs)
2919 mrqc = IXGBE_MRQC_RSSEN;
2920 else if (tcs <= 4)
2921 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2922 else
2923 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2924 break;
2925 case (IXGBE_FLAG_SRIOV_ENABLED):
2926 mrqc = IXGBE_MRQC_VMDQEN;
2927 break;
2928 default:
2929 break;
2930 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002931 }
2932
Alexander Duyck05abb122010-08-19 13:35:41 +00002933 /* Perform hash on these packet types */
2934 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2935 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2936 | IXGBE_MRQC_RSS_FIELD_IPV6
2937 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2938
2939 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002940}
2941
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002942/**
Don Skidmoreb93a2222010-11-16 19:27:17 -08002943 * ixgbe_clear_rscctl - disable RSC for the indicated ring
2944 * @adapter: address of board private structure
2945 * @ring: structure containing ring specific data
2946 **/
2947void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
2948 struct ixgbe_ring *ring)
2949{
2950 struct ixgbe_hw *hw = &adapter->hw;
2951 u32 rscctrl;
2952 u8 reg_idx = ring->reg_idx;
2953
2954 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2955 rscctrl &= ~IXGBE_RSCCTL_RSCEN;
2956 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2957}
2958
2959/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002960 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2961 * @adapter: address of board private structure
2962 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002963 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -08002964void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002965 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002966{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002967 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002968 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002969 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002970 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002971
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002972 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002973 return;
2974
2975 rx_buf_len = ring->rx_buf_len;
2976 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002977 rscctrl |= IXGBE_RSCCTL_RSCEN;
2978 /*
2979 * we must limit the number of descriptors so that the
2980 * total size of max desc * buf_len is not greater
2981 * than 65535
2982 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002983 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002984#if (MAX_SKB_FRAGS > 16)
2985 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2986#elif (MAX_SKB_FRAGS > 8)
2987 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2988#elif (MAX_SKB_FRAGS > 4)
2989 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2990#else
2991 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2992#endif
2993 } else {
2994 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2995 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2996 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2997 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2998 else
2999 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
3000 }
Alexander Duyck73670962010-08-19 13:38:34 +00003001 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003002}
3003
Alexander Duyck9e10e042010-08-19 13:40:06 +00003004/**
3005 * ixgbe_set_uta - Set unicast filter table address
3006 * @adapter: board private structure
3007 *
3008 * The unicast table address is a register array of 32-bit registers.
3009 * The table is meant to be used in a way similar to how the MTA is used
3010 * however due to certain limitations in the hardware it is necessary to
3011 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
3012 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
3013 **/
3014static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
3015{
3016 struct ixgbe_hw *hw = &adapter->hw;
3017 int i;
3018
3019 /* The UTA table only exists on 82599 hardware and newer */
3020 if (hw->mac.type < ixgbe_mac_82599EB)
3021 return;
3022
3023 /* we only need to do this if VMDq is enabled */
3024 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3025 return;
3026
3027 for (i = 0; i < 128; i++)
3028 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
3029}
3030
3031#define IXGBE_MAX_RX_DESC_POLL 10
3032static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3033 struct ixgbe_ring *ring)
3034{
3035 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003036 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3037 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003038 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003039
3040 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3041 if (hw->mac.type == ixgbe_mac_82598EB &&
3042 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3043 return;
3044
3045 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003046 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003047 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3048 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3049
3050 if (!wait_loop) {
3051 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3052 "the polling period\n", reg_idx);
3053 }
3054}
3055
Yi Zou2d39d572011-01-06 14:29:56 +00003056void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3057 struct ixgbe_ring *ring)
3058{
3059 struct ixgbe_hw *hw = &adapter->hw;
3060 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3061 u32 rxdctl;
3062 u8 reg_idx = ring->reg_idx;
3063
3064 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3065 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3066
3067 /* write value back with RXDCTL.ENABLE bit cleared */
3068 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3069
3070 if (hw->mac.type == ixgbe_mac_82598EB &&
3071 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3072 return;
3073
3074 /* the hardware may take up to 100us to really disable the rx queue */
3075 do {
3076 udelay(10);
3077 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3078 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3079
3080 if (!wait_loop) {
3081 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3082 "the polling period\n", reg_idx);
3083 }
3084}
3085
Alexander Duyck84418e32010-08-19 13:40:54 +00003086void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3087 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003088{
3089 struct ixgbe_hw *hw = &adapter->hw;
3090 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003091 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003092 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003093
Alexander Duyck9e10e042010-08-19 13:40:06 +00003094 /* disable queue to avoid issues while updating state */
3095 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003096 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003097
Alexander Duyckacd37172010-08-19 13:36:05 +00003098 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3099 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3100 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3101 ring->count * sizeof(union ixgbe_adv_rx_desc));
3102 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3103 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003104 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003105
3106 ixgbe_configure_srrctl(adapter, ring);
3107 ixgbe_configure_rscctl(adapter, ring);
3108
Greg Rosee9f98072011-01-26 01:06:07 +00003109 /* If operating in IOV mode set RLPML for X540 */
3110 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3111 hw->mac.type == ixgbe_mac_X540) {
3112 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3113 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3114 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3115 }
3116
Alexander Duyck9e10e042010-08-19 13:40:06 +00003117 if (hw->mac.type == ixgbe_mac_82598EB) {
3118 /*
3119 * enable cache line friendly hardware writes:
3120 * PTHRESH=32 descriptors (half the internal cache),
3121 * this also removes ugly rx_no_buffer_count increment
3122 * HTHRESH=4 descriptors (to minimize latency on fetch)
3123 * WTHRESH=8 burst writeback up to two cache lines
3124 */
3125 rxdctl &= ~0x3FFFFF;
3126 rxdctl |= 0x080420;
3127 }
3128
3129 /* enable receive descriptor ring */
3130 rxdctl |= IXGBE_RXDCTL_ENABLE;
3131 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3132
3133 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08003134 ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003135}
3136
Alexander Duyck48654522010-08-19 13:36:27 +00003137static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3138{
3139 struct ixgbe_hw *hw = &adapter->hw;
3140 int p;
3141
3142 /* PSRTYPE must be initialized in non 82598 adapters */
3143 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003144 IXGBE_PSRTYPE_UDPHDR |
3145 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003146 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003147 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003148
3149 if (hw->mac.type == ixgbe_mac_82598EB)
3150 return;
3151
3152 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3153 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3154
3155 for (p = 0; p < adapter->num_rx_pools; p++)
3156 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3157 psrtype);
3158}
3159
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003160static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3161{
3162 struct ixgbe_hw *hw = &adapter->hw;
3163 u32 gcr_ext;
3164 u32 vt_reg_bits;
3165 u32 reg_offset, vf_shift;
3166 u32 vmdctl;
3167
3168 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3169 return;
3170
3171 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3172 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3173 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3174 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3175
3176 vf_shift = adapter->num_vfs % 32;
3177 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
3178
3179 /* Enable only the PF's pool for Tx/Rx */
3180 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3181 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3182 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3183 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3184 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3185
3186 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3187 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3188
3189 /*
3190 * Set up VF register offsets for selected VT Mode,
3191 * i.e. 32 or 64 VFs for SR-IOV
3192 */
3193 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3194 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3195 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3196 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3197
3198 /* enable Tx loopback for VF/PF communication */
3199 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003200 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003201 hw->mac.ops.set_mac_anti_spoofing(hw,
3202 (adapter->antispoofing_enabled =
3203 (adapter->num_vfs != 0)),
Greg Rosea985b6c32010-11-18 03:02:52 +00003204 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003205}
3206
Alexander Duyck477de6e2010-08-19 13:38:11 +00003207static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003208{
Auke Kok9a799d72007-09-15 14:07:45 -07003209 struct ixgbe_hw *hw = &adapter->hw;
3210 struct net_device *netdev = adapter->netdev;
3211 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003212 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003213 struct ixgbe_ring *rx_ring;
3214 int i;
3215 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003216
Auke Kok9a799d72007-09-15 14:07:45 -07003217 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00003218 /* On by default */
3219 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3220
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003221 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00003222 if (adapter->num_vfs)
3223 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3224
3225 /* Disable packet split due to 82599 erratum #45 */
3226 if (hw->mac.type == ixgbe_mac_82599EB)
3227 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003228
3229 /* Set the RX buffer length according to the mode */
3230 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003231 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003232 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00003233 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00003234 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003235 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003236 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00003237 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3238 }
3239
3240#ifdef IXGBE_FCOE
3241 /* adjust max frame to be able to do baby jumbo for FCoE */
3242 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3243 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3244 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3245
3246#endif /* IXGBE_FCOE */
3247 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3248 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3249 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3250 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3251
3252 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003253 }
3254
Auke Kok9a799d72007-09-15 14:07:45 -07003255 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003256 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3257 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003258 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3259
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003260 /*
3261 * Setup the HW Rx Head and Tail Descriptor Pointers and
3262 * the Base and Length of the Rx Descriptor Ring
3263 */
Auke Kok9a799d72007-09-15 14:07:45 -07003264 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003265 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003266 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003267
Yi Zou6e455b892009-08-06 13:05:44 +00003268 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003269 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003270 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003271 clear_ring_ps_enabled(rx_ring);
3272
3273 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3274 set_ring_rsc_enabled(rx_ring);
3275 else
3276 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003277
Yi Zou63f39bd2009-05-17 12:34:35 +00003278#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003279 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003280 struct ixgbe_ring_feature *f;
3281 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003282 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003283 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003284 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3285 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003286 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003287 } else if (!ring_is_rsc_enabled(rx_ring) &&
3288 !ring_is_ps_enabled(rx_ring)) {
3289 rx_ring->rx_buf_len =
3290 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003291 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003292 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003293#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003294 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003295}
3296
Alexander Duyck73670962010-08-19 13:38:34 +00003297static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3298{
3299 struct ixgbe_hw *hw = &adapter->hw;
3300 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3301
3302 switch (hw->mac.type) {
3303 case ixgbe_mac_82598EB:
3304 /*
3305 * For VMDq support of different descriptor types or
3306 * buffer sizes through the use of multiple SRRCTL
3307 * registers, RDRXCTL.MVMEN must be set to 1
3308 *
3309 * also, the manual doesn't mention it clearly but DCA hints
3310 * will only use queue 0's tags unless this bit is set. Side
3311 * effects of setting this bit are only that SRRCTL must be
3312 * fully programmed [0..15]
3313 */
3314 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3315 break;
3316 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003317 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003318 /* Disable RSC for ACK packets */
3319 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3320 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3321 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3322 /* hardware requires some bits to be set by default */
3323 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3324 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3325 break;
3326 default:
3327 /* We should do nothing since we don't know this hardware */
3328 return;
3329 }
3330
3331 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3332}
3333
Alexander Duyck477de6e2010-08-19 13:38:11 +00003334/**
3335 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3336 * @adapter: board private structure
3337 *
3338 * Configure the Rx unit of the MAC after a reset.
3339 **/
3340static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3341{
3342 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003343 int i;
3344 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003345
3346 /* disable receives while setting up the descriptors */
3347 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3348 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3349
3350 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003351 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003352
Alexander Duyck9e10e042010-08-19 13:40:06 +00003353 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003354 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003355
Alexander Duyck9e10e042010-08-19 13:40:06 +00003356 ixgbe_set_uta(adapter);
3357
Alexander Duyck477de6e2010-08-19 13:38:11 +00003358 /* set_rx_buffer_len must be called before ring initialization */
3359 ixgbe_set_rx_buffer_len(adapter);
3360
3361 /*
3362 * Setup the HW Rx Head and Tail Descriptor Pointers and
3363 * the Base and Length of the Rx Descriptor Ring
3364 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003365 for (i = 0; i < adapter->num_rx_queues; i++)
3366 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003367
Alexander Duyck9e10e042010-08-19 13:40:06 +00003368 /* disable drop enable for 82598 parts */
3369 if (hw->mac.type == ixgbe_mac_82598EB)
3370 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3371
3372 /* enable all receives */
3373 rxctrl |= IXGBE_RXCTRL_RXEN;
3374 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003375}
3376
Auke Kok9a799d72007-09-15 14:07:45 -07003377static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3378{
3379 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003380 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003381 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003382
3383 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003384 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003385 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003386}
3387
3388static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3389{
3390 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003391 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003392 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003393
Auke Kok9a799d72007-09-15 14:07:45 -07003394 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003395 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003396 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003397}
3398
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003399/**
3400 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3401 * @adapter: driver data
3402 */
3403static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3404{
3405 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003406 u32 vlnctrl;
3407
3408 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3409 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3410 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3411}
3412
3413/**
3414 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3415 * @adapter: driver data
3416 */
3417static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3418{
3419 struct ixgbe_hw *hw = &adapter->hw;
3420 u32 vlnctrl;
3421
3422 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3423 vlnctrl |= IXGBE_VLNCTRL_VFE;
3424 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3425 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3426}
3427
3428/**
3429 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3430 * @adapter: driver data
3431 */
3432static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3433{
3434 struct ixgbe_hw *hw = &adapter->hw;
3435 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003436 int i, j;
3437
3438 switch (hw->mac.type) {
3439 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003440 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3441 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003442 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3443 break;
3444 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003445 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003446 for (i = 0; i < adapter->num_rx_queues; i++) {
3447 j = adapter->rx_ring[i]->reg_idx;
3448 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3449 vlnctrl &= ~IXGBE_RXDCTL_VME;
3450 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3451 }
3452 break;
3453 default:
3454 break;
3455 }
3456}
3457
3458/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003459 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003460 * @adapter: driver data
3461 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003462static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003463{
3464 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003465 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003466 int i, j;
3467
3468 switch (hw->mac.type) {
3469 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003470 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3471 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003472 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3473 break;
3474 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003475 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003476 for (i = 0; i < adapter->num_rx_queues; i++) {
3477 j = adapter->rx_ring[i]->reg_idx;
3478 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3479 vlnctrl |= IXGBE_RXDCTL_VME;
3480 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3481 }
3482 break;
3483 default:
3484 break;
3485 }
3486}
3487
Auke Kok9a799d72007-09-15 14:07:45 -07003488static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3489{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003490 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003491
Jesse Grossf62bbb52010-10-20 13:56:10 +00003492 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3493
3494 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3495 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003496}
3497
3498/**
Alexander Duyck28500622010-06-15 09:25:48 +00003499 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3500 * @netdev: network interface device structure
3501 *
3502 * Writes unicast address list to the RAR table.
3503 * Returns: -ENOMEM on failure/insufficient address space
3504 * 0 on no addresses written
3505 * X on writing X addresses to the RAR table
3506 **/
3507static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3508{
3509 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3510 struct ixgbe_hw *hw = &adapter->hw;
3511 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003512 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003513 int count = 0;
3514
3515 /* return ENOMEM indicating insufficient memory for addresses */
3516 if (netdev_uc_count(netdev) > rar_entries)
3517 return -ENOMEM;
3518
3519 if (!netdev_uc_empty(netdev) && rar_entries) {
3520 struct netdev_hw_addr *ha;
3521 /* return error if we do not support writing to RAR table */
3522 if (!hw->mac.ops.set_rar)
3523 return -ENOMEM;
3524
3525 netdev_for_each_uc_addr(ha, netdev) {
3526 if (!rar_entries)
3527 break;
3528 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3529 vfn, IXGBE_RAH_AV);
3530 count++;
3531 }
3532 }
3533 /* write the addresses in reverse order to avoid write combining */
3534 for (; rar_entries > 0 ; rar_entries--)
3535 hw->mac.ops.clear_rar(hw, rar_entries);
3536
3537 return count;
3538}
3539
3540/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003541 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003542 * @netdev: network interface device structure
3543 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003544 * The set_rx_method entry point is called whenever the unicast/multicast
3545 * address list or the network interface flags are updated. This routine is
3546 * responsible for configuring the hardware for proper unicast, multicast and
3547 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003548 **/
Greg Rose7f870472010-01-09 02:25:29 +00003549void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003550{
3551 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3552 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003553 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3554 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003555
3556 /* Check for Promiscuous and All Multicast modes */
3557
3558 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3559
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003560 /* set all bits that we expect to always be set */
3561 fctrl |= IXGBE_FCTRL_BAM;
3562 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3563 fctrl |= IXGBE_FCTRL_PMCF;
3564
Alexander Duyck28500622010-06-15 09:25:48 +00003565 /* clear the bits we are changing the status of */
3566 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3567
Auke Kok9a799d72007-09-15 14:07:45 -07003568 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003569 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003570 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003571 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003572 /* don't hardware filter vlans in promisc mode */
3573 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003574 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003575 if (netdev->flags & IFF_ALLMULTI) {
3576 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003577 vmolr |= IXGBE_VMOLR_MPE;
3578 } else {
3579 /*
3580 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003581 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003582 * that we can at least receive multicast traffic
3583 */
3584 hw->mac.ops.update_mc_addr_list(hw, netdev);
3585 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003586 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003587 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003588 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003589 /*
3590 * Write addresses to available RAR registers, if there is not
3591 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003592 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003593 */
3594 count = ixgbe_write_uc_addr_list(netdev);
3595 if (count < 0) {
3596 fctrl |= IXGBE_FCTRL_UPE;
3597 vmolr |= IXGBE_VMOLR_ROPE;
3598 }
3599 }
3600
3601 if (adapter->num_vfs) {
3602 ixgbe_restore_vf_multicasts(adapter);
3603 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3604 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3605 IXGBE_VMOLR_ROPE);
3606 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003607 }
3608
3609 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003610
3611 if (netdev->features & NETIF_F_HW_VLAN_RX)
3612 ixgbe_vlan_strip_enable(adapter);
3613 else
3614 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003615}
3616
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003617static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3618{
3619 int q_idx;
3620 struct ixgbe_q_vector *q_vector;
3621 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3622
3623 /* legacy and MSI only use one vector */
3624 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3625 q_vectors = 1;
3626
3627 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003628 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003629 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003630 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003631 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3632 if (!q_vector->rxr_count || !q_vector->txr_count) {
3633 if (q_vector->txr_count == 1)
3634 napi->poll = &ixgbe_clean_txonly;
3635 else if (q_vector->rxr_count == 1)
3636 napi->poll = &ixgbe_clean_rxonly;
3637 }
3638 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003639
3640 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003641 }
3642}
3643
3644static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3645{
3646 int q_idx;
3647 struct ixgbe_q_vector *q_vector;
3648 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3649
3650 /* legacy and MSI only use one vector */
3651 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3652 q_vectors = 1;
3653
3654 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003655 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003656 napi_disable(&q_vector->napi);
3657 }
3658}
3659
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003660#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003661/*
3662 * ixgbe_configure_dcb - Configure DCB hardware
3663 * @adapter: ixgbe adapter struct
3664 *
3665 * This is called by the driver on open to configure the DCB hardware.
3666 * This is also called by the gennetlink interface when reconfiguring
3667 * the DCB state.
3668 */
3669static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3670{
3671 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003672 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003673
Alexander Duyck67ebd792010-08-19 13:34:04 +00003674 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3675 if (hw->mac.type == ixgbe_mac_82598EB)
3676 netif_set_gso_max_size(adapter->netdev, 65536);
3677 return;
3678 }
3679
3680 if (hw->mac.type == ixgbe_mac_82598EB)
3681 netif_set_gso_max_size(adapter->netdev, 32768);
3682
Alexander Duyck2f90b862008-11-20 20:52:10 -08003683
Alexander Duyck2f90b862008-11-20 20:52:10 -08003684 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003685 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003686
Alexander Duyck2f90b862008-11-20 20:52:10 -08003687 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003688
3689 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003690 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003691#ifdef CONFIG_FCOE
3692 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3693 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3694#endif
3695 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3696 DCB_TX_CONFIG);
3697 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3698 DCB_RX_CONFIG);
3699 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3700 } else {
3701 struct net_device *dev = adapter->netdev;
3702
3703 if (adapter->ixgbe_ieee_ets)
3704 dev->dcbnl_ops->ieee_setets(dev,
3705 adapter->ixgbe_ieee_ets);
3706 if (adapter->ixgbe_ieee_pfc)
3707 dev->dcbnl_ops->ieee_setpfc(dev,
3708 adapter->ixgbe_ieee_pfc);
3709 }
John Fastabend8187cd42011-02-23 05:58:08 +00003710
3711 /* Enable RSS Hash per TC */
3712 if (hw->mac.type != ixgbe_mac_82598EB) {
3713 int i;
3714 u32 reg = 0;
3715
3716 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3717 u8 msb = 0;
3718 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3719
3720 while (cnt >>= 1)
3721 msb++;
3722
3723 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3724 }
3725 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3726 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003727}
3728
3729#endif
John Fastabend80605c652011-05-02 12:34:10 +00003730
3731static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3732{
3733 int hdrm = 0;
3734 int num_tc = netdev_get_num_tc(adapter->netdev);
3735 struct ixgbe_hw *hw = &adapter->hw;
3736
3737 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3738 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3739 hdrm = 64 << adapter->fdir_pballoc;
3740
3741 hw->mac.ops.set_rxpba(&adapter->hw, num_tc, hdrm, PBA_STRATEGY_EQUAL);
3742}
3743
Auke Kok9a799d72007-09-15 14:07:45 -07003744static void ixgbe_configure(struct ixgbe_adapter *adapter)
3745{
3746 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003747 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003748 int i;
3749
John Fastabend80605c652011-05-02 12:34:10 +00003750 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003751#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003752 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003753#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003754
Jesse Grossf62bbb52010-10-20 13:56:10 +00003755 ixgbe_set_rx_mode(netdev);
3756 ixgbe_restore_vlan(adapter);
3757
Yi Zoueacd73f2009-05-13 13:11:06 +00003758#ifdef IXGBE_FCOE
3759 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3760 ixgbe_configure_fcoe(adapter);
3761
3762#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003763 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3764 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003765 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003766 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003767 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003768 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003769 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003770
Auke Kok9a799d72007-09-15 14:07:45 -07003771 ixgbe_configure_tx(adapter);
3772 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003773}
3774
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003775static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3776{
3777 switch (hw->phy.type) {
3778 case ixgbe_phy_sfp_avago:
3779 case ixgbe_phy_sfp_ftl:
3780 case ixgbe_phy_sfp_intel:
3781 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003782 case ixgbe_phy_sfp_passive_tyco:
3783 case ixgbe_phy_sfp_passive_unknown:
3784 case ixgbe_phy_sfp_active_unknown:
3785 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003786 return true;
3787 default:
3788 return false;
3789 }
3790}
3791
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003792/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003793 * ixgbe_sfp_link_config - set up SFP+ link
3794 * @adapter: pointer to private adapter struct
3795 **/
3796static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3797{
Alexander Duyck70864002011-04-27 09:13:56 +00003798 /*
3799 * We are assuming the worst case scenerio here, and that
3800 * is that an SFP was inserted/removed after the reset
3801 * but before SFP detection was enabled. As such the best
3802 * solution is to just start searching as soon as we start
3803 */
3804 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3805 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003806
Alexander Duyck70864002011-04-27 09:13:56 +00003807 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003808}
3809
3810/**
3811 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003812 * @hw: pointer to private hardware struct
3813 *
3814 * Returns 0 on success, negative on failure
3815 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003816static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003817{
3818 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003819 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003820 u32 ret = IXGBE_ERR_LINK_SETUP;
3821
3822 if (hw->mac.ops.check_link)
3823 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3824
3825 if (ret)
3826 goto link_cfg_out;
3827
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003828 autoneg = hw->phy.autoneg_advertised;
3829 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003830 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3831 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003832 if (ret)
3833 goto link_cfg_out;
3834
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003835 if (hw->mac.ops.setup_link)
3836 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003837link_cfg_out:
3838 return ret;
3839}
3840
Alexander Duycka34bcff2010-08-19 13:39:20 +00003841static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003842{
Auke Kok9a799d72007-09-15 14:07:45 -07003843 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003844 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003845
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003846 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003847 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3848 IXGBE_GPIE_OCD;
3849 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003850 /*
3851 * use EIAM to auto-mask when MSI-X interrupt is asserted
3852 * this saves a register write for every interrupt
3853 */
3854 switch (hw->mac.type) {
3855 case ixgbe_mac_82598EB:
3856 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3857 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003858 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003859 case ixgbe_mac_X540:
3860 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003861 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3862 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3863 break;
3864 }
3865 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003866 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3867 * specifically only auto mask tx and rx interrupts */
3868 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003869 }
3870
Alexander Duycka34bcff2010-08-19 13:39:20 +00003871 /* XXX: to interrupt immediately for EICS writes, enable this */
3872 /* gpie |= IXGBE_GPIE_EIMEN; */
3873
3874 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3875 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3876 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003877 }
3878
Alexander Duycka34bcff2010-08-19 13:39:20 +00003879 /* Enable fan failure interrupt */
3880 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003881 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003882
Don Skidmore2698b202011-04-13 07:01:52 +00003883 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003884 gpie |= IXGBE_SDP1_GPIEN;
3885 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003886 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003887
3888 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3889}
3890
3891static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3892{
3893 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003894 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003895 u32 ctrl_ext;
3896
3897 ixgbe_get_hw_control(adapter);
3898 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003899
Auke Kok9a799d72007-09-15 14:07:45 -07003900 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3901 ixgbe_configure_msix(adapter);
3902 else
3903 ixgbe_configure_msi_and_legacy(adapter);
3904
Don Skidmorec6ecf392010-12-03 03:31:51 +00003905 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3906 if (hw->mac.ops.enable_tx_laser &&
3907 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003908 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003909 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003910 hw->mac.ops.enable_tx_laser(hw);
3911
Auke Kok9a799d72007-09-15 14:07:45 -07003912 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003913 ixgbe_napi_enable_all(adapter);
3914
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003915 if (ixgbe_is_sfp(hw)) {
3916 ixgbe_sfp_link_config(adapter);
3917 } else {
3918 err = ixgbe_non_sfp_link_config(hw);
3919 if (err)
3920 e_err(probe, "link_config FAILED %d\n", err);
3921 }
3922
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003923 /* clear any pending interrupts, may auto mask */
3924 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003925 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003926
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003927 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003928 * If this adapter has a fan, check to see if we had a failure
3929 * before we enabled the interrupt.
3930 */
3931 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3932 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3933 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003934 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003935 }
3936
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003937 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003938 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003939
Auke Kok9a799d72007-09-15 14:07:45 -07003940 /* bring the link up in the watchdog, this could race with our first
3941 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003942 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3943 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003944 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003945
3946 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3947 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3948 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3949 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3950
Auke Kok9a799d72007-09-15 14:07:45 -07003951 return 0;
3952}
3953
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003954void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3955{
3956 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003957 /* put off any impending NetWatchDogTimeout */
3958 adapter->netdev->trans_start = jiffies;
3959
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003960 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003961 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003962 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003963 /*
3964 * If SR-IOV enabled then wait a bit before bringing the adapter
3965 * back up to give the VFs time to respond to the reset. The
3966 * two second wait is based upon the watchdog timer cycle in
3967 * the VF driver.
3968 */
3969 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3970 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003971 ixgbe_up(adapter);
3972 clear_bit(__IXGBE_RESETTING, &adapter->state);
3973}
3974
Auke Kok9a799d72007-09-15 14:07:45 -07003975int ixgbe_up(struct ixgbe_adapter *adapter)
3976{
3977 /* hardware has been reset, we need to reload some things */
3978 ixgbe_configure(adapter);
3979
3980 return ixgbe_up_complete(adapter);
3981}
3982
3983void ixgbe_reset(struct ixgbe_adapter *adapter)
3984{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003985 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003986 int err;
3987
Alexander Duyck70864002011-04-27 09:13:56 +00003988 /* lock SFP init bit to prevent race conditions with the watchdog */
3989 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3990 usleep_range(1000, 2000);
3991
3992 /* clear all SFP and link config related flags while holding SFP_INIT */
3993 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
3994 IXGBE_FLAG2_SFP_NEEDS_RESET);
3995 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3996
Don Skidmore8ca783a2009-05-26 20:40:47 -07003997 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003998 switch (err) {
3999 case 0:
4000 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004001 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004002 break;
4003 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004004 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004005 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004006 case IXGBE_ERR_EEPROM_VERSION:
4007 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004008 e_dev_warn("This device is a pre-production adapter/LOM. "
4009 "Please be aware there may be issuesassociated with "
4010 "your hardware. If you are experiencing problems "
4011 "please contact your Intel or hardware "
4012 "representative who provided you with this "
4013 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004014 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004015 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004016 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004017 }
Auke Kok9a799d72007-09-15 14:07:45 -07004018
Alexander Duyck70864002011-04-27 09:13:56 +00004019 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4020
Auke Kok9a799d72007-09-15 14:07:45 -07004021 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004022 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
4023 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07004024}
4025
Auke Kok9a799d72007-09-15 14:07:45 -07004026/**
4027 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004028 * @rx_ring: ring to free buffers from
4029 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004030static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004031{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004032 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004033 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004034 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004035
Alexander Duyck84418e32010-08-19 13:40:54 +00004036 /* ring already cleared, nothing to do */
4037 if (!rx_ring->rx_buffer_info)
4038 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004039
Alexander Duyck84418e32010-08-19 13:40:54 +00004040 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004041 for (i = 0; i < rx_ring->count; i++) {
4042 struct ixgbe_rx_buffer *rx_buffer_info;
4043
4044 rx_buffer_info = &rx_ring->rx_buffer_info[i];
4045 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004046 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004047 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004048 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07004049 rx_buffer_info->dma = 0;
4050 }
4051 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00004052 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07004053 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004054 do {
4055 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004056 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004057 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00004058 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004059 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004060 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004061 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004062 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004063 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00004064 skb = skb->prev;
4065 dev_kfree_skb(this);
4066 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004067 }
4068 if (!rx_buffer_info->page)
4069 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004070 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004071 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00004072 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004073 rx_buffer_info->page_dma = 0;
4074 }
Auke Kok9a799d72007-09-15 14:07:45 -07004075 put_page(rx_buffer_info->page);
4076 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07004077 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004078 }
4079
4080 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4081 memset(rx_ring->rx_buffer_info, 0, size);
4082
4083 /* Zero out the descriptor ring */
4084 memset(rx_ring->desc, 0, rx_ring->size);
4085
4086 rx_ring->next_to_clean = 0;
4087 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004088}
4089
4090/**
4091 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004092 * @tx_ring: ring to be cleaned
4093 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004094static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004095{
4096 struct ixgbe_tx_buffer *tx_buffer_info;
4097 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004098 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004099
Alexander Duyck84418e32010-08-19 13:40:54 +00004100 /* ring already cleared, nothing to do */
4101 if (!tx_ring->tx_buffer_info)
4102 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004103
Alexander Duyck84418e32010-08-19 13:40:54 +00004104 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004105 for (i = 0; i < tx_ring->count; i++) {
4106 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004107 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004108 }
4109
4110 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4111 memset(tx_ring->tx_buffer_info, 0, size);
4112
4113 /* Zero out the descriptor ring */
4114 memset(tx_ring->desc, 0, tx_ring->size);
4115
4116 tx_ring->next_to_use = 0;
4117 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004118}
4119
4120/**
Auke Kok9a799d72007-09-15 14:07:45 -07004121 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4122 * @adapter: board private structure
4123 **/
4124static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4125{
4126 int i;
4127
4128 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004129 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004130}
4131
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004132/**
4133 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4134 * @adapter: board private structure
4135 **/
4136static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4137{
4138 int i;
4139
4140 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004141 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004142}
4143
Auke Kok9a799d72007-09-15 14:07:45 -07004144void ixgbe_down(struct ixgbe_adapter *adapter)
4145{
4146 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004147 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004148 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004149 int i;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004150 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07004151
4152 /* signal that we are down to the interrupt handler */
4153 set_bit(__IXGBE_DOWN, &adapter->state);
4154
4155 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004156 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4157 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004158
Yi Zou2d39d572011-01-06 14:29:56 +00004159 /* disable all enabled rx queues */
4160 for (i = 0; i < adapter->num_rx_queues; i++)
4161 /* this call also flushes the previous write */
4162 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4163
Don Skidmore032b4322011-03-18 09:32:53 +00004164 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004165
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004166 netif_tx_stop_all_queues(netdev);
4167
Alexander Duyck70864002011-04-27 09:13:56 +00004168 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004169 netif_carrier_off(netdev);
4170 netif_tx_disable(netdev);
4171
4172 ixgbe_irq_disable(adapter);
4173
4174 ixgbe_napi_disable_all(adapter);
4175
Alexander Duyckd034acf2011-04-27 09:25:34 +00004176 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4177 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004178 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4179
4180 del_timer_sync(&adapter->service_timer);
4181
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004182 /* disable receive for all VFs and wait one second */
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004183 if (adapter->num_vfs) {
4184 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004185 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004186
Auke Kok9a799d72007-09-15 14:07:45 -07004187 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004188 ixgbe_disable_tx_rx(adapter);
4189
4190 /* Mark all the VFs as inactive */
4191 for (i = 0 ; i < adapter->num_vfs; i++)
4192 adapter->vfinfo[i].clear_to_send = 0;
4193 }
4194
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004195 /* Cleanup the affinity_hint CPU mask memory and callback */
4196 for (i = 0; i < num_q_vectors; i++) {
4197 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
4198 /* clear the affinity_mask in the IRQ descriptor */
4199 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
4200 /* release the CPU mask memory */
4201 free_cpumask_var(q_vector->affinity_mask);
4202 }
4203
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004204 /* disable transmits in the hardware now that interrupts are off */
4205 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004206 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004207 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004208 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004209
4210 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004211 switch (hw->mac.type) {
4212 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004213 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004214 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004215 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4216 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004217 break;
4218 default:
4219 break;
4220 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004221
Paul Larson6f4a0e42008-06-24 17:00:56 -07004222 if (!pci_channel_offline(adapter->pdev))
4223 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004224
4225 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4226 if (hw->mac.ops.disable_tx_laser &&
4227 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004228 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004229 (hw->mac.type == ixgbe_mac_82599EB))))
4230 hw->mac.ops.disable_tx_laser(hw);
4231
Auke Kok9a799d72007-09-15 14:07:45 -07004232 ixgbe_clean_all_tx_rings(adapter);
4233 ixgbe_clean_all_rx_rings(adapter);
4234
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004235#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004236 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004237 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004238#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004239}
4240
Auke Kok9a799d72007-09-15 14:07:45 -07004241/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004242 * ixgbe_poll - NAPI Rx polling callback
4243 * @napi: structure for representing this polling device
4244 * @budget: how many packets driver is allowed to clean
4245 *
4246 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004247 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004248static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004249{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004250 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004251 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004252 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004253 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004254
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004255#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004256 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4257 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004258#endif
4259
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004260 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
4261 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07004262
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004263 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004264 work_done = budget;
4265
David S. Miller53e52c72008-01-07 21:06:12 -08004266 /* If budget not fully consumed, exit the polling mode */
4267 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004268 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004269 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08004270 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004271 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00004272 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004273 }
Auke Kok9a799d72007-09-15 14:07:45 -07004274 return work_done;
4275}
4276
4277/**
4278 * ixgbe_tx_timeout - Respond to a Tx Hang
4279 * @netdev: network interface device structure
4280 **/
4281static void ixgbe_tx_timeout(struct net_device *netdev)
4282{
4283 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4284
4285 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004286 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004287}
4288
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004289/**
4290 * ixgbe_set_rss_queues: Allocate queues for RSS
4291 * @adapter: board private structure to initialize
4292 *
4293 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4294 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4295 *
4296 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004297static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4298{
4299 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004300 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004301
4302 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004303 f->mask = 0xF;
4304 adapter->num_rx_queues = f->indices;
4305 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004306 ret = true;
4307 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004308 ret = false;
4309 }
4310
4311 return ret;
4312}
4313
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004314/**
4315 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4316 * @adapter: board private structure to initialize
4317 *
4318 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4319 * to the original CPU that initiated the Tx session. This runs in addition
4320 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4321 * Rx load across CPUs using RSS.
4322 *
4323 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004324static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004325{
4326 bool ret = false;
4327 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4328
4329 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4330 f_fdir->mask = 0;
4331
4332 /* Flow Director must have RSS enabled */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004333 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4334 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004335 adapter->num_tx_queues = f_fdir->indices;
4336 adapter->num_rx_queues = f_fdir->indices;
4337 ret = true;
4338 } else {
4339 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004340 }
4341 return ret;
4342}
4343
Yi Zou0331a832009-05-17 12:33:52 +00004344#ifdef IXGBE_FCOE
4345/**
4346 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4347 * @adapter: board private structure to initialize
4348 *
4349 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4350 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4351 * rx queues out of the max number of rx queues, instead, it is used as the
4352 * index of the first rx queue used by FCoE.
4353 *
4354 **/
4355static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4356{
Yi Zou0331a832009-05-17 12:33:52 +00004357 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4358
John Fastabende5b64632011-03-08 03:44:52 +00004359 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4360 return false;
4361
John Fastabende901acd2011-04-26 07:26:08 +00004362 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004363
John Fastabende901acd2011-04-26 07:26:08 +00004364 adapter->num_rx_queues = 1;
4365 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004366
John Fastabende901acd2011-04-26 07:26:08 +00004367 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4368 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004369 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004370 ixgbe_set_fdir_queues(adapter);
4371 else
4372 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004373 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004374
John Fastabende901acd2011-04-26 07:26:08 +00004375 /* adding FCoE rx rings to the end */
4376 f->mask = adapter->num_rx_queues;
4377 adapter->num_rx_queues += f->indices;
4378 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004379
John Fastabende5b64632011-03-08 03:44:52 +00004380 return true;
4381}
4382#endif /* IXGBE_FCOE */
4383
John Fastabende901acd2011-04-26 07:26:08 +00004384/* Artificial max queue cap per traffic class in DCB mode */
4385#define DCB_QUEUE_CAP 8
4386
John Fastabende5b64632011-03-08 03:44:52 +00004387#ifdef CONFIG_IXGBE_DCB
4388static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4389{
John Fastabende901acd2011-04-26 07:26:08 +00004390 int per_tc_q, q, i, offset = 0;
4391 struct net_device *dev = adapter->netdev;
4392 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004393
John Fastabende901acd2011-04-26 07:26:08 +00004394 if (!tcs)
4395 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004396
John Fastabende901acd2011-04-26 07:26:08 +00004397 /* Map queue offset and counts onto allocated tx queues */
4398 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4399 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004400
John Fastabend8b1c0b22011-05-03 02:26:48 +00004401 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004402 netdev_set_prio_tc_map(dev, i, i);
4403 netdev_set_tc_queue(dev, i, q, offset);
4404 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004405 }
4406
John Fastabende901acd2011-04-26 07:26:08 +00004407 adapter->num_tx_queues = q * tcs;
4408 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004409
4410#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004411 /* FCoE enabled queues require special configuration indexed
4412 * by feature specific indices and mask. Here we map FCoE
4413 * indices onto the DCB queue pairs allowing FCoE to own
4414 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004415 */
John Fastabende901acd2011-04-26 07:26:08 +00004416 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4417 int tc;
4418 struct ixgbe_ring_feature *f =
4419 &adapter->ring_feature[RING_F_FCOE];
4420
4421 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4422 f->indices = dev->tc_to_txq[tc].count;
4423 f->mask = dev->tc_to_txq[tc].offset;
4424 }
John Fastabende5b64632011-03-08 03:44:52 +00004425#endif
4426
John Fastabende901acd2011-04-26 07:26:08 +00004427 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004428}
John Fastabende5b64632011-03-08 03:44:52 +00004429#endif
Yi Zou0331a832009-05-17 12:33:52 +00004430
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004431/**
4432 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4433 * @adapter: board private structure to initialize
4434 *
4435 * IOV doesn't actually use anything, so just NAK the
4436 * request for now and let the other queue routines
4437 * figure out what to do.
4438 */
4439static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4440{
4441 return false;
4442}
4443
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004444/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004445 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004446 * @adapter: board private structure to initialize
4447 *
4448 * This is the top level queue allocation routine. The order here is very
4449 * important, starting with the "most" number of features turned on at once,
4450 * and ending with the smallest set of features. This way large combinations
4451 * can be allocated if they're turned on, and smaller combinations are the
4452 * fallthrough conditions.
4453 *
4454 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004455static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004456{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004457 /* Start with base case */
4458 adapter->num_rx_queues = 1;
4459 adapter->num_tx_queues = 1;
4460 adapter->num_rx_pools = adapter->num_rx_queues;
4461 adapter->num_rx_queues_per_pool = 1;
4462
4463 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004464 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004465
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004466#ifdef CONFIG_IXGBE_DCB
4467 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004468 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004469
4470#endif
John Fastabende5b64632011-03-08 03:44:52 +00004471#ifdef IXGBE_FCOE
4472 if (ixgbe_set_fcoe_queues(adapter))
4473 goto done;
4474
4475#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004476 if (ixgbe_set_fdir_queues(adapter))
4477 goto done;
4478
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004479 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004480 goto done;
4481
4482 /* fallback to base case */
4483 adapter->num_rx_queues = 1;
4484 adapter->num_tx_queues = 1;
4485
4486done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004487 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004488 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004489 return netif_set_real_num_rx_queues(adapter->netdev,
4490 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004491}
4492
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004493static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004494 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004495{
4496 int err, vector_threshold;
4497
4498 /* We'll want at least 3 (vector_threshold):
4499 * 1) TxQ[0] Cleanup
4500 * 2) RxQ[0] Cleanup
4501 * 3) Other (Link Status Change, etc.)
4502 * 4) TCP Timer (optional)
4503 */
4504 vector_threshold = MIN_MSIX_COUNT;
4505
4506 /* The more we get, the more we will assign to Tx/Rx Cleanup
4507 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4508 * Right now, we simply care about how many we'll get; we'll
4509 * set them up later while requesting irq's.
4510 */
4511 while (vectors >= vector_threshold) {
4512 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004513 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004514 if (!err) /* Success in acquiring all requested vectors. */
4515 break;
4516 else if (err < 0)
4517 vectors = 0; /* Nasty failure, quit now */
4518 else /* err == number of vectors we should try again with */
4519 vectors = err;
4520 }
4521
4522 if (vectors < vector_threshold) {
4523 /* Can't allocate enough MSI-X interrupts? Oh well.
4524 * This just means we'll go with either a single MSI
4525 * vector or fall back to legacy interrupts.
4526 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004527 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4528 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004529 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4530 kfree(adapter->msix_entries);
4531 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004532 } else {
4533 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004534 /*
4535 * Adjust for only the vectors we'll use, which is minimum
4536 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4537 * vectors we were allocated.
4538 */
4539 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004540 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004541 }
4542}
4543
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004544/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004545 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004546 * @adapter: board private structure to initialize
4547 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004548 * Cache the descriptor ring offsets for RSS to the assigned rings.
4549 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004550 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004551static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004552{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004553 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004554
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004555 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4556 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004557
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004558 for (i = 0; i < adapter->num_rx_queues; i++)
4559 adapter->rx_ring[i]->reg_idx = i;
4560 for (i = 0; i < adapter->num_tx_queues; i++)
4561 adapter->tx_ring[i]->reg_idx = i;
4562
4563 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004564}
4565
4566#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004567
4568/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004569static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4570 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004571{
4572 struct net_device *dev = adapter->netdev;
4573 struct ixgbe_hw *hw = &adapter->hw;
4574 u8 num_tcs = netdev_get_num_tc(dev);
4575
4576 *tx = 0;
4577 *rx = 0;
4578
4579 switch (hw->mac.type) {
4580 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004581 *tx = tc << 2;
4582 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004583 break;
4584 case ixgbe_mac_82599EB:
4585 case ixgbe_mac_X540:
4586 if (num_tcs == 8) {
4587 if (tc < 3) {
4588 *tx = tc << 5;
4589 *rx = tc << 4;
4590 } else if (tc < 5) {
4591 *tx = ((tc + 2) << 4);
4592 *rx = tc << 4;
4593 } else if (tc < num_tcs) {
4594 *tx = ((tc + 8) << 3);
4595 *rx = tc << 4;
4596 }
4597 } else if (num_tcs == 4) {
4598 *rx = tc << 5;
4599 switch (tc) {
4600 case 0:
4601 *tx = 0;
4602 break;
4603 case 1:
4604 *tx = 64;
4605 break;
4606 case 2:
4607 *tx = 96;
4608 break;
4609 case 3:
4610 *tx = 112;
4611 break;
4612 default:
4613 break;
4614 }
4615 }
4616 break;
4617 default:
4618 break;
4619 }
4620}
4621
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004622/**
4623 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4624 * @adapter: board private structure to initialize
4625 *
4626 * Cache the descriptor ring offsets for DCB to the assigned rings.
4627 *
4628 **/
4629static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4630{
John Fastabende5b64632011-03-08 03:44:52 +00004631 struct net_device *dev = adapter->netdev;
4632 int i, j, k;
4633 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004634
John Fastabend8b1c0b22011-05-03 02:26:48 +00004635 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004636 return false;
4637
John Fastabende5b64632011-03-08 03:44:52 +00004638 for (i = 0, k = 0; i < num_tcs; i++) {
4639 unsigned int tx_s, rx_s;
4640 u16 count = dev->tc_to_txq[i].count;
4641
4642 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4643 for (j = 0; j < count; j++, k++) {
4644 adapter->tx_ring[k]->reg_idx = tx_s + j;
4645 adapter->rx_ring[k]->reg_idx = rx_s + j;
4646 adapter->tx_ring[k]->dcb_tc = i;
4647 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004648 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004649 }
John Fastabende5b64632011-03-08 03:44:52 +00004650
4651 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004652}
4653#endif
4654
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004655/**
4656 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4657 * @adapter: board private structure to initialize
4658 *
4659 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4660 *
4661 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004662static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004663{
4664 int i;
4665 bool ret = false;
4666
Alexander Duyck03ecf912011-05-20 07:36:17 +00004667 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4668 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004669 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004670 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004671 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004672 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004673 ret = true;
4674 }
4675
4676 return ret;
4677}
4678
Yi Zou0331a832009-05-17 12:33:52 +00004679#ifdef IXGBE_FCOE
4680/**
4681 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4682 * @adapter: board private structure to initialize
4683 *
4684 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4685 *
4686 */
4687static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4688{
Yi Zou0331a832009-05-17 12:33:52 +00004689 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004690 int i;
4691 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004692
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004693 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4694 return false;
4695
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004696 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004697 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004698 ixgbe_cache_ring_fdir(adapter);
4699 else
4700 ixgbe_cache_ring_rss(adapter);
4701
4702 fcoe_rx_i = f->mask;
4703 fcoe_tx_i = f->mask;
4704 }
4705 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4706 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4707 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4708 }
4709 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004710}
4711
4712#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004713/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004714 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4715 * @adapter: board private structure to initialize
4716 *
4717 * SR-IOV doesn't use any descriptor rings but changes the default if
4718 * no other mapping is used.
4719 *
4720 */
4721static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4722{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004723 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4724 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004725 if (adapter->num_vfs)
4726 return true;
4727 else
4728 return false;
4729}
4730
4731/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004732 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4733 * @adapter: board private structure to initialize
4734 *
4735 * Once we know the feature-set enabled for the device, we'll cache
4736 * the register offset the descriptor ring is assigned to.
4737 *
4738 * Note, the order the various feature calls is important. It must start with
4739 * the "most" features enabled at the same time, then trickle down to the
4740 * least amount of features turned on at once.
4741 **/
4742static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4743{
4744 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004745 adapter->rx_ring[0]->reg_idx = 0;
4746 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004747
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004748 if (ixgbe_cache_ring_sriov(adapter))
4749 return;
4750
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004751#ifdef CONFIG_IXGBE_DCB
4752 if (ixgbe_cache_ring_dcb(adapter))
4753 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004754#endif
John Fastabende5b64632011-03-08 03:44:52 +00004755
4756#ifdef IXGBE_FCOE
4757 if (ixgbe_cache_ring_fcoe(adapter))
4758 return;
4759#endif /* IXGBE_FCOE */
4760
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004761 if (ixgbe_cache_ring_fdir(adapter))
4762 return;
4763
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004764 if (ixgbe_cache_ring_rss(adapter))
4765 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004766}
4767
Auke Kok9a799d72007-09-15 14:07:45 -07004768/**
4769 * ixgbe_alloc_queues - Allocate memory for all rings
4770 * @adapter: board private structure to initialize
4771 *
4772 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004773 * number of queues at compile-time. The polling_netdev array is
4774 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004775 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004776static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004777{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004778 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004779
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004780 if (nid < 0 || !node_online(nid))
4781 nid = first_online_node;
4782
4783 for (; tx < adapter->num_tx_queues; tx++) {
4784 struct ixgbe_ring *ring;
4785
4786 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004787 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004788 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004789 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004790 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004791 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004792 ring->queue_index = tx;
4793 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004794 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004795 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004796
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004797 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004798 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004799
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004800 for (; rx < adapter->num_rx_queues; rx++) {
4801 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004802
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004803 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004804 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004805 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004806 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004807 goto err_allocation;
4808 ring->count = adapter->rx_ring_count;
4809 ring->queue_index = rx;
4810 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004811 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004812 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004813
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004814 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004815 }
4816
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004817 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004818
4819 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004820
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004821err_allocation:
4822 while (tx)
4823 kfree(adapter->tx_ring[--tx]);
4824
4825 while (rx)
4826 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004827 return -ENOMEM;
4828}
4829
4830/**
4831 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4832 * @adapter: board private structure to initialize
4833 *
4834 * Attempt to configure the interrupts using the best available
4835 * capabilities of the hardware and the kernel.
4836 **/
Al Virofeea6a52008-11-27 15:34:07 -08004837static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004838{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004839 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004840 int err = 0;
4841 int vector, v_budget;
4842
4843 /*
4844 * It's easy to be greedy for MSI-X vectors, but it really
4845 * doesn't do us much good if we have a lot more vectors
4846 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004847 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004848 */
4849 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004850 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004851
4852 /*
4853 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004854 * hw.mac->max_msix_vectors vectors. With features
4855 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4856 * descriptor queues supported by our device. Thus, we cap it off in
4857 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004858 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004859 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004860
4861 /* A failure in MSI-X entry allocation isn't fatal, but it does
4862 * mean we disable MSI-X capabilities of the adapter. */
4863 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004864 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004865 if (adapter->msix_entries) {
4866 for (vector = 0; vector < v_budget; vector++)
4867 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004868
Alexander Duyck7a921c92009-05-06 10:43:28 +00004869 ixgbe_acquire_msix_vectors(adapter, v_budget);
4870
4871 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4872 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004873 }
David S. Miller26d27842010-05-03 15:18:22 -07004874
Alexander Duyck7a921c92009-05-06 10:43:28 +00004875 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4876 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004877 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004878 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004879 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004880 "queues are disabled. Disabling Flow Director\n");
4881 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004882 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004883 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004884 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4885 ixgbe_disable_sriov(adapter);
4886
Ben Hutchings847f53f2010-09-27 08:28:56 +00004887 err = ixgbe_set_num_queues(adapter);
4888 if (err)
4889 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004890
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004891 err = pci_enable_msi(adapter->pdev);
4892 if (!err) {
4893 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4894 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004895 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4896 "Unable to allocate MSI interrupt, "
4897 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004898 /* reset err */
4899 err = 0;
4900 }
4901
4902out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004903 return err;
4904}
4905
Alexander Duyck7a921c92009-05-06 10:43:28 +00004906/**
4907 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4908 * @adapter: board private structure to initialize
4909 *
4910 * We allocate one q_vector per queue interrupt. If allocation fails we
4911 * return -ENOMEM.
4912 **/
4913static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4914{
4915 int q_idx, num_q_vectors;
4916 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004917 int (*poll)(struct napi_struct *, int);
4918
4919 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4920 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004921 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004922 } else {
4923 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004924 poll = &ixgbe_poll;
4925 }
4926
4927 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004928 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004929 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004930 if (!q_vector)
4931 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004932 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004933 if (!q_vector)
4934 goto err_out;
4935 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004936 if (q_vector->txr_count && !q_vector->rxr_count)
4937 q_vector->eitr = adapter->tx_eitr_param;
4938 else
4939 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004940 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004941 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004942 adapter->q_vector[q_idx] = q_vector;
4943 }
4944
4945 return 0;
4946
4947err_out:
4948 while (q_idx) {
4949 q_idx--;
4950 q_vector = adapter->q_vector[q_idx];
4951 netif_napi_del(&q_vector->napi);
4952 kfree(q_vector);
4953 adapter->q_vector[q_idx] = NULL;
4954 }
4955 return -ENOMEM;
4956}
4957
4958/**
4959 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4960 * @adapter: board private structure to initialize
4961 *
4962 * This function frees the memory allocated to the q_vectors. In addition if
4963 * NAPI is enabled it will delete any references to the NAPI struct prior
4964 * to freeing the q_vector.
4965 **/
4966static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4967{
4968 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004969
Alexander Duyck91281fd2009-06-04 16:00:27 +00004970 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004971 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004972 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004973 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004974
4975 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4976 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004977 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004978 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004979 kfree(q_vector);
4980 }
4981}
4982
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004983static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004984{
4985 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4986 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4987 pci_disable_msix(adapter->pdev);
4988 kfree(adapter->msix_entries);
4989 adapter->msix_entries = NULL;
4990 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4991 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4992 pci_disable_msi(adapter->pdev);
4993 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004994}
4995
4996/**
4997 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4998 * @adapter: board private structure to initialize
4999 *
5000 * We determine which interrupt scheme to use based on...
5001 * - Kernel support (MSI, MSI-X)
5002 * - which can be user-defined (via MODULE_PARAM)
5003 * - Hardware queue count (num_*_queues)
5004 * - defined by miscellaneous hardware support/features (RSS, etc.)
5005 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08005006int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005007{
5008 int err;
5009
5010 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00005011 err = ixgbe_set_num_queues(adapter);
5012 if (err)
5013 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005014
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005015 err = ixgbe_set_interrupt_capability(adapter);
5016 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005017 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005018 goto err_set_interrupt;
5019 }
5020
Alexander Duyck7a921c92009-05-06 10:43:28 +00005021 err = ixgbe_alloc_q_vectors(adapter);
5022 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005023 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005024 goto err_alloc_q_vectors;
5025 }
5026
5027 err = ixgbe_alloc_queues(adapter);
5028 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005029 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005030 goto err_alloc_queues;
5031 }
5032
Emil Tantilov849c4542010-06-03 16:53:41 +00005033 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005034 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5035 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005036
5037 set_bit(__IXGBE_DOWN, &adapter->state);
5038
5039 return 0;
5040
Alexander Duyck7a921c92009-05-06 10:43:28 +00005041err_alloc_queues:
5042 ixgbe_free_q_vectors(adapter);
5043err_alloc_q_vectors:
5044 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005045err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005046 return err;
5047}
5048
5049/**
5050 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5051 * @adapter: board private structure to clear interrupt scheme on
5052 *
5053 * We go through and clear interrupt specific resources and reset the structure
5054 * to pre-load conditions
5055 **/
5056void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5057{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005058 int i;
5059
5060 for (i = 0; i < adapter->num_tx_queues; i++) {
5061 kfree(adapter->tx_ring[i]);
5062 adapter->tx_ring[i] = NULL;
5063 }
5064 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08005065 struct ixgbe_ring *ring = adapter->rx_ring[i];
5066
5067 /* ixgbe_get_stats64() might access this ring, we must wait
5068 * a grace period before freeing it.
5069 */
Lai Jiangshanbcec8b62011-03-18 11:57:21 +08005070 kfree_rcu(ring, rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005071 adapter->rx_ring[i] = NULL;
5072 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00005073
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005074 adapter->num_tx_queues = 0;
5075 adapter->num_rx_queues = 0;
5076
Alexander Duyck7a921c92009-05-06 10:43:28 +00005077 ixgbe_free_q_vectors(adapter);
5078 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005079}
5080
5081/**
5082 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5083 * @adapter: board private structure to initialize
5084 *
5085 * ixgbe_sw_init initializes the Adapter private data structure.
5086 * Fields are initialized based on PCI device information and
5087 * OS network device settings (MTU size).
5088 **/
5089static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5090{
5091 struct ixgbe_hw *hw = &adapter->hw;
5092 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00005093 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005094 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005095#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005096 int j;
5097 struct tc_configuration *tc;
5098#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005099 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005100
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005101 /* PCI config space info */
5102
5103 hw->vendor_id = pdev->vendor;
5104 hw->device_id = pdev->device;
5105 hw->revision_id = pdev->revision;
5106 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5107 hw->subsystem_device_id = pdev->subsystem_device;
5108
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005109 /* Set capability flags */
5110 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5111 adapter->ring_feature[RING_F_RSS].indices = rss;
5112 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08005113 switch (hw->mac.type) {
5114 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005115 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5116 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005117 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005118 break;
5119 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005120 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005121 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005122 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5123 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005124 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5125 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005126 /* n-tuple support exists, always init our spinlock */
5127 spin_lock_init(&adapter->fdir_perfect_lock);
5128 /* Flow Director hash filters enabled */
5129 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5130 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005131 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005132 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00005133 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00005134#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005135 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5136 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5137 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005138#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005139 /* Default traffic class to use for FCoE */
5140 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00005141 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005142#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005143#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005144 break;
5145 default:
5146 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005147 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005148
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005149#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005150 /* Configure DCB traffic classes */
5151 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5152 tc = &adapter->dcb_cfg.tc_config[j];
5153 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5154 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5155 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5156 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5157 tc->dcb_pfc = pfc_disabled;
5158 }
5159 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5160 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005161 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005162 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005163 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005164 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005165 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005166
5167#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005168
5169 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005170 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005171 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005172#ifdef CONFIG_DCB
5173 adapter->last_lfc_mode = hw->fc.current_mode;
5174#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005175 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5176 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005177 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5178 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005179 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005180
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005181 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005182 adapter->rx_itr_setting = 1;
5183 adapter->rx_eitr_param = 20000;
5184 adapter->tx_itr_setting = 1;
5185 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005186
5187 /* set defaults for eitr in MegaBytes */
5188 adapter->eitr_low = 10;
5189 adapter->eitr_high = 20;
5190
5191 /* set default ring sizes */
5192 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5193 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5194
Auke Kok9a799d72007-09-15 14:07:45 -07005195 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005196 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005197 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005198 return -EIO;
5199 }
5200
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005201 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005202 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5203
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005204 /* get assigned NUMA node */
5205 adapter->node = dev_to_node(&pdev->dev);
5206
Auke Kok9a799d72007-09-15 14:07:45 -07005207 set_bit(__IXGBE_DOWN, &adapter->state);
5208
5209 return 0;
5210}
5211
5212/**
5213 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005214 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005215 *
5216 * Return 0 on success, negative on failure
5217 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005218int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005219{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005220 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005221 int size;
5222
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005223 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005224 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005225 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005226 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005227 if (!tx_ring->tx_buffer_info)
5228 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005229
5230 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005231 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005232 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005233
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005234 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005235 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005236 if (!tx_ring->desc)
5237 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005238
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005239 tx_ring->next_to_use = 0;
5240 tx_ring->next_to_clean = 0;
5241 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005242 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005243
5244err:
5245 vfree(tx_ring->tx_buffer_info);
5246 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005247 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005248 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005249}
5250
5251/**
Alexander Duyck69888672008-09-11 20:05:39 -07005252 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5253 * @adapter: board private structure
5254 *
5255 * If this function returns with an error, then it's possible one or
5256 * more of the rings is populated (while the rest are not). It is the
5257 * callers duty to clean those orphaned rings.
5258 *
5259 * Return 0 on success, negative on failure
5260 **/
5261static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5262{
5263 int i, err = 0;
5264
5265 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005266 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005267 if (!err)
5268 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005269 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005270 break;
5271 }
5272
5273 return err;
5274}
5275
5276/**
Auke Kok9a799d72007-09-15 14:07:45 -07005277 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005278 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005279 *
5280 * Returns 0 on success, negative on failure
5281 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005282int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005283{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005284 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005285 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005286
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005287 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005288 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005289 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005290 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005291 if (!rx_ring->rx_buffer_info)
5292 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005293
Auke Kok9a799d72007-09-15 14:07:45 -07005294 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005295 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5296 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005297
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005298 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005299 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005300
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005301 if (!rx_ring->desc)
5302 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005303
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005304 rx_ring->next_to_clean = 0;
5305 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005306
5307 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005308err:
5309 vfree(rx_ring->rx_buffer_info);
5310 rx_ring->rx_buffer_info = NULL;
5311 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005312 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005313}
5314
5315/**
Alexander Duyck69888672008-09-11 20:05:39 -07005316 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5317 * @adapter: board private structure
5318 *
5319 * If this function returns with an error, then it's possible one or
5320 * more of the rings is populated (while the rest are not). It is the
5321 * callers duty to clean those orphaned rings.
5322 *
5323 * Return 0 on success, negative on failure
5324 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005325static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5326{
5327 int i, err = 0;
5328
5329 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005330 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005331 if (!err)
5332 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005333 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005334 break;
5335 }
5336
5337 return err;
5338}
5339
5340/**
Auke Kok9a799d72007-09-15 14:07:45 -07005341 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005342 * @tx_ring: Tx descriptor ring for a specific queue
5343 *
5344 * Free all transmit software resources
5345 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005346void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005347{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005348 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005349
5350 vfree(tx_ring->tx_buffer_info);
5351 tx_ring->tx_buffer_info = NULL;
5352
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005353 /* if not set, then don't free */
5354 if (!tx_ring->desc)
5355 return;
5356
5357 dma_free_coherent(tx_ring->dev, tx_ring->size,
5358 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005359
5360 tx_ring->desc = NULL;
5361}
5362
5363/**
5364 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5365 * @adapter: board private structure
5366 *
5367 * Free all transmit software resources
5368 **/
5369static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5370{
5371 int i;
5372
5373 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005374 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005375 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005376}
5377
5378/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005379 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005380 * @rx_ring: ring to clean the resources from
5381 *
5382 * Free all receive software resources
5383 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005384void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005385{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005386 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005387
5388 vfree(rx_ring->rx_buffer_info);
5389 rx_ring->rx_buffer_info = NULL;
5390
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005391 /* if not set, then don't free */
5392 if (!rx_ring->desc)
5393 return;
5394
5395 dma_free_coherent(rx_ring->dev, rx_ring->size,
5396 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005397
5398 rx_ring->desc = NULL;
5399}
5400
5401/**
5402 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5403 * @adapter: board private structure
5404 *
5405 * Free all receive software resources
5406 **/
5407static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5408{
5409 int i;
5410
5411 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005412 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005413 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005414}
5415
5416/**
Auke Kok9a799d72007-09-15 14:07:45 -07005417 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5418 * @netdev: network interface device structure
5419 * @new_mtu: new value for maximum frame size
5420 *
5421 * Returns 0 on success, negative on failure
5422 **/
5423static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5424{
5425 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005426 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005427 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5428
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005429 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005430 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5431 hw->mac.type != ixgbe_mac_X540) {
5432 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5433 return -EINVAL;
5434 } else {
5435 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5436 return -EINVAL;
5437 }
Auke Kok9a799d72007-09-15 14:07:45 -07005438
Emil Tantilov396e7992010-07-01 20:05:12 +00005439 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005440 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005441 netdev->mtu = new_mtu;
5442
John Fastabend16b61be2010-11-16 19:26:44 -08005443 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5444 hw->fc.low_water = FC_LOW_WATER(max_frame);
5445
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005446 if (netif_running(netdev))
5447 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005448
5449 return 0;
5450}
5451
5452/**
5453 * ixgbe_open - Called when a network interface is made active
5454 * @netdev: network interface device structure
5455 *
5456 * Returns 0 on success, negative value on failure
5457 *
5458 * The open entry point is called when a network interface is made
5459 * active by the system (IFF_UP). At this point all resources needed
5460 * for transmit and receive operations are allocated, the interrupt
5461 * handler is registered with the OS, the watchdog timer is started,
5462 * and the stack is notified that the interface is ready.
5463 **/
5464static int ixgbe_open(struct net_device *netdev)
5465{
5466 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5467 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005468
Auke Kok4bebfaa2008-02-11 09:26:01 -08005469 /* disallow open during test */
5470 if (test_bit(__IXGBE_TESTING, &adapter->state))
5471 return -EBUSY;
5472
Jesse Brandeburg54386462009-04-17 20:44:27 +00005473 netif_carrier_off(netdev);
5474
Auke Kok9a799d72007-09-15 14:07:45 -07005475 /* allocate transmit descriptors */
5476 err = ixgbe_setup_all_tx_resources(adapter);
5477 if (err)
5478 goto err_setup_tx;
5479
Auke Kok9a799d72007-09-15 14:07:45 -07005480 /* allocate receive descriptors */
5481 err = ixgbe_setup_all_rx_resources(adapter);
5482 if (err)
5483 goto err_setup_rx;
5484
5485 ixgbe_configure(adapter);
5486
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005487 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005488 if (err)
5489 goto err_req_irq;
5490
Auke Kok9a799d72007-09-15 14:07:45 -07005491 err = ixgbe_up_complete(adapter);
5492 if (err)
5493 goto err_up;
5494
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005495 netif_tx_start_all_queues(netdev);
5496
Auke Kok9a799d72007-09-15 14:07:45 -07005497 return 0;
5498
5499err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005500 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005501 ixgbe_free_irq(adapter);
5502err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005503err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005504 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005505err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005506 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005507 ixgbe_reset(adapter);
5508
5509 return err;
5510}
5511
5512/**
5513 * ixgbe_close - Disables a network interface
5514 * @netdev: network interface device structure
5515 *
5516 * Returns 0, this is not allowed to fail
5517 *
5518 * The close entry point is called when an interface is de-activated
5519 * by the OS. The hardware is still under the drivers control, but
5520 * needs to be disabled. A global MAC reset is issued to stop the
5521 * hardware, and all transmit and receive resources are freed.
5522 **/
5523static int ixgbe_close(struct net_device *netdev)
5524{
5525 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005526
5527 ixgbe_down(adapter);
5528 ixgbe_free_irq(adapter);
5529
5530 ixgbe_free_all_tx_resources(adapter);
5531 ixgbe_free_all_rx_resources(adapter);
5532
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005533 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005534
5535 return 0;
5536}
5537
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005538#ifdef CONFIG_PM
5539static int ixgbe_resume(struct pci_dev *pdev)
5540{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005541 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5542 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005543 u32 err;
5544
5545 pci_set_power_state(pdev, PCI_D0);
5546 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005547 /*
5548 * pci_restore_state clears dev->state_saved so call
5549 * pci_save_state to restore it.
5550 */
5551 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005552
5553 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005554 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005555 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005556 return err;
5557 }
5558 pci_set_master(pdev);
5559
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005560 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005561
5562 err = ixgbe_init_interrupt_scheme(adapter);
5563 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005564 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005565 return err;
5566 }
5567
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005568 ixgbe_reset(adapter);
5569
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005570 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5571
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005572 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005573 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005574 if (err)
5575 return err;
5576 }
5577
5578 netif_device_attach(netdev);
5579
5580 return 0;
5581}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005582#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005583
5584static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005585{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005586 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5587 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005588 struct ixgbe_hw *hw = &adapter->hw;
5589 u32 ctrl, fctrl;
5590 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005591#ifdef CONFIG_PM
5592 int retval = 0;
5593#endif
5594
5595 netif_device_detach(netdev);
5596
5597 if (netif_running(netdev)) {
5598 ixgbe_down(adapter);
5599 ixgbe_free_irq(adapter);
5600 ixgbe_free_all_tx_resources(adapter);
5601 ixgbe_free_all_rx_resources(adapter);
5602 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005603
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005604 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005605#ifdef CONFIG_DCB
5606 kfree(adapter->ixgbe_ieee_pfc);
5607 kfree(adapter->ixgbe_ieee_ets);
5608#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005609
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005610#ifdef CONFIG_PM
5611 retval = pci_save_state(pdev);
5612 if (retval)
5613 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005614
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005615#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005616 if (wufc) {
5617 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005618
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005619 /* turn on all-multi mode if wake on multicast is enabled */
5620 if (wufc & IXGBE_WUFC_MC) {
5621 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5622 fctrl |= IXGBE_FCTRL_MPE;
5623 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5624 }
5625
5626 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5627 ctrl |= IXGBE_CTRL_GIO_DIS;
5628 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5629
5630 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5631 } else {
5632 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5633 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5634 }
5635
Alexander Duyckbd508172010-11-16 19:27:03 -08005636 switch (hw->mac.type) {
5637 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005638 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005639 break;
5640 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005641 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005642 pci_wake_from_d3(pdev, !!wufc);
5643 break;
5644 default:
5645 break;
5646 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005647
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005648 *enable_wake = !!wufc;
5649
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005650 ixgbe_release_hw_control(adapter);
5651
5652 pci_disable_device(pdev);
5653
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005654 return 0;
5655}
5656
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005657#ifdef CONFIG_PM
5658static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5659{
5660 int retval;
5661 bool wake;
5662
5663 retval = __ixgbe_shutdown(pdev, &wake);
5664 if (retval)
5665 return retval;
5666
5667 if (wake) {
5668 pci_prepare_to_sleep(pdev);
5669 } else {
5670 pci_wake_from_d3(pdev, false);
5671 pci_set_power_state(pdev, PCI_D3hot);
5672 }
5673
5674 return 0;
5675}
5676#endif /* CONFIG_PM */
5677
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005678static void ixgbe_shutdown(struct pci_dev *pdev)
5679{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005680 bool wake;
5681
5682 __ixgbe_shutdown(pdev, &wake);
5683
5684 if (system_state == SYSTEM_POWER_OFF) {
5685 pci_wake_from_d3(pdev, wake);
5686 pci_set_power_state(pdev, PCI_D3hot);
5687 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005688}
5689
5690/**
Auke Kok9a799d72007-09-15 14:07:45 -07005691 * ixgbe_update_stats - Update the board statistics counters.
5692 * @adapter: board private structure
5693 **/
5694void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5695{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005696 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005697 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005698 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005699 u64 total_mpc = 0;
5700 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005701 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5702 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5703 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005704
Don Skidmored08935c2010-06-11 13:20:29 +00005705 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5706 test_bit(__IXGBE_RESETTING, &adapter->state))
5707 return;
5708
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005709 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005710 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005711 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005712 for (i = 0; i < 16; i++)
5713 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005714 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005715 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005716 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5717 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005718 }
5719 adapter->rsc_total_count = rsc_count;
5720 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005721 }
5722
Alexander Duyck5b7da512010-11-16 19:26:50 -08005723 for (i = 0; i < adapter->num_rx_queues; i++) {
5724 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5725 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5726 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5727 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5728 bytes += rx_ring->stats.bytes;
5729 packets += rx_ring->stats.packets;
5730 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005731 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005732 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5733 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5734 netdev->stats.rx_bytes = bytes;
5735 netdev->stats.rx_packets = packets;
5736
5737 bytes = 0;
5738 packets = 0;
5739 /* gather some stats to the adapter struct that are per queue */
5740 for (i = 0; i < adapter->num_tx_queues; i++) {
5741 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5742 restart_queue += tx_ring->tx_stats.restart_queue;
5743 tx_busy += tx_ring->tx_stats.tx_busy;
5744 bytes += tx_ring->stats.bytes;
5745 packets += tx_ring->stats.packets;
5746 }
5747 adapter->restart_queue = restart_queue;
5748 adapter->tx_busy = tx_busy;
5749 netdev->stats.tx_bytes = bytes;
5750 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005751
Joe Perches7ca647b2010-09-07 21:35:40 +00005752 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005753 for (i = 0; i < 8; i++) {
5754 /* for packet buffers not used, the register should read 0 */
5755 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5756 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005757 hwstats->mpc[i] += mpc;
5758 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005759 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005760 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5761 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5762 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5763 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5764 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005765 switch (hw->mac.type) {
5766 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005767 hwstats->pxonrxc[i] +=
5768 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005769 break;
5770 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005771 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005772 hwstats->pxonrxc[i] +=
5773 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005774 break;
5775 default:
5776 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005777 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005778 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5779 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005780 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005781 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005782 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005783 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005784
John Fastabendc84d3242010-11-16 19:27:12 -08005785 ixgbe_update_xoff_received(adapter);
5786
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005787 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005788 switch (hw->mac.type) {
5789 case ixgbe_mac_82598EB:
5790 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005791 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5792 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5793 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5794 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005795 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005796 /* OS2BMC stats are X540 only*/
5797 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5798 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5799 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5800 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5801 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005802 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005803 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005804 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005805 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005806 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005807 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005808 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005809 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5810 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005811#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005812 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5813 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5814 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5815 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5816 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5817 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005818#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005819 break;
5820 default:
5821 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005822 }
Auke Kok9a799d72007-09-15 14:07:45 -07005823 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005824 hwstats->bprc += bprc;
5825 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005826 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005827 hwstats->mprc -= bprc;
5828 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5829 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5830 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5831 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5832 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5833 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5834 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5835 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005836 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005837 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005838 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005839 hwstats->lxofftxc += lxoff;
5840 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5841 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5842 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005843 /*
5844 * 82598 errata - tx of flow control packets is included in tx counters
5845 */
5846 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005847 hwstats->gptc -= xon_off_tot;
5848 hwstats->mptc -= xon_off_tot;
5849 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5850 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5851 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5852 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5853 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5854 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5855 hwstats->ptc64 -= xon_off_tot;
5856 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5857 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5858 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5859 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5860 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5861 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005862
5863 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005864 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005865
5866 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005867 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005868 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005869 netdev->stats.rx_length_errors = hwstats->rlec;
5870 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005871 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005872}
5873
5874/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005875 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5876 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005877 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005878static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005879{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005880 struct ixgbe_hw *hw = &adapter->hw;
5881 int i;
5882
Alexander Duyckd034acf2011-04-27 09:25:34 +00005883 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5884 return;
5885
5886 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5887
5888 /* if interface is down do nothing */
5889 if (test_bit(__IXGBE_DOWN, &adapter->state))
5890 return;
5891
5892 /* do nothing if we are not using signature filters */
5893 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5894 return;
5895
5896 adapter->fdir_overflow++;
5897
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005898 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5899 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005900 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005901 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005902 /* re-enable flow director interrupts */
5903 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005904 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005905 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005906 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005907 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005908}
5909
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005910/**
5911 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5912 * @adapter - pointer to the device adapter structure
5913 *
5914 * This function serves two purposes. First it strobes the interrupt lines
5915 * in order to make certain interrupts are occuring. Secondly it sets the
5916 * bits needed to check for TX hangs. As a result we should immediately
5917 * determine if a hang has occured.
5918 */
5919static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5920{
Auke Kok9a799d72007-09-15 14:07:45 -07005921 struct ixgbe_hw *hw = &adapter->hw;
5922 u64 eics = 0;
5923 int i;
5924
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005925 /* If we're down or resetting, just bail */
5926 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5927 test_bit(__IXGBE_RESETTING, &adapter->state))
5928 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005929
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005930 /* Force detection of hung controller */
5931 if (netif_carrier_ok(adapter->netdev)) {
5932 for (i = 0; i < adapter->num_tx_queues; i++)
5933 set_check_for_tx_hang(adapter->tx_ring[i]);
5934 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005935
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005936 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005937 /*
5938 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005939 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005940 * would set *both* EIMS and EICS for any bit in EIAM
5941 */
5942 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5943 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005944 } else {
5945 /* get one bit for every active tx/rx interrupt vector */
5946 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5947 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5948 if (qv->rxr_count || qv->txr_count)
5949 eics |= ((u64)1 << i);
5950 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005951 }
5952
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005953 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005954 ixgbe_irq_rearm_queues(adapter, eics);
5955
Alexander Duyckfe49f042009-06-04 16:00:09 +00005956}
5957
5958/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005959 * ixgbe_watchdog_update_link - update the link status
5960 * @adapter - pointer to the device adapter structure
5961 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005962 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005963static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005964{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005965 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005966 u32 link_speed = adapter->link_speed;
5967 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005968 int i;
5969
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005970 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5971 return;
5972
5973 if (hw->mac.ops.check_link) {
5974 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005975 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005976 /* always assume link is up, if no check link function */
5977 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5978 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005979 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005980 if (link_up) {
5981 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5982 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5983 hw->mac.ops.fc_enable(hw, i);
5984 } else {
5985 hw->mac.ops.fc_enable(hw, 0);
5986 }
5987 }
5988
5989 if (link_up ||
5990 time_after(jiffies, (adapter->link_check_timeout +
5991 IXGBE_TRY_LINK_TIMEOUT))) {
5992 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5993 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5994 IXGBE_WRITE_FLUSH(hw);
5995 }
5996
5997 adapter->link_up = link_up;
5998 adapter->link_speed = link_speed;
5999}
6000
6001/**
6002 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6003 * print link up message
6004 * @adapter - pointer to the device adapter structure
6005 **/
6006static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6007{
6008 struct net_device *netdev = adapter->netdev;
6009 struct ixgbe_hw *hw = &adapter->hw;
6010 u32 link_speed = adapter->link_speed;
6011 bool flow_rx, flow_tx;
6012
6013 /* only continue if link was previously down */
6014 if (netif_carrier_ok(netdev))
6015 return;
6016
6017 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6018
6019 switch (hw->mac.type) {
6020 case ixgbe_mac_82598EB: {
6021 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6022 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6023 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6024 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6025 }
6026 break;
6027 case ixgbe_mac_X540:
6028 case ixgbe_mac_82599EB: {
6029 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6030 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6031 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6032 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6033 }
6034 break;
6035 default:
6036 flow_tx = false;
6037 flow_rx = false;
6038 break;
6039 }
6040 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6041 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6042 "10 Gbps" :
6043 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6044 "1 Gbps" :
6045 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6046 "100 Mbps" :
6047 "unknown speed"))),
6048 ((flow_rx && flow_tx) ? "RX/TX" :
6049 (flow_rx ? "RX" :
6050 (flow_tx ? "TX" : "None"))));
6051
6052 netif_carrier_on(netdev);
6053#ifdef HAVE_IPLINK_VF_CONFIG
6054 ixgbe_check_vf_rate_limit(adapter);
6055#endif /* HAVE_IPLINK_VF_CONFIG */
6056}
6057
6058/**
6059 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6060 * print link down message
6061 * @adapter - pointer to the adapter structure
6062 **/
6063static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
6064{
6065 struct net_device *netdev = adapter->netdev;
6066 struct ixgbe_hw *hw = &adapter->hw;
6067
6068 adapter->link_up = false;
6069 adapter->link_speed = 0;
6070
6071 /* only continue if link was up previously */
6072 if (!netif_carrier_ok(netdev))
6073 return;
6074
6075 /* poll for SFP+ cable when link is down */
6076 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6077 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6078
6079 e_info(drv, "NIC Link is Down\n");
6080 netif_carrier_off(netdev);
6081}
6082
6083/**
6084 * ixgbe_watchdog_flush_tx - flush queues on link down
6085 * @adapter - pointer to the device adapter structure
6086 **/
6087static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6088{
6089 int i;
6090 int some_tx_pending = 0;
6091
6092 if (!netif_carrier_ok(adapter->netdev)) {
6093 for (i = 0; i < adapter->num_tx_queues; i++) {
6094 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6095 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6096 some_tx_pending = 1;
6097 break;
6098 }
6099 }
6100
6101 if (some_tx_pending) {
6102 /* We've lost link, so the controller stops DMA,
6103 * but we've got queued Tx work that's never going
6104 * to get done, so reset controller to flush Tx.
6105 * (Do the reset outside of interrupt context).
6106 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006107 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006108 }
6109 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006110}
6111
Greg Rosea985b6c32010-11-18 03:02:52 +00006112static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6113{
6114 u32 ssvpc;
6115
6116 /* Do not perform spoof check for 82598 */
6117 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6118 return;
6119
6120 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6121
6122 /*
6123 * ssvpc register is cleared on read, if zero then no
6124 * spoofed packets in the last interval.
6125 */
6126 if (!ssvpc)
6127 return;
6128
6129 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6130}
6131
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006132/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006133 * ixgbe_watchdog_subtask - check and bring link up
6134 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006135 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006136static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006137{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006138 /* if interface is down do nothing */
6139 if (test_bit(__IXGBE_DOWN, &adapter->state))
6140 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006141
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006142 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006143
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006144 if (adapter->link_up)
6145 ixgbe_watchdog_link_is_up(adapter);
6146 else
6147 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006148
Greg Rosea985b6c32010-11-18 03:02:52 +00006149 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006150 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006151
6152 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006153}
6154
Alexander Duyck70864002011-04-27 09:13:56 +00006155/**
6156 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6157 * @adapter - the ixgbe adapter structure
6158 **/
6159static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6160{
6161 struct ixgbe_hw *hw = &adapter->hw;
6162 s32 err;
6163
6164 /* not searching for SFP so there is nothing to do here */
6165 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6166 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6167 return;
6168
6169 /* someone else is in init, wait until next service event */
6170 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6171 return;
6172
6173 err = hw->phy.ops.identify_sfp(hw);
6174 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6175 goto sfp_out;
6176
6177 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6178 /* If no cable is present, then we need to reset
6179 * the next time we find a good cable. */
6180 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6181 }
6182
6183 /* exit on error */
6184 if (err)
6185 goto sfp_out;
6186
6187 /* exit if reset not needed */
6188 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6189 goto sfp_out;
6190
6191 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6192
6193 /*
6194 * A module may be identified correctly, but the EEPROM may not have
6195 * support for that module. setup_sfp() will fail in that case, so
6196 * we should not allow that module to load.
6197 */
6198 if (hw->mac.type == ixgbe_mac_82598EB)
6199 err = hw->phy.ops.reset(hw);
6200 else
6201 err = hw->mac.ops.setup_sfp(hw);
6202
6203 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6204 goto sfp_out;
6205
6206 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6207 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6208
6209sfp_out:
6210 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6211
6212 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6213 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6214 e_dev_err("failed to initialize because an unsupported "
6215 "SFP+ module type was detected.\n");
6216 e_dev_err("Reload the driver after installing a "
6217 "supported module.\n");
6218 unregister_netdev(adapter->netdev);
6219 }
6220}
6221
6222/**
6223 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6224 * @adapter - the ixgbe adapter structure
6225 **/
6226static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6227{
6228 struct ixgbe_hw *hw = &adapter->hw;
6229 u32 autoneg;
6230 bool negotiation;
6231
6232 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6233 return;
6234
6235 /* someone else is in init, wait until next service event */
6236 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6237 return;
6238
6239 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6240
6241 autoneg = hw->phy.autoneg_advertised;
6242 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
6243 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
6244 hw->mac.autotry_restart = false;
6245 if (hw->mac.ops.setup_link)
6246 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
6247
6248 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6249 adapter->link_check_timeout = jiffies;
6250 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6251}
6252
6253/**
6254 * ixgbe_service_timer - Timer Call-back
6255 * @data: pointer to adapter cast into an unsigned long
6256 **/
6257static void ixgbe_service_timer(unsigned long data)
6258{
6259 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6260 unsigned long next_event_offset;
6261
6262 /* poll faster when waiting for link */
6263 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6264 next_event_offset = HZ / 10;
6265 else
6266 next_event_offset = HZ * 2;
6267
6268 /* Reset the timer */
6269 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6270
6271 ixgbe_service_event_schedule(adapter);
6272}
6273
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006274static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6275{
6276 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6277 return;
6278
6279 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6280
6281 /* If we're already down or resetting, just bail */
6282 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6283 test_bit(__IXGBE_RESETTING, &adapter->state))
6284 return;
6285
6286 ixgbe_dump(adapter);
6287 netdev_err(adapter->netdev, "Reset adapter\n");
6288 adapter->tx_timeout_count++;
6289
6290 ixgbe_reinit_locked(adapter);
6291}
6292
Alexander Duyck70864002011-04-27 09:13:56 +00006293/**
6294 * ixgbe_service_task - manages and runs subtasks
6295 * @work: pointer to work_struct containing our data
6296 **/
6297static void ixgbe_service_task(struct work_struct *work)
6298{
6299 struct ixgbe_adapter *adapter = container_of(work,
6300 struct ixgbe_adapter,
6301 service_task);
6302
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006303 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006304 ixgbe_sfp_detection_subtask(adapter);
6305 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006306 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006307 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006308 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006309 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006310
6311 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006312}
6313
Auke Kok9a799d72007-09-15 14:07:45 -07006314static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006315 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00006316 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006317{
6318 struct ixgbe_adv_tx_context_desc *context_desc;
6319 unsigned int i;
6320 int err;
6321 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006322 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
6323 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006324
6325 if (skb_is_gso(skb)) {
6326 if (skb_header_cloned(skb)) {
6327 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6328 if (err)
6329 return err;
6330 }
6331 l4len = tcp_hdrlen(skb);
6332 *hdr_len += l4len;
6333
Hao Zheng5e09a102010-11-11 13:47:59 +00006334 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006335 struct iphdr *iph = ip_hdr(skb);
6336 iph->tot_len = 0;
6337 iph->check = 0;
6338 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006339 iph->daddr, 0,
6340 IPPROTO_TCP,
6341 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08006342 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006343 ipv6_hdr(skb)->payload_len = 0;
6344 tcp_hdr(skb)->check =
6345 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006346 &ipv6_hdr(skb)->daddr,
6347 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07006348 }
6349
6350 i = tx_ring->next_to_use;
6351
6352 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006353 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006354
6355 /* VLAN MACLEN IPLEN */
6356 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6357 vlan_macip_lens |=
6358 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6359 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006360 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006361 *hdr_len += skb_network_offset(skb);
6362 vlan_macip_lens |=
6363 (skb_transport_header(skb) - skb_network_header(skb));
6364 *hdr_len +=
6365 (skb_transport_header(skb) - skb_network_header(skb));
6366 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6367 context_desc->seqnum_seed = 0;
6368
6369 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006370 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006371 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006372
Hao Zheng5e09a102010-11-11 13:47:59 +00006373 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07006374 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
6375 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6376 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6377
6378 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006379 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07006380 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
6381 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006382 /* use index 1 for TSO */
6383 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006384 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6385
6386 tx_buffer_info->time_stamp = jiffies;
6387 tx_buffer_info->next_to_watch = i;
6388
6389 i++;
6390 if (i == tx_ring->count)
6391 i = 0;
6392 tx_ring->next_to_use = i;
6393
6394 return true;
6395 }
6396 return false;
6397}
6398
Hao Zheng5e09a102010-11-11 13:47:59 +00006399static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6400 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00006401{
6402 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006403
6404 switch (protocol) {
6405 case cpu_to_be16(ETH_P_IP):
6406 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
6407 switch (ip_hdr(skb)->protocol) {
6408 case IPPROTO_TCP:
6409 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6410 break;
6411 case IPPROTO_SCTP:
6412 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6413 break;
6414 }
6415 break;
6416 case cpu_to_be16(ETH_P_IPV6):
6417 /* XXX what about other V6 headers?? */
6418 switch (ipv6_hdr(skb)->nexthdr) {
6419 case IPPROTO_TCP:
6420 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6421 break;
6422 case IPPROTO_SCTP:
6423 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6424 break;
6425 }
6426 break;
6427 default:
6428 if (unlikely(net_ratelimit()))
6429 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00006430 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00006431 break;
6432 }
6433
6434 return rtn;
6435}
6436
Auke Kok9a799d72007-09-15 14:07:45 -07006437static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006438 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006439 struct sk_buff *skb, u32 tx_flags,
6440 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006441{
6442 struct ixgbe_adv_tx_context_desc *context_desc;
6443 unsigned int i;
6444 struct ixgbe_tx_buffer *tx_buffer_info;
6445 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
6446
6447 if (skb->ip_summed == CHECKSUM_PARTIAL ||
6448 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
6449 i = tx_ring->next_to_use;
6450 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006451 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006452
6453 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6454 vlan_macip_lens |=
6455 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6456 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006457 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006458 if (skb->ip_summed == CHECKSUM_PARTIAL)
6459 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00006460 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07006461
6462 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6463 context_desc->seqnum_seed = 0;
6464
6465 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006466 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006467
Joe Perches7ca647b2010-09-07 21:35:40 +00006468 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00006469 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07006470
6471 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006472 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07006473 context_desc->mss_l4len_idx = 0;
6474
6475 tx_buffer_info->time_stamp = jiffies;
6476 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006477
Auke Kok9a799d72007-09-15 14:07:45 -07006478 i++;
6479 if (i == tx_ring->count)
6480 i = 0;
6481 tx_ring->next_to_use = i;
6482
6483 return true;
6484 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006485
Auke Kok9a799d72007-09-15 14:07:45 -07006486 return false;
6487}
6488
6489static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006490 struct ixgbe_ring *tx_ring,
6491 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006492 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006493{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006494 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006495 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006496 unsigned int len;
6497 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006498 unsigned int offset = 0, size, count = 0, i;
6499 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6500 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006501 unsigned int bytecount = skb->len;
6502 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006503
6504 i = tx_ring->next_to_use;
6505
Yi Zoueacd73f2009-05-13 13:11:06 +00006506 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6507 /* excluding fcoe_crc_eof for FCoE */
6508 total -= sizeof(struct fcoe_crc_eof);
6509
6510 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006511 while (len) {
6512 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6513 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6514
6515 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006516 tx_buffer_info->mapped_as_page = false;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006517 tx_buffer_info->dma = dma_map_single(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006518 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006519 size, DMA_TO_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006520 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006521 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006522 tx_buffer_info->time_stamp = jiffies;
6523 tx_buffer_info->next_to_watch = i;
6524
6525 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006526 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006527 offset += size;
6528 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006529
6530 if (len) {
6531 i++;
6532 if (i == tx_ring->count)
6533 i = 0;
6534 }
Auke Kok9a799d72007-09-15 14:07:45 -07006535 }
6536
6537 for (f = 0; f < nr_frags; f++) {
6538 struct skb_frag_struct *frag;
6539
6540 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006541 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006542 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006543
6544 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006545 i++;
6546 if (i == tx_ring->count)
6547 i = 0;
6548
Auke Kok9a799d72007-09-15 14:07:45 -07006549 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6550 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6551
6552 tx_buffer_info->length = size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006553 tx_buffer_info->dma = dma_map_page(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006554 frag->page,
6555 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006556 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006557 tx_buffer_info->mapped_as_page = true;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006558 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006559 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006560 tx_buffer_info->time_stamp = jiffies;
6561 tx_buffer_info->next_to_watch = i;
6562
6563 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006564 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006565 offset += size;
6566 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006567 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006568 if (total == 0)
6569 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006570 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006571
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006572 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6573 gso_segs = skb_shinfo(skb)->gso_segs;
6574#ifdef IXGBE_FCOE
6575 /* adjust for FCoE Sequence Offload */
6576 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6577 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6578 skb_shinfo(skb)->gso_size);
6579#endif /* IXGBE_FCOE */
6580 bytecount += (gso_segs - 1) * hdr_len;
6581
6582 /* multiply data chunks by size of headers */
6583 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6584 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006585 tx_ring->tx_buffer_info[i].skb = skb;
6586 tx_ring->tx_buffer_info[first].next_to_watch = i;
6587
6588 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006589
6590dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006591 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006592
6593 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6594 tx_buffer_info->dma = 0;
6595 tx_buffer_info->time_stamp = 0;
6596 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006597 if (count)
6598 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006599
6600 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006601 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006602 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006603 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006604 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006605 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006606 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duycke5a43542009-12-02 16:46:56 +00006607 }
6608
Anton Blancharde44d38e2010-02-03 13:12:51 +00006609 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006610}
6611
Alexander Duyck84ea2592010-11-16 19:26:49 -08006612static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
Joe Perchese8e9f692010-09-07 21:34:53 +00006613 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006614{
6615 union ixgbe_adv_tx_desc *tx_desc = NULL;
6616 struct ixgbe_tx_buffer *tx_buffer_info;
6617 u32 olinfo_status = 0, cmd_type_len = 0;
6618 unsigned int i;
6619 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6620
6621 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6622
6623 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6624
6625 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6626 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6627
6628 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6629 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6630
6631 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006632 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006633
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006634 /* use index 1 context for tso */
6635 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006636 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6637 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006638 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006639
6640 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6641 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006642 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006643
Yi Zoueacd73f2009-05-13 13:11:06 +00006644 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6645 olinfo_status |= IXGBE_ADVTXD_CC;
6646 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6647 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6648 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6649 }
6650
Auke Kok9a799d72007-09-15 14:07:45 -07006651 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6652
6653 i = tx_ring->next_to_use;
6654 while (count--) {
6655 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006656 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006657 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6658 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006659 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006660 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006661 i++;
6662 if (i == tx_ring->count)
6663 i = 0;
6664 }
6665
6666 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6667
6668 /*
6669 * Force memory writes to complete before letting h/w
6670 * know there are new descriptors to fetch. (Only
6671 * applicable for weak-ordered memory model archs,
6672 * such as IA-64).
6673 */
6674 wmb();
6675
6676 tx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006677 writel(i, tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07006678}
6679
Alexander Duyck69830522011-01-06 14:29:58 +00006680static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6681 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006682{
Alexander Duyck69830522011-01-06 14:29:58 +00006683 struct ixgbe_q_vector *q_vector = ring->q_vector;
6684 union ixgbe_atr_hash_dword input = { .dword = 0 };
6685 union ixgbe_atr_hash_dword common = { .dword = 0 };
6686 union {
6687 unsigned char *network;
6688 struct iphdr *ipv4;
6689 struct ipv6hdr *ipv6;
6690 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006691 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006692 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006693
Alexander Duyck69830522011-01-06 14:29:58 +00006694 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6695 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006696 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006697
Alexander Duyck69830522011-01-06 14:29:58 +00006698 /* do nothing if sampling is disabled */
6699 if (!ring->atr_sample_rate)
6700 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006701
Alexander Duyck69830522011-01-06 14:29:58 +00006702 ring->atr_count++;
6703
6704 /* snag network header to get L4 type and address */
6705 hdr.network = skb_network_header(skb);
6706
6707 /* Currently only IPv4/IPv6 with TCP is supported */
6708 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6709 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6710 (protocol != __constant_htons(ETH_P_IP) ||
6711 hdr.ipv4->protocol != IPPROTO_TCP))
6712 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006713
6714 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006715
Alexander Duyck69830522011-01-06 14:29:58 +00006716 /* skip this packet since the socket is closing */
6717 if (th->fin)
6718 return;
6719
6720 /* sample on all syn packets or once every atr sample count */
6721 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6722 return;
6723
6724 /* reset sample count */
6725 ring->atr_count = 0;
6726
6727 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6728
6729 /*
6730 * src and dst are inverted, think how the receiver sees them
6731 *
6732 * The input is broken into two sections, a non-compressed section
6733 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6734 * is XORed together and stored in the compressed dword.
6735 */
6736 input.formatted.vlan_id = vlan_id;
6737
6738 /*
6739 * since src port and flex bytes occupy the same word XOR them together
6740 * and write the value to source port portion of compressed dword
6741 */
6742 if (vlan_id)
6743 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6744 else
6745 common.port.src ^= th->dest ^ protocol;
6746 common.port.dst ^= th->source;
6747
6748 if (protocol == __constant_htons(ETH_P_IP)) {
6749 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6750 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6751 } else {
6752 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6753 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6754 hdr.ipv6->saddr.s6_addr32[1] ^
6755 hdr.ipv6->saddr.s6_addr32[2] ^
6756 hdr.ipv6->saddr.s6_addr32[3] ^
6757 hdr.ipv6->daddr.s6_addr32[0] ^
6758 hdr.ipv6->daddr.s6_addr32[1] ^
6759 hdr.ipv6->daddr.s6_addr32[2] ^
6760 hdr.ipv6->daddr.s6_addr32[3];
6761 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006762
6763 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006764 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6765 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006766}
6767
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006768static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006769{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006770 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006771 /* Herbert's original patch had:
6772 * smp_mb__after_netif_stop_queue();
6773 * but since that doesn't exist yet, just open code it. */
6774 smp_mb();
6775
6776 /* We need to check again in a case another CPU has just
6777 * made room available. */
6778 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6779 return -EBUSY;
6780
6781 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006782 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006783 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006784 return 0;
6785}
6786
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006787static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006788{
6789 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6790 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006791 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006792}
6793
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006794static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6795{
6796 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006797 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006798#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006799 __be16 protocol;
6800
6801 protocol = vlan_get_protocol(skb);
6802
John Fastabende5b64632011-03-08 03:44:52 +00006803 if (((protocol == htons(ETH_P_FCOE)) ||
6804 (protocol == htons(ETH_P_FIP))) &&
6805 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6806 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6807 txq += adapter->ring_feature[RING_F_FCOE].mask;
6808 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006809 }
6810#endif
6811
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006812 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6813 while (unlikely(txq >= dev->real_num_tx_queues))
6814 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006815 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006816 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006817
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006818 return skb_tx_hash(dev, skb);
6819}
6820
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006821netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006822 struct ixgbe_adapter *adapter,
6823 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006824{
Auke Kok9a799d72007-09-15 14:07:45 -07006825 unsigned int first;
6826 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006827 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006828 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006829 int count = 0;
6830 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006831 __be16 protocol;
6832
6833 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006834
Jesse Grosseab6d182010-10-20 13:56:03 +00006835 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006836 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006837 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6838 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabende5b64632011-03-08 03:44:52 +00006839 tx_flags |= tx_ring->dcb_tc << 13;
Alexander Duyck2f90b862008-11-20 20:52:10 -08006840 }
6841 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6842 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006843 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6844 skb->priority != TC_PRIO_CONTROL) {
John Fastabende5b64632011-03-08 03:44:52 +00006845 tx_flags |= tx_ring->dcb_tc << 13;
John Fastabend2ea186a2010-02-27 03:28:24 -08006846 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6847 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006848 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006849
Yi Zou09ad1cc2009-09-03 14:56:10 +00006850#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006851 /* for FCoE with DCB, we force the priority to what
6852 * was specified by the switch */
6853 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
John Fastabende5b64632011-03-08 03:44:52 +00006854 (protocol == htons(ETH_P_FCOE)))
6855 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Robert Loveca77cd52010-03-24 12:45:00 +00006856#endif
6857
Yi Zoueacd73f2009-05-13 13:11:06 +00006858 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006859 if (skb_is_gso(skb) ||
6860 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006861 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6862 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006863 count++;
6864
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006865 count += TXD_USE_COUNT(skb_headlen(skb));
6866 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006867 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6868
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006869 if (ixgbe_maybe_stop_tx(tx_ring, count)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08006870 tx_ring->tx_stats.tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006871 return NETDEV_TX_BUSY;
6872 }
Auke Kok9a799d72007-09-15 14:07:45 -07006873
Auke Kok9a799d72007-09-15 14:07:45 -07006874 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006875 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6876#ifdef IXGBE_FCOE
6877 /* setup tx offload for FCoE */
6878 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6879 if (tso < 0) {
6880 dev_kfree_skb_any(skb);
6881 return NETDEV_TX_OK;
6882 }
6883 if (tso)
6884 tx_flags |= IXGBE_TX_FLAGS_FSO;
6885#endif /* IXGBE_FCOE */
6886 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006887 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006888 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006889 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6890 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006891 if (tso < 0) {
6892 dev_kfree_skb_any(skb);
6893 return NETDEV_TX_OK;
6894 }
6895
6896 if (tso)
6897 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006898 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6899 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006900 (skb->ip_summed == CHECKSUM_PARTIAL))
6901 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006902 }
6903
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006904 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006905 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006906 /* add the ATR filter if ATR is on */
Alexander Duyck69830522011-01-06 14:29:58 +00006907 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6908 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
Alexander Duyck84ea2592010-11-16 19:26:49 -08006909 ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006910 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006911
Alexander Duyck44df32c2009-03-31 21:34:23 +00006912 } else {
6913 dev_kfree_skb_any(skb);
6914 tx_ring->tx_buffer_info[first].time_stamp = 0;
6915 tx_ring->next_to_use = first;
6916 }
Auke Kok9a799d72007-09-15 14:07:45 -07006917
6918 return NETDEV_TX_OK;
6919}
6920
Alexander Duyck84418e32010-08-19 13:40:54 +00006921static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6922{
6923 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6924 struct ixgbe_ring *tx_ring;
6925
6926 tx_ring = adapter->tx_ring[skb->queue_mapping];
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006927 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00006928}
6929
Auke Kok9a799d72007-09-15 14:07:45 -07006930/**
Auke Kok9a799d72007-09-15 14:07:45 -07006931 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6932 * @netdev: network interface device structure
6933 * @p: pointer to an address structure
6934 *
6935 * Returns 0 on success, negative on failure
6936 **/
6937static int ixgbe_set_mac(struct net_device *netdev, void *p)
6938{
6939 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006940 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006941 struct sockaddr *addr = p;
6942
6943 if (!is_valid_ether_addr(addr->sa_data))
6944 return -EADDRNOTAVAIL;
6945
6946 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006947 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006948
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006949 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6950 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006951
6952 return 0;
6953}
6954
Ben Hutchings6b73e102009-04-29 08:08:58 +00006955static int
6956ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6957{
6958 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6959 struct ixgbe_hw *hw = &adapter->hw;
6960 u16 value;
6961 int rc;
6962
6963 if (prtad != hw->phy.mdio.prtad)
6964 return -EINVAL;
6965 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6966 if (!rc)
6967 rc = value;
6968 return rc;
6969}
6970
6971static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6972 u16 addr, u16 value)
6973{
6974 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6975 struct ixgbe_hw *hw = &adapter->hw;
6976
6977 if (prtad != hw->phy.mdio.prtad)
6978 return -EINVAL;
6979 return hw->phy.ops.write_reg(hw, addr, devad, value);
6980}
6981
6982static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6983{
6984 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6985
6986 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6987}
6988
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006989/**
6990 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006991 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006992 * @netdev: network interface device structure
6993 *
6994 * Returns non-zero on failure
6995 **/
6996static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6997{
6998 int err = 0;
6999 struct ixgbe_adapter *adapter = netdev_priv(dev);
7000 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7001
7002 if (is_valid_ether_addr(mac->san_addr)) {
7003 rtnl_lock();
7004 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7005 rtnl_unlock();
7006 }
7007 return err;
7008}
7009
7010/**
7011 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007012 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007013 * @netdev: network interface device structure
7014 *
7015 * Returns non-zero on failure
7016 **/
7017static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7018{
7019 int err = 0;
7020 struct ixgbe_adapter *adapter = netdev_priv(dev);
7021 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7022
7023 if (is_valid_ether_addr(mac->san_addr)) {
7024 rtnl_lock();
7025 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7026 rtnl_unlock();
7027 }
7028 return err;
7029}
7030
Auke Kok9a799d72007-09-15 14:07:45 -07007031#ifdef CONFIG_NET_POLL_CONTROLLER
7032/*
7033 * Polling 'interrupt' - used by things like netconsole to send skbs
7034 * without having to re-enable interrupts. It's not called while
7035 * the interrupt routine is executing.
7036 */
7037static void ixgbe_netpoll(struct net_device *netdev)
7038{
7039 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007040 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007041
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007042 /* if interface is down do nothing */
7043 if (test_bit(__IXGBE_DOWN, &adapter->state))
7044 return;
7045
Auke Kok9a799d72007-09-15 14:07:45 -07007046 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007047 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
7048 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
7049 for (i = 0; i < num_q_vectors; i++) {
7050 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
7051 ixgbe_msix_clean_many(0, q_vector);
7052 }
7053 } else {
7054 ixgbe_intr(adapter->pdev->irq, netdev);
7055 }
Auke Kok9a799d72007-09-15 14:07:45 -07007056 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007057}
7058#endif
7059
Eric Dumazetde1036b2010-10-20 23:00:04 +00007060static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7061 struct rtnl_link_stats64 *stats)
7062{
7063 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7064 int i;
7065
Eric Dumazet1a515022010-11-16 19:26:42 -08007066 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007067 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007068 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007069 u64 bytes, packets;
7070 unsigned int start;
7071
Eric Dumazet1a515022010-11-16 19:26:42 -08007072 if (ring) {
7073 do {
7074 start = u64_stats_fetch_begin_bh(&ring->syncp);
7075 packets = ring->stats.packets;
7076 bytes = ring->stats.bytes;
7077 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7078 stats->rx_packets += packets;
7079 stats->rx_bytes += bytes;
7080 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007081 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007082
7083 for (i = 0; i < adapter->num_tx_queues; i++) {
7084 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7085 u64 bytes, packets;
7086 unsigned int start;
7087
7088 if (ring) {
7089 do {
7090 start = u64_stats_fetch_begin_bh(&ring->syncp);
7091 packets = ring->stats.packets;
7092 bytes = ring->stats.bytes;
7093 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7094 stats->tx_packets += packets;
7095 stats->tx_bytes += bytes;
7096 }
7097 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007098 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007099 /* following stats updated by ixgbe_watchdog_task() */
7100 stats->multicast = netdev->stats.multicast;
7101 stats->rx_errors = netdev->stats.rx_errors;
7102 stats->rx_length_errors = netdev->stats.rx_length_errors;
7103 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7104 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7105 return stats;
7106}
7107
John Fastabend8b1c0b22011-05-03 02:26:48 +00007108/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7109 * #adapter: pointer to ixgbe_adapter
7110 * @tc: number of traffic classes currently enabled
7111 *
7112 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7113 * 802.1Q priority maps to a packet buffer that exists.
7114 */
7115static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7116{
7117 struct ixgbe_hw *hw = &adapter->hw;
7118 u32 reg, rsave;
7119 int i;
7120
7121 /* 82598 have a static priority to TC mapping that can not
7122 * be changed so no validation is needed.
7123 */
7124 if (hw->mac.type == ixgbe_mac_82598EB)
7125 return;
7126
7127 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7128 rsave = reg;
7129
7130 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7131 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7132
7133 /* If up2tc is out of bounds default to zero */
7134 if (up2tc > tc)
7135 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7136 }
7137
7138 if (reg != rsave)
7139 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7140
7141 return;
7142}
7143
7144
7145/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
7146 * classes.
7147 *
7148 * @netdev: net device to configure
7149 * @tc: number of traffic classes to enable
7150 */
7151int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7152{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007153 struct ixgbe_adapter *adapter = netdev_priv(dev);
7154 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007155
7156 /* If DCB is anabled do not remove traffic classes, multiple
7157 * traffic classes are required to implement DCB
7158 */
7159 if (!tc && (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
7160 return 0;
7161
7162 /* Hardware supports up to 8 traffic classes */
7163 if (tc > MAX_TRAFFIC_CLASS ||
7164 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
7165 return -EINVAL;
7166
7167 /* Hardware has to reinitialize queues and interrupts to
7168 * match packet buffer alignment. Unfortunantly, the
7169 * hardware is not flexible enough to do this dynamically.
7170 */
7171 if (netif_running(dev))
7172 ixgbe_close(dev);
7173 ixgbe_clear_interrupt_scheme(adapter);
7174
7175 if (tc)
7176 netdev_set_num_tc(dev, tc);
7177 else
7178 netdev_reset_tc(dev);
7179
John Fastabend8b1c0b22011-05-03 02:26:48 +00007180 ixgbe_init_interrupt_scheme(adapter);
7181 ixgbe_validate_rtr(adapter, tc);
7182 if (netif_running(dev))
7183 ixgbe_open(dev);
7184
7185 return 0;
7186}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007187
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007188static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007189 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007190 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007191 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007192 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00007193 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007194 .ndo_set_multicast_list = ixgbe_set_rx_mode,
7195 .ndo_validate_addr = eth_validate_addr,
7196 .ndo_set_mac_address = ixgbe_set_mac,
7197 .ndo_change_mtu = ixgbe_change_mtu,
7198 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007199 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7200 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007201 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007202 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7203 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7204 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7205 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007206 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007207 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007208#ifdef CONFIG_NET_POLL_CONTROLLER
7209 .ndo_poll_controller = ixgbe_netpoll,
7210#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007211#ifdef IXGBE_FCOE
7212 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007213 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007214 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007215 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7216 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007217 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007218#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007219};
7220
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007221static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7222 const struct ixgbe_info *ii)
7223{
7224#ifdef CONFIG_PCI_IOV
7225 struct ixgbe_hw *hw = &adapter->hw;
7226 int err;
Greg Rosea1cbb15c2011-05-13 01:33:48 +00007227 int num_vf_macvlans, i;
7228 struct vf_macvlans *mv_list;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007229
Greg Rose3377eba792010-12-07 08:16:45 +00007230 if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007231 return;
7232
7233 /* The 82599 supports up to 64 VFs per physical function
7234 * but this implementation limits allocation to 63 so that
7235 * basic networking resources are still available to the
7236 * physical function
7237 */
7238 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
7239 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
7240 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
7241 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007242 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007243 goto err_novfs;
7244 }
Greg Rosea1cbb15c2011-05-13 01:33:48 +00007245
7246 num_vf_macvlans = hw->mac.num_rar_entries -
7247 (IXGBE_MAX_PF_MACVLANS + 1 + adapter->num_vfs);
7248
7249 adapter->mv_list = mv_list = kcalloc(num_vf_macvlans,
7250 sizeof(struct vf_macvlans),
7251 GFP_KERNEL);
7252 if (mv_list) {
7253 /* Initialize list of VF macvlans */
7254 INIT_LIST_HEAD(&adapter->vf_mvs.l);
7255 for (i = 0; i < num_vf_macvlans; i++) {
7256 mv_list->vf = -1;
7257 mv_list->free = true;
7258 mv_list->rar_entry = hw->mac.num_rar_entries -
7259 (i + adapter->num_vfs + 1);
7260 list_add(&mv_list->l, &adapter->vf_mvs.l);
7261 mv_list++;
7262 }
7263 }
7264
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007265 /* If call to enable VFs succeeded then allocate memory
7266 * for per VF control structures.
7267 */
7268 adapter->vfinfo =
7269 kcalloc(adapter->num_vfs,
7270 sizeof(struct vf_data_storage), GFP_KERNEL);
7271 if (adapter->vfinfo) {
7272 /* Now that we're sure SR-IOV is enabled
7273 * and memory allocated set up the mailbox parameters
7274 */
7275 ixgbe_init_mbx_params_pf(hw);
7276 memcpy(&hw->mbx.ops, ii->mbx_ops,
7277 sizeof(hw->mbx.ops));
7278
7279 /* Disable RSC when in SR-IOV mode */
7280 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
7281 IXGBE_FLAG2_RSC_ENABLED);
7282 return;
7283 }
7284
7285 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00007286 e_err(probe, "Unable to allocate memory for VF Data Storage - "
7287 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007288 pci_disable_sriov(adapter->pdev);
7289
7290err_novfs:
7291 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
7292 adapter->num_vfs = 0;
7293#endif /* CONFIG_PCI_IOV */
7294}
7295
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007296/**
Auke Kok9a799d72007-09-15 14:07:45 -07007297 * ixgbe_probe - Device Initialization Routine
7298 * @pdev: PCI device information struct
7299 * @ent: entry in ixgbe_pci_tbl
7300 *
7301 * Returns 0 on success, negative on failure
7302 *
7303 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7304 * The OS initialization, configuring of the adapter private structure,
7305 * and a hardware reset occur.
7306 **/
7307static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007308 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007309{
7310 struct net_device *netdev;
7311 struct ixgbe_adapter *adapter = NULL;
7312 struct ixgbe_hw *hw;
7313 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007314 static int cards_found;
7315 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007316 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007317 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007318#ifdef IXGBE_FCOE
7319 u16 device_caps;
7320#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007321 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007322
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007323 /* Catch broken hardware that put the wrong VF device ID in
7324 * the PCIe SR-IOV capability.
7325 */
7326 if (pdev->is_virtfn) {
7327 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7328 pci_name(pdev), pdev->vendor, pdev->device);
7329 return -EINVAL;
7330 }
7331
gouji-new9ce77662009-05-06 10:44:45 +00007332 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007333 if (err)
7334 return err;
7335
Nick Nunley1b507732010-04-27 13:10:27 +00007336 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7337 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007338 pci_using_dac = 1;
7339 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007340 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007341 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007342 err = dma_set_coherent_mask(&pdev->dev,
7343 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007344 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007345 dev_err(&pdev->dev,
7346 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007347 goto err_dma;
7348 }
7349 }
7350 pci_using_dac = 0;
7351 }
7352
gouji-new9ce77662009-05-06 10:44:45 +00007353 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007354 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007355 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007356 dev_err(&pdev->dev,
7357 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007358 goto err_pci_reg;
7359 }
7360
Frans Pop19d5afd2009-10-02 10:04:12 -07007361 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007362
Auke Kok9a799d72007-09-15 14:07:45 -07007363 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007364 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007365
John Fastabende901acd2011-04-26 07:26:08 +00007366#ifdef CONFIG_IXGBE_DCB
7367 indices *= MAX_TRAFFIC_CLASS;
7368#endif
7369
John Fastabendc85a2612010-02-25 23:15:21 +00007370 if (ii->mac == ixgbe_mac_82598EB)
7371 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7372 else
7373 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7374
John Fastabende901acd2011-04-26 07:26:08 +00007375#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007376 indices += min_t(unsigned int, num_possible_cpus(),
7377 IXGBE_MAX_FCOE_INDICES);
7378#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007379 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007380 if (!netdev) {
7381 err = -ENOMEM;
7382 goto err_alloc_etherdev;
7383 }
7384
Auke Kok9a799d72007-09-15 14:07:45 -07007385 SET_NETDEV_DEV(netdev, &pdev->dev);
7386
Auke Kok9a799d72007-09-15 14:07:45 -07007387 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007388 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007389
7390 adapter->netdev = netdev;
7391 adapter->pdev = pdev;
7392 hw = &adapter->hw;
7393 hw->back = adapter;
7394 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7395
Jeff Kirsher05857982008-09-11 19:57:00 -07007396 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007397 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007398 if (!hw->hw_addr) {
7399 err = -EIO;
7400 goto err_ioremap;
7401 }
7402
7403 for (i = 1; i <= 5; i++) {
7404 if (pci_resource_len(pdev, i) == 0)
7405 continue;
7406 }
7407
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007408 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007409 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007410 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007411 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007412
Auke Kok9a799d72007-09-15 14:07:45 -07007413 adapter->bd_number = cards_found;
7414
Auke Kok9a799d72007-09-15 14:07:45 -07007415 /* Setup hw api */
7416 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007417 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007418
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007419 /* EEPROM */
7420 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7421 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7422 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7423 if (!(eec & (1 << 8)))
7424 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7425
7426 /* PHY */
7427 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007428 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007429 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7430 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7431 hw->phy.mdio.mmds = 0;
7432 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7433 hw->phy.mdio.dev = netdev;
7434 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7435 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007436
Don Skidmore8ca783a2009-05-26 20:40:47 -07007437 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007438
7439 /* setup the private structure */
7440 err = ixgbe_sw_init(adapter);
7441 if (err)
7442 goto err_sw_init;
7443
Don Skidmoree86bff02010-02-11 04:14:08 +00007444 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007445 switch (adapter->hw.mac.type) {
7446 case ixgbe_mac_82599EB:
7447 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007448 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007449 break;
7450 default:
7451 break;
7452 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007453
Don Skidmorebf069c92009-05-07 10:39:54 +00007454 /*
7455 * If there is a fan on this device and it has failed log the
7456 * failure.
7457 */
7458 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7459 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7460 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007461 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007462 }
7463
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007464 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007465 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007466 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007467 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007468 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7469 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007470 err = 0;
7471 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007472 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007473 "module type was detected.\n");
7474 e_dev_err("Reload the driver after installing a supported "
7475 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007476 goto err_sw_init;
7477 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007478 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007479 goto err_sw_init;
7480 }
7481
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007482 ixgbe_probe_vf(adapter, ii);
7483
Emil Tantilov396e7992010-07-01 20:05:12 +00007484 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007485 NETIF_F_IP_CSUM |
7486 NETIF_F_HW_VLAN_TX |
7487 NETIF_F_HW_VLAN_RX |
7488 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07007489
Jesse Brandeburge9990a92008-08-26 04:27:24 -07007490 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007491 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07007492 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08007493 netdev->features |= NETIF_F_GRO;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007494 netdev->features |= NETIF_F_RXHASH;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007495
Don Skidmore58be7662011-04-12 09:42:11 +00007496 switch (adapter->hw.mac.type) {
7497 case ixgbe_mac_82599EB:
7498 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007499 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore58be7662011-04-12 09:42:11 +00007500 break;
7501 default:
7502 break;
7503 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007504
Jeff Kirsherad31c402008-06-05 04:05:30 -07007505 netdev->vlan_features |= NETIF_F_TSO;
7506 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007507 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007508 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007509 netdev->vlan_features |= NETIF_F_SG;
7510
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007511 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7512 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7513 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007514
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007515#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007516 netdev->dcbnl_ops = &dcbnl_ops;
7517#endif
7518
Yi Zoueacd73f2009-05-13 13:11:06 +00007519#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007520 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007521 if (hw->mac.ops.get_device_caps) {
7522 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007523 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7524 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007525 }
7526 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007527 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7528 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7529 netdev->vlan_features |= NETIF_F_FSO;
7530 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7531 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007532#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007533 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007534 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007535 netdev->vlan_features |= NETIF_F_HIGHDMA;
7536 }
Auke Kok9a799d72007-09-15 14:07:45 -07007537
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007538 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007539 netdev->features |= NETIF_F_LRO;
7540
Auke Kok9a799d72007-09-15 14:07:45 -07007541 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007542 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007543 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007544 err = -EIO;
7545 goto err_eeprom;
7546 }
7547
7548 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7549 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7550
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007551 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007552 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007553 err = -EIO;
7554 goto err_eeprom;
7555 }
7556
Don Skidmorec6ecf392010-12-03 03:31:51 +00007557 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7558 if (hw->mac.ops.disable_tx_laser &&
7559 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007560 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007561 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007562 hw->mac.ops.disable_tx_laser(hw);
7563
Alexander Duyck70864002011-04-27 09:13:56 +00007564 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7565 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007566
Alexander Duyck70864002011-04-27 09:13:56 +00007567 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7568 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007569
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007570 err = ixgbe_init_interrupt_scheme(adapter);
7571 if (err)
7572 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007573
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007574 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
7575 netdev->features &= ~NETIF_F_RXHASH;
7576
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007577 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007578 case IXGBE_DEV_ID_82599_SFP:
7579 /* Only this subdevice supports WOL */
7580 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
7581 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7582 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7583 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007584 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7585 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007586 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7587 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7588 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7589 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007590 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00007591 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00007592 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007593 break;
7594 default:
7595 adapter->wol = 0;
7596 break;
7597 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007598 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7599
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007600 /* pick up the PCI bus settings for reporting later */
7601 hw->mac.ops.get_bus_info(hw);
7602
Auke Kok9a799d72007-09-15 14:07:45 -07007603 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007604 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007605 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7606 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007607 "Unknown"),
7608 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7609 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7610 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7611 "Unknown"),
7612 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007613
7614 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7615 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007616 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007617 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007618 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007619 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007620 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007621 else
Don Skidmore289700db2010-12-03 03:32:58 +00007622 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7623 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007624
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007625 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007626 e_dev_warn("PCI-Express bandwidth available for this card is "
7627 "not sufficient for optimal performance.\n");
7628 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7629 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007630 }
7631
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007632 /* save off EEPROM version number */
7633 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7634
Auke Kok9a799d72007-09-15 14:07:45 -07007635 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007636 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007637
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007638 if (err == IXGBE_ERR_EEPROM_VERSION) {
7639 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007640 e_dev_warn("This device is a pre-production adapter/LOM. "
7641 "Please be aware there may be issues associated "
7642 "with your hardware. If you are experiencing "
7643 "problems please contact your Intel or hardware "
7644 "representative who provided you with this "
7645 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007646 }
Auke Kok9a799d72007-09-15 14:07:45 -07007647 strcpy(netdev->name, "eth%d");
7648 err = register_netdev(netdev);
7649 if (err)
7650 goto err_register;
7651
Jesse Brandeburg54386462009-04-17 20:44:27 +00007652 /* carrier off reporting is important to ethtool even BEFORE open */
7653 netif_carrier_off(netdev);
7654
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007655#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007656 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007657 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007658 ixgbe_setup_dca(adapter);
7659 }
7660#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007661 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007662 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007663 for (i = 0; i < adapter->num_vfs; i++)
7664 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7665 }
7666
Emil Tantilov9612de92011-05-07 07:40:20 +00007667 /* Inform firmware of driver version */
7668 if (hw->mac.ops.set_fw_drv_ver)
7669 hw->mac.ops.set_fw_drv_ver(hw, MAJ, MIN, BUILD, KFIX);
7670
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007671 /* add san mac addr to netdev */
7672 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007673
Emil Tantilov849c4542010-06-03 16:53:41 +00007674 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007675 cards_found++;
7676 return 0;
7677
7678err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007679 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007680 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007681err_sw_init:
7682err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007683 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7684 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007685 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007686 iounmap(hw->hw_addr);
7687err_ioremap:
7688 free_netdev(netdev);
7689err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007690 pci_release_selected_regions(pdev,
7691 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007692err_pci_reg:
7693err_dma:
7694 pci_disable_device(pdev);
7695 return err;
7696}
7697
7698/**
7699 * ixgbe_remove - Device Removal Routine
7700 * @pdev: PCI device information struct
7701 *
7702 * ixgbe_remove is called by the PCI subsystem to alert the driver
7703 * that it should release a PCI device. The could be caused by a
7704 * Hot-Plug event, or because the driver is going to be removed from
7705 * memory.
7706 **/
7707static void __devexit ixgbe_remove(struct pci_dev *pdev)
7708{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007709 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7710 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007711
7712 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007713 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007714
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007715#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007716 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7717 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7718 dca_remove_requester(&pdev->dev);
7719 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7720 }
7721
7722#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007723#ifdef IXGBE_FCOE
7724 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7725 ixgbe_cleanup_fcoe(adapter);
7726
7727#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007728
7729 /* remove the added san mac */
7730 ixgbe_del_sanmac_netdev(netdev);
7731
Donald Skidmorec4900be2008-11-20 21:11:42 -08007732 if (netdev->reg_state == NETREG_REGISTERED)
7733 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007734
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007735 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7736 ixgbe_disable_sriov(adapter);
7737
Alexander Duyck7a921c92009-05-06 10:43:28 +00007738 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007739
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007740 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007741
7742 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007743 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007744 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007745
Emil Tantilov849c4542010-06-03 16:53:41 +00007746 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007747
Auke Kok9a799d72007-09-15 14:07:45 -07007748 free_netdev(netdev);
7749
Frans Pop19d5afd2009-10-02 10:04:12 -07007750 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007751
Auke Kok9a799d72007-09-15 14:07:45 -07007752 pci_disable_device(pdev);
7753}
7754
7755/**
7756 * ixgbe_io_error_detected - called when PCI error is detected
7757 * @pdev: Pointer to PCI device
7758 * @state: The current pci connection state
7759 *
7760 * This function is called after a PCI bus error affecting
7761 * this device has been detected.
7762 */
7763static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007764 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007765{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007766 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7767 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007768
7769 netif_device_detach(netdev);
7770
Breno Leitao3044b8d2009-05-06 10:44:26 +00007771 if (state == pci_channel_io_perm_failure)
7772 return PCI_ERS_RESULT_DISCONNECT;
7773
Auke Kok9a799d72007-09-15 14:07:45 -07007774 if (netif_running(netdev))
7775 ixgbe_down(adapter);
7776 pci_disable_device(pdev);
7777
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007778 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007779 return PCI_ERS_RESULT_NEED_RESET;
7780}
7781
7782/**
7783 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7784 * @pdev: Pointer to PCI device
7785 *
7786 * Restart the card from scratch, as if from a cold-boot.
7787 */
7788static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7789{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007790 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007791 pci_ers_result_t result;
7792 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007793
gouji-new9ce77662009-05-06 10:44:45 +00007794 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007795 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007796 result = PCI_ERS_RESULT_DISCONNECT;
7797 } else {
7798 pci_set_master(pdev);
7799 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007800 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007801
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007802 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007803
7804 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007805 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007806 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007807 }
Auke Kok9a799d72007-09-15 14:07:45 -07007808
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007809 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7810 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007811 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7812 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007813 /* non-fatal, continue */
7814 }
Auke Kok9a799d72007-09-15 14:07:45 -07007815
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007816 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007817}
7818
7819/**
7820 * ixgbe_io_resume - called when traffic can start flowing again.
7821 * @pdev: Pointer to PCI device
7822 *
7823 * This callback is called when the error recovery driver tells us that
7824 * its OK to resume normal operation.
7825 */
7826static void ixgbe_io_resume(struct pci_dev *pdev)
7827{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007828 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7829 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007830
7831 if (netif_running(netdev)) {
7832 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007833 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007834 return;
7835 }
7836 }
7837
7838 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007839}
7840
7841static struct pci_error_handlers ixgbe_err_handler = {
7842 .error_detected = ixgbe_io_error_detected,
7843 .slot_reset = ixgbe_io_slot_reset,
7844 .resume = ixgbe_io_resume,
7845};
7846
7847static struct pci_driver ixgbe_driver = {
7848 .name = ixgbe_driver_name,
7849 .id_table = ixgbe_pci_tbl,
7850 .probe = ixgbe_probe,
7851 .remove = __devexit_p(ixgbe_remove),
7852#ifdef CONFIG_PM
7853 .suspend = ixgbe_suspend,
7854 .resume = ixgbe_resume,
7855#endif
7856 .shutdown = ixgbe_shutdown,
7857 .err_handler = &ixgbe_err_handler
7858};
7859
7860/**
7861 * ixgbe_init_module - Driver Registration Routine
7862 *
7863 * ixgbe_init_module is the first routine called when the driver is
7864 * loaded. All it does is register with the PCI subsystem.
7865 **/
7866static int __init ixgbe_init_module(void)
7867{
7868 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007869 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007870 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007871
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007872#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007873 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007874#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007875
Auke Kok9a799d72007-09-15 14:07:45 -07007876 ret = pci_register_driver(&ixgbe_driver);
7877 return ret;
7878}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007879
Auke Kok9a799d72007-09-15 14:07:45 -07007880module_init(ixgbe_init_module);
7881
7882/**
7883 * ixgbe_exit_module - Driver Exit Cleanup Routine
7884 *
7885 * ixgbe_exit_module is called just before the driver is removed
7886 * from memory.
7887 **/
7888static void __exit ixgbe_exit_module(void)
7889{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007890#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007891 dca_unregister_notify(&dca_notifier);
7892#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007893 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007894 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007895}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007896
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007897#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007898static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007899 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007900{
7901 int ret_val;
7902
7903 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007904 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007905
7906 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7907}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007908
Alexander Duyckb4533682009-03-31 21:32:42 +00007909#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007910
Auke Kok9a799d72007-09-15 14:07:45 -07007911module_exit(ixgbe_exit_module);
7912
7913/* ixgbe_main.c */