blob: 8e3a05505f49fb88babec3a28b5bb651c4a03eaf [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
Paulo Zanoni5697d602016-11-11 14:57:41 -020051 return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8;
Paulo Zanoni57105022015-11-04 17:10:46 -020052}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
Paulo Zanoni5697d602016-11-11 14:57:41 -020056 return INTEL_GEN(dev_priv) < 4;
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030057}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
Paulo Zanoni5697d602016-11-11 14:57:41 -020061 return INTEL_GEN(dev_priv) <= 3;
Paulo Zanoni010cf732016-01-19 11:35:48 -020062}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 if (width)
Ville Syrjälä73714c02017-03-31 21:00:56 +030086 *width = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030087 if (height)
Ville Syrjälä73714c02017-03-31 21:00:56 +030088 *height = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030089}
90
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
92 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030094 int lines;
95
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020096 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanoni79f26242016-10-21 13:55:45 -020097 if (INTEL_GEN(dev_priv) == 7)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030098 lines = min(lines, 2048);
Paulo Zanoni79f26242016-10-21 13:55:45 -020099 else if (INTEL_GEN(dev_priv) >= 8)
100 lines = min(lines, 2560);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300101
102 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200103 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104}
105
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300106static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200107{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200108 u32 fbc_ctl;
109
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200110 /* Disable compression */
111 fbc_ctl = I915_READ(FBC_CONTROL);
112 if ((fbc_ctl & FBC_CTL_EN) == 0)
113 return;
114
115 fbc_ctl &= ~FBC_CTL_EN;
116 I915_WRITE(FBC_CONTROL, fbc_ctl);
117
118 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100119 if (intel_wait_for_register(dev_priv,
120 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
121 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200122 DRM_DEBUG_KMS("FBC idle timed out\n");
123 return;
124 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200125}
126
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200127static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200128{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200129 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200130 int cfb_pitch;
131 int i;
132 u32 fbc_ctl;
133
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200134 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
136 if (params->fb.stride < cfb_pitch)
137 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138
139 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300140 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200141 cfb_pitch = (cfb_pitch / 32) - 1;
142 else
143 cfb_pitch = (cfb_pitch / 64) - 1;
144
145 /* Clear old tags */
146 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300147 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200148
Paulo Zanoni7733b492015-07-07 15:26:04 -0300149 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200150 u32 fbc_ctl2;
151
152 /* Set it up... */
153 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200154 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200155 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200156 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200157 }
158
159 /* enable it... */
160 fbc_ctl = I915_READ(FBC_CONTROL);
161 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
162 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300163 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200164 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
165 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000166 fbc_ctl |= params->vma->fence->id;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200167 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200168}
169
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300170static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200171{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200172 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
173}
174
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200175static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200176{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200177 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178 u32 dpfc_ctl;
179
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200180 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200181 if (params->fb.format->cpp[0] == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
183 else
184 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200185
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000186 if (params->vma->fence) {
187 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100188 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
189 } else {
190 I915_WRITE(DPFC_FENCE_YOFF, 0);
191 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200192
193 /* enable it... */
194 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200195}
196
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300197static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200198{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200199 u32 dpfc_ctl;
200
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200201 /* Disable compression */
202 dpfc_ctl = I915_READ(DPFC_CONTROL);
203 if (dpfc_ctl & DPFC_CTL_EN) {
204 dpfc_ctl &= ~DPFC_CTL_EN;
205 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200206 }
207}
208
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300209static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200210{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200211 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
212}
213
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200214/* This function forces a CFB recompression through the nuke operation. */
215static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200217 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
218 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200219}
220
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200221static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200222{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200223 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200224 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300225 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200227 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200228 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300229 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200230
Paulo Zanonice65e472015-06-30 10:53:05 -0300231 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
238 break;
239 case 1:
240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
241 break;
242 }
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100243
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000244 if (params->vma->fence) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100245 dpfc_ctl |= DPFC_CTL_FENCE_EN;
246 if (IS_GEN5(dev_priv))
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000247 dpfc_ctl |= params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100248 if (IS_GEN6(dev_priv)) {
249 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000250 SNB_CPU_FENCE_ENABLE |
251 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100252 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
253 params->crtc.fence_y_offset);
254 }
255 } else {
256 if (IS_GEN6(dev_priv)) {
257 I915_WRITE(SNB_DPFC_CTL_SA, 0);
258 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
259 }
260 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200261
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200262 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000263 I915_WRITE(ILK_FBC_RT_BASE,
264 i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 /* enable it... */
266 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
267
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200268 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200269}
270
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300271static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200272{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200273 u32 dpfc_ctl;
274
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 /* Disable compression */
276 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
277 if (dpfc_ctl & DPFC_CTL_EN) {
278 dpfc_ctl &= ~DPFC_CTL_EN;
279 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200280 }
281}
282
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300283static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200284{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200285 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
286}
287
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200288static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200289{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200290 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200291 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300292 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200293
Praveen Paneri5654a162017-08-11 00:00:33 +0530294 /* Display WA #0529: skl, kbl, bxt. */
295 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) {
296 u32 val = I915_READ(CHICKEN_MISC_4);
297
298 val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
299
300 if (i915_gem_object_get_tiling(params->vma->obj) !=
301 I915_TILING_X)
302 val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
303
304 I915_WRITE(CHICKEN_MISC_4, val);
305 }
306
Paulo Zanonid8514d62015-06-12 14:36:21 -0300307 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300308 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200309 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300310
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200311 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300312 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200313
Paulo Zanonice65e472015-06-30 10:53:05 -0300314 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200315 case 4:
316 case 3:
317 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
318 break;
319 case 2:
320 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
321 break;
322 case 1:
323 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
324 break;
325 }
326
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000327 if (params->vma->fence) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100328 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
329 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000330 SNB_CPU_FENCE_ENABLE |
331 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100332 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
333 } else {
334 I915_WRITE(SNB_DPFC_CTL_SA,0);
335 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
336 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200337
338 if (dev_priv->fbc.false_color)
339 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
340
Paulo Zanoni7733b492015-07-07 15:26:04 -0300341 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200342 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
343 I915_WRITE(ILK_DISPLAY_CHICKEN1,
344 I915_READ(ILK_DISPLAY_CHICKEN1) |
345 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300346 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200347 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200348 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
349 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200350 HSW_FBCQ_DIS);
351 }
352
Paulo Zanoni57012be92015-09-14 15:20:00 -0300353 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
354
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200355 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200356}
357
Paulo Zanoni8c400742016-01-29 18:57:39 -0200358static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
359{
Paulo Zanoni5697d602016-11-11 14:57:41 -0200360 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200361 return ilk_fbc_is_active(dev_priv);
362 else if (IS_GM45(dev_priv))
363 return g4x_fbc_is_active(dev_priv);
364 else
365 return i8xx_fbc_is_active(dev_priv);
366}
367
368static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
369{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200370 struct intel_fbc *fbc = &dev_priv->fbc;
371
372 fbc->active = true;
373
Paulo Zanoni5697d602016-11-11 14:57:41 -0200374 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200375 gen7_fbc_activate(dev_priv);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200376 else if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200377 ilk_fbc_activate(dev_priv);
378 else if (IS_GM45(dev_priv))
379 g4x_fbc_activate(dev_priv);
380 else
381 i8xx_fbc_activate(dev_priv);
382}
383
384static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
385{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200386 struct intel_fbc *fbc = &dev_priv->fbc;
387
388 fbc->active = false;
389
Paulo Zanoni5697d602016-11-11 14:57:41 -0200390 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200391 ilk_fbc_deactivate(dev_priv);
392 else if (IS_GM45(dev_priv))
393 g4x_fbc_deactivate(dev_priv);
394 else
395 i8xx_fbc_deactivate(dev_priv);
396}
397
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800398/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300399 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300400 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800401 *
402 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200403 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800404 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200405 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800406 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300407bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200408{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300409 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200410}
411
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200412static void intel_fbc_work_fn(struct work_struct *__work)
413{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200414 struct drm_i915_private *dev_priv =
415 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200416 struct intel_fbc *fbc = &dev_priv->fbc;
417 struct intel_fbc_work *work = &fbc->work;
418 struct intel_crtc *crtc = fbc->crtc;
Chris Wilson91c8a322016-07-05 10:40:23 +0100419 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
Paulo Zanonica18d512016-01-21 18:03:05 -0200420
421 if (drm_crtc_vblank_get(&crtc->base)) {
Chris Wilson908b6e62017-08-25 16:02:15 +0100422 /* CRTC is now off, leave FBC deactivated */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200423 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200424 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200425 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200426 return;
427 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200428
Paulo Zanoni128d7352015-10-26 16:27:49 -0200429retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200430 /* Delay the actual enabling to let pageflipping cease and the
431 * display to settle before starting the compression. Note that
432 * this delay also serves a second purpose: it allows for a
433 * vblank to pass after disabling the FBC before we attempt
434 * to modify the control registers.
435 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200436 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200437 *
438 * It is also worth mentioning that since work->scheduled_vblank can be
439 * updated multiple times by the other threads, hitting the timeout is
440 * not an error condition. We'll just end up hitting the "goto retry"
441 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200442 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200443 wait_event_timeout(vblank->queue,
444 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
445 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200446
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200447 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200448
449 /* Were we cancelled? */
450 if (!work->scheduled)
451 goto out;
452
453 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200454 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200455 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200456 goto retry;
457 }
458
Paulo Zanoni8c400742016-01-29 18:57:39 -0200459 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200460
461 work->scheduled = false;
462
463out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200464 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200465 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200466}
467
Paulo Zanoni128d7352015-10-26 16:27:49 -0200468static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
469{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100470 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200471 struct intel_fbc *fbc = &dev_priv->fbc;
472 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200473
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200474 WARN_ON(!mutex_is_locked(&fbc->lock));
Daniel Vetter2ae9e362017-08-11 09:23:27 +0200475 if (WARN_ON(!fbc->enabled))
476 return;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200477
Paulo Zanonica18d512016-01-21 18:03:05 -0200478 if (drm_crtc_vblank_get(&crtc->base)) {
479 DRM_ERROR("vblank not available for FBC on pipe %c\n",
480 pipe_name(crtc->pipe));
481 return;
482 }
483
Paulo Zanonie35be232016-01-18 15:56:58 -0200484 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
485 * this function since we're not releasing fbc.lock, so it won't have an
486 * opportunity to grab it to discover that it was cancelled. So we just
487 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200488 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200489 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
490 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200491
492 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200493}
494
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200495static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300496{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200497 struct intel_fbc *fbc = &dev_priv->fbc;
498
499 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300500
Paulo Zanonie35be232016-01-18 15:56:58 -0200501 /* Calling cancel_work() here won't help due to the fact that the work
502 * function grabs fbc->lock. Just set scheduled to false so the work
503 * function can know it was cancelled. */
504 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300505
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200506 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200507 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300508}
509
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200510static bool multiple_pipes_ok(struct intel_crtc *crtc,
511 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300512{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200514 struct intel_fbc *fbc = &dev_priv->fbc;
515 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300516
Paulo Zanoni010cf732016-01-19 11:35:48 -0200517 /* Don't even bother tracking anything we don't need. */
518 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300519 return true;
520
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300521 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200522 fbc->visible_pipes_mask |= (1 << pipe);
523 else
524 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300525
Paulo Zanoni010cf732016-01-19 11:35:48 -0200526 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300527}
528
Paulo Zanoni7733b492015-07-07 15:26:04 -0300529static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300530 struct drm_mm_node *node,
531 int size,
532 int fb_cpp)
533{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300534 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300535 int compression_threshold = 1;
536 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300537 u64 end;
538
539 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
540 * reserved range size, so it always assumes the maximum (8mb) is used.
541 * If we enable FBC using a CFB on that memory range we'll get FIFO
542 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800543 if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300544 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300545 else
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200546 end = U64_MAX;
Paulo Zanonifc786722015-07-02 19:25:08 -0300547
548 /* HACK: This code depends on what we will do in *_enable_fbc. If that
549 * code changes, this code needs to change as well.
550 *
551 * The enable_fbc code will attempt to use one of our 2 compression
552 * thresholds, therefore, in that case, we only have 1 resort.
553 */
554
555 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300556 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
557 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300558 if (ret == 0)
559 return compression_threshold;
560
561again:
562 /* HW's ability to limit the CFB is 1:4 */
563 if (compression_threshold > 4 ||
564 (fb_cpp == 2 && compression_threshold == 2))
565 return 0;
566
Paulo Zanonia9da5122015-09-14 15:19:57 -0300567 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
568 4096, 0, end);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200569 if (ret && INTEL_GEN(dev_priv) <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300570 return 0;
571 } else if (ret) {
572 compression_threshold <<= 1;
573 goto again;
574 } else {
575 return compression_threshold;
576 }
577}
578
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300579static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300580{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100581 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200582 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300583 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300584 int size, fb_cpp, ret;
585
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200586 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300587
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200588 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200589 fb_cpp = fbc->state_cache.fb.format->cpp[0];
Paulo Zanonifc786722015-07-02 19:25:08 -0300590
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200591 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300592 size, fb_cpp);
593 if (!ret)
594 goto err_llb;
595 else if (ret > 1) {
596 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
597
598 }
599
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200600 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300601
Paulo Zanoni5697d602016-11-11 14:57:41 -0200602 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200603 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300604 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200605 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300606 } else {
607 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
608 if (!compressed_llb)
609 goto err_fb;
610
611 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
612 4096, 4096);
613 if (ret)
614 goto err_fb;
615
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200616 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300617
618 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200619 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300620 I915_WRITE(FBC_LL_BASE,
621 dev_priv->mm.stolen_base + compressed_llb->start);
622 }
623
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300624 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200625 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300626
627 return 0;
628
629err_fb:
630 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200631 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300632err_llb:
Chris Wilson8d0e9bc2017-02-23 12:20:37 +0000633 if (drm_mm_initialized(&dev_priv->mm.stolen))
634 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
Paulo Zanonifc786722015-07-02 19:25:08 -0300635 return -ENOSPC;
636}
637
Paulo Zanoni7733b492015-07-07 15:26:04 -0300638static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300639{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200640 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300641
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200642 if (drm_mm_node_allocated(&fbc->compressed_fb))
643 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
644
645 if (fbc->compressed_llb) {
646 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
647 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300648 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300649}
650
Paulo Zanoni7733b492015-07-07 15:26:04 -0300651void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300652{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200653 struct intel_fbc *fbc = &dev_priv->fbc;
654
Paulo Zanoni9f218332015-09-23 12:52:27 -0300655 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300656 return;
657
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200658 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300659 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200660 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300661}
662
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300663static bool stride_is_valid(struct drm_i915_private *dev_priv,
664 unsigned int stride)
665{
666 /* These should have been caught earlier. */
667 WARN_ON(stride < 512);
668 WARN_ON((stride & (64 - 1)) != 0);
669
670 /* Below are the additional FBC restrictions. */
671
672 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
673 return stride == 4096 || stride == 8192;
674
675 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
676 return false;
677
678 if (stride > 16384)
679 return false;
680
681 return true;
682}
683
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200684static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
685 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300686{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200687 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300688 case DRM_FORMAT_XRGB8888:
689 case DRM_FORMAT_XBGR8888:
690 return true;
691 case DRM_FORMAT_XRGB1555:
692 case DRM_FORMAT_RGB565:
693 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200694 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300695 return false;
696 /* WaFbcOnly1to1Ratio:ctg */
697 if (IS_G4X(dev_priv))
698 return false;
699 return true;
700 default:
701 return false;
702 }
703}
704
Paulo Zanoni856312a2015-10-01 19:57:12 -0300705/*
706 * For some reason, the hardware tracking starts looking at whatever we
707 * programmed as the display plane base address register. It does not look at
708 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
709 * variables instead of just looking at the pipe/plane size.
710 */
711static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300712{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200714 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300715 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300716
Paulo Zanoni5697d602016-11-11 14:57:41 -0200717 if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300718 max_w = 4096;
719 max_h = 4096;
Paulo Zanoni5697d602016-11-11 14:57:41 -0200720 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300721 max_w = 4096;
722 max_h = 2048;
723 } else {
724 max_w = 2048;
725 max_h = 1536;
726 }
727
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200728 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
729 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300730 effective_w += crtc->adjusted_x;
731 effective_h += crtc->adjusted_y;
732
733 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300734}
735
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200736static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
737 struct intel_crtc_state *crtc_state,
738 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200739{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100740 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200741 struct intel_fbc *fbc = &dev_priv->fbc;
742 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200743 struct drm_framebuffer *fb = plane_state->base.fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000744
745 cache->vma = NULL;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200746
747 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
748 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200749 cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200750
751 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä73714c02017-03-31 21:00:56 +0300752 /*
753 * Src coordinates are already rotated by 270 degrees for
754 * the 90/270 degree plane rotation cases (to match the
755 * GTT mapping), hence no need to account for rotation here.
756 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300757 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
758 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
759 cache->plane.visible = plane_state->base.visible;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200760
761 if (!cache->plane.visible)
762 return;
763
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200764 cache->fb.format = fb->format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200765 cache->fb.stride = fb->pitches[0];
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000766
767 cache->vma = plane_state->vma;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200768}
769
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200770static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200773 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200774 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200775
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300776 /* We don't need to use a state cache here since this information is
777 * global for all CRTC.
778 */
779 if (fbc->underrun_detected) {
780 fbc->no_fbc_reason = "underrun detected";
781 return false;
782 }
783
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000784 if (!cache->vma) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200785 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200786 return false;
787 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200788
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200789 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
790 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200791 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200792 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200793 }
794
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200795 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200796 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200797 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200798 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300799
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200800 /* The use of a CPU fence is mandatory in order to detect writes
801 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100802 *
803 * Note that is possible for a tiled surface to be unmappable (and
804 * so have no fence associated with it) due to aperture constaints
805 * at the time of pinning.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200806 */
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000807 if (!cache->vma->fence) {
Chris Wilsonc82dd882016-08-24 19:00:53 +0100808 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
809 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200810 }
Paulo Zanoni5697d602016-11-11 14:57:41 -0200811 if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
Robert Fossc2c446a2017-05-19 16:50:17 -0400812 cache->plane.rotation != DRM_MODE_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200813 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200814 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200815 }
816
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200817 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200818 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200819 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300820 }
821
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200822 if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200823 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200824 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300825 }
826
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300827 /* WaFbcExceedCdClockThreshold:hsw,bdw */
828 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200829 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200830 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200831 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300832 }
833
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300834 /* It is possible for the required CFB size change without a
835 * crtc->disable + crtc->enable since it is possible to change the
836 * stride without triggering a full modeset. Since we try to
837 * over-allocate the CFB, there's a chance we may keep FBC enabled even
838 * if this happens, but if we exceed the current CFB size we'll have to
839 * disable FBC. Notice that it would be possible to disable FBC, wait
840 * for a frame, free the stolen node, then try to reenable FBC in case
841 * we didn't get any invalidate/deactivate calls, but this would require
842 * a lot of tracking just for a specific case. If we conclude it's an
843 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200844 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200845 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200846 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200847 return false;
848 }
849
850 return true;
851}
852
Paulo Zanoniee2be302016-11-11 14:57:37 -0200853static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200854{
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200855 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200856
Chris Wilsonc0336662016-05-06 15:40:21 +0100857 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200858 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200859 return false;
860 }
861
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000862 if (!i915_modparams.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300863 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200864 return false;
865 }
866
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300867 if (fbc->underrun_detected) {
868 fbc->no_fbc_reason = "underrun detected";
869 return false;
870 }
871
Paulo Zanoniee2be302016-11-11 14:57:37 -0200872 return true;
873}
874
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200875static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
876 struct intel_fbc_reg_params *params)
877{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200879 struct intel_fbc *fbc = &dev_priv->fbc;
880 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200881
882 /* Since all our fields are integer types, use memset here so the
883 * comparison function can rely on memcmp because the padding will be
884 * zero. */
885 memset(params, 0, sizeof(*params));
886
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000887 params->vma = cache->vma;
888
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200889 params->crtc.pipe = crtc->pipe;
890 params->crtc.plane = crtc->plane;
891 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
892
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200893 params->fb.format = cache->fb.format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200894 params->fb.stride = cache->fb.stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200895
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200896 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Praveen Paneri5654a162017-08-11 00:00:33 +0530897
898 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
899 params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
900 32 * fbc->threshold) * 8;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200901}
902
903static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
904 struct intel_fbc_reg_params *params2)
905{
906 /* We can use this since intel_fbc_get_reg_params() does a memset. */
907 return memcmp(params1, params2, sizeof(*params1)) == 0;
908}
909
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200910void intel_fbc_pre_update(struct intel_crtc *crtc,
911 struct intel_crtc_state *crtc_state,
912 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200913{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100914 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200915 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200916
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200917 if (!fbc_supported(dev_priv))
918 return;
919
920 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200921
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200922 if (!multiple_pipes_ok(crtc, plane_state)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200923 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200924 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200925 }
926
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200927 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200928 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200929
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200930 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200931
Paulo Zanoni212890c2016-01-19 11:35:43 -0200932deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200933 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200934unlock:
935 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200936}
937
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200938static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200939{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100940 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200941 struct intel_fbc *fbc = &dev_priv->fbc;
942 struct intel_fbc_reg_params old_params;
943
944 WARN_ON(!mutex_is_locked(&fbc->lock));
945
946 if (!fbc->enabled || fbc->crtc != crtc)
947 return;
948
949 if (!intel_fbc_can_activate(crtc)) {
950 WARN_ON(fbc->active);
951 return;
952 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200953
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200954 old_params = fbc->params;
955 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200956
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200957 /* If the scanout has not changed, don't modify the FBC settings.
958 * Note that we make the fundamental assumption that the fb->obj
959 * cannot be unpinned (and have its GTT offset and fence revoked)
960 * without first being decoupled from the scanout and FBC disabled.
961 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200962 if (fbc->active &&
963 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200964 return;
965
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200966 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300967 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200968 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300969}
970
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200971void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300972{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100973 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200974 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300975
Paulo Zanoni9f218332015-09-23 12:52:27 -0300976 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300977 return;
978
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200979 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200980 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200981 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200982}
983
Paulo Zanoni261fe992016-01-19 11:35:40 -0200984static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
985{
986 if (fbc->enabled)
987 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
988 else
989 return fbc->possible_framebuffer_bits;
990}
991
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200992void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
993 unsigned int frontbuffer_bits,
994 enum fb_op_origin origin)
995{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200996 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200997
Paulo Zanoni9f218332015-09-23 12:52:27 -0300998 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300999 return;
1000
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001001 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001002 return;
1003
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001004 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001005
Paulo Zanoni261fe992016-01-19 11:35:40 -02001006 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001007
Paulo Zanoni5bc40472016-01-19 11:35:53 -02001008 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -02001009 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001010
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001011 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001012}
1013
1014void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001015 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001016{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001017 struct intel_fbc *fbc = &dev_priv->fbc;
1018
Paulo Zanoni9f218332015-09-23 12:52:27 -03001019 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001020 return;
1021
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001022 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001023
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001024 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001025
Paulo Zanoniab28a542016-04-04 18:17:15 -03001026 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1027 goto out;
1028
Paulo Zanoni261fe992016-01-19 11:35:40 -02001029 if (!fbc->busy_bits && fbc->enabled &&
1030 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001031 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001032 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001033 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001034 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001035 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001036
Paulo Zanoniab28a542016-04-04 18:17:15 -03001037out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001038 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001039}
1040
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001041/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001042 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1043 * @dev_priv: i915 device instance
1044 * @state: the atomic state structure
1045 *
1046 * This function looks at the proposed state for CRTCs and planes, then chooses
1047 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1048 * true.
1049 *
1050 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1051 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1052 */
1053void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1054 struct drm_atomic_state *state)
1055{
1056 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001057 struct drm_plane *plane;
1058 struct drm_plane_state *plane_state;
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001059 bool crtc_chosen = false;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001060 int i;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001061
1062 mutex_lock(&fbc->lock);
1063
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001064 /* Does this atomic commit involve the CRTC currently tied to FBC? */
1065 if (fbc->crtc &&
1066 !drm_atomic_get_existing_crtc_state(state, &fbc->crtc->base))
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001067 goto out;
1068
Paulo Zanoniee2be302016-11-11 14:57:37 -02001069 if (!intel_fbc_can_enable(dev_priv))
1070 goto out;
1071
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001072 /* Simply choose the first CRTC that is compatible and has a visible
1073 * plane. We could go for fancier schemes such as checking the plane
1074 * size, but this would just affect the few platforms that don't tie FBC
1075 * to pipe or plane A. */
Maarten Lankhorste96b2062017-03-09 15:52:02 +01001076 for_each_new_plane_in_state(state, plane, plane_state, i) {
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001077 struct intel_plane_state *intel_plane_state =
1078 to_intel_plane_state(plane_state);
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001079 struct intel_crtc_state *intel_crtc_state;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001080 struct intel_crtc *crtc = to_intel_crtc(plane_state->crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001081
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001082 if (!intel_plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001083 continue;
1084
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001085 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
1086 continue;
1087
1088 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
Paulo Zanoni03e39102016-11-11 14:57:35 -02001089 continue;
1090
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001091 intel_crtc_state = to_intel_crtc_state(
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001092 drm_atomic_get_existing_crtc_state(state, &crtc->base));
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001093
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001094 intel_crtc_state->enable_fbc = true;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001095 crtc_chosen = true;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001096 break;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001097 }
1098
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001099 if (!crtc_chosen)
1100 fbc->no_fbc_reason = "no suitable CRTC for FBC";
1101
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001102out:
1103 mutex_unlock(&fbc->lock);
1104}
1105
1106/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001107 * intel_fbc_enable: tries to enable FBC on the CRTC
1108 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001109 * @crtc_state: corresponding &drm_crtc_state for @crtc
1110 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001111 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001112 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001113 * possible. Notice that it doesn't activate FBC. It is valid to call
1114 * intel_fbc_enable multiple times for the same pipe without an
1115 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001116 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001117void intel_fbc_enable(struct intel_crtc *crtc,
1118 struct intel_crtc_state *crtc_state,
1119 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001120{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001121 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001122 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001123
1124 if (!fbc_supported(dev_priv))
1125 return;
1126
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001127 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001128
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001129 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001130 WARN_ON(fbc->crtc == NULL);
1131 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001132 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001133 WARN_ON(fbc->active);
1134 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001135 goto out;
1136 }
1137
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001138 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001139 goto out;
1140
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001141 WARN_ON(fbc->active);
1142 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001143
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001144 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001145 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001146 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001147 goto out;
1148 }
1149
Paulo Zanonid029bca2015-10-15 10:44:46 -03001150 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001151 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001152
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001153 fbc->enabled = true;
1154 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001155out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001156 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001157}
1158
1159/**
1160 * __intel_fbc_disable - disable FBC
1161 * @dev_priv: i915 device instance
1162 *
1163 * This is the low level function that actually disables FBC. Callers should
1164 * grab the FBC lock.
1165 */
1166static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1167{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001168 struct intel_fbc *fbc = &dev_priv->fbc;
1169 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001170
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001171 WARN_ON(!mutex_is_locked(&fbc->lock));
1172 WARN_ON(!fbc->enabled);
1173 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001174 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001175
1176 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1177
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001178 __intel_fbc_cleanup_cfb(dev_priv);
1179
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001180 fbc->enabled = false;
1181 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001182}
1183
1184/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001185 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001186 * @crtc: the CRTC
1187 *
1188 * This function disables FBC if it's associated with the provided CRTC.
1189 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001190void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001191{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001192 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001193 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001194
1195 if (!fbc_supported(dev_priv))
1196 return;
1197
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001198 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001199 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001200 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001201 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001202
1203 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001204}
1205
1206/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001207 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001208 * @dev_priv: i915 device instance
1209 *
1210 * This function disables FBC regardless of which CRTC is associated with it.
1211 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001212void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001213{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001214 struct intel_fbc *fbc = &dev_priv->fbc;
1215
Paulo Zanonid029bca2015-10-15 10:44:46 -03001216 if (!fbc_supported(dev_priv))
1217 return;
1218
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001219 mutex_lock(&fbc->lock);
1220 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001221 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001222 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001223
1224 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001225}
1226
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001227static void intel_fbc_underrun_work_fn(struct work_struct *work)
1228{
1229 struct drm_i915_private *dev_priv =
1230 container_of(work, struct drm_i915_private, fbc.underrun_work);
1231 struct intel_fbc *fbc = &dev_priv->fbc;
1232
1233 mutex_lock(&fbc->lock);
1234
1235 /* Maybe we were scheduled twice. */
Daniel Vetter2ae9e362017-08-11 09:23:27 +02001236 if (fbc->underrun_detected || !fbc->enabled)
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001237 goto out;
1238
1239 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1240 fbc->underrun_detected = true;
1241
1242 intel_fbc_deactivate(dev_priv);
1243out:
1244 mutex_unlock(&fbc->lock);
1245}
1246
1247/**
1248 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1249 * @dev_priv: i915 device instance
1250 *
1251 * Without FBC, most underruns are harmless and don't really cause too many
1252 * problems, except for an annoying message on dmesg. With FBC, underruns can
1253 * become black screens or even worse, especially when paired with bad
1254 * watermarks. So in order for us to be on the safe side, completely disable FBC
1255 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1256 * already suggests that watermarks may be bad, so try to be as safe as
1257 * possible.
1258 *
1259 * This function is called from the IRQ handler.
1260 */
1261void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1262{
1263 struct intel_fbc *fbc = &dev_priv->fbc;
1264
1265 if (!fbc_supported(dev_priv))
1266 return;
1267
1268 /* There's no guarantee that underrun_detected won't be set to true
1269 * right after this check and before the work is scheduled, but that's
1270 * not a problem since we'll check it again under the work function
1271 * while FBC is locked. This check here is just to prevent us from
1272 * unnecessarily scheduling the work, and it relies on the fact that we
1273 * never switch underrun_detect back to false after it's true. */
1274 if (READ_ONCE(fbc->underrun_detected))
1275 return;
1276
1277 schedule_work(&fbc->underrun_work);
1278}
1279
Paulo Zanonid029bca2015-10-15 10:44:46 -03001280/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001281 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1282 * @dev_priv: i915 device instance
1283 *
1284 * The FBC code needs to track CRTC visibility since the older platforms can't
1285 * have FBC enabled while multiple pipes are used. This function does the
1286 * initial setup at driver load to make sure FBC is matching the real hardware.
1287 */
1288void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1289{
1290 struct intel_crtc *crtc;
1291
1292 /* Don't even bother tracking anything if we don't need. */
1293 if (!no_fbc_on_multiple_pipes(dev_priv))
1294 return;
1295
Chris Wilson91c8a322016-07-05 10:40:23 +01001296 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä525b9312016-10-31 22:37:02 +02001297 if (intel_crtc_active(crtc) &&
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01001298 crtc->base.primary->state->visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001299 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1300}
1301
Paulo Zanoni80788a02016-04-13 16:01:09 -03001302/*
1303 * The DDX driver changes its behavior depending on the value it reads from
1304 * i915.enable_fbc, so sanitize it by translating the default value into either
1305 * 0 or 1 in order to allow it to know what's going on.
1306 *
1307 * Notice that this is done at driver initialization and we still allow user
1308 * space to change the value during runtime without sanitizing it again. IGT
1309 * relies on being able to change i915.enable_fbc at runtime.
1310 */
1311static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1312{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001313 if (i915_modparams.enable_fbc >= 0)
1314 return !!i915_modparams.enable_fbc;
Paulo Zanoni80788a02016-04-13 16:01:09 -03001315
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001316 if (!HAS_FBC(dev_priv))
1317 return 0;
1318
Paulo Zanonifd7d6c52016-12-23 10:23:58 -02001319 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
Paulo Zanoni80788a02016-04-13 16:01:09 -03001320 return 1;
1321
1322 return 0;
1323}
1324
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001325static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1326{
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001327 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
Chris Wilson80debff2017-05-25 13:16:12 +01001328 if (intel_vtd_active() &&
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001329 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1330 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1331 return true;
1332 }
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001333
1334 return false;
1335}
1336
Paulo Zanoni010cf732016-01-19 11:35:48 -02001337/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001338 * intel_fbc_init - Initialize FBC
1339 * @dev_priv: the i915 device
1340 *
1341 * This function might be called during PM init process.
1342 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001343void intel_fbc_init(struct drm_i915_private *dev_priv)
1344{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001345 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001346 enum pipe pipe;
1347
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001348 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001349 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001350 mutex_init(&fbc->lock);
1351 fbc->enabled = false;
1352 fbc->active = false;
1353 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001354
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001355 if (need_fbc_vtd_wa(dev_priv))
1356 mkwrite_device_info(dev_priv)->has_fbc = false;
1357
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001358 i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1359 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
1360 i915_modparams.enable_fbc);
Paulo Zanoni80788a02016-04-13 16:01:09 -03001361
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001362 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001363 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001364 return;
1365 }
1366
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001367 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001368 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001369 INTEL_FRONTBUFFER_PRIMARY(pipe);
1370
Paulo Zanoni57105022015-11-04 17:10:46 -02001371 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001372 break;
1373 }
1374
Paulo Zanoni8c400742016-01-29 18:57:39 -02001375 /* This value was pulled out of someone's hat */
Paulo Zanoni5697d602016-11-11 14:57:41 -02001376 if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001377 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001378
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001379 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001380 * deactivate it in case the BIOS activated it to make sure software
1381 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001382 if (intel_fbc_hw_is_active(dev_priv))
1383 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001384}