blob: f0f6922bca8a1c0aea812ea7b8d9149c020bb226 [file] [log] [blame]
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001/*
2 * Driver for sunxi SD/MMC host controllers
3 * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
4 * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
5 * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
6 * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch>
7 * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
Maxime Ripard4fb3ce02017-01-27 22:38:38 +01008 * (C) Copyright 2017 Sootech SA
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02009 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 */
15
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/io.h>
19#include <linux/device.h>
20#include <linux/interrupt.h>
21#include <linux/delay.h>
22#include <linux/err.h>
23
24#include <linux/clk.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020025#include <linux/gpio.h>
26#include <linux/platform_device.h>
27#include <linux/spinlock.h>
28#include <linux/scatterlist.h>
29#include <linux/dma-mapping.h>
30#include <linux/slab.h>
31#include <linux/reset.h>
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +080032#include <linux/regulator/consumer.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020033
34#include <linux/of_address.h>
35#include <linux/of_gpio.h>
36#include <linux/of_platform.h>
37
38#include <linux/mmc/host.h>
39#include <linux/mmc/sd.h>
40#include <linux/mmc/sdio.h>
41#include <linux/mmc/mmc.h>
42#include <linux/mmc/core.h>
43#include <linux/mmc/card.h>
44#include <linux/mmc/slot-gpio.h>
45
46/* register offset definitions */
47#define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
48#define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
49#define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
50#define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
51#define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
52#define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
53#define SDXC_REG_CMDR (0x18) /* SMC Command Register */
54#define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
55#define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
56#define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
57#define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
58#define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
59#define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
60#define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
61#define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
62#define SDXC_REG_STAS (0x3C) /* SMC Status Register */
63#define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
64#define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
65#define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
66#define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
67#define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
68#define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
69#define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
70#define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
71#define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
72#define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
73#define SDXC_REG_CHDA (0x90)
74#define SDXC_REG_CBDA (0x94)
75
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +020076/* New registers introduced in A64 */
77#define SDXC_REG_A12A 0x058 /* SMC Auto Command 12 Register */
78#define SDXC_REG_SD_NTSR 0x05C /* SMC New Timing Set Register */
79#define SDXC_REG_DRV_DL 0x140 /* Drive Delay Control Register */
80#define SDXC_REG_SAMP_DL_REG 0x144 /* SMC sample delay control */
81#define SDXC_REG_DS_DL_REG 0x148 /* SMC data strobe delay control */
82
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020083#define mmc_readl(host, reg) \
84 readl((host)->reg_base + SDXC_##reg)
85#define mmc_writel(host, reg, value) \
86 writel((value), (host)->reg_base + SDXC_##reg)
87
88/* global control register bits */
89#define SDXC_SOFT_RESET BIT(0)
90#define SDXC_FIFO_RESET BIT(1)
91#define SDXC_DMA_RESET BIT(2)
92#define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
93#define SDXC_DMA_ENABLE_BIT BIT(5)
94#define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
95#define SDXC_POSEDGE_LATCH_DATA BIT(9)
96#define SDXC_DDR_MODE BIT(10)
97#define SDXC_MEMORY_ACCESS_DONE BIT(29)
98#define SDXC_ACCESS_DONE_DIRECT BIT(30)
99#define SDXC_ACCESS_BY_AHB BIT(31)
100#define SDXC_ACCESS_BY_DMA (0 << 31)
101#define SDXC_HARDWARE_RESET \
102 (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
103
104/* clock control bits */
Maxime Ripard16e821e2017-01-27 22:38:37 +0100105#define SDXC_MASK_DATA0 BIT(31)
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200106#define SDXC_CARD_CLOCK_ON BIT(16)
107#define SDXC_LOW_POWER_ON BIT(17)
108
109/* bus width */
110#define SDXC_WIDTH1 0
111#define SDXC_WIDTH4 1
112#define SDXC_WIDTH8 2
113
114/* smc command bits */
115#define SDXC_RESP_EXPIRE BIT(6)
116#define SDXC_LONG_RESPONSE BIT(7)
117#define SDXC_CHECK_RESPONSE_CRC BIT(8)
118#define SDXC_DATA_EXPIRE BIT(9)
119#define SDXC_WRITE BIT(10)
120#define SDXC_SEQUENCE_MODE BIT(11)
121#define SDXC_SEND_AUTO_STOP BIT(12)
122#define SDXC_WAIT_PRE_OVER BIT(13)
123#define SDXC_STOP_ABORT_CMD BIT(14)
124#define SDXC_SEND_INIT_SEQUENCE BIT(15)
125#define SDXC_UPCLK_ONLY BIT(21)
126#define SDXC_READ_CEATA_DEV BIT(22)
127#define SDXC_CCS_EXPIRE BIT(23)
128#define SDXC_ENABLE_BIT_BOOT BIT(24)
129#define SDXC_ALT_BOOT_OPTIONS BIT(25)
130#define SDXC_BOOT_ACK_EXPIRE BIT(26)
131#define SDXC_BOOT_ABORT BIT(27)
132#define SDXC_VOLTAGE_SWITCH BIT(28)
133#define SDXC_USE_HOLD_REGISTER BIT(29)
134#define SDXC_START BIT(31)
135
136/* interrupt bits */
137#define SDXC_RESP_ERROR BIT(1)
138#define SDXC_COMMAND_DONE BIT(2)
139#define SDXC_DATA_OVER BIT(3)
140#define SDXC_TX_DATA_REQUEST BIT(4)
141#define SDXC_RX_DATA_REQUEST BIT(5)
142#define SDXC_RESP_CRC_ERROR BIT(6)
143#define SDXC_DATA_CRC_ERROR BIT(7)
144#define SDXC_RESP_TIMEOUT BIT(8)
145#define SDXC_DATA_TIMEOUT BIT(9)
146#define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
147#define SDXC_FIFO_RUN_ERROR BIT(11)
148#define SDXC_HARD_WARE_LOCKED BIT(12)
149#define SDXC_START_BIT_ERROR BIT(13)
150#define SDXC_AUTO_COMMAND_DONE BIT(14)
151#define SDXC_END_BIT_ERROR BIT(15)
152#define SDXC_SDIO_INTERRUPT BIT(16)
153#define SDXC_CARD_INSERT BIT(30)
154#define SDXC_CARD_REMOVE BIT(31)
155#define SDXC_INTERRUPT_ERROR_BIT \
156 (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
157 SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
158 SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
159#define SDXC_INTERRUPT_DONE_BIT \
160 (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
161 SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
162
163/* status */
164#define SDXC_RXWL_FLAG BIT(0)
165#define SDXC_TXWL_FLAG BIT(1)
166#define SDXC_FIFO_EMPTY BIT(2)
167#define SDXC_FIFO_FULL BIT(3)
168#define SDXC_CARD_PRESENT BIT(8)
169#define SDXC_CARD_DATA_BUSY BIT(9)
170#define SDXC_DATA_FSM_BUSY BIT(10)
171#define SDXC_DMA_REQUEST BIT(31)
172#define SDXC_FIFO_SIZE 16
173
174/* Function select */
175#define SDXC_CEATA_ON (0xceaa << 16)
176#define SDXC_SEND_IRQ_RESPONSE BIT(0)
177#define SDXC_SDIO_READ_WAIT BIT(1)
178#define SDXC_ABORT_READ_DATA BIT(2)
179#define SDXC_SEND_CCSD BIT(8)
180#define SDXC_SEND_AUTO_STOPCCSD BIT(9)
181#define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
182
183/* IDMA controller bus mod bit field */
184#define SDXC_IDMAC_SOFT_RESET BIT(0)
185#define SDXC_IDMAC_FIX_BURST BIT(1)
186#define SDXC_IDMAC_IDMA_ON BIT(7)
187#define SDXC_IDMAC_REFETCH_DES BIT(31)
188
189/* IDMA status bit field */
190#define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
191#define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
192#define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
193#define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
194#define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
195#define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
196#define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
197#define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
198#define SDXC_IDMAC_IDLE (0 << 13)
199#define SDXC_IDMAC_SUSPEND (1 << 13)
200#define SDXC_IDMAC_DESC_READ (2 << 13)
201#define SDXC_IDMAC_DESC_CHECK (3 << 13)
202#define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
203#define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
204#define SDXC_IDMAC_READ (6 << 13)
205#define SDXC_IDMAC_WRITE (7 << 13)
206#define SDXC_IDMAC_DESC_CLOSE (8 << 13)
207
208/*
209* If the idma-des-size-bits of property is ie 13, bufsize bits are:
210* Bits 0-12: buf1 size
211* Bits 13-25: buf2 size
212* Bits 26-31: not used
213* Since we only ever set buf1 size, we can simply store it directly.
214*/
215#define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
216#define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
217#define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
218#define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
219#define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
220#define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
221#define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
222
Hans de Goede51424b22015-09-23 22:06:48 +0200223#define SDXC_CLK_400K 0
224#define SDXC_CLK_25M 1
225#define SDXC_CLK_50M 2
226#define SDXC_CLK_50M_DDR 3
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800227#define SDXC_CLK_50M_DDR_8BIT 4
Hans de Goede51424b22015-09-23 22:06:48 +0200228
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200229#define SDXC_2X_TIMING_MODE BIT(31)
230
231#define SDXC_CAL_START BIT(15)
232#define SDXC_CAL_DONE BIT(14)
233#define SDXC_CAL_DL_SHIFT 8
234#define SDXC_CAL_DL_SW_EN BIT(7)
235#define SDXC_CAL_DL_SW_SHIFT 0
236#define SDXC_CAL_DL_MASK 0x3f
237
238#define SDXC_CAL_TIMEOUT 3 /* in seconds, 3s is enough*/
239
Hans de Goede51424b22015-09-23 22:06:48 +0200240struct sunxi_mmc_clk_delay {
241 u32 output;
242 u32 sample;
243};
244
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200245struct sunxi_idma_des {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200246 __le32 config;
247 __le32 buf_size;
248 __le32 buf_addr_ptr1;
249 __le32 buf_addr_ptr2;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200250};
251
Hans de Goede86a93312016-07-30 16:25:45 +0200252struct sunxi_mmc_cfg {
253 u32 idma_des_size_bits;
254 const struct sunxi_mmc_clk_delay *clk_delays;
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200255
256 /* does the IP block support autocalibration? */
257 bool can_calibrate;
Maxime Ripard9a37e532017-01-27 22:38:36 +0100258
Maxime Ripard16e821e2017-01-27 22:38:37 +0100259 /* Does DATA0 needs to be masked while the clock is updated */
260 bool mask_data0;
261
Maxime Ripard9a37e532017-01-27 22:38:36 +0100262 bool needs_new_timings;
Hans de Goede86a93312016-07-30 16:25:45 +0200263};
264
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200265struct sunxi_mmc_host {
266 struct mmc_host *mmc;
267 struct reset_control *reset;
Hans de Goede86a93312016-07-30 16:25:45 +0200268 const struct sunxi_mmc_cfg *cfg;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200269
270 /* IO mapping base */
271 void __iomem *reg_base;
272
273 /* clock management */
274 struct clk *clk_ahb;
275 struct clk *clk_mmc;
Maxime Ripard6c09bb82014-07-12 12:01:33 +0200276 struct clk *clk_sample;
277 struct clk *clk_output;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200278
279 /* irq */
280 spinlock_t lock;
281 int irq;
282 u32 int_sum;
283 u32 sdio_imask;
284
285 /* dma */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200286 dma_addr_t sg_dma;
287 void *sg_cpu;
288 bool wait_dma;
289
290 struct mmc_request *mrq;
291 struct mmc_request *manual_stop_mrq;
292 int ferror;
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800293
294 /* vqmmc */
295 bool vqmmc_enabled;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200296};
297
298static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
299{
300 unsigned long expire = jiffies + msecs_to_jiffies(250);
301 u32 rval;
302
David Lanzendörfer0f0fcd32014-12-16 15:11:10 +0100303 mmc_writel(host, REG_GCTRL, SDXC_HARDWARE_RESET);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200304 do {
305 rval = mmc_readl(host, REG_GCTRL);
306 } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
307
308 if (rval & SDXC_HARDWARE_RESET) {
309 dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
310 return -EIO;
311 }
312
313 return 0;
314}
315
316static int sunxi_mmc_init_host(struct mmc_host *mmc)
317{
318 u32 rval;
319 struct sunxi_mmc_host *host = mmc_priv(mmc);
320
321 if (sunxi_mmc_reset_host(host))
322 return -EIO;
323
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800324 /*
325 * Burst 8 transfers, RX trigger level: 7, TX trigger level: 8
326 *
327 * TODO: sun9i has a larger FIFO and supports higher trigger values
328 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200329 mmc_writel(host, REG_FTRGL, 0x20070008);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800330 /* Maximum timeout value */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200331 mmc_writel(host, REG_TMOUT, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800332 /* Unmask SDIO interrupt if needed */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200333 mmc_writel(host, REG_IMASK, host->sdio_imask);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800334 /* Clear all pending interrupts */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200335 mmc_writel(host, REG_RINTR, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800336 /* Debug register? undocumented */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200337 mmc_writel(host, REG_DBGC, 0xdeb);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800338 /* Enable CEATA support */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200339 mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800340 /* Set DMA descriptor list base address */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200341 mmc_writel(host, REG_DLBA, host->sg_dma);
342
343 rval = mmc_readl(host, REG_GCTRL);
344 rval |= SDXC_INTERRUPT_ENABLE_BIT;
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800345 /* Undocumented, but found in Allwinner code */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200346 rval &= ~SDXC_ACCESS_DONE_DIRECT;
347 mmc_writel(host, REG_GCTRL, rval);
348
349 return 0;
350}
351
352static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
353 struct mmc_data *data)
354{
355 struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100356 dma_addr_t next_desc = host->sg_dma;
Hans de Goede86a93312016-07-30 16:25:45 +0200357 int i, max_len = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200358
359 for (i = 0; i < data->sg_len; i++) {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200360 pdes[i].config = cpu_to_le32(SDXC_IDMAC_DES0_CH |
361 SDXC_IDMAC_DES0_OWN |
362 SDXC_IDMAC_DES0_DIC);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200363
364 if (data->sg[i].length == max_len)
365 pdes[i].buf_size = 0; /* 0 == max_len */
366 else
Michael Weiser2dd110b2016-08-22 18:42:18 +0200367 pdes[i].buf_size = cpu_to_le32(data->sg[i].length);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200368
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100369 next_desc += sizeof(struct sunxi_idma_des);
Michael Weiser2dd110b2016-08-22 18:42:18 +0200370 pdes[i].buf_addr_ptr1 =
371 cpu_to_le32(sg_dma_address(&data->sg[i]));
372 pdes[i].buf_addr_ptr2 = cpu_to_le32((u32)next_desc);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200373 }
374
Michael Weiser2dd110b2016-08-22 18:42:18 +0200375 pdes[0].config |= cpu_to_le32(SDXC_IDMAC_DES0_FD);
376 pdes[i - 1].config |= cpu_to_le32(SDXC_IDMAC_DES0_LD |
377 SDXC_IDMAC_DES0_ER);
378 pdes[i - 1].config &= cpu_to_le32(~SDXC_IDMAC_DES0_DIC);
Hans de Goedee8a59042014-12-16 15:10:59 +0100379 pdes[i - 1].buf_addr_ptr2 = 0;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200380
381 /*
382 * Avoid the io-store starting the idmac hitting io-mem before the
383 * descriptors hit the main-mem.
384 */
385 wmb();
386}
387
388static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data)
389{
390 if (data->flags & MMC_DATA_WRITE)
391 return DMA_TO_DEVICE;
392 else
393 return DMA_FROM_DEVICE;
394}
395
396static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
397 struct mmc_data *data)
398{
399 u32 i, dma_len;
400 struct scatterlist *sg;
401
402 dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
403 sunxi_mmc_get_dma_dir(data));
404 if (dma_len == 0) {
405 dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
406 return -ENOMEM;
407 }
408
409 for_each_sg(data->sg, sg, data->sg_len, i) {
410 if (sg->offset & 3 || sg->length & 3) {
411 dev_err(mmc_dev(host->mmc),
412 "unaligned scatterlist: os %x length %d\n",
413 sg->offset, sg->length);
414 return -EINVAL;
415 }
416 }
417
418 return 0;
419}
420
421static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
422 struct mmc_data *data)
423{
424 u32 rval;
425
426 sunxi_mmc_init_idma_des(host, data);
427
428 rval = mmc_readl(host, REG_GCTRL);
429 rval |= SDXC_DMA_ENABLE_BIT;
430 mmc_writel(host, REG_GCTRL, rval);
431 rval |= SDXC_DMA_RESET;
432 mmc_writel(host, REG_GCTRL, rval);
433
434 mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
435
436 if (!(data->flags & MMC_DATA_WRITE))
437 mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
438
439 mmc_writel(host, REG_DMAC,
440 SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
441}
442
443static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
444 struct mmc_request *req)
445{
446 u32 arg, cmd_val, ri;
447 unsigned long expire = jiffies + msecs_to_jiffies(1000);
448
449 cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
450 SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
451
452 if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
453 cmd_val |= SD_IO_RW_DIRECT;
454 arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
455 ((req->cmd->arg >> 28) & 0x7);
456 } else {
457 cmd_val |= MMC_STOP_TRANSMISSION;
458 arg = 0;
459 }
460
461 mmc_writel(host, REG_CARG, arg);
462 mmc_writel(host, REG_CMDR, cmd_val);
463
464 do {
465 ri = mmc_readl(host, REG_RINTR);
466 } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
467 time_before(jiffies, expire));
468
469 if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
470 dev_err(mmc_dev(host->mmc), "send stop command failed\n");
471 if (req->stop)
472 req->stop->resp[0] = -ETIMEDOUT;
473 } else {
474 if (req->stop)
475 req->stop->resp[0] = mmc_readl(host, REG_RESP0);
476 }
477
478 mmc_writel(host, REG_RINTR, 0xffff);
479}
480
481static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
482{
483 struct mmc_command *cmd = host->mrq->cmd;
484 struct mmc_data *data = host->mrq->data;
485
486 /* For some cmds timeout is normal with sd/mmc cards */
487 if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
488 SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
489 cmd->opcode == SD_IO_RW_DIRECT))
490 return;
491
492 dev_err(mmc_dev(host->mmc),
493 "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
494 host->mmc->index, cmd->opcode,
495 data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
496 host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
497 host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
498 host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
499 host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
500 host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
501 host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
502 host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
503 host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
504 host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
505 );
506}
507
508/* Called in interrupt context! */
509static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
510{
511 struct mmc_request *mrq = host->mrq;
512 struct mmc_data *data = mrq->data;
513 u32 rval;
514
515 mmc_writel(host, REG_IMASK, host->sdio_imask);
516 mmc_writel(host, REG_IDIE, 0);
517
518 if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
519 sunxi_mmc_dump_errinfo(host);
520 mrq->cmd->error = -ETIMEDOUT;
521
522 if (data) {
523 data->error = -ETIMEDOUT;
524 host->manual_stop_mrq = mrq;
525 }
526
527 if (mrq->stop)
528 mrq->stop->error = -ETIMEDOUT;
529 } else {
530 if (mrq->cmd->flags & MMC_RSP_136) {
531 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
532 mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
533 mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
534 mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
535 } else {
536 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
537 }
538
539 if (data)
540 data->bytes_xfered = data->blocks * data->blksz;
541 }
542
543 if (data) {
544 mmc_writel(host, REG_IDST, 0x337);
545 mmc_writel(host, REG_DMAC, 0);
546 rval = mmc_readl(host, REG_GCTRL);
547 rval |= SDXC_DMA_RESET;
548 mmc_writel(host, REG_GCTRL, rval);
549 rval &= ~SDXC_DMA_ENABLE_BIT;
550 mmc_writel(host, REG_GCTRL, rval);
551 rval |= SDXC_FIFO_RESET;
552 mmc_writel(host, REG_GCTRL, rval);
553 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
554 sunxi_mmc_get_dma_dir(data));
555 }
556
557 mmc_writel(host, REG_RINTR, 0xffff);
558
559 host->mrq = NULL;
560 host->int_sum = 0;
561 host->wait_dma = false;
562
563 return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
564}
565
566static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
567{
568 struct sunxi_mmc_host *host = dev_id;
569 struct mmc_request *mrq;
570 u32 msk_int, idma_int;
571 bool finalize = false;
572 bool sdio_int = false;
573 irqreturn_t ret = IRQ_HANDLED;
574
575 spin_lock(&host->lock);
576
577 idma_int = mmc_readl(host, REG_IDST);
578 msk_int = mmc_readl(host, REG_MISTA);
579
580 dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
581 host->mrq, msk_int, idma_int);
582
583 mrq = host->mrq;
584 if (mrq) {
585 if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
586 host->wait_dma = false;
587
588 host->int_sum |= msk_int;
589
590 /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
591 if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
592 !(host->int_sum & SDXC_COMMAND_DONE))
593 mmc_writel(host, REG_IMASK,
594 host->sdio_imask | SDXC_COMMAND_DONE);
595 /* Don't wait for dma on error */
596 else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
597 finalize = true;
598 else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
599 !host->wait_dma)
600 finalize = true;
601 }
602
603 if (msk_int & SDXC_SDIO_INTERRUPT)
604 sdio_int = true;
605
606 mmc_writel(host, REG_RINTR, msk_int);
607 mmc_writel(host, REG_IDST, idma_int);
608
609 if (finalize)
610 ret = sunxi_mmc_finalize_request(host);
611
612 spin_unlock(&host->lock);
613
614 if (finalize && ret == IRQ_HANDLED)
615 mmc_request_done(host->mmc, mrq);
616
617 if (sdio_int)
618 mmc_signal_sdio_irq(host->mmc);
619
620 return ret;
621}
622
623static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
624{
625 struct sunxi_mmc_host *host = dev_id;
626 struct mmc_request *mrq;
627 unsigned long iflags;
628
629 spin_lock_irqsave(&host->lock, iflags);
630 mrq = host->manual_stop_mrq;
631 spin_unlock_irqrestore(&host->lock, iflags);
632
633 if (!mrq) {
634 dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
635 return IRQ_HANDLED;
636 }
637
638 dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100639
640 /*
641 * We will never have more than one outstanding request,
642 * and we do not complete the request until after
643 * we've cleared host->manual_stop_mrq so we do not need to
644 * spin lock this function.
645 * Additionally we have wait states within this function
646 * so having it in a lock is a very bad idea.
647 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200648 sunxi_mmc_send_manual_stop(host, mrq);
649
650 spin_lock_irqsave(&host->lock, iflags);
651 host->manual_stop_mrq = NULL;
652 spin_unlock_irqrestore(&host->lock, iflags);
653
654 mmc_request_done(host->mmc, mrq);
655
656 return IRQ_HANDLED;
657}
658
659static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
660{
Michal Suchanek7bb9c242015-08-12 15:29:31 +0200661 unsigned long expire = jiffies + msecs_to_jiffies(750);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200662 u32 rval;
663
664 rval = mmc_readl(host, REG_CLKCR);
Maxime Ripard16e821e2017-01-27 22:38:37 +0100665 rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON | SDXC_MASK_DATA0);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200666
667 if (oclk_en)
668 rval |= SDXC_CARD_CLOCK_ON;
Maxime Ripard16e821e2017-01-27 22:38:37 +0100669 if (host->cfg->mask_data0)
670 rval |= SDXC_MASK_DATA0;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200671
672 mmc_writel(host, REG_CLKCR, rval);
673
674 rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
675 mmc_writel(host, REG_CMDR, rval);
676
677 do {
678 rval = mmc_readl(host, REG_CMDR);
679 } while (time_before(jiffies, expire) && (rval & SDXC_START));
680
681 /* clear irq status bits set by the command */
682 mmc_writel(host, REG_RINTR,
683 mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
684
685 if (rval & SDXC_START) {
686 dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
687 return -EIO;
688 }
689
Maxime Ripard16e821e2017-01-27 22:38:37 +0100690 if (host->cfg->mask_data0) {
691 rval = mmc_readl(host, REG_CLKCR);
692 mmc_writel(host, REG_CLKCR, rval & ~SDXC_MASK_DATA0);
693 }
694
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200695 return 0;
696}
697
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200698static int sunxi_mmc_calibrate(struct sunxi_mmc_host *host, int reg_off)
699{
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200700 if (!host->cfg->can_calibrate)
701 return 0;
702
Maxime Ripard860fdf82017-01-27 22:38:35 +0100703 /*
704 * FIXME:
705 * This is not clear how the calibration is supposed to work
706 * yet. The best rate have been obtained by simply setting the
707 * delay to 0, as Allwinner does in its BSP.
708 *
709 * The only mode that doesn't have such a delay is HS400, that
710 * is in itself a TODO.
711 */
712 writel(SDXC_CAL_DL_SW_EN, host->reg_base + reg_off);
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200713
714 return 0;
715}
716
Hans de Goedef2cecb72016-07-30 16:25:46 +0200717static int sunxi_mmc_clk_set_phase(struct sunxi_mmc_host *host,
718 struct mmc_ios *ios, u32 rate)
719{
720 int index;
721
Hans de Goedeb4656462016-07-30 16:25:47 +0200722 if (!host->cfg->clk_delays)
723 return 0;
724
Hans de Goedef2cecb72016-07-30 16:25:46 +0200725 /* determine delays */
726 if (rate <= 400000) {
727 index = SDXC_CLK_400K;
728 } else if (rate <= 25000000) {
729 index = SDXC_CLK_25M;
730 } else if (rate <= 52000000) {
731 if (ios->timing != MMC_TIMING_UHS_DDR50 &&
732 ios->timing != MMC_TIMING_MMC_DDR52) {
733 index = SDXC_CLK_50M;
734 } else if (ios->bus_width == MMC_BUS_WIDTH_8) {
735 index = SDXC_CLK_50M_DDR_8BIT;
736 } else {
737 index = SDXC_CLK_50M_DDR;
738 }
739 } else {
740 return -EINVAL;
741 }
742
743 clk_set_phase(host->clk_sample, host->cfg->clk_delays[index].sample);
744 clk_set_phase(host->clk_output, host->cfg->clk_delays[index].output);
745
746 return 0;
747}
748
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200749static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
750 struct mmc_ios *ios)
751{
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200752 long rate;
753 u32 rval, clock = ios->clock;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200754 int ret;
755
Maxime Ripard39cc2812017-01-27 22:38:33 +0100756 ret = sunxi_mmc_oclk_onoff(host, 0);
757 if (ret)
758 return ret;
759
Maxime Ripard94790742017-01-27 22:38:34 +0100760 if (!ios->clock)
761 return 0;
762
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800763 /* 8 bit DDR requires a higher module clock */
764 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
765 ios->bus_width == MMC_BUS_WIDTH_8)
766 clock <<= 1;
767
768 rate = clk_round_rate(host->clk_mmc, clock);
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200769 if (rate < 0) {
770 dev_err(mmc_dev(host->mmc), "error rounding clk to %d: %ld\n",
771 clock, rate);
772 return rate;
773 }
774 dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %ld\n",
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800775 clock, rate);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200776
777 /* setting clock rate */
778 ret = clk_set_rate(host->clk_mmc, rate);
779 if (ret) {
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200780 dev_err(mmc_dev(host->mmc), "error setting clk to %ld: %d\n",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200781 rate, ret);
782 return ret;
783 }
784
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200785 /* clear internal divider */
786 rval = mmc_readl(host, REG_CLKCR);
787 rval &= ~0xff;
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800788 /* set internal divider for 8 bit eMMC DDR, so card clock is right */
789 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
790 ios->bus_width == MMC_BUS_WIDTH_8) {
791 rval |= 1;
792 rate >>= 1;
793 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200794 mmc_writel(host, REG_CLKCR, rval);
795
Maxime Ripard9a37e532017-01-27 22:38:36 +0100796 if (host->cfg->needs_new_timings)
797 mmc_writel(host, REG_SD_NTSR, SDXC_2X_TIMING_MODE);
798
Hans de Goedef2cecb72016-07-30 16:25:46 +0200799 ret = sunxi_mmc_clk_set_phase(host, ios, rate);
800 if (ret)
801 return ret;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200802
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200803 ret = sunxi_mmc_calibrate(host, SDXC_REG_SAMP_DL_REG);
804 if (ret)
805 return ret;
806
Maxime Ripard860fdf82017-01-27 22:38:35 +0100807 /*
808 * FIXME:
809 *
810 * In HS400 we'll also need to calibrate the data strobe
811 * signal. This should only happen on the MMC2 controller (at
812 * least on the A64).
813 */
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200814
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200815 return sunxi_mmc_oclk_onoff(host, 1);
816}
817
818static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
819{
820 struct sunxi_mmc_host *host = mmc_priv(mmc);
821 u32 rval;
822
823 /* Set the power state */
824 switch (ios->power_mode) {
825 case MMC_POWER_ON:
826 break;
827
828 case MMC_POWER_UP:
Maxime Ripard424feb52016-10-19 15:33:04 +0200829 if (!IS_ERR(mmc->supply.vmmc)) {
830 host->ferror = mmc_regulator_set_ocr(mmc,
831 mmc->supply.vmmc,
832 ios->vdd);
833 if (host->ferror)
834 return;
835 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200836
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800837 if (!IS_ERR(mmc->supply.vqmmc)) {
838 host->ferror = regulator_enable(mmc->supply.vqmmc);
839 if (host->ferror) {
840 dev_err(mmc_dev(mmc),
841 "failed to enable vqmmc\n");
842 return;
843 }
844 host->vqmmc_enabled = true;
845 }
846
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200847 host->ferror = sunxi_mmc_init_host(mmc);
848 if (host->ferror)
849 return;
850
851 dev_dbg(mmc_dev(mmc), "power on!\n");
852 break;
853
854 case MMC_POWER_OFF:
855 dev_dbg(mmc_dev(mmc), "power off!\n");
856 sunxi_mmc_reset_host(host);
Maxime Ripard424feb52016-10-19 15:33:04 +0200857 if (!IS_ERR(mmc->supply.vmmc))
858 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
859
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800860 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled)
861 regulator_disable(mmc->supply.vqmmc);
862 host->vqmmc_enabled = false;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200863 break;
864 }
865
866 /* set bus width */
867 switch (ios->bus_width) {
868 case MMC_BUS_WIDTH_1:
869 mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
870 break;
871 case MMC_BUS_WIDTH_4:
872 mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
873 break;
874 case MMC_BUS_WIDTH_8:
875 mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
876 break;
877 }
878
879 /* set ddr mode */
880 rval = mmc_readl(host, REG_GCTRL);
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +0800881 if (ios->timing == MMC_TIMING_UHS_DDR50 ||
882 ios->timing == MMC_TIMING_MMC_DDR52)
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200883 rval |= SDXC_DDR_MODE;
884 else
885 rval &= ~SDXC_DDR_MODE;
886 mmc_writel(host, REG_GCTRL, rval);
887
888 /* set up clock */
Maxime Ripard94790742017-01-27 22:38:34 +0100889 if (ios->power_mode) {
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200890 host->ferror = sunxi_mmc_clk_set_rate(host, ios);
891 /* Android code had a usleep_range(50000, 55000); here */
892 }
893}
894
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800895static int sunxi_mmc_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
896{
897 /* vqmmc regulator is available */
898 if (!IS_ERR(mmc->supply.vqmmc))
899 return mmc_regulator_set_vqmmc(mmc, ios);
900
901 /* no vqmmc regulator, assume fixed regulator at 3/3.3V */
902 if (mmc->ios.signal_voltage == MMC_SIGNAL_VOLTAGE_330)
903 return 0;
904
905 return -EINVAL;
906}
907
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200908static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
909{
910 struct sunxi_mmc_host *host = mmc_priv(mmc);
911 unsigned long flags;
912 u32 imask;
913
914 spin_lock_irqsave(&host->lock, flags);
915
916 imask = mmc_readl(host, REG_IMASK);
917 if (enable) {
918 host->sdio_imask = SDXC_SDIO_INTERRUPT;
919 imask |= SDXC_SDIO_INTERRUPT;
920 } else {
921 host->sdio_imask = 0;
922 imask &= ~SDXC_SDIO_INTERRUPT;
923 }
924 mmc_writel(host, REG_IMASK, imask);
925 spin_unlock_irqrestore(&host->lock, flags);
926}
927
928static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
929{
930 struct sunxi_mmc_host *host = mmc_priv(mmc);
931 mmc_writel(host, REG_HWRST, 0);
932 udelay(10);
933 mmc_writel(host, REG_HWRST, 1);
934 udelay(300);
935}
936
937static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
938{
939 struct sunxi_mmc_host *host = mmc_priv(mmc);
940 struct mmc_command *cmd = mrq->cmd;
941 struct mmc_data *data = mrq->data;
942 unsigned long iflags;
943 u32 imask = SDXC_INTERRUPT_ERROR_BIT;
944 u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100945 bool wait_dma = host->wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200946 int ret;
947
948 /* Check for set_ios errors (should never happen) */
949 if (host->ferror) {
950 mrq->cmd->error = host->ferror;
951 mmc_request_done(mmc, mrq);
952 return;
953 }
954
955 if (data) {
956 ret = sunxi_mmc_map_dma(host, data);
957 if (ret < 0) {
958 dev_err(mmc_dev(mmc), "map DMA failed\n");
959 cmd->error = ret;
960 data->error = ret;
961 mmc_request_done(mmc, mrq);
962 return;
963 }
964 }
965
966 if (cmd->opcode == MMC_GO_IDLE_STATE) {
967 cmd_val |= SDXC_SEND_INIT_SEQUENCE;
968 imask |= SDXC_COMMAND_DONE;
969 }
970
971 if (cmd->flags & MMC_RSP_PRESENT) {
972 cmd_val |= SDXC_RESP_EXPIRE;
973 if (cmd->flags & MMC_RSP_136)
974 cmd_val |= SDXC_LONG_RESPONSE;
975 if (cmd->flags & MMC_RSP_CRC)
976 cmd_val |= SDXC_CHECK_RESPONSE_CRC;
977
978 if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
979 cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200980
981 if (cmd->data->stop) {
982 imask |= SDXC_AUTO_COMMAND_DONE;
983 cmd_val |= SDXC_SEND_AUTO_STOP;
984 } else {
985 imask |= SDXC_DATA_OVER;
986 }
987
988 if (cmd->data->flags & MMC_DATA_WRITE)
989 cmd_val |= SDXC_WRITE;
990 else
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100991 wait_dma = true;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200992 } else {
993 imask |= SDXC_COMMAND_DONE;
994 }
995 } else {
996 imask |= SDXC_COMMAND_DONE;
997 }
998
999 dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
1000 cmd_val & 0x3f, cmd_val, cmd->arg, imask,
1001 mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
1002
1003 spin_lock_irqsave(&host->lock, iflags);
1004
1005 if (host->mrq || host->manual_stop_mrq) {
1006 spin_unlock_irqrestore(&host->lock, iflags);
1007
1008 if (data)
1009 dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
1010 sunxi_mmc_get_dma_dir(data));
1011
1012 dev_err(mmc_dev(mmc), "request already pending\n");
1013 mrq->cmd->error = -EBUSY;
1014 mmc_request_done(mmc, mrq);
1015 return;
1016 }
1017
1018 if (data) {
1019 mmc_writel(host, REG_BLKSZ, data->blksz);
1020 mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
1021 sunxi_mmc_start_dma(host, data);
1022 }
1023
1024 host->mrq = mrq;
David Lanzendörferdd9b3802014-12-16 15:11:04 +01001025 host->wait_dma = wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001026 mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
1027 mmc_writel(host, REG_CARG, cmd->arg);
1028 mmc_writel(host, REG_CMDR, cmd_val);
1029
1030 spin_unlock_irqrestore(&host->lock, iflags);
1031}
1032
Hans de Goedec1590dd2015-09-22 17:30:26 +02001033static int sunxi_mmc_card_busy(struct mmc_host *mmc)
1034{
1035 struct sunxi_mmc_host *host = mmc_priv(mmc);
1036
1037 return !!(mmc_readl(host, REG_STAS) & SDXC_CARD_DATA_BUSY);
1038}
1039
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001040static struct mmc_host_ops sunxi_mmc_ops = {
1041 .request = sunxi_mmc_request,
1042 .set_ios = sunxi_mmc_set_ios,
1043 .get_ro = mmc_gpio_get_ro,
1044 .get_cd = mmc_gpio_get_cd,
1045 .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +08001046 .start_signal_voltage_switch = sunxi_mmc_volt_switch,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001047 .hw_reset = sunxi_mmc_hw_reset,
Hans de Goedec1590dd2015-09-22 17:30:26 +02001048 .card_busy = sunxi_mmc_card_busy,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001049};
1050
Hans de Goede51424b22015-09-23 22:06:48 +02001051static const struct sunxi_mmc_clk_delay sunxi_mmc_clk_delays[] = {
1052 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1053 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1054 [SDXC_CLK_50M] = { .output = 90, .sample = 120 },
1055 [SDXC_CLK_50M_DDR] = { .output = 60, .sample = 120 },
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +08001056 /* Value from A83T "new timing mode". Works but might not be right. */
1057 [SDXC_CLK_50M_DDR_8BIT] = { .output = 90, .sample = 180 },
Hans de Goede51424b22015-09-23 22:06:48 +02001058};
1059
1060static const struct sunxi_mmc_clk_delay sun9i_mmc_clk_delays[] = {
1061 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1062 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1063 [SDXC_CLK_50M] = { .output = 150, .sample = 120 },
Chen-Yu Tsai01752492016-05-29 15:04:43 +08001064 [SDXC_CLK_50M_DDR] = { .output = 54, .sample = 36 },
1065 [SDXC_CLK_50M_DDR_8BIT] = { .output = 72, .sample = 72 },
Hans de Goede51424b22015-09-23 22:06:48 +02001066};
1067
Hans de Goede86a93312016-07-30 16:25:45 +02001068static const struct sunxi_mmc_cfg sun4i_a10_cfg = {
1069 .idma_des_size_bits = 13,
Hans de Goedeb4656462016-07-30 16:25:47 +02001070 .clk_delays = NULL,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001071 .can_calibrate = false,
Hans de Goede86a93312016-07-30 16:25:45 +02001072};
1073
1074static const struct sunxi_mmc_cfg sun5i_a13_cfg = {
1075 .idma_des_size_bits = 16,
Hans de Goedeb4656462016-07-30 16:25:47 +02001076 .clk_delays = NULL,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001077 .can_calibrate = false,
Hans de Goedeb4656462016-07-30 16:25:47 +02001078};
1079
1080static const struct sunxi_mmc_cfg sun7i_a20_cfg = {
1081 .idma_des_size_bits = 16,
Hans de Goede86a93312016-07-30 16:25:45 +02001082 .clk_delays = sunxi_mmc_clk_delays,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001083 .can_calibrate = false,
Hans de Goede86a93312016-07-30 16:25:45 +02001084};
1085
1086static const struct sunxi_mmc_cfg sun9i_a80_cfg = {
1087 .idma_des_size_bits = 16,
1088 .clk_delays = sun9i_mmc_clk_delays,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001089 .can_calibrate = false,
1090};
1091
1092static const struct sunxi_mmc_cfg sun50i_a64_cfg = {
1093 .idma_des_size_bits = 16,
1094 .clk_delays = NULL,
1095 .can_calibrate = true,
Maxime Ripard16e821e2017-01-27 22:38:37 +01001096 .mask_data0 = true,
Maxime Ripard9a37e532017-01-27 22:38:36 +01001097 .needs_new_timings = true,
Hans de Goede86a93312016-07-30 16:25:45 +02001098};
1099
Maxime Ripard4fb3ce02017-01-27 22:38:38 +01001100static const struct sunxi_mmc_cfg sun50i_a64_emmc_cfg = {
1101 .idma_des_size_bits = 13,
1102 .clk_delays = NULL,
1103 .can_calibrate = true,
1104};
1105
Hans de Goede86a93312016-07-30 16:25:45 +02001106static const struct of_device_id sunxi_mmc_of_match[] = {
1107 { .compatible = "allwinner,sun4i-a10-mmc", .data = &sun4i_a10_cfg },
1108 { .compatible = "allwinner,sun5i-a13-mmc", .data = &sun5i_a13_cfg },
Hans de Goedeb4656462016-07-30 16:25:47 +02001109 { .compatible = "allwinner,sun7i-a20-mmc", .data = &sun7i_a20_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001110 { .compatible = "allwinner,sun9i-a80-mmc", .data = &sun9i_a80_cfg },
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001111 { .compatible = "allwinner,sun50i-a64-mmc", .data = &sun50i_a64_cfg },
Maxime Ripard4fb3ce02017-01-27 22:38:38 +01001112 { .compatible = "allwinner,sun50i-a64-emmc", .data = &sun50i_a64_emmc_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001113 { /* sentinel */ }
1114};
1115MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
1116
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001117static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
1118 struct platform_device *pdev)
1119{
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001120 int ret;
1121
Hans de Goede86a93312016-07-30 16:25:45 +02001122 host->cfg = of_device_get_match_data(&pdev->dev);
1123 if (!host->cfg)
1124 return -EINVAL;
Hans de Goede51424b22015-09-23 22:06:48 +02001125
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001126 ret = mmc_regulator_get_supply(host->mmc);
1127 if (ret) {
1128 if (ret != -EPROBE_DEFER)
1129 dev_err(&pdev->dev, "Could not get vmmc supply\n");
1130 return ret;
1131 }
1132
1133 host->reg_base = devm_ioremap_resource(&pdev->dev,
1134 platform_get_resource(pdev, IORESOURCE_MEM, 0));
1135 if (IS_ERR(host->reg_base))
1136 return PTR_ERR(host->reg_base);
1137
1138 host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1139 if (IS_ERR(host->clk_ahb)) {
1140 dev_err(&pdev->dev, "Could not get ahb clock\n");
1141 return PTR_ERR(host->clk_ahb);
1142 }
1143
1144 host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
1145 if (IS_ERR(host->clk_mmc)) {
1146 dev_err(&pdev->dev, "Could not get mmc clock\n");
1147 return PTR_ERR(host->clk_mmc);
1148 }
1149
Hans de Goedeb4656462016-07-30 16:25:47 +02001150 if (host->cfg->clk_delays) {
1151 host->clk_output = devm_clk_get(&pdev->dev, "output");
1152 if (IS_ERR(host->clk_output)) {
1153 dev_err(&pdev->dev, "Could not get output clock\n");
1154 return PTR_ERR(host->clk_output);
1155 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001156
Hans de Goedeb4656462016-07-30 16:25:47 +02001157 host->clk_sample = devm_clk_get(&pdev->dev, "sample");
1158 if (IS_ERR(host->clk_sample)) {
1159 dev_err(&pdev->dev, "Could not get sample clock\n");
1160 return PTR_ERR(host->clk_sample);
1161 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001162 }
1163
Chen-Yu Tsai9e71c5892015-03-03 09:44:40 +08001164 host->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
1165 if (PTR_ERR(host->reset) == -EPROBE_DEFER)
1166 return PTR_ERR(host->reset);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001167
1168 ret = clk_prepare_enable(host->clk_ahb);
1169 if (ret) {
1170 dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret);
1171 return ret;
1172 }
1173
1174 ret = clk_prepare_enable(host->clk_mmc);
1175 if (ret) {
1176 dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret);
1177 goto error_disable_clk_ahb;
1178 }
1179
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001180 ret = clk_prepare_enable(host->clk_output);
1181 if (ret) {
1182 dev_err(&pdev->dev, "Enable output clk err %d\n", ret);
1183 goto error_disable_clk_mmc;
1184 }
1185
1186 ret = clk_prepare_enable(host->clk_sample);
1187 if (ret) {
1188 dev_err(&pdev->dev, "Enable sample clk err %d\n", ret);
1189 goto error_disable_clk_output;
1190 }
1191
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001192 if (!IS_ERR(host->reset)) {
1193 ret = reset_control_deassert(host->reset);
1194 if (ret) {
1195 dev_err(&pdev->dev, "reset err %d\n", ret);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001196 goto error_disable_clk_sample;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001197 }
1198 }
1199
1200 /*
1201 * Sometimes the controller asserts the irq on boot for some reason,
1202 * make sure the controller is in a sane state before enabling irqs.
1203 */
1204 ret = sunxi_mmc_reset_host(host);
1205 if (ret)
1206 goto error_assert_reset;
1207
1208 host->irq = platform_get_irq(pdev, 0);
1209 return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
1210 sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
1211
1212error_assert_reset:
1213 if (!IS_ERR(host->reset))
1214 reset_control_assert(host->reset);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001215error_disable_clk_sample:
1216 clk_disable_unprepare(host->clk_sample);
1217error_disable_clk_output:
1218 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001219error_disable_clk_mmc:
1220 clk_disable_unprepare(host->clk_mmc);
1221error_disable_clk_ahb:
1222 clk_disable_unprepare(host->clk_ahb);
1223 return ret;
1224}
1225
1226static int sunxi_mmc_probe(struct platform_device *pdev)
1227{
1228 struct sunxi_mmc_host *host;
1229 struct mmc_host *mmc;
1230 int ret;
1231
1232 mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
1233 if (!mmc) {
1234 dev_err(&pdev->dev, "mmc alloc host failed\n");
1235 return -ENOMEM;
1236 }
1237
1238 host = mmc_priv(mmc);
1239 host->mmc = mmc;
1240 spin_lock_init(&host->lock);
1241
1242 ret = sunxi_mmc_resource_request(host, pdev);
1243 if (ret)
1244 goto error_free_host;
1245
1246 host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1247 &host->sg_dma, GFP_KERNEL);
1248 if (!host->sg_cpu) {
1249 dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
1250 ret = -ENOMEM;
1251 goto error_free_host;
1252 }
1253
1254 mmc->ops = &sunxi_mmc_ops;
1255 mmc->max_blk_count = 8192;
1256 mmc->max_blk_size = 4096;
1257 mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
Hans de Goede86a93312016-07-30 16:25:45 +02001258 mmc->max_seg_size = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001259 mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001260 /* 400kHz ~ 52MHz */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001261 mmc->f_min = 400000;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001262 mmc->f_max = 52000000;
Chen-Yu Tsai3df01a92014-08-20 21:39:20 +08001263 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Hans de Goedea4101dc2015-03-10 16:36:36 +01001264 MMC_CAP_ERASE | MMC_CAP_SDIO_IRQ;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001265
Hans de Goedeb4656462016-07-30 16:25:47 +02001266 if (host->cfg->clk_delays)
1267 mmc->caps |= MMC_CAP_1_8V_DDR;
1268
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001269 ret = mmc_of_parse(mmc);
1270 if (ret)
1271 goto error_free_dma;
1272
1273 ret = mmc_add_host(mmc);
1274 if (ret)
1275 goto error_free_dma;
1276
1277 dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq);
1278 platform_set_drvdata(pdev, mmc);
1279 return 0;
1280
1281error_free_dma:
1282 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1283error_free_host:
1284 mmc_free_host(mmc);
1285 return ret;
1286}
1287
1288static int sunxi_mmc_remove(struct platform_device *pdev)
1289{
1290 struct mmc_host *mmc = platform_get_drvdata(pdev);
1291 struct sunxi_mmc_host *host = mmc_priv(mmc);
1292
1293 mmc_remove_host(mmc);
1294 disable_irq(host->irq);
1295 sunxi_mmc_reset_host(host);
1296
1297 if (!IS_ERR(host->reset))
1298 reset_control_assert(host->reset);
1299
Hans de Goede4c5f4bf2016-07-30 16:25:44 +02001300 clk_disable_unprepare(host->clk_sample);
1301 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001302 clk_disable_unprepare(host->clk_mmc);
1303 clk_disable_unprepare(host->clk_ahb);
1304
1305 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1306 mmc_free_host(mmc);
1307
1308 return 0;
1309}
1310
1311static struct platform_driver sunxi_mmc_driver = {
1312 .driver = {
1313 .name = "sunxi-mmc",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001314 .of_match_table = of_match_ptr(sunxi_mmc_of_match),
1315 },
1316 .probe = sunxi_mmc_probe,
1317 .remove = sunxi_mmc_remove,
1318};
1319module_platform_driver(sunxi_mmc_driver);
1320
1321MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
1322MODULE_LICENSE("GPL v2");
1323MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>");
1324MODULE_ALIAS("platform:sunxi-mmc");