blob: c6dba1eaefbd463a2330386ae41773a659139051 [file] [log] [blame]
Chunming Zhoud03846a2015-07-28 14:20:03 -04001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
Chunming Zhou57ff96c2015-04-24 17:38:20 +080024#include <linux/list.h>
25#include <linux/slab.h>
Chunming Zhou97cb7f62015-05-22 11:33:31 -040026#include <linux/pci.h>
Rex Zhu3f1d35a2015-09-15 14:44:44 +080027#include <linux/acpi.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080028#include <drm/drmP.h>
Jammy Zhoubf3911b02015-05-13 18:58:05 +080029#include <linux/firmware.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080030#include <drm/amdgpu_drm.h>
Chunming Zhoud03846a2015-07-28 14:20:03 -040031#include "amdgpu.h"
32#include "cgs_linux.h"
Chunming Zhou25da4422015-05-22 12:14:04 -040033#include "atom.h"
Jammy Zhoubf3911b02015-05-13 18:58:05 +080034#include "amdgpu_ucode.h"
35
Chunming Zhoud03846a2015-07-28 14:20:03 -040036struct amdgpu_cgs_device {
37 struct cgs_device base;
38 struct amdgpu_device *adev;
39};
40
41#define CGS_FUNC_ADEV \
42 struct amdgpu_device *adev = \
43 ((struct amdgpu_cgs_device *)cgs_device)->adev
44
Dave Airlie110e6f22016-04-12 13:25:48 +100045static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -040046 enum cgs_gpu_mem_type type,
47 uint64_t size, uint64_t align,
48 uint64_t min_offset, uint64_t max_offset,
49 cgs_handle_t *handle)
50{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080051 CGS_FUNC_ADEV;
52 uint16_t flags = 0;
53 int ret = 0;
54 uint32_t domain = 0;
55 struct amdgpu_bo *obj;
56 struct ttm_placement placement;
57 struct ttm_place place;
58
59 if (min_offset > max_offset) {
60 BUG_ON(1);
61 return -EINVAL;
62 }
63
64 /* fail if the alignment is not a power of 2 */
65 if (((align != 1) && (align & (align - 1)))
66 || size == 0 || align == 0)
67 return -EINVAL;
68
69
70 switch(type) {
71 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
72 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +020073 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
74 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +080075 domain = AMDGPU_GEM_DOMAIN_VRAM;
76 if (max_offset > adev->mc.real_vram_size)
77 return -EINVAL;
78 place.fpfn = min_offset >> PAGE_SHIFT;
79 place.lpfn = max_offset >> PAGE_SHIFT;
80 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
81 TTM_PL_FLAG_VRAM;
82 break;
83 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
84 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +020085 flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
86 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +080087 domain = AMDGPU_GEM_DOMAIN_VRAM;
88 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
89 place.fpfn =
90 max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
91 place.lpfn =
92 min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
93 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
94 TTM_PL_FLAG_VRAM;
95 }
96
97 break;
98 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
99 domain = AMDGPU_GEM_DOMAIN_GTT;
100 place.fpfn = min_offset >> PAGE_SHIFT;
101 place.lpfn = max_offset >> PAGE_SHIFT;
102 place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
103 break;
104 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
105 flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
106 domain = AMDGPU_GEM_DOMAIN_GTT;
107 place.fpfn = min_offset >> PAGE_SHIFT;
108 place.lpfn = max_offset >> PAGE_SHIFT;
109 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
110 TTM_PL_FLAG_UNCACHED;
111 break;
112 default:
113 return -EINVAL;
114 }
115
116
117 *handle = 0;
118
119 placement.placement = &place;
120 placement.num_placement = 1;
121 placement.busy_placement = &place;
122 placement.num_busy_placement = 1;
123
124 ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
125 true, domain, flags,
Christian König72d76682015-09-03 17:34:59 +0200126 NULL, &placement, NULL,
127 &obj);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800128 if (ret) {
129 DRM_ERROR("(%d) bo create failed\n", ret);
130 return ret;
131 }
132 *handle = (cgs_handle_t)obj;
133
134 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400135}
136
Dave Airlie110e6f22016-04-12 13:25:48 +1000137static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400138{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800139 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
140
141 if (obj) {
Alex Xiecca7ecb2017-04-26 13:31:01 -0400142 int r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800143 if (likely(r == 0)) {
144 amdgpu_bo_kunmap(obj);
145 amdgpu_bo_unpin(obj);
146 amdgpu_bo_unreserve(obj);
147 }
148 amdgpu_bo_unref(&obj);
149
150 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400151 return 0;
152}
153
Dave Airlie110e6f22016-04-12 13:25:48 +1000154static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400155 uint64_t *mcaddr)
156{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800157 int r;
158 u64 min_offset, max_offset;
159 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
160
161 WARN_ON_ONCE(obj->placement.num_placement > 1);
162
163 min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
164 max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
165
Alex Xiecca7ecb2017-04-26 13:31:01 -0400166 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800167 if (unlikely(r != 0))
168 return r;
Frank Min01ab9602016-04-27 18:33:35 +0800169 r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800170 min_offset, max_offset, mcaddr);
171 amdgpu_bo_unreserve(obj);
172 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400173}
174
Dave Airlie110e6f22016-04-12 13:25:48 +1000175static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400176{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800177 int r;
178 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
Alex Xiecca7ecb2017-04-26 13:31:01 -0400179 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800180 if (unlikely(r != 0))
181 return r;
182 r = amdgpu_bo_unpin(obj);
183 amdgpu_bo_unreserve(obj);
184 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400185}
186
Dave Airlie110e6f22016-04-12 13:25:48 +1000187static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400188 void **map)
189{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800190 int r;
191 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
Alex Xiecca7ecb2017-04-26 13:31:01 -0400192 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800193 if (unlikely(r != 0))
194 return r;
195 r = amdgpu_bo_kmap(obj, map);
196 amdgpu_bo_unreserve(obj);
197 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400198}
199
Dave Airlie110e6f22016-04-12 13:25:48 +1000200static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400201{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800202 int r;
203 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
Alex Xiecca7ecb2017-04-26 13:31:01 -0400204 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800205 if (unlikely(r != 0))
206 return r;
207 amdgpu_bo_kunmap(obj);
208 amdgpu_bo_unreserve(obj);
209 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400210}
211
Dave Airlie110e6f22016-04-12 13:25:48 +1000212static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400213{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400214 CGS_FUNC_ADEV;
215 return RREG32(offset);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400216}
217
Dave Airlie110e6f22016-04-12 13:25:48 +1000218static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400219 uint32_t value)
220{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400221 CGS_FUNC_ADEV;
222 WREG32(offset, value);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400223}
224
Dave Airlie110e6f22016-04-12 13:25:48 +1000225static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400226 enum cgs_ind_reg space,
227 unsigned index)
228{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400229 CGS_FUNC_ADEV;
230 switch (space) {
231 case CGS_IND_REG__MMIO:
232 return RREG32_IDX(index);
233 case CGS_IND_REG__PCIE:
234 return RREG32_PCIE(index);
235 case CGS_IND_REG__SMC:
236 return RREG32_SMC(index);
237 case CGS_IND_REG__UVD_CTX:
238 return RREG32_UVD_CTX(index);
239 case CGS_IND_REG__DIDT:
240 return RREG32_DIDT(index);
Rex Zhuccdbb202016-06-08 12:47:41 +0800241 case CGS_IND_REG_GC_CAC:
242 return RREG32_GC_CAC(index);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400243 case CGS_IND_REG__AUDIO_ENDPT:
244 DRM_ERROR("audio endpt register access not implemented.\n");
245 return 0;
246 }
247 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400248 return 0;
249}
250
Dave Airlie110e6f22016-04-12 13:25:48 +1000251static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400252 enum cgs_ind_reg space,
253 unsigned index, uint32_t value)
254{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400255 CGS_FUNC_ADEV;
256 switch (space) {
257 case CGS_IND_REG__MMIO:
258 return WREG32_IDX(index, value);
259 case CGS_IND_REG__PCIE:
260 return WREG32_PCIE(index, value);
261 case CGS_IND_REG__SMC:
262 return WREG32_SMC(index, value);
263 case CGS_IND_REG__UVD_CTX:
264 return WREG32_UVD_CTX(index, value);
265 case CGS_IND_REG__DIDT:
266 return WREG32_DIDT(index, value);
Rex Zhuccdbb202016-06-08 12:47:41 +0800267 case CGS_IND_REG_GC_CAC:
268 return WREG32_GC_CAC(index, value);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400269 case CGS_IND_REG__AUDIO_ENDPT:
270 DRM_ERROR("audio endpt register access not implemented.\n");
271 return;
272 }
273 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400274}
275
Dave Airlie110e6f22016-04-12 13:25:48 +1000276static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
Alex Deucherba228ac2015-12-23 11:25:43 -0500277 enum cgs_resource_type resource_type,
278 uint64_t size,
279 uint64_t offset,
280 uint64_t *resource_base)
281{
282 CGS_FUNC_ADEV;
283
284 if (resource_base == NULL)
285 return -EINVAL;
286
287 switch (resource_type) {
288 case CGS_RESOURCE_TYPE_MMIO:
289 if (adev->rmmio_size == 0)
290 return -ENOENT;
291 if ((offset + size) > adev->rmmio_size)
292 return -EINVAL;
293 *resource_base = adev->rmmio_base;
294 return 0;
295 case CGS_RESOURCE_TYPE_DOORBELL:
296 if (adev->doorbell.size == 0)
297 return -ENOENT;
298 if ((offset + size) > adev->doorbell.size)
299 return -EINVAL;
300 *resource_base = adev->doorbell.base;
301 return 0;
302 case CGS_RESOURCE_TYPE_FB:
303 case CGS_RESOURCE_TYPE_IO:
304 case CGS_RESOURCE_TYPE_ROM:
305 default:
306 return -EINVAL;
307 }
308}
309
Dave Airlie110e6f22016-04-12 13:25:48 +1000310static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400311 unsigned table, uint16_t *size,
312 uint8_t *frev, uint8_t *crev)
313{
Chunming Zhou25da4422015-05-22 12:14:04 -0400314 CGS_FUNC_ADEV;
315 uint16_t data_start;
316
317 if (amdgpu_atom_parse_data_header(
318 adev->mode_info.atom_context, table, size,
319 frev, crev, &data_start))
320 return (uint8_t*)adev->mode_info.atom_context->bios +
321 data_start;
322
Chunming Zhoud03846a2015-07-28 14:20:03 -0400323 return NULL;
324}
325
Dave Airlie110e6f22016-04-12 13:25:48 +1000326static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400327 uint8_t *frev, uint8_t *crev)
328{
Chunming Zhou25da4422015-05-22 12:14:04 -0400329 CGS_FUNC_ADEV;
330
331 if (amdgpu_atom_parse_cmd_header(
332 adev->mode_info.atom_context, table,
333 frev, crev))
334 return 0;
335
336 return -EINVAL;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400337}
338
Dave Airlie110e6f22016-04-12 13:25:48 +1000339static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400340 void *args)
341{
Chunming Zhou25da4422015-05-22 12:14:04 -0400342 CGS_FUNC_ADEV;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400343
Chunming Zhou25da4422015-05-22 12:14:04 -0400344 return amdgpu_atom_execute_table(
345 adev->mode_info.atom_context, table, args);
346}
Chunming Zhoud03846a2015-07-28 14:20:03 -0400347
Alex Deucher0cf3be22015-07-28 14:24:53 -0400348struct cgs_irq_params {
349 unsigned src_id;
350 cgs_irq_source_set_func_t set;
351 cgs_irq_handler_func_t handler;
352 void *private_data;
353};
354
355static int cgs_set_irq_state(struct amdgpu_device *adev,
356 struct amdgpu_irq_src *src,
357 unsigned type,
358 enum amdgpu_interrupt_state state)
359{
360 struct cgs_irq_params *irq_params =
361 (struct cgs_irq_params *)src->data;
362 if (!irq_params)
363 return -EINVAL;
364 if (!irq_params->set)
365 return -EINVAL;
366 return irq_params->set(irq_params->private_data,
367 irq_params->src_id,
368 type,
369 (int)state);
370}
371
372static int cgs_process_irq(struct amdgpu_device *adev,
373 struct amdgpu_irq_src *source,
374 struct amdgpu_iv_entry *entry)
375{
376 struct cgs_irq_params *irq_params =
377 (struct cgs_irq_params *)source->data;
378 if (!irq_params)
379 return -EINVAL;
380 if (!irq_params->handler)
381 return -EINVAL;
382 return irq_params->handler(irq_params->private_data,
383 irq_params->src_id,
384 entry->iv_entry);
385}
386
387static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
388 .set = cgs_set_irq_state,
389 .process = cgs_process_irq,
390};
391
Alex Deucherd766e6a2016-03-29 18:28:50 -0400392static int amdgpu_cgs_add_irq_source(void *cgs_device,
393 unsigned client_id,
394 unsigned src_id,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400395 unsigned num_types,
396 cgs_irq_source_set_func_t set,
397 cgs_irq_handler_func_t handler,
398 void *private_data)
399{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400400 CGS_FUNC_ADEV;
401 int ret = 0;
402 struct cgs_irq_params *irq_params;
403 struct amdgpu_irq_src *source =
404 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
405 if (!source)
406 return -ENOMEM;
407 irq_params =
408 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
409 if (!irq_params) {
410 kfree(source);
411 return -ENOMEM;
412 }
413 source->num_types = num_types;
414 source->funcs = &cgs_irq_funcs;
415 irq_params->src_id = src_id;
416 irq_params->set = set;
417 irq_params->handler = handler;
418 irq_params->private_data = private_data;
419 source->data = (void *)irq_params;
Alex Deucherd766e6a2016-03-29 18:28:50 -0400420 ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
Alex Deucher0cf3be22015-07-28 14:24:53 -0400421 if (ret) {
422 kfree(irq_params);
423 kfree(source);
424 }
425
426 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400427}
428
Alex Deucherd766e6a2016-03-29 18:28:50 -0400429static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
430 unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400431{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400432 CGS_FUNC_ADEV;
Alex Deucherd766e6a2016-03-29 18:28:50 -0400433
434 if (!adev->irq.client[client_id].sources)
435 return -EINVAL;
436
437 return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400438}
439
Alex Deucherd766e6a2016-03-29 18:28:50 -0400440static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
441 unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400442{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400443 CGS_FUNC_ADEV;
Alex Deucherd766e6a2016-03-29 18:28:50 -0400444
445 if (!adev->irq.client[client_id].sources)
446 return -EINVAL;
447
448 return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400449}
450
Baoyou Xie761c2e82016-09-03 13:57:14 +0800451static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800452 enum amd_ip_block_type block_type,
453 enum amd_clockgating_state state)
454{
455 CGS_FUNC_ADEV;
456 int i, r = -1;
457
458 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400459 if (!adev->ip_blocks[i].status.valid)
rezhu404b2fa2015-08-07 13:37:56 +0800460 continue;
461
Alex Deuchera1255102016-10-13 17:41:13 -0400462 if (adev->ip_blocks[i].version->type == block_type) {
463 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
rezhu404b2fa2015-08-07 13:37:56 +0800464 (void *)adev,
465 state);
466 break;
467 }
468 }
469 return r;
470}
471
Baoyou Xie761c2e82016-09-03 13:57:14 +0800472static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800473 enum amd_ip_block_type block_type,
474 enum amd_powergating_state state)
475{
476 CGS_FUNC_ADEV;
477 int i, r = -1;
478
479 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400480 if (!adev->ip_blocks[i].status.valid)
rezhu404b2fa2015-08-07 13:37:56 +0800481 continue;
482
Alex Deuchera1255102016-10-13 17:41:13 -0400483 if (adev->ip_blocks[i].version->type == block_type) {
484 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
rezhu404b2fa2015-08-07 13:37:56 +0800485 (void *)adev,
486 state);
487 break;
488 }
489 }
490 return r;
491}
492
493
Dave Airlie110e6f22016-04-12 13:25:48 +1000494static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800495{
496 CGS_FUNC_ADEV;
497 enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
498
499 switch (fw_type) {
500 case CGS_UCODE_ID_SDMA0:
501 result = AMDGPU_UCODE_ID_SDMA0;
502 break;
503 case CGS_UCODE_ID_SDMA1:
504 result = AMDGPU_UCODE_ID_SDMA1;
505 break;
506 case CGS_UCODE_ID_CP_CE:
507 result = AMDGPU_UCODE_ID_CP_CE;
508 break;
509 case CGS_UCODE_ID_CP_PFP:
510 result = AMDGPU_UCODE_ID_CP_PFP;
511 break;
512 case CGS_UCODE_ID_CP_ME:
513 result = AMDGPU_UCODE_ID_CP_ME;
514 break;
515 case CGS_UCODE_ID_CP_MEC:
516 case CGS_UCODE_ID_CP_MEC_JT1:
517 result = AMDGPU_UCODE_ID_CP_MEC1;
518 break;
519 case CGS_UCODE_ID_CP_MEC_JT2:
Monk Liu4c2b2452016-09-27 16:39:58 +0800520 /* for VI. JT2 should be the same as JT1, because:
521 1, MEC2 and MEC1 use exactly same FW.
522 2, JT2 is not pached but JT1 is.
523 */
524 if (adev->asic_type >= CHIP_TOPAZ)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800525 result = AMDGPU_UCODE_ID_CP_MEC1;
Monk Liu4c2b2452016-09-27 16:39:58 +0800526 else
527 result = AMDGPU_UCODE_ID_CP_MEC2;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800528 break;
529 case CGS_UCODE_ID_RLC_G:
530 result = AMDGPU_UCODE_ID_RLC_G;
531 break;
Monk Liubed57122016-09-26 16:35:03 +0800532 case CGS_UCODE_ID_STORAGE:
533 result = AMDGPU_UCODE_ID_STORAGE;
534 break;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800535 default:
536 DRM_ERROR("Firmware type not supported\n");
537 }
538 return result;
539}
540
Monk Liua3927462016-05-31 13:44:30 +0800541static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
542{
543 CGS_FUNC_ADEV;
544 if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
545 release_firmware(adev->pm.fw);
Huang Rui5c1104b2016-12-19 15:15:35 +0800546 adev->pm.fw = NULL;
Monk Liua3927462016-05-31 13:44:30 +0800547 return 0;
548 }
549 /* cannot release other firmware because they are not created by cgs */
550 return -EINVAL;
551}
552
Frank Minfc76cbf2016-04-27 18:53:29 +0800553static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
554 enum cgs_ucode_id type)
555{
556 CGS_FUNC_ADEV;
Xiangliang Yu188a3012016-11-24 16:28:46 +0800557 uint16_t fw_version = 0;
Frank Minfc76cbf2016-04-27 18:53:29 +0800558
559 switch (type) {
560 case CGS_UCODE_ID_SDMA0:
561 fw_version = adev->sdma.instance[0].fw_version;
562 break;
563 case CGS_UCODE_ID_SDMA1:
564 fw_version = adev->sdma.instance[1].fw_version;
565 break;
566 case CGS_UCODE_ID_CP_CE:
567 fw_version = adev->gfx.ce_fw_version;
568 break;
569 case CGS_UCODE_ID_CP_PFP:
570 fw_version = adev->gfx.pfp_fw_version;
571 break;
572 case CGS_UCODE_ID_CP_ME:
573 fw_version = adev->gfx.me_fw_version;
574 break;
575 case CGS_UCODE_ID_CP_MEC:
576 fw_version = adev->gfx.mec_fw_version;
577 break;
578 case CGS_UCODE_ID_CP_MEC_JT1:
579 fw_version = adev->gfx.mec_fw_version;
580 break;
581 case CGS_UCODE_ID_CP_MEC_JT2:
582 fw_version = adev->gfx.mec_fw_version;
583 break;
584 case CGS_UCODE_ID_RLC_G:
585 fw_version = adev->gfx.rlc_fw_version;
586 break;
Xiangliang Yu188a3012016-11-24 16:28:46 +0800587 case CGS_UCODE_ID_STORAGE:
588 break;
Frank Minfc76cbf2016-04-27 18:53:29 +0800589 default:
590 DRM_ERROR("firmware type %d do not have version\n", type);
Xiangliang Yu188a3012016-11-24 16:28:46 +0800591 break;
Frank Minfc76cbf2016-04-27 18:53:29 +0800592 }
593 return fw_version;
594}
595
Rex Zhue8a95b22016-12-21 20:30:58 +0800596static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
597 bool en)
598{
599 CGS_FUNC_ADEV;
600
601 if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
602 adev->gfx.rlc.funcs->exit_safe_mode == NULL)
603 return 0;
604
605 if (en)
606 adev->gfx.rlc.funcs->enter_safe_mode(adev);
607 else
608 adev->gfx.rlc.funcs->exit_safe_mode(adev);
609
610 return 0;
611}
612
Dave Airlie110e6f22016-04-12 13:25:48 +1000613static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800614 enum cgs_ucode_id type,
615 struct cgs_firmware_info *info)
616{
617 CGS_FUNC_ADEV;
618
yanyang1735f0022016-02-05 17:39:37 +0800619 if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800620 uint64_t gpu_addr;
621 uint32_t data_size;
622 const struct gfx_firmware_header_v1_0 *header;
623 enum AMDGPU_UCODE_ID id;
624 struct amdgpu_firmware_info *ucode;
625
626 id = fw_type_convert(cgs_device, type);
627 ucode = &adev->firmware.ucode[id];
628 if (ucode->fw == NULL)
629 return -EINVAL;
630
631 gpu_addr = ucode->mc_addr;
632 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
633 data_size = le32_to_cpu(header->header.ucode_size_bytes);
634
635 if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
636 (type == CGS_UCODE_ID_CP_MEC_JT2)) {
Monk Liu4c2b2452016-09-27 16:39:58 +0800637 gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800638 data_size = le32_to_cpu(header->jt_size) << 2;
639 }
Monk Liu4c2b2452016-09-27 16:39:58 +0800640
641 info->kptr = ucode->kaddr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800642 info->image_size = data_size;
Monk Liu4c2b2452016-09-27 16:39:58 +0800643 info->mc_addr = gpu_addr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800644 info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
Monk Liu4c2b2452016-09-27 16:39:58 +0800645
646 if (CGS_UCODE_ID_CP_MEC == type)
647 info->image_size = (header->jt_offset) << 2;
648
Frank Minfc76cbf2016-04-27 18:53:29 +0800649 info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800650 info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
651 } else {
652 char fw_name[30] = {0};
653 int err = 0;
654 uint32_t ucode_size;
655 uint32_t ucode_start_address;
656 const uint8_t *src;
657 const struct smc_firmware_header_v1_0 *hdr;
Huang Ruid1de1ed2017-02-16 11:53:38 +0800658 const struct common_firmware_header *header;
659 struct amdgpu_firmware_info *ucode = NULL;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800660
Mykola Lysenko0b455412016-03-30 05:50:11 -0400661 if (!adev->pm.fw) {
662 switch (adev->asic_type) {
Huang Rui340efe22016-06-19 23:55:14 +0800663 case CHIP_TOPAZ:
Alex Deucher3b496622016-10-27 18:33:00 -0400664 if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
665 ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800666 ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
667 info->is_kicker = true;
Alex Deucher3b496622016-10-27 18:33:00 -0400668 strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800669 } else
Alex Deucher3b496622016-10-27 18:33:00 -0400670 strcpy(fw_name, "amdgpu/topaz_smc.bin");
Huang Rui340efe22016-06-19 23:55:14 +0800671 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400672 case CHIP_TONGA:
Alex Deucher646cccb2016-10-26 16:41:39 -0400673 if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800674 ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
675 info->is_kicker = true;
Alex Deucher646cccb2016-10-26 16:41:39 -0400676 strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800677 } else
Alex Deucher646cccb2016-10-26 16:41:39 -0400678 strcpy(fw_name, "amdgpu/tonga_smc.bin");
Mykola Lysenko0b455412016-03-30 05:50:11 -0400679 break;
680 case CHIP_FIJI:
681 strcpy(fw_name, "amdgpu/fiji_smc.bin");
682 break;
683 case CHIP_POLARIS11:
Alex Deuchera52d1202017-02-08 22:35:51 -0500684 if (type == CGS_UCODE_ID_SMU) {
685 if (((adev->pdev->device == 0x67ef) &&
686 ((adev->pdev->revision == 0xe0) ||
687 (adev->pdev->revision == 0xe2) ||
688 (adev->pdev->revision == 0xe5))) ||
689 ((adev->pdev->device == 0x67ff) &&
690 ((adev->pdev->revision == 0xcf) ||
691 (adev->pdev->revision == 0xef) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800692 (adev->pdev->revision == 0xff)))) {
693 info->is_kicker = true;
Alex Deuchera52d1202017-02-08 22:35:51 -0500694 strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800695 } else
Alex Deuchera52d1202017-02-08 22:35:51 -0500696 strcpy(fw_name, "amdgpu/polaris11_smc.bin");
697 } else if (type == CGS_UCODE_ID_SMU_SK) {
Mykola Lysenko0b455412016-03-30 05:50:11 -0400698 strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
Alex Deuchera52d1202017-02-08 22:35:51 -0500699 }
Mykola Lysenko0b455412016-03-30 05:50:11 -0400700 break;
701 case CHIP_POLARIS10:
Alex Deuchera52d1202017-02-08 22:35:51 -0500702 if (type == CGS_UCODE_ID_SMU) {
703 if ((adev->pdev->device == 0x67df) &&
704 ((adev->pdev->revision == 0xe0) ||
705 (adev->pdev->revision == 0xe3) ||
706 (adev->pdev->revision == 0xe4) ||
707 (adev->pdev->revision == 0xe5) ||
708 (adev->pdev->revision == 0xe7) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800709 (adev->pdev->revision == 0xef))) {
710 info->is_kicker = true;
Alex Deuchera52d1202017-02-08 22:35:51 -0500711 strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800712 } else
Alex Deuchera52d1202017-02-08 22:35:51 -0500713 strcpy(fw_name, "amdgpu/polaris10_smc.bin");
714 } else if (type == CGS_UCODE_ID_SMU_SK) {
Mykola Lysenko0b455412016-03-30 05:50:11 -0400715 strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
Alex Deuchera52d1202017-02-08 22:35:51 -0500716 }
Mykola Lysenko0b455412016-03-30 05:50:11 -0400717 break;
Junwei Zhangc4642a42016-12-14 15:32:28 -0500718 case CHIP_POLARIS12:
719 strcpy(fw_name, "amdgpu/polaris12_smc.bin");
720 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500721 case CHIP_VEGA10:
722 strcpy(fw_name, "amdgpu/vega10_smc.bin");
723 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400724 default:
725 DRM_ERROR("SMC firmware not supported\n");
726 return -EINVAL;
727 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800728
Mykola Lysenko0b455412016-03-30 05:50:11 -0400729 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
730 if (err) {
731 DRM_ERROR("Failed to request firmware\n");
732 return err;
733 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800734
Mykola Lysenko0b455412016-03-30 05:50:11 -0400735 err = amdgpu_ucode_validate(adev->pm.fw);
736 if (err) {
737 DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
738 release_firmware(adev->pm.fw);
739 adev->pm.fw = NULL;
740 return err;
741 }
Huang Ruid1de1ed2017-02-16 11:53:38 +0800742
743 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
744 ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
745 ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
746 ucode->fw = adev->pm.fw;
747 header = (const struct common_firmware_header *)ucode->fw->data;
748 adev->firmware.fw_size +=
749 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
750 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800751 }
752
753 hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
yanyang1c66875b2016-05-30 15:30:54 +0800754 amdgpu_ucode_print_smc_hdr(&hdr->header);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800755 adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
756 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
757 ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
758 src = (const uint8_t *)(adev->pm.fw->data +
759 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
760
761 info->version = adev->pm.fw_version;
762 info->image_size = ucode_size;
Huang Rui340efe22016-06-19 23:55:14 +0800763 info->ucode_start_address = ucode_start_address;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800764 info->kptr = (void *)src;
765 }
766 return 0;
767}
768
Frank Minac00bbf2016-04-27 20:04:58 +0800769static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
770{
771 CGS_FUNC_ADEV;
772 return amdgpu_sriov_vf(adev);
773}
774
Dave Airlie110e6f22016-04-12 13:25:48 +1000775static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
Huang Rui09fc7ef2016-07-12 13:54:05 +0800776 struct cgs_system_info *sys_info)
Rex Zhu5e618692015-09-23 20:11:54 +0800777{
778 CGS_FUNC_ADEV;
779
780 if (NULL == sys_info)
781 return -ENODEV;
782
783 if (sizeof(struct cgs_system_info) != sys_info->size)
784 return -ENODEV;
785
786 switch (sys_info->info_id) {
787 case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
788 sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
789 break;
Alex Deuchercfd316d2015-11-11 20:35:32 -0500790 case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
791 sys_info->value = adev->pm.pcie_gen_mask;
792 break;
793 case CGS_SYSTEM_INFO_PCIE_MLW:
794 sys_info->value = adev->pm.pcie_mlw_mask;
795 break;
Huang Rui09fc7ef2016-07-12 13:54:05 +0800796 case CGS_SYSTEM_INFO_PCIE_DEV:
797 sys_info->value = adev->pdev->device;
798 break;
799 case CGS_SYSTEM_INFO_PCIE_REV:
800 sys_info->value = adev->pdev->revision;
801 break;
Alex Deucher08d33402016-02-05 10:34:28 -0500802 case CGS_SYSTEM_INFO_CG_FLAGS:
803 sys_info->value = adev->cg_flags;
804 break;
805 case CGS_SYSTEM_INFO_PG_FLAGS:
806 sys_info->value = adev->pg_flags;
807 break;
Eric Huangbacec892016-03-17 18:29:08 -0400808 case CGS_SYSTEM_INFO_GFX_CU_INFO:
Alex Deucher7dae69a2016-05-03 16:25:53 -0400809 sys_info->value = adev->gfx.cu_info.number;
Eric Huangbacec892016-03-17 18:29:08 -0400810 break;
Rex Zhud826c982016-06-07 20:15:24 +0800811 case CGS_SYSTEM_INFO_GFX_SE_INFO:
812 sys_info->value = adev->gfx.config.max_shader_engines;
813 break;
Rex Zhu2fef37c2016-08-22 20:48:13 +0800814 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
815 sys_info->value = adev->pdev->subsystem_device;
816 break;
817 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
818 sys_info->value = adev->pdev->subsystem_vendor;
819 break;
Rex Zhu5e618692015-09-23 20:11:54 +0800820 default:
821 return -ENODEV;
822 }
823
824 return 0;
825}
826
Dave Airlie110e6f22016-04-12 13:25:48 +1000827static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
Rex Zhu47bf18b2015-09-17 16:34:14 +0800828 struct cgs_display_info *info)
829{
830 CGS_FUNC_ADEV;
831 struct amdgpu_crtc *amdgpu_crtc;
832 struct drm_device *ddev = adev->ddev;
833 struct drm_crtc *crtc;
834 uint32_t line_time_us, vblank_lines;
Rex Zhuf9e9c082016-03-29 13:21:59 +0800835 struct cgs_mode_info *mode_info;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800836
837 if (info == NULL)
838 return -EINVAL;
839
Rex Zhuf9e9c082016-03-29 13:21:59 +0800840 mode_info = info->mode_info;
841
Rex Zhu47bf18b2015-09-17 16:34:14 +0800842 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
843 list_for_each_entry(crtc,
844 &ddev->mode_config.crtc_list, head) {
845 amdgpu_crtc = to_amdgpu_crtc(crtc);
846 if (crtc->enabled) {
847 info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
848 info->display_count++;
849 }
Rex Zhuf9e9c082016-03-29 13:21:59 +0800850 if (mode_info != NULL &&
Rex Zhu47bf18b2015-09-17 16:34:14 +0800851 crtc->enabled && amdgpu_crtc->enabled &&
852 amdgpu_crtc->hw_mode.clock) {
853 line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
854 amdgpu_crtc->hw_mode.clock;
855 vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
856 amdgpu_crtc->hw_mode.crtc_vdisplay +
857 (amdgpu_crtc->v_border * 2);
Rex Zhuf9e9c082016-03-29 13:21:59 +0800858 mode_info->vblank_time_us = vblank_lines * line_time_us;
859 mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
860 mode_info->ref_clock = adev->clock.spll.reference_freq;
861 mode_info = NULL;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800862 }
863 }
864 }
865
866 return 0;
867}
868
Rex Zhu4c900802016-03-29 14:20:37 +0800869
Dave Airlie110e6f22016-04-12 13:25:48 +1000870static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
Rex Zhu4c900802016-03-29 14:20:37 +0800871{
872 CGS_FUNC_ADEV;
873
874 adev->pm.dpm_enabled = enabled;
875
876 return 0;
877}
878
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800879/** \brief evaluate acpi namespace object, handle or pathname must be valid
880 * \param cgs_device
881 * \param info input/output arguments for the control method
882 * \return status
883 */
884
885#if defined(CONFIG_ACPI)
Dave Airlie110e6f22016-04-12 13:25:48 +1000886static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800887 struct cgs_acpi_method_info *info)
888{
889 CGS_FUNC_ADEV;
890 acpi_handle handle;
891 struct acpi_object_list input;
892 struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
Markus Elfring1a8e5f22016-07-16 13:43:44 +0200893 union acpi_object *params, *obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800894 uint8_t name[5] = {'\0'};
Markus Elfringeb09d7a2016-07-16 14:54:12 +0200895 struct cgs_acpi_method_argument *argument;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800896 uint32_t i, count;
897 acpi_status status;
Markus Elfringb4fc5972016-07-16 15:05:45 +0200898 int result;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800899
900 handle = ACPI_HANDLE(&adev->pdev->dev);
901 if (!handle)
902 return -ENODEV;
903
904 memset(&input, 0, sizeof(struct acpi_object_list));
905
906 /* validate input info */
907 if (info->size != sizeof(struct cgs_acpi_method_info))
908 return -EINVAL;
909
910 input.count = info->input_count;
911 if (info->input_count > 0) {
912 if (info->pinput_argument == NULL)
913 return -EINVAL;
Dan Carpenterb92c26d2016-01-04 23:43:47 +0300914 argument = info->pinput_argument;
Dan Carpenterb92c26d2016-01-04 23:43:47 +0300915 for (i = 0; i < info->input_count; i++) {
916 if (((argument->type == ACPI_TYPE_STRING) ||
917 (argument->type == ACPI_TYPE_BUFFER)) &&
918 (argument->pointer == NULL))
919 return -EINVAL;
920 argument++;
921 }
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800922 }
923
924 if (info->output_count > 0) {
925 if (info->poutput_argument == NULL)
926 return -EINVAL;
927 argument = info->poutput_argument;
928 for (i = 0; i < info->output_count; i++) {
929 if (((argument->type == ACPI_TYPE_STRING) ||
930 (argument->type == ACPI_TYPE_BUFFER))
931 && (argument->pointer == NULL))
932 return -EINVAL;
933 argument++;
934 }
935 }
936
937 /* The path name passed to acpi_evaluate_object should be null terminated */
938 if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
939 strncpy(name, (char *)&(info->name), sizeof(uint32_t));
940 name[4] = '\0';
941 }
942
943 /* parse input parameters */
944 if (input.count > 0) {
945 input.pointer = params =
946 kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
947 if (params == NULL)
948 return -EINVAL;
949
950 argument = info->pinput_argument;
951
952 for (i = 0; i < input.count; i++) {
953 params->type = argument->type;
954 switch (params->type) {
955 case ACPI_TYPE_INTEGER:
956 params->integer.value = argument->value;
957 break;
958 case ACPI_TYPE_STRING:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +0200959 params->string.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800960 params->string.pointer = argument->pointer;
961 break;
962 case ACPI_TYPE_BUFFER:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +0200963 params->buffer.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800964 params->buffer.pointer = argument->pointer;
965 break;
966 default:
967 break;
968 }
969 params++;
970 argument++;
971 }
972 }
973
974 /* parse output info */
975 count = info->output_count;
976 argument = info->poutput_argument;
977
978 /* evaluate the acpi method */
979 status = acpi_evaluate_object(handle, name, &input, &output);
980
981 if (ACPI_FAILURE(status)) {
982 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +0200983 goto free_input;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800984 }
985
986 /* return the output info */
987 obj = output.pointer;
988
989 if (count > 1) {
990 if ((obj->type != ACPI_TYPE_PACKAGE) ||
991 (obj->package.count != count)) {
992 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +0200993 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800994 }
995 params = obj->package.elements;
996 } else
997 params = obj;
998
999 if (params == NULL) {
1000 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001001 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001002 }
1003
1004 for (i = 0; i < count; i++) {
1005 if (argument->type != params->type) {
1006 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001007 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001008 }
1009 switch (params->type) {
1010 case ACPI_TYPE_INTEGER:
1011 argument->value = params->integer.value;
1012 break;
1013 case ACPI_TYPE_STRING:
1014 if ((params->string.length != argument->data_length) ||
1015 (params->string.pointer == NULL)) {
1016 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001017 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001018 }
1019 strncpy(argument->pointer,
1020 params->string.pointer,
1021 params->string.length);
1022 break;
1023 case ACPI_TYPE_BUFFER:
1024 if (params->buffer.pointer == NULL) {
1025 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001026 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001027 }
1028 memcpy(argument->pointer,
1029 params->buffer.pointer,
1030 argument->data_length);
1031 break;
1032 default:
1033 break;
1034 }
1035 argument++;
1036 params++;
1037 }
1038
Markus Elfringb4fc5972016-07-16 15:05:45 +02001039 result = 0;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001040free_obj:
Edward O'Callaghana698e412016-07-12 10:17:54 +10001041 kfree(obj);
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001042free_input:
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001043 kfree((void *)input.pointer);
1044 return result;
1045}
1046#else
Dave Airlie110e6f22016-04-12 13:25:48 +10001047static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001048 struct cgs_acpi_method_info *info)
1049{
1050 return -EIO;
1051}
1052#endif
1053
Huang Ruieadf9542016-07-16 13:04:22 +08001054static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001055 uint32_t acpi_method,
1056 uint32_t acpi_function,
1057 void *pinput, void *poutput,
1058 uint32_t output_count,
1059 uint32_t input_size,
1060 uint32_t output_size)
1061{
1062 struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
1063 struct cgs_acpi_method_argument acpi_output = {0};
1064 struct cgs_acpi_method_info info = {0};
1065
1066 acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001067 acpi_input[0].data_length = sizeof(uint32_t);
1068 acpi_input[0].value = acpi_function;
1069
1070 acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001071 acpi_input[1].data_length = input_size;
1072 acpi_input[1].pointer = pinput;
1073
1074 acpi_output.type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001075 acpi_output.data_length = output_size;
1076 acpi_output.pointer = poutput;
1077
1078 info.size = sizeof(struct cgs_acpi_method_info);
1079 info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
1080 info.input_count = 2;
1081 info.name = acpi_method;
1082 info.pinput_argument = acpi_input;
1083 info.output_count = output_count;
1084 info.poutput_argument = &acpi_output;
1085
1086 return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
1087}
1088
Chunming Zhoud03846a2015-07-28 14:20:03 -04001089static const struct cgs_ops amdgpu_cgs_ops = {
Kees Cook613e61a2016-12-16 17:02:32 -08001090 .alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
1091 .free_gpu_mem = amdgpu_cgs_free_gpu_mem,
1092 .gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
1093 .gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
1094 .kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
1095 .kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
1096 .read_register = amdgpu_cgs_read_register,
1097 .write_register = amdgpu_cgs_write_register,
1098 .read_ind_register = amdgpu_cgs_read_ind_register,
1099 .write_ind_register = amdgpu_cgs_write_ind_register,
Kees Cook613e61a2016-12-16 17:02:32 -08001100 .get_pci_resource = amdgpu_cgs_get_pci_resource,
1101 .atom_get_data_table = amdgpu_cgs_atom_get_data_table,
1102 .atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
1103 .atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
Kees Cook613e61a2016-12-16 17:02:32 -08001104 .get_firmware_info = amdgpu_cgs_get_firmware_info,
1105 .rel_firmware = amdgpu_cgs_rel_firmware,
1106 .set_powergating_state = amdgpu_cgs_set_powergating_state,
1107 .set_clockgating_state = amdgpu_cgs_set_clockgating_state,
1108 .get_active_displays_info = amdgpu_cgs_get_active_displays_info,
1109 .notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
1110 .call_acpi_method = amdgpu_cgs_call_acpi_method,
1111 .query_system_info = amdgpu_cgs_query_system_info,
1112 .is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
Rex Zhue8a95b22016-12-21 20:30:58 +08001113 .enter_safe_mode = amdgpu_cgs_enter_safe_mode,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001114};
1115
1116static const struct cgs_os_ops amdgpu_cgs_os_ops = {
Kees Cook613e61a2016-12-16 17:02:32 -08001117 .add_irq_source = amdgpu_cgs_add_irq_source,
1118 .irq_get = amdgpu_cgs_irq_get,
1119 .irq_put = amdgpu_cgs_irq_put
Chunming Zhoud03846a2015-07-28 14:20:03 -04001120};
1121
Dave Airlie110e6f22016-04-12 13:25:48 +10001122struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001123{
1124 struct amdgpu_cgs_device *cgs_device =
1125 kmalloc(sizeof(*cgs_device), GFP_KERNEL);
1126
1127 if (!cgs_device) {
1128 DRM_ERROR("Couldn't allocate CGS device structure\n");
1129 return NULL;
1130 }
1131
1132 cgs_device->base.ops = &amdgpu_cgs_ops;
1133 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
1134 cgs_device->adev = adev;
1135
Dave Airlie110e6f22016-04-12 13:25:48 +10001136 return (struct cgs_device *)cgs_device;
Chunming Zhoud03846a2015-07-28 14:20:03 -04001137}
1138
Dave Airlie110e6f22016-04-12 13:25:48 +10001139void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001140{
1141 kfree(cgs_device);
1142}