blob: d35f83d80b15e72fb032cc25522a68d4e5910e22 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060016#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090017#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
20#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Stephen Hemminger0b950f02014-01-10 17:14:48 -070022static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070023 .name = "PCI busn",
24 .start = 0,
25 .end = 255,
26 .flags = IORESOURCE_BUS,
27};
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Ugh. Need to stop exporting this to modules. */
30LIST_HEAD(pci_root_buses);
31EXPORT_SYMBOL(pci_root_buses);
32
Yinghai Lu5cc62c22012-05-17 18:51:11 -070033static LIST_HEAD(pci_domain_busn_res_list);
34
35struct pci_domain_busn_res {
36 struct list_head list;
37 struct resource res;
38 int domain_nr;
39};
40
41static struct resource *get_pci_domain_busn_res(int domain_nr)
42{
43 struct pci_domain_busn_res *r;
44
45 list_for_each_entry(r, &pci_domain_busn_res_list, list)
46 if (r->domain_nr == domain_nr)
47 return &r->res;
48
49 r = kzalloc(sizeof(*r), GFP_KERNEL);
50 if (!r)
51 return NULL;
52
53 r->domain_nr = domain_nr;
54 r->res.start = 0;
55 r->res.end = 0xff;
56 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
57
58 list_add_tail(&r->list, &pci_domain_busn_res_list);
59
60 return &r->res;
61}
62
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080063static int find_anything(struct device *dev, void *data)
64{
65 return 1;
66}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070068/*
69 * Some device drivers need know if pci is initiated.
70 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080071 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070072 */
73int no_pci_devices(void)
74{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 struct device *dev;
76 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070077
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080078 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
79 no_devices = (dev == NULL);
80 put_device(dev);
81 return no_devices;
82}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070083EXPORT_SYMBOL(no_pci_devices);
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 * PCI Bus Class
87 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Markus Elfringff0387c2014-11-10 21:02:17 -070092 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070093 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100094 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 kfree(pci_bus);
96}
97
98static struct class pcibus_class = {
99 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400100 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700101 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102};
103
104static int __init pcibus_class_init(void)
105{
106 return class_register(&pcibus_class);
107}
108postcore_initcall(pcibus_class_init);
109
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400110static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800111{
112 u64 size = mask & maxbase; /* Find the significant bits */
113 if (!size)
114 return 0;
115
116 /* Get the lowest of them to find the decode size, and
117 from that the extent. */
118 size = (size & ~(size-1)) - 1;
119
120 /* base == maxbase can be valid only if the BAR has
121 already been programmed with all 1s. */
122 if (base == maxbase && ((base | size) & mask) != mask)
123 return 0;
124
125 return size;
126}
127
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600128static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800129{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600131 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600132
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400133 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600134 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
135 flags |= IORESOURCE_IO;
136 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400137 }
138
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600139 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
140 flags |= IORESOURCE_MEM;
141 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
142 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400143
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600144 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
145 switch (mem_type) {
146 case PCI_BASE_ADDRESS_MEM_TYPE_32:
147 break;
148 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600149 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600152 flags |= IORESOURCE_MEM_64;
153 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600155 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600156 break;
157 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600158 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400159}
160
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100161#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
162
Yu Zhao0b400c72008-11-22 02:40:40 +0800163/**
164 * pci_read_base - read a PCI BAR
165 * @dev: the PCI device
166 * @type: type of the BAR
167 * @res: resource buffer to be filled in
168 * @pos: BAR position in the config space
169 *
170 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800172int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400173 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174{
175 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600176 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700177 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800178 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200180 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600182 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700183 if (!dev->mmio_always_on) {
184 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100185 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
186 pci_write_config_word(dev, PCI_COMMAND,
187 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
188 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700189 }
190
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 res->name = pci_name(dev);
192
193 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200194 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 pci_read_config_dword(dev, pos, &sz);
196 pci_write_config_dword(dev, pos, l);
197
198 /*
199 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600200 * If the BAR isn't implemented, all bits must be 0. If it's a
201 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
202 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 */
Myron Stowef795d862014-10-30 11:54:43 -0600204 if (sz == 0xffffffff)
205 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206
207 /*
208 * I don't know how l can have all bits set. Copied from old code.
209 * Maybe it fixes a bug on some ancient platform.
210 */
211 if (l == 0xffffffff)
212 l = 0;
213
214 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600215 res->flags = decode_bar(dev, l);
216 res->flags |= IORESOURCE_SIZEALIGN;
217 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600218 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
219 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
220 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400221 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600222 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
223 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
224 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 }
226 } else {
227 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600228 l64 = l & PCI_ROM_ADDRESS_MASK;
229 sz64 = sz & PCI_ROM_ADDRESS_MASK;
230 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400231 }
232
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600233 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600241 mask64 |= ((u64)~0 << 32);
242 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400243
Myron Stowef795d862014-10-30 11:54:43 -0600244 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
245 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400246
Myron Stowef795d862014-10-30 11:54:43 -0600247 if (!sz64)
248 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400249
Myron Stowef795d862014-10-30 11:54:43 -0600250 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600251 if (!sz64) {
252 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
253 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600254 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600255 }
Myron Stowef795d862014-10-30 11:54:43 -0600256
257 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700258 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
259 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600260 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
261 res->start = 0;
262 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600263 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
264 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600265 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600266 }
267
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700268 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600269 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700270 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600271 res->start = 0;
272 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600273 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
274 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600275 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 }
278
Myron Stowef795d862014-10-30 11:54:43 -0600279 region.start = l64;
280 region.end = l64 + sz64;
281
Yinghai Lufc279852013-12-09 22:54:40 -0800282 pcibios_bus_to_resource(dev->bus, res, &region);
283 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800284
285 /*
286 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
287 * the corresponding resource address (the physical address used by
288 * the CPU. Converting that resource address back to a bus address
289 * should yield the original BAR value:
290 *
291 * resource_to_bus(bus_to_resource(A)) == A
292 *
293 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
294 * be claimed by the device.
295 */
296 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800298 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600299 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600300 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
301 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800303
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600304 goto out;
305
306
307fail:
308 res->flags = 0;
309out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600310 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800311 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600312
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600313 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800314}
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
317{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400318 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 for (pos = 0; pos < howmany; pos++) {
321 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400330 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
333}
334
Bill Pemberton15856ad2012-11-21 15:35:00 -0500335static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336{
337 struct pci_dev *dev = child->self;
338 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600339 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700340 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 struct resource *res;
342
343 io_mask = PCI_IO_RANGE_MASK;
344 io_granularity = 0x1000;
345 if (dev->io_window_1k) {
346 /* Support 1K I/O space granularity */
347 io_mask = PCI_IO_1K_RANGE_MASK;
348 io_granularity = 0x400;
349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 res = child->resource[0];
352 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
353 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600354 base = (io_base_lo & io_mask) << 8;
355 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
358 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
361 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600362 base |= ((unsigned long) io_base_hi << 16);
363 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600366 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600369 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800370 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600371 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373}
374
Bill Pemberton15856ad2012-11-21 15:35:00 -0500375static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376{
377 struct pci_dev *dev = child->self;
378 u16 mem_base_lo, mem_limit_lo;
379 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700380 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 res = child->resource[1];
384 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
385 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
387 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600388 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700390 region.start = base;
391 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800392 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600393 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395}
396
Bill Pemberton15856ad2012-11-21 15:35:00 -0500397static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398{
399 struct pci_dev *dev = child->self;
400 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700401 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700402 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700403 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 res = child->resource[2];
407 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
408 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700409 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
410 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
413 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
416 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
417
418 /*
419 * Some bridges set the base > limit by default, and some
420 * (broken) BIOSes do not initialize them. If we find
421 * this, just assume they are not being used.
422 */
423 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700424 base64 |= (u64) mem_base_hi << 32;
425 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
427 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700428
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700429 base = (pci_bus_addr_t) base64;
430 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431
432 if (base != base64) {
433 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
434 (unsigned long long) base64);
435 return;
436 }
437
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600438 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700439 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
440 IORESOURCE_MEM | IORESOURCE_PREFETCH;
441 if (res->flags & PCI_PREF_RANGE_TYPE_64)
442 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700443 region.start = base;
444 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800445 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600446 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
448}
449
Bill Pemberton15856ad2012-11-21 15:35:00 -0500450void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700451{
452 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700453 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700454 int i;
455
456 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
457 return;
458
Yinghai Lub918c622012-05-17 18:51:11 -0700459 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
460 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 dev->transparent ? " (subtractive decode)" : "");
462
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700463 pci_bus_remove_resources(child);
464 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
465 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
466
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700467 pci_read_bridge_io(child);
468 pci_read_bridge_mmio(child);
469 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470
471 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600473 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_add_resource(child, res,
475 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700476 dev_printk(KERN_DEBUG, &dev->dev,
477 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 res);
479 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 }
481 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700482}
483
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100484static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 struct pci_bus *b;
487
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100488 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600489 if (!b)
490 return NULL;
491
492 INIT_LIST_HEAD(&b->node);
493 INIT_LIST_HEAD(&b->children);
494 INIT_LIST_HEAD(&b->devices);
495 INIT_LIST_HEAD(&b->slots);
496 INIT_LIST_HEAD(&b->resources);
497 b->max_bus_speed = PCI_SPEED_UNKNOWN;
498 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100499#ifdef CONFIG_PCI_DOMAINS_GENERIC
500 if (parent)
501 b->domain_nr = parent->domain_nr;
502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100664static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
665{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100666 struct irq_domain *d;
667
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100668 /*
669 * Any firmware interface that can resolve the msi_domain
670 * should be called from here.
671 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100672 d = pci_host_bridge_of_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100673
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100674 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100675}
676
677static void pci_set_bus_msi_domain(struct pci_bus *bus)
678{
679 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600680 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100681
682 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600683 * The bus can be a root bus, a subordinate bus, or a virtual bus
684 * created by an SR-IOV device. Walk up to the first bridge device
685 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100686 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600687 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
688 if (b->self)
689 d = dev_get_msi_domain(&b->self->dev);
690 }
691
692 if (!d)
693 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100694
695 dev_set_msi_domain(&bus->dev, d);
696}
697
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700698static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
699 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700{
701 struct pci_bus *child;
702 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800703 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705 /*
706 * Allocate a new bus, and inherit stuff from the parent..
707 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100708 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (!child)
710 return NULL;
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 child->parent = parent;
713 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200714 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200716 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400718 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800719 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400720 */
721 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100722 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 /*
725 * Set up the primary, secondary and subordinate
726 * bus numbers.
727 */
Yinghai Lub918c622012-05-17 18:51:11 -0700728 child->number = child->busn_res.start = busnr;
729 child->primary = parent->busn_res.start;
730 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Yinghai Lu4f535092013-01-21 13:20:52 -0800732 if (!bridge) {
733 child->dev.parent = parent->bridge;
734 goto add_dev;
735 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800736
737 child->self = bridge;
738 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800739 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000740 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500741 pci_set_bus_speed(child);
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800744 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
746 child->resource[i]->name = child->name;
747 }
748 bridge->subordinate = child;
749
Yinghai Lu4f535092013-01-21 13:20:52 -0800750add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100751 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800752 ret = device_register(&child->dev);
753 WARN_ON(ret < 0);
754
Jiang Liu10a95742013-04-12 05:44:20 +0000755 pcibios_add_bus(child);
756
Yinghai Lu4f535092013-01-21 13:20:52 -0800757 /* Create legacy_io and legacy_mem files for this bus */
758 pci_create_legacy_files(child);
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 return child;
761}
762
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400763struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
764 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
766 struct pci_bus *child;
767
768 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700769 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800770 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800772 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700773 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 return child;
775}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600776EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Rajat Jainf3dbd802014-09-02 16:26:00 -0700778static void pci_enable_crs(struct pci_dev *pdev)
779{
780 u16 root_cap = 0;
781
782 /* Enable CRS Software Visibility if supported */
783 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
784 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
785 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
786 PCI_EXP_RTCTL_CRSSVE);
787}
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789/*
790 * If it's a bridge, configure it and scan the bus behind it.
791 * For CardBus bridges, we don't scan behind as the devices will
792 * be handled by the bridge driver itself.
793 *
794 * We need to process bridges in two passes -- first we scan those
795 * already configured by the BIOS and after we are done with all of
796 * them, we proceed to assigning numbers to the remaining buses in
797 * order to avoid overlaps between old and new bus numbers.
798 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500799int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 struct pci_bus *child;
802 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100803 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600805 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100806 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600809 primary = buses & 0xFF;
810 secondary = (buses >> 8) & 0xFF;
811 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600813 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
814 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100816 if (!primary && (primary != bus->number) && secondary && subordinate) {
817 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
818 primary = bus->number;
819 }
820
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100821 /* Check if setup is sensible at all */
822 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700823 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600824 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700825 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
826 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100827 broken = 1;
828 }
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700831 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
833 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
834 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
835
Rajat Jainf3dbd802014-09-02 16:26:00 -0700836 pci_enable_crs(dev);
837
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600838 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
839 !is_cardbus && !broken) {
840 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 /*
842 * Bus already configured by firmware, process it in the first
843 * pass and just note the configuration.
844 */
845 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000846 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
848 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100849 * The bus might already exist for two reasons: Either we are
850 * rescanning the bus or the bus is reachable through more than
851 * one bridge. The second case can happen with the i450NX
852 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600854 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600855 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600856 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600857 if (!child)
858 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600859 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700860 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600861 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 }
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100865 if (cmax > subordinate)
866 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
867 subordinate, cmax);
868 /* subordinate should equal child->busn_res.end */
869 if (subordinate > max)
870 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 } else {
872 /*
873 * We need to assign a number to this bus which we always
874 * do in the second pass.
875 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700876 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100877 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700878 /* Temporarily disable forwarding of the
879 configuration cycles on all bridges in
880 this bus segment to avoid possible
881 conflicts in the second pass between two
882 bridges programmed with overlapping
883 bus ranges. */
884 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
885 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000886 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700887 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
889 /* Clear errors */
890 pci_write_config_word(dev, PCI_STATUS, 0xffff);
891
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600892 /* Prevent assigning a bus number that already exists.
893 * This can happen when a bridge is hot-plugged, so in
894 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800895 child = pci_find_bus(pci_domain_nr(bus), max+1);
896 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100897 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800898 if (!child)
899 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600900 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800901 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100902 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 buses = (buses & 0xff000000)
904 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700905 | ((unsigned int)(child->busn_res.start) << 8)
906 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
908 /*
909 * yenta.c forces a secondary latency timer of 176.
910 * Copy that behaviour here.
911 */
912 if (is_cardbus) {
913 buses &= ~0xff000000;
914 buses |= CARDBUS_LATENCY_TIMER << 24;
915 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100916
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 /*
918 * We need to blast all three values with a single write.
919 */
920 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
921
922 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700923 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 max = pci_scan_child_bus(child);
925 } else {
926 /*
927 * For CardBus bridges, we leave 4 bus numbers
928 * as cards with a PCI-to-PCI bridge can be
929 * inserted later.
930 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400931 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100932 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700933 if (pci_find_bus(pci_domain_nr(bus),
934 max+i+1))
935 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100936 while (parent->parent) {
937 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700938 (parent->busn_res.end > max) &&
939 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100940 j = 1;
941 }
942 parent = parent->parent;
943 }
944 if (j) {
945 /*
946 * Often, there are two cardbus bridges
947 * -- try to leave one valid bus number
948 * for each one.
949 */
950 i /= 2;
951 break;
952 }
953 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700954 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 }
956 /*
957 * Set the subordinate bus number to its real value.
958 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700959 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
961 }
962
Gary Hadecb3576f2008-02-08 14:00:52 -0800963 sprintf(child->name,
964 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
965 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200967 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100968 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700969 if ((child->busn_res.end > bus->busn_res.end) ||
970 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100971 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700972 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400973 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700974 &child->busn_res,
975 (bus->number > child->busn_res.end &&
976 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800977 "wholly" : "partially",
978 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700979 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700980 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100981 }
982 bus = bus->parent;
983 }
984
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000985out:
986 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 return max;
989}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600990EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992/*
993 * Read interrupt line and base address registers.
994 * The architecture-dependent code can tweak these, of course.
995 */
996static void pci_read_irq(struct pci_dev *dev)
997{
998 unsigned char irq;
999
1000 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001001 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 if (irq)
1003 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1004 dev->irq = irq;
1005}
1006
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001007void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001008{
1009 int pos;
1010 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001011 int type;
1012 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001013
1014 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1015 if (!pos)
1016 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001017 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001018 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001019 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001020 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1021 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001022
1023 /*
1024 * A Root Port is always the upstream end of a Link. No PCIe
1025 * component has two Links. Two Links are connected by a Switch
1026 * that has a Port on each Link and internal logic to connect the
1027 * two Ports.
1028 */
1029 type = pci_pcie_type(pdev);
1030 if (type == PCI_EXP_TYPE_ROOT_PORT)
1031 pdev->has_secondary_link = 1;
1032 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1033 type == PCI_EXP_TYPE_DOWNSTREAM) {
1034 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001035
1036 /*
1037 * Usually there's an upstream device (Root Port or Switch
1038 * Downstream Port), but we can't assume one exists.
1039 */
1040 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001041 pdev->has_secondary_link = 1;
1042 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001043}
1044
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001045void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001046{
Eric W. Biederman28760482009-09-09 14:09:24 -07001047 u32 reg32;
1048
Jiang Liu59875ae2012-07-24 17:20:06 +08001049 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001050 if (reg32 & PCI_EXP_SLTCAP_HPC)
1051 pdev->is_hotplug_bridge = 1;
1052}
1053
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001054/**
Alex Williamson78916b02014-05-05 14:20:51 -06001055 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1056 * @dev: PCI device
1057 *
1058 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1059 * when forwarding a type1 configuration request the bridge must check that
1060 * the extended register address field is zero. The bridge is not permitted
1061 * to forward the transactions and must handle it as an Unsupported Request.
1062 * Some bridges do not follow this rule and simply drop the extended register
1063 * bits, resulting in the standard config space being aliased, every 256
1064 * bytes across the entire configuration space. Test for this condition by
1065 * comparing the first dword of each potential alias to the vendor/device ID.
1066 * Known offenders:
1067 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1068 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1069 */
1070static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1071{
1072#ifdef CONFIG_PCI_QUIRKS
1073 int pos;
1074 u32 header, tmp;
1075
1076 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1077
1078 for (pos = PCI_CFG_SPACE_SIZE;
1079 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1080 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1081 || header != tmp)
1082 return false;
1083 }
1084
1085 return true;
1086#else
1087 return false;
1088#endif
1089}
1090
1091/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001092 * pci_cfg_space_size - get the configuration space size of the PCI device.
1093 * @dev: PCI device
1094 *
1095 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1096 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1097 * access it. Maybe we don't have a way to generate extended config space
1098 * accesses, or the device is behind a reverse Express bridge. So we try
1099 * reading the dword at 0x100 which must either be 0 or a valid extended
1100 * capability header.
1101 */
1102static int pci_cfg_space_size_ext(struct pci_dev *dev)
1103{
1104 u32 status;
1105 int pos = PCI_CFG_SPACE_SIZE;
1106
1107 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1108 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001109 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001110 goto fail;
1111
1112 return PCI_CFG_SPACE_EXP_SIZE;
1113
1114 fail:
1115 return PCI_CFG_SPACE_SIZE;
1116}
1117
1118int pci_cfg_space_size(struct pci_dev *dev)
1119{
1120 int pos;
1121 u32 status;
1122 u16 class;
1123
1124 class = dev->class >> 8;
1125 if (class == PCI_CLASS_BRIDGE_HOST)
1126 return pci_cfg_space_size_ext(dev);
1127
1128 if (!pci_is_pcie(dev)) {
1129 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1130 if (!pos)
1131 goto fail;
1132
1133 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1134 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1135 goto fail;
1136 }
1137
1138 return pci_cfg_space_size_ext(dev);
1139
1140 fail:
1141 return PCI_CFG_SPACE_SIZE;
1142}
1143
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001144#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001145
Guilherme G. Piccoli22b68392015-08-24 22:42:46 +10001146void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001147{
1148 /*
1149 * Disable the MSI hardware to avoid screaming interrupts
1150 * during boot. This is the power on reset default so
1151 * usually this should be a noop.
1152 */
1153 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1154 if (dev->msi_cap)
1155 pci_msi_set_enable(dev, 0);
1156
1157 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1158 if (dev->msix_cap)
1159 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1160}
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162/**
1163 * pci_setup_device - fill in class and map information of a device
1164 * @dev: the device structure to fill
1165 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001166 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1168 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001169 * Returns 0 on success and negative if unknown type of device (not normal,
1170 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001172int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
1174 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001175 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001176 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001177 struct pci_bus_region region;
1178 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001179
1180 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1181 return -EIO;
1182
1183 dev->sysdata = dev->bus->sysdata;
1184 dev->dev.parent = dev->bus->bridge;
1185 dev->dev.bus = &pci_bus_type;
1186 dev->hdr_type = hdr_type & 0x7f;
1187 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001188 dev->error_state = pci_channel_io_normal;
1189 set_pcie_port_type(dev);
1190
Yijing Wang017ffe62015-07-17 17:16:32 +08001191 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001192 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1193 set this higher, assuming the system even supports it. */
1194 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001196 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1197 dev->bus->number, PCI_SLOT(dev->devfn),
1198 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001201 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001202 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001204 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1205 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Yu Zhao853346e2009-03-21 22:05:11 +08001207 /* need to have dev->class ready */
1208 dev->cfg_size = pci_cfg_space_size(dev);
1209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001211 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001213 pci_msi_setup_pci_dev(dev);
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 /* Early fixups, before probing the BARs */
1216 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001217 /* device class may be changed after fixup */
1218 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
1220 switch (dev->hdr_type) { /* header type */
1221 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1222 if (class == PCI_CLASS_BRIDGE_PCI)
1223 goto bad;
1224 pci_read_irq(dev);
1225 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1226 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1227 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001228
1229 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001230 * Do the ugly legacy mode stuff here rather than broken chip
1231 * quirk code. Legacy mode ATA controllers have fixed
1232 * addresses. These are not always echoed in BAR0-3, and
1233 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001234 */
1235 if (class == PCI_CLASS_STORAGE_IDE) {
1236 u8 progif;
1237 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1238 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001239 region.start = 0x1F0;
1240 region.end = 0x1F7;
1241 res = &dev->resource[0];
1242 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001243 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001244 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1245 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001246 region.start = 0x3F6;
1247 region.end = 0x3F6;
1248 res = &dev->resource[1];
1249 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001250 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001251 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1252 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001253 }
1254 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001255 region.start = 0x170;
1256 region.end = 0x177;
1257 res = &dev->resource[2];
1258 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001259 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001260 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1261 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001262 region.start = 0x376;
1263 region.end = 0x376;
1264 res = &dev->resource[3];
1265 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001266 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001267 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1268 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001269 }
1270 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 break;
1272
1273 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1274 if (class != PCI_CLASS_BRIDGE_PCI)
1275 goto bad;
1276 /* The PCI-to-PCI bridge spec requires that subtractive
1277 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001278 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001279 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 dev->transparent = ((dev->class & 0xff) == 1);
1281 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001282 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001283 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1284 if (pos) {
1285 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1286 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1287 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 break;
1289
1290 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1291 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1292 goto bad;
1293 pci_read_irq(dev);
1294 pci_read_bases(dev, 1, 0);
1295 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1296 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1297 break;
1298
1299 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001300 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1301 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001302 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
1304 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001305 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1306 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001307 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 }
1309
1310 /* We found a fine healthy device, go go go... */
1311 return 0;
1312}
1313
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001314static void pci_configure_mps(struct pci_dev *dev)
1315{
1316 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001317 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001318
1319 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1320 return;
1321
1322 mps = pcie_get_mps(dev);
1323 p_mps = pcie_get_mps(bridge);
1324
1325 if (mps == p_mps)
1326 return;
1327
1328 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1329 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1330 mps, pci_name(bridge), p_mps);
1331 return;
1332 }
Keith Busch27d868b2015-08-24 08:48:16 -05001333
1334 /*
1335 * Fancier MPS configuration is done later by
1336 * pcie_bus_configure_settings()
1337 */
1338 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1339 return;
1340
1341 rc = pcie_set_mps(dev, p_mps);
1342 if (rc) {
1343 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1344 p_mps);
1345 return;
1346 }
1347
1348 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1349 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001350}
1351
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001352static struct hpp_type0 pci_default_type0 = {
1353 .revision = 1,
1354 .cache_line_size = 8,
1355 .latency_timer = 0x40,
1356 .enable_serr = 0,
1357 .enable_perr = 0,
1358};
1359
1360static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1361{
1362 u16 pci_cmd, pci_bctl;
1363
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001364 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001365 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001366
1367 if (hpp->revision > 1) {
1368 dev_warn(&dev->dev,
1369 "PCI settings rev %d not supported; using defaults\n",
1370 hpp->revision);
1371 hpp = &pci_default_type0;
1372 }
1373
1374 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1375 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1376 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1377 if (hpp->enable_serr)
1378 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001379 if (hpp->enable_perr)
1380 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001381 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1382
1383 /* Program bridge control value */
1384 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1385 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1386 hpp->latency_timer);
1387 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1388 if (hpp->enable_serr)
1389 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001390 if (hpp->enable_perr)
1391 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001392 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1393 }
1394}
1395
1396static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1397{
1398 if (hpp)
1399 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1400}
1401
1402static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1403{
1404 int pos;
1405 u32 reg32;
1406
1407 if (!hpp)
1408 return;
1409
1410 if (hpp->revision > 1) {
1411 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1412 hpp->revision);
1413 return;
1414 }
1415
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001416 /*
1417 * Don't allow _HPX to change MPS or MRRS settings. We manage
1418 * those to make sure they're consistent with the rest of the
1419 * platform.
1420 */
1421 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1422 PCI_EXP_DEVCTL_READRQ;
1423 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1424 PCI_EXP_DEVCTL_READRQ);
1425
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001426 /* Initialize Device Control Register */
1427 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1428 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1429
1430 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001431 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001432 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1433 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1434
1435 /* Find Advanced Error Reporting Enhanced Capability */
1436 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1437 if (!pos)
1438 return;
1439
1440 /* Initialize Uncorrectable Error Mask Register */
1441 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1442 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1443 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1444
1445 /* Initialize Uncorrectable Error Severity Register */
1446 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1447 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1448 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1449
1450 /* Initialize Correctable Error Mask Register */
1451 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1452 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1453 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1454
1455 /* Initialize Advanced Error Capabilities and Control Register */
1456 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1457 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1458 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1459
1460 /*
1461 * FIXME: The following two registers are not supported yet.
1462 *
1463 * o Secondary Uncorrectable Error Severity Register
1464 * o Secondary Uncorrectable Error Mask Register
1465 */
1466}
1467
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001468static void pci_configure_device(struct pci_dev *dev)
1469{
1470 struct hotplug_params hpp;
1471 int ret;
1472
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001473 pci_configure_mps(dev);
1474
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001475 memset(&hpp, 0, sizeof(hpp));
1476 ret = pci_get_hp_params(dev, &hpp);
1477 if (ret)
1478 return;
1479
1480 program_hpp_type2(dev, hpp.t2);
1481 program_hpp_type1(dev, hpp.t1);
1482 program_hpp_type0(dev, hpp.t0);
1483}
1484
Zhao, Yu201de562008-10-13 19:49:55 +08001485static void pci_release_capabilities(struct pci_dev *dev)
1486{
1487 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001488 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001489 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001490}
1491
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492/**
1493 * pci_release_dev - free a pci device structure when all users of it are finished.
1494 * @dev: device that's been disconnected
1495 *
1496 * Will be called only by the device core when all users of this pci device are
1497 * done.
1498 */
1499static void pci_release_dev(struct device *dev)
1500{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001501 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001503 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001504 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001505 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001506 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001507 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001508 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 kfree(pci_dev);
1510}
1511
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001512struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001513{
1514 struct pci_dev *dev;
1515
1516 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1517 if (!dev)
1518 return NULL;
1519
Michael Ellerman65891212007-04-05 17:19:08 +10001520 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001521 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001522 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001523
1524 return dev;
1525}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001526EXPORT_SYMBOL(pci_alloc_dev);
1527
Yinghai Luefdc87d2012-01-27 10:55:10 -08001528bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001529 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001530{
1531 int delay = 1;
1532
1533 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1534 return false;
1535
1536 /* some broken boards return 0 or ~0 if a slot is empty: */
1537 if (*l == 0xffffffff || *l == 0x00000000 ||
1538 *l == 0x0000ffff || *l == 0xffff0000)
1539 return false;
1540
Rajat Jain89665a62014-09-08 14:19:49 -07001541 /*
1542 * Configuration Request Retry Status. Some root ports return the
1543 * actual device ID instead of the synthetic ID (0xFFFF) required
1544 * by the PCIe spec. Ignore the device ID and only check for
1545 * (vendor id == 1).
1546 */
1547 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001548 if (!crs_timeout)
1549 return false;
1550
1551 msleep(delay);
1552 delay *= 2;
1553 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1554 return false;
1555 /* Card hasn't responded in 60 seconds? Must be stuck. */
1556 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001557 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1558 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1559 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001560 return false;
1561 }
1562 }
1563
1564 return true;
1565}
1566EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1567
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568/*
1569 * Read the config data for a PCI device, sanity-check it
1570 * and fill in the dev structure...
1571 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001572static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
1574 struct pci_dev *dev;
1575 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Yinghai Luefdc87d2012-01-27 10:55:10 -08001577 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 return NULL;
1579
Gu Zheng8b1fce02013-05-25 21:48:31 +08001580 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 if (!dev)
1582 return NULL;
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 dev->vendor = l & 0xffff;
1586 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001588 pci_set_of_node(dev);
1589
Yu Zhao480b93b2009-03-20 11:25:14 +08001590 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001591 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 kfree(dev);
1593 return NULL;
1594 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001595
1596 return dev;
1597}
1598
Zhao, Yu201de562008-10-13 19:49:55 +08001599static void pci_init_capabilities(struct pci_dev *dev)
1600{
1601 /* MSI/MSI-X list */
1602 pci_msi_init_pci_dev(dev);
1603
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001604 /* Buffers for saving PCIe and PCI-X capabilities */
1605 pci_allocate_cap_save_buffers(dev);
1606
Zhao, Yu201de562008-10-13 19:49:55 +08001607 /* Power Management */
1608 pci_pm_init(dev);
1609
1610 /* Vital Product Data */
1611 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001612
1613 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001614 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001615
1616 /* Single Root I/O Virtualization */
1617 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001618
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001619 /* Address Translation Services */
1620 pci_ats_init(dev);
1621
Allen Kayae21ee62009-10-07 10:27:17 -07001622 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001623 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001624}
1625
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001626static void pci_set_msi_domain(struct pci_dev *dev)
1627{
1628 /*
1629 * If no domain has been set through the pcibios_add_device
1630 * callback, inherit the default from the bus device.
1631 */
1632 if (!dev_get_msi_domain(&dev->dev))
1633 dev_set_msi_domain(&dev->dev,
1634 dev_get_msi_domain(&dev->bus->dev));
1635}
1636
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001637/**
1638 * pci_dma_configure - Setup DMA configuration
1639 * @dev: ptr to pci_dev struct of the PCI device
1640 *
1641 * Function to update PCI devices's DMA configuration using the same
1642 * info from the OF node of host bridge's parent (if any).
1643 */
1644static void pci_dma_configure(struct pci_dev *dev)
1645{
1646 struct device *bridge = pci_get_host_bridge_device(dev);
1647
1648 if (IS_ENABLED(CONFIG_OF) && dev->dev.of_node) {
1649 if (bridge->parent)
1650 of_dma_configure(&dev->dev, bridge->parent->of_node);
1651 }
1652
1653 pci_put_host_bridge_device(bridge);
1654}
1655
Sam Ravnborg96bde062007-03-26 21:53:30 -08001656void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001657{
Yinghai Lu4f535092013-01-21 13:20:52 -08001658 int ret;
1659
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001660 pci_configure_device(dev);
1661
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 device_initialize(&dev->dev);
1663 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Yinghai Lu7629d192013-01-21 13:20:44 -08001665 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001667 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001669 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001671 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001672 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001673
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 /* Fix up broken headers */
1675 pci_fixup_device(pci_fixup_header, dev);
1676
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001677 /* moved out from quirk header fixup code */
1678 pci_reassigndev_resource_alignment(dev);
1679
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001680 /* Clear the state_saved flag. */
1681 dev->state_saved = false;
1682
Zhao, Yu201de562008-10-13 19:49:55 +08001683 /* Initialize various capabilities */
1684 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001685
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 /*
1687 * Add the device to our list of discovered devices
1688 * and the bus list for fixup functions, etc.
1689 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001690 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001692 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001693
Yinghai Lu4f535092013-01-21 13:20:52 -08001694 ret = pcibios_add_device(dev);
1695 WARN_ON(ret < 0);
1696
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001697 /* Setup MSI irq domain */
1698 pci_set_msi_domain(dev);
1699
Yinghai Lu4f535092013-01-21 13:20:52 -08001700 /* Notifier could use PCI capabilities */
1701 dev->match_driver = false;
1702 ret = device_add(&dev->dev);
1703 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001704}
1705
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001706struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001707{
1708 struct pci_dev *dev;
1709
Trent Piepho90bdb312009-03-20 14:56:00 -06001710 dev = pci_get_slot(bus, devfn);
1711 if (dev) {
1712 pci_dev_put(dev);
1713 return dev;
1714 }
1715
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001716 dev = pci_scan_device(bus, devfn);
1717 if (!dev)
1718 return NULL;
1719
1720 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
1722 return dev;
1723}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001724EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001726static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001727{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001728 int pos;
1729 u16 cap = 0;
1730 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001731
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001732 if (pci_ari_enabled(bus)) {
1733 if (!dev)
1734 return 0;
1735 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1736 if (!pos)
1737 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001738
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001739 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1740 next_fn = PCI_ARI_CAP_NFN(cap);
1741 if (next_fn <= fn)
1742 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001743
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001744 return next_fn;
1745 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001746
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001747 /* dev may be NULL for non-contiguous multifunction devices */
1748 if (!dev || dev->multifunction)
1749 return (fn + 1) % 8;
1750
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001751 return 0;
1752}
1753
1754static int only_one_child(struct pci_bus *bus)
1755{
1756 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001757
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001758 if (!parent || !pci_is_pcie(parent))
1759 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001760 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001761 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001762 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001763 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001764 return 1;
1765 return 0;
1766}
1767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768/**
1769 * pci_scan_slot - scan a PCI slot on a bus for devices.
1770 * @bus: PCI bus to scan
1771 * @devfn: slot number to scan (must have zero function.)
1772 *
1773 * Scan a PCI slot on the specified PCI bus for devices, adding
1774 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001775 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001776 *
1777 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001779int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001781 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001782 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001783
1784 if (only_one_child(bus) && (devfn > 0))
1785 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001787 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001788 if (!dev)
1789 return 0;
1790 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001791 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001793 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001794 dev = pci_scan_single_device(bus, devfn + fn);
1795 if (dev) {
1796 if (!dev->is_added)
1797 nr++;
1798 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 }
1800 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001801
Shaohua Li149e1632008-07-23 10:32:31 +08001802 /* only one slot has pcie device */
1803 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001804 pcie_aspm_init_link_state(bus->self);
1805
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 return nr;
1807}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001808EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Jon Masonb03e7492011-07-20 15:20:54 -05001810static int pcie_find_smpss(struct pci_dev *dev, void *data)
1811{
1812 u8 *smpss = data;
1813
1814 if (!pci_is_pcie(dev))
1815 return 0;
1816
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001817 /*
1818 * We don't have a way to change MPS settings on devices that have
1819 * drivers attached. A hot-added device might support only the minimum
1820 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1821 * where devices may be hot-added, we limit the fabric MPS to 128 so
1822 * hot-added devices will work correctly.
1823 *
1824 * However, if we hot-add a device to a slot directly below a Root
1825 * Port, it's impossible for there to be other existing devices below
1826 * the port. We don't limit the MPS in this case because we can
1827 * reconfigure MPS on both the Root Port and the hot-added device,
1828 * and there are no other devices involved.
1829 *
1830 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001831 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001832 if (dev->is_hotplug_bridge &&
1833 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001834 *smpss = 0;
1835
1836 if (*smpss > dev->pcie_mpss)
1837 *smpss = dev->pcie_mpss;
1838
1839 return 0;
1840}
1841
1842static void pcie_write_mps(struct pci_dev *dev, int mps)
1843{
Jon Mason62f392e2011-10-14 14:56:14 -05001844 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001845
1846 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001847 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001848
Yijing Wang62f87c02012-07-24 17:20:03 +08001849 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1850 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001851 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001852 * downstream communication will never be larger than
1853 * the MRRS. So, the MPS only needs to be configured
1854 * for the upstream communication. This being the case,
1855 * walk from the top down and set the MPS of the child
1856 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001857 *
1858 * Configure the device MPS with the smaller of the
1859 * device MPSS or the bridge MPS (which is assumed to be
1860 * properly configured at this point to the largest
1861 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001862 */
Jon Mason62f392e2011-10-14 14:56:14 -05001863 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001864 }
1865
1866 rc = pcie_set_mps(dev, mps);
1867 if (rc)
1868 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1869}
1870
Jon Mason62f392e2011-10-14 14:56:14 -05001871static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001872{
Jon Mason62f392e2011-10-14 14:56:14 -05001873 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001874
Jon Masoned2888e2011-09-08 16:41:18 -05001875 /* In the "safe" case, do not configure the MRRS. There appear to be
1876 * issues with setting MRRS to 0 on a number of devices.
1877 */
Jon Masoned2888e2011-09-08 16:41:18 -05001878 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1879 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001880
Jon Masoned2888e2011-09-08 16:41:18 -05001881 /* For Max performance, the MRRS must be set to the largest supported
1882 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001883 * device or the bus can support. This should already be properly
1884 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001885 */
Jon Mason62f392e2011-10-14 14:56:14 -05001886 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001887
1888 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001889 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001890 * If the MRRS value provided is not acceptable (e.g., too large),
1891 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001892 */
Jon Masonb03e7492011-07-20 15:20:54 -05001893 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1894 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001895 if (!rc)
1896 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001897
Jon Mason62f392e2011-10-14 14:56:14 -05001898 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001899 mrrs /= 2;
1900 }
Jon Mason62f392e2011-10-14 14:56:14 -05001901
1902 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001903 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001904}
1905
1906static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1907{
Jon Masona513a99a72011-10-14 14:56:16 -05001908 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001909
1910 if (!pci_is_pcie(dev))
1911 return 0;
1912
Keith Busch27d868b2015-08-24 08:48:16 -05001913 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1914 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001915 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001916
Jon Masona513a99a72011-10-14 14:56:16 -05001917 mps = 128 << *(u8 *)data;
1918 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001919
1920 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001921 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001922
Ryan Desfosses227f0642014-04-18 20:13:50 -04001923 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1924 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05001925 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001926
1927 return 0;
1928}
1929
Jon Masona513a99a72011-10-14 14:56:16 -05001930/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001931 * parents then children fashion. If this changes, then this code will not
1932 * work as designed.
1933 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001934void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001935{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001936 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001937
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001938 if (!bus->self)
1939 return;
1940
Jon Masonb03e7492011-07-20 15:20:54 -05001941 if (!pci_is_pcie(bus->self))
1942 return;
1943
Jon Mason5f39e672011-10-03 09:50:20 -05001944 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001945 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001946 * simply force the MPS of the entire system to the smallest possible.
1947 */
1948 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1949 smpss = 0;
1950
Jon Masonb03e7492011-07-20 15:20:54 -05001951 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001952 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001953
Jon Masonb03e7492011-07-20 15:20:54 -05001954 pcie_find_smpss(bus->self, &smpss);
1955 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1956 }
1957
1958 pcie_bus_configure_set(bus->self, &smpss);
1959 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1960}
Jon Masondebc3b72011-08-02 00:01:18 -05001961EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001962
Bill Pemberton15856ad2012-11-21 15:35:00 -05001963unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964{
Yinghai Lub918c622012-05-17 18:51:11 -07001965 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 struct pci_dev *dev;
1967
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001968 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969
1970 /* Go find them, Rover! */
1971 for (devfn = 0; devfn < 0x100; devfn += 8)
1972 pci_scan_slot(bus, devfn);
1973
Yu Zhaoa28724b2009-03-20 11:25:13 +08001974 /* Reserve buses for SR-IOV capability. */
1975 max += pci_iov_bus_range(bus);
1976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 /*
1978 * After performing arch-dependent fixup of the bus, look behind
1979 * all PCI-to-PCI bridges on this bus.
1980 */
Alex Chiang74710de2009-03-20 14:56:10 -06001981 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001982 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001983 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001984 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001985 }
1986
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001987 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001989 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 max = pci_scan_bridge(bus, dev, max, pass);
1991 }
1992
1993 /*
1994 * We've scanned the bus and so we know all about what's on
1995 * the other side of any bridges that may be on this bus plus
1996 * any devices.
1997 *
1998 * Return how far we've got finding sub-buses.
1999 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002000 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 return max;
2002}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002003EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002005/**
2006 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2007 * @bridge: Host bridge to set up.
2008 *
2009 * Default empty implementation. Replace with an architecture-specific setup
2010 * routine, if necessary.
2011 */
2012int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2013{
2014 return 0;
2015}
2016
Jiang Liu10a95742013-04-12 05:44:20 +00002017void __weak pcibios_add_bus(struct pci_bus *bus)
2018{
2019}
2020
2021void __weak pcibios_remove_bus(struct pci_bus *bus)
2022{
2023}
2024
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002025struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2026 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002028 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002029 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002030 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002031 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002032 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002033 resource_size_t offset;
2034 char bus_addr[64];
2035 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002037 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002038 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002039 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040
2041 b->sysdata = sysdata;
2042 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002043 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002044 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002045 b2 = pci_find_bus(pci_domain_nr(b), bus);
2046 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002048 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 goto err_out;
2050 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002051
Yinghai Lu7b543662012-04-02 18:31:53 -07002052 bridge = pci_alloc_host_bridge(b);
2053 if (!bridge)
2054 goto err_out;
2055
2056 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002057 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002058 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002059 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002060 if (error) {
2061 kfree(bridge);
2062 goto err_out;
2063 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002064
Yinghai Lu7b543662012-04-02 18:31:53 -07002065 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002066 if (error) {
2067 put_device(&bridge->dev);
2068 goto err_out;
2069 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002070 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002071 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002072 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002073 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074
Yinghai Lu0d358f22008-02-19 03:20:41 -08002075 if (!parent)
2076 set_dev_node(b->bridge, pcibus_to_node(b));
2077
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002078 b->dev.class = &pcibus_class;
2079 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002080 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002081 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 if (error)
2083 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Jiang Liu10a95742013-04-12 05:44:20 +00002085 pcibios_add_bus(b);
2086
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 /* Create legacy_io and legacy_mem files for this bus */
2088 pci_create_legacy_files(b);
2089
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002090 if (parent)
2091 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2092 else
2093 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2094
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002095 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002096 resource_list_for_each_entry_safe(window, n, resources) {
2097 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002098 res = window->res;
2099 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002100 if (res->flags & IORESOURCE_BUS)
2101 pci_bus_insert_busn_res(b, bus, res->end);
2102 else
2103 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002104 if (offset) {
2105 if (resource_type(res) == IORESOURCE_IO)
2106 fmt = " (bus address [%#06llx-%#06llx])";
2107 else
2108 fmt = " (bus address [%#010llx-%#010llx])";
2109 snprintf(bus_addr, sizeof(bus_addr), fmt,
2110 (unsigned long long) (res->start - offset),
2111 (unsigned long long) (res->end - offset));
2112 } else
2113 bus_addr[0] = '\0';
2114 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002115 }
2116
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002117 down_write(&pci_bus_sem);
2118 list_add_tail(&b->node, &pci_root_buses);
2119 up_write(&pci_bus_sem);
2120
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 return b;
2122
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002124 put_device(&bridge->dev);
2125 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002126err_out:
2127 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 return NULL;
2129}
Ray Juie6b29de2015-04-08 11:21:33 -07002130EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002131
Yinghai Lu98a35832012-05-18 11:35:50 -06002132int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2133{
2134 struct resource *res = &b->busn_res;
2135 struct resource *parent_res, *conflict;
2136
2137 res->start = bus;
2138 res->end = bus_max;
2139 res->flags = IORESOURCE_BUS;
2140
2141 if (!pci_is_root_bus(b))
2142 parent_res = &b->parent->busn_res;
2143 else {
2144 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2145 res->flags |= IORESOURCE_PCI_FIXED;
2146 }
2147
Andreas Noeverced04d12014-01-23 21:59:24 +01002148 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002149
2150 if (conflict)
2151 dev_printk(KERN_DEBUG, &b->dev,
2152 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2153 res, pci_is_root_bus(b) ? "domain " : "",
2154 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002155
2156 return conflict == NULL;
2157}
2158
2159int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2160{
2161 struct resource *res = &b->busn_res;
2162 struct resource old_res = *res;
2163 resource_size_t size;
2164 int ret;
2165
2166 if (res->start > bus_max)
2167 return -EINVAL;
2168
2169 size = bus_max - res->start + 1;
2170 ret = adjust_resource(res, res->start, size);
2171 dev_printk(KERN_DEBUG, &b->dev,
2172 "busn_res: %pR end %s updated to %02x\n",
2173 &old_res, ret ? "can not be" : "is", bus_max);
2174
2175 if (!ret && !res->parent)
2176 pci_bus_insert_busn_res(b, res->start, res->end);
2177
2178 return ret;
2179}
2180
2181void pci_bus_release_busn_res(struct pci_bus *b)
2182{
2183 struct resource *res = &b->busn_res;
2184 int ret;
2185
2186 if (!res->flags || !res->parent)
2187 return;
2188
2189 ret = release_resource(res);
2190 dev_printk(KERN_DEBUG, &b->dev,
2191 "busn_res: %pR %s released\n",
2192 res, ret ? "can not be" : "is");
2193}
2194
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002195struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2196 struct pci_ops *ops, void *sysdata,
2197 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002198{
Jiang Liu14d76b62015-02-05 13:44:44 +08002199 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002200 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002201 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002202 int max;
2203
Jiang Liu14d76b62015-02-05 13:44:44 +08002204 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002205 if (window->res->flags & IORESOURCE_BUS) {
2206 found = true;
2207 break;
2208 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002209
2210 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2211 if (!b)
2212 return NULL;
2213
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002214 b->msi = msi;
2215
Yinghai Lu4d99f522012-05-17 18:51:12 -07002216 if (!found) {
2217 dev_info(&b->dev,
2218 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2219 bus);
2220 pci_bus_insert_busn_res(b, bus, 255);
2221 }
2222
2223 max = pci_scan_child_bus(b);
2224
2225 if (!found)
2226 pci_bus_update_busn_res_end(b, max);
2227
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002228 return b;
2229}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002230
2231struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2232 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2233{
2234 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2235 NULL);
2236}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002237EXPORT_SYMBOL(pci_scan_root_bus);
2238
Bill Pemberton15856ad2012-11-21 15:35:00 -05002239struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002240 void *sysdata)
2241{
2242 LIST_HEAD(resources);
2243 struct pci_bus *b;
2244
2245 pci_add_resource(&resources, &ioport_resource);
2246 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002247 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002248 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2249 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002250 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002251 } else {
2252 pci_free_resource_list(&resources);
2253 }
2254 return b;
2255}
2256EXPORT_SYMBOL(pci_scan_bus);
2257
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002258/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002259 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2260 * @bridge: PCI bridge for the bus to scan
2261 *
2262 * Scan a PCI bus and child buses for new devices, add them,
2263 * and enable them, resizing bridge mmio/io resource if necessary
2264 * and possible. The caller must ensure the child devices are already
2265 * removed for resizing to occur.
2266 *
2267 * Returns the max number of subordinate bus discovered.
2268 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002269unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002270{
2271 unsigned int max;
2272 struct pci_bus *bus = bridge->subordinate;
2273
2274 max = pci_scan_child_bus(bus);
2275
2276 pci_assign_unassigned_bridge_resources(bridge);
2277
2278 pci_bus_add_devices(bus);
2279
2280 return max;
2281}
2282
Yinghai Lua5213a32012-10-30 14:31:21 -06002283/**
2284 * pci_rescan_bus - scan a PCI bus for devices.
2285 * @bus: PCI bus to scan
2286 *
2287 * Scan a PCI bus and child buses for new devices, adds them,
2288 * and enables them.
2289 *
2290 * Returns the max number of subordinate bus discovered.
2291 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002292unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002293{
2294 unsigned int max;
2295
2296 max = pci_scan_child_bus(bus);
2297 pci_assign_unassigned_bus_resources(bus);
2298 pci_bus_add_devices(bus);
2299
2300 return max;
2301}
2302EXPORT_SYMBOL_GPL(pci_rescan_bus);
2303
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002304/*
2305 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2306 * routines should always be executed under this mutex.
2307 */
2308static DEFINE_MUTEX(pci_rescan_remove_lock);
2309
2310void pci_lock_rescan_remove(void)
2311{
2312 mutex_lock(&pci_rescan_remove_lock);
2313}
2314EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2315
2316void pci_unlock_rescan_remove(void)
2317{
2318 mutex_unlock(&pci_rescan_remove_lock);
2319}
2320EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2321
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002322static int __init pci_sort_bf_cmp(const struct device *d_a,
2323 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002324{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002325 const struct pci_dev *a = to_pci_dev(d_a);
2326 const struct pci_dev *b = to_pci_dev(d_b);
2327
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002328 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2329 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2330
2331 if (a->bus->number < b->bus->number) return -1;
2332 else if (a->bus->number > b->bus->number) return 1;
2333
2334 if (a->devfn < b->devfn) return -1;
2335 else if (a->devfn > b->devfn) return 1;
2336
2337 return 0;
2338}
2339
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002340void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002341{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002342 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002343}