blob: 0a305acb0374b7350f1d60094b161c14bb85f1a9 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020063 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020064 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020066 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020067 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020068 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +020069 phys_addr_t gma_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020070 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020071 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000072 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020073 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000074 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010075 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020076 struct resource ifp_resource;
77 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020078 struct page *scratch_page;
Daniel Vetterf51b7662010-04-14 00:29:52 +020079} intel_private;
80
Daniel Vetter1a997ff2010-09-08 21:18:53 +020081#define INTEL_GTT_GEN intel_private.driver->gen
82#define IS_G33 intel_private.driver->is_g33
83#define IS_PINEVIEW intel_private.driver->is_pineview
84#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000085#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020086
Daniel Vetter40807752010-11-06 11:18:58 +010087int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
88 struct scatterlist **sg_list, int *num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +020089{
90 struct sg_table st;
91 struct scatterlist *sg;
92 int i;
93
Daniel Vetter40807752010-11-06 11:18:58 +010094 if (*sg_list)
Daniel Vetterfefaa702010-09-11 22:12:11 +020095 return 0; /* already mapped (for e.g. resume */
96
Daniel Vetter40807752010-11-06 11:18:58 +010097 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +020098
Daniel Vetter40807752010-11-06 11:18:58 +010099 if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100100 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101
Daniel Vetter40807752010-11-06 11:18:58 +0100102 *sg_list = sg = st.sgl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200103
Daniel Vetter40807752010-11-06 11:18:58 +0100104 for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
105 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200106
Daniel Vetter40807752010-11-06 11:18:58 +0100107 *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
108 num_entries, PCI_DMA_BIDIRECTIONAL);
109 if (unlikely(!*num_sg))
Chris Wilson831cd442010-07-24 18:29:37 +0100110 goto err;
111
Daniel Vetterf51b7662010-04-14 00:29:52 +0200112 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100113
114err:
115 sg_free_table(&st);
116 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117}
Daniel Vetter40807752010-11-06 11:18:58 +0100118EXPORT_SYMBOL(intel_gtt_map_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200119
Daniel Vetter40807752010-11-06 11:18:58 +0100120void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200121{
Daniel Vetter40807752010-11-06 11:18:58 +0100122 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200123 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
124
Daniel Vetter40807752010-11-06 11:18:58 +0100125 pci_unmap_sg(intel_private.pcidev, sg_list,
126 num_sg, PCI_DMA_BIDIRECTIONAL);
127
128 st.sgl = sg_list;
129 st.orig_nents = st.nents = num_sg;
130
131 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200132}
Daniel Vetter40807752010-11-06 11:18:58 +0100133EXPORT_SYMBOL(intel_gtt_unmap_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200134
Daniel Vetterffdd7512010-08-27 17:51:29 +0200135static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200136{
137 return;
138}
139
140/* Exists to support ARGB cursors */
141static struct page *i8xx_alloc_pages(void)
142{
143 struct page *page;
144
145 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
146 if (page == NULL)
147 return NULL;
148
149 if (set_pages_uc(page, 4) < 0) {
150 set_pages_wb(page, 4);
151 __free_pages(page, 2);
152 return NULL;
153 }
154 get_page(page);
155 atomic_inc(&agp_bridge->current_memory_agp);
156 return page;
157}
158
159static void i8xx_destroy_pages(struct page *page)
160{
161 if (page == NULL)
162 return;
163
164 set_pages_wb(page, 4);
165 put_page(page);
166 __free_pages(page, 2);
167 atomic_dec(&agp_bridge->current_memory_agp);
168}
169
Daniel Vetter820647b2010-11-05 13:30:14 +0100170#define I810_GTT_ORDER 4
171static int i810_setup(void)
172{
173 u32 reg_addr;
174 char *gtt_table;
175
176 /* i81x does not preallocate the gtt. It's always 64kb in size. */
177 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
178 if (gtt_table == NULL)
179 return -ENOMEM;
180 intel_private.i81x_gtt_table = gtt_table;
181
182 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
183 reg_addr &= 0xfff80000;
184
185 intel_private.registers = ioremap(reg_addr, KB(64));
186 if (!intel_private.registers)
187 return -ENOMEM;
188
189 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
190 intel_private.registers+I810_PGETBL_CTL);
191
192 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
193
194 if ((readl(intel_private.registers+I810_DRAM_CTL)
195 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
196 dev_info(&intel_private.pcidev->dev,
197 "detected 4MB dedicated video ram\n");
198 intel_private.num_dcache_entries = 1024;
199 }
200
201 return 0;
202}
203
204static void i810_cleanup(void)
205{
206 writel(0, intel_private.registers+I810_PGETBL_CTL);
207 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
208}
209
Daniel Vetterff268602010-11-05 15:43:35 +0100210static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
211 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200212{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200213 int i;
214
Daniel Vetterff268602010-11-05 15:43:35 +0100215 if ((pg_start + mem->page_count)
216 > intel_private.num_dcache_entries)
217 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100218
Daniel Vetterff268602010-11-05 15:43:35 +0100219 if (!mem->is_flushed)
220 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100221
Daniel Vetterff268602010-11-05 15:43:35 +0100222 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
223 dma_addr_t addr = i << PAGE_SHIFT;
224 intel_private.driver->write_entry(addr,
225 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200226 }
Daniel Vetterff268602010-11-05 15:43:35 +0100227 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200228
Daniel Vetterff268602010-11-05 15:43:35 +0100229 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200230}
231
232/*
233 * The i810/i830 requires a physical address to program its mouse
234 * pointer into hardware.
235 * However the Xserver still writes to it through the agp aperture.
236 */
237static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
238{
239 struct agp_memory *new;
240 struct page *page;
241
242 switch (pg_count) {
243 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
244 break;
245 case 4:
246 /* kludge to get 4 physical pages for ARGB cursor */
247 page = i8xx_alloc_pages();
248 break;
249 default:
250 return NULL;
251 }
252
253 if (page == NULL)
254 return NULL;
255
256 new = agp_create_memory(pg_count);
257 if (new == NULL)
258 return NULL;
259
260 new->pages[0] = page;
261 if (pg_count == 4) {
262 /* kludge to get 4 physical pages for ARGB cursor */
263 new->pages[1] = new->pages[0] + 1;
264 new->pages[2] = new->pages[1] + 1;
265 new->pages[3] = new->pages[2] + 1;
266 }
267 new->page_count = pg_count;
268 new->num_scratch_pages = pg_count;
269 new->type = AGP_PHYS_MEMORY;
270 new->physical = page_to_phys(new->pages[0]);
271 return new;
272}
273
Daniel Vetterf51b7662010-04-14 00:29:52 +0200274static void intel_i810_free_by_type(struct agp_memory *curr)
275{
276 agp_free_key(curr->key);
277 if (curr->type == AGP_PHYS_MEMORY) {
278 if (curr->page_count == 4)
279 i8xx_destroy_pages(curr->pages[0]);
280 else {
281 agp_bridge->driver->agp_destroy_page(curr->pages[0],
282 AGP_PAGE_DESTROY_UNMAP);
283 agp_bridge->driver->agp_destroy_page(curr->pages[0],
284 AGP_PAGE_DESTROY_FREE);
285 }
286 agp_free_page_array(curr);
287 }
288 kfree(curr);
289}
290
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200291static int intel_gtt_setup_scratch_page(void)
292{
293 struct page *page;
294 dma_addr_t dma_addr;
295
296 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
297 if (page == NULL)
298 return -ENOMEM;
299 get_page(page);
300 set_pages_uc(page, 1);
301
Daniel Vetter40807752010-11-06 11:18:58 +0100302 if (intel_private.base.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200303 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
304 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
305 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
306 return -EINVAL;
307
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100308 intel_private.base.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200309 } else
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100310 intel_private.base.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200311
312 intel_private.scratch_page = page;
313
314 return 0;
315}
316
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100317static void i810_write_entry(dma_addr_t addr, unsigned int entry,
318 unsigned int flags)
319{
320 u32 pte_flags = I810_PTE_VALID;
321
322 switch (flags) {
323 case AGP_DCACHE_MEMORY:
324 pte_flags |= I810_PTE_LOCAL;
325 break;
326 case AGP_USER_CACHED_MEMORY:
327 pte_flags |= I830_PTE_SYSTEM_CACHED;
328 break;
329 }
330
331 writel(addr | pte_flags, intel_private.gtt + entry);
332}
333
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000334static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100335 {32, 8192, 3},
336 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200337 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200338 {256, 65536, 6},
339 {512, 131072, 7},
340};
341
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000342static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200343{
344 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200345 u8 rdct;
346 int local = 0;
347 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200348 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200349
Daniel Vetter820647b2010-11-05 13:30:14 +0100350 if (INTEL_GTT_GEN == 1)
351 return 0; /* no stolen mem on i81x */
352
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200353 pci_read_config_word(intel_private.bridge_dev,
354 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200355
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200356 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
357 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200358 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
359 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200360 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200361 break;
362 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200363 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200364 break;
365 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200366 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200367 break;
368 case I830_GMCH_GMS_LOCAL:
369 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200370 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200371 MB(ddt[I830_RDRAM_DDT(rdct)]);
372 local = 1;
373 break;
374 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200375 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200376 break;
377 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200378 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200379 /*
380 * SandyBridge has new memory control reg at 0x50.w
381 */
382 u16 snb_gmch_ctl;
383 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
384 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
385 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200386 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200387 break;
388 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200389 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200390 break;
391 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200392 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200393 break;
394 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200395 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200396 break;
397 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200398 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200399 break;
400 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200401 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200402 break;
403 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200404 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200405 break;
406 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200407 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200408 break;
409 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200410 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200411 break;
412 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200413 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200414 break;
415 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200416 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200417 break;
418 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200419 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200420 break;
421 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200422 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200423 break;
424 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200425 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200426 break;
427 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200428 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200429 break;
430 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200431 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200432 break;
433 }
434 } else {
435 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
436 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200437 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200438 break;
439 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200440 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200441 break;
442 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200443 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200444 break;
445 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200446 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200447 break;
448 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200449 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200450 break;
451 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200452 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200453 break;
454 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200455 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200456 break;
457 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200458 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200459 break;
460 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200461 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200462 break;
463 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200464 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200465 break;
466 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200467 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200468 break;
469 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200470 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200471 break;
472 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200473 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200474 break;
475 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200476 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200477 break;
478 }
479 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200480
Chris Wilson1b6064d2010-11-23 12:33:54 +0000481 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200482 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200483 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200484 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200485 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200486 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200487 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200488 }
489
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000490 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200491}
492
Daniel Vetter20172842010-09-24 18:25:59 +0200493static void i965_adjust_pgetbl_size(unsigned int size_flag)
494{
495 u32 pgetbl_ctl, pgetbl_ctl2;
496
497 /* ensure that ppgtt is disabled */
498 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
499 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
500 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
501
502 /* write the new ggtt size */
503 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
504 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
505 pgetbl_ctl |= size_flag;
506 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
507}
508
509static unsigned int i965_gtt_total_entries(void)
510{
511 int size;
512 u32 pgetbl_ctl;
513 u16 gmch_ctl;
514
515 pci_read_config_word(intel_private.bridge_dev,
516 I830_GMCH_CTRL, &gmch_ctl);
517
518 if (INTEL_GTT_GEN == 5) {
519 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
520 case G4x_GMCH_SIZE_1M:
521 case G4x_GMCH_SIZE_VT_1M:
522 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
523 break;
524 case G4x_GMCH_SIZE_VT_1_5M:
525 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
526 break;
527 case G4x_GMCH_SIZE_2M:
528 case G4x_GMCH_SIZE_VT_2M:
529 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
530 break;
531 }
532 }
533
534 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
535
536 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
537 case I965_PGETBL_SIZE_128KB:
538 size = KB(128);
539 break;
540 case I965_PGETBL_SIZE_256KB:
541 size = KB(256);
542 break;
543 case I965_PGETBL_SIZE_512KB:
544 size = KB(512);
545 break;
546 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
547 case I965_PGETBL_SIZE_1MB:
548 size = KB(1024);
549 break;
550 case I965_PGETBL_SIZE_2MB:
551 size = KB(2048);
552 break;
553 case I965_PGETBL_SIZE_1_5MB:
554 size = KB(1024 + 512);
555 break;
556 default:
557 dev_info(&intel_private.pcidev->dev,
558 "unknown page table size, assuming 512KB\n");
559 size = KB(512);
560 }
561
562 return size/4;
563}
564
Daniel Vetterfbe40782010-08-27 17:12:41 +0200565static unsigned int intel_gtt_total_entries(void)
566{
567 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200568
Daniel Vetter20172842010-09-24 18:25:59 +0200569 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
570 return i965_gtt_total_entries();
571 else if (INTEL_GTT_GEN == 6) {
Daniel Vetter210b23c2010-08-28 16:14:32 +0200572 u16 snb_gmch_ctl;
573
574 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
575 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
576 default:
577 case SNB_GTT_SIZE_0M:
578 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
579 size = MB(0);
580 break;
581 case SNB_GTT_SIZE_1M:
582 size = MB(1);
583 break;
584 case SNB_GTT_SIZE_2M:
585 size = MB(2);
586 break;
587 }
588 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200589 } else {
590 /* On previous hardware, the GTT size was just what was
591 * required to map the aperture.
592 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200593 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200594 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200595}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200596
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200597static unsigned int intel_gtt_mappable_entries(void)
598{
599 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200600
Daniel Vetter820647b2010-11-05 13:30:14 +0100601 if (INTEL_GTT_GEN == 1) {
602 u32 smram_miscc;
603
604 pci_read_config_dword(intel_private.bridge_dev,
605 I810_SMRAM_MISCC, &smram_miscc);
606
607 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
608 == I810_GFX_MEM_WIN_32M)
609 aperture_size = MB(32);
610 else
611 aperture_size = MB(64);
612 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100613 u16 gmch_ctrl;
614
615 pci_read_config_word(intel_private.bridge_dev,
616 I830_GMCH_CTRL, &gmch_ctrl);
617
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200618 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100619 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200620 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100621 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200622 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200623 /* 9xx supports large sizes, just look at the length */
624 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200625 }
626
627 return aperture_size >> PAGE_SHIFT;
628}
629
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200630static void intel_gtt_teardown_scratch_page(void)
631{
632 set_pages_wb(intel_private.scratch_page, 1);
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100633 pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200634 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
635 put_page(intel_private.scratch_page);
636 __free_page(intel_private.scratch_page);
637}
638
639static void intel_gtt_cleanup(void)
640{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200641 intel_private.driver->cleanup();
642
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200643 iounmap(intel_private.gtt);
644 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100645
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200646 intel_gtt_teardown_scratch_page();
647}
648
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200649static int intel_gtt_init(void)
650{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200651 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200652 int ret;
653
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200654 ret = intel_private.driver->setup();
655 if (ret != 0)
656 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200657
658 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
659 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
660
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200661 /* save the PGETBL reg for resume */
662 intel_private.PGETBL_save =
663 readl(intel_private.registers+I810_PGETBL_CTL)
664 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000665 /* we only ever restore the register when enabling the PGTBL... */
666 if (HAS_PGTBL_EN)
667 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200668
Daniel Vetter0af9e922010-09-12 14:04:03 +0200669 dev_info(&intel_private.bridge_dev->dev,
670 "detected gtt size: %dK total, %dK mappable\n",
671 intel_private.base.gtt_total_entries * 4,
672 intel_private.base.gtt_mappable_entries * 4);
673
Daniel Vetterf67eab62010-08-29 17:27:36 +0200674 gtt_map_size = intel_private.base.gtt_total_entries * 4;
675
676 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
677 gtt_map_size);
678 if (!intel_private.gtt) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200679 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200680 iounmap(intel_private.registers);
681 return -ENOMEM;
682 }
683
684 global_cache_flush(); /* FIXME: ? */
685
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000686 intel_private.base.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200687
Dave Airliea46f3102011-01-12 11:38:37 +1000688 intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
689
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200690 ret = intel_gtt_setup_scratch_page();
691 if (ret != 0) {
692 intel_gtt_cleanup();
693 return ret;
694 }
695
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200696 return 0;
697}
698
Daniel Vetter3e921f92010-08-27 15:33:26 +0200699static int intel_fake_agp_fetch_size(void)
700{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100701 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200702 unsigned int aper_size;
703 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200704
705 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
706 / MB(1);
707
708 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200709 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100710 agp_bridge->current_size =
711 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200712 return aper_size;
713 }
714 }
715
716 return 0;
717}
718
Daniel Vetterae83dd52010-09-12 17:11:15 +0200719static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200720{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200721}
722
723/* The chipset_flush interface needs to get data that has already been
724 * flushed out of the CPU all the way out to main memory, because the GPU
725 * doesn't snoop those buffers.
726 *
727 * The 8xx series doesn't have the same lovely interface for flushing the
728 * chipset write buffers that the later chips do. According to the 865
729 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
730 * that buffer out, we just fill 1KB and clflush it out, on the assumption
731 * that it'll push whatever was in there out. It appears to work.
732 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200733static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200734{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000735 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200736
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000737 /* Forcibly evict everything from the CPU write buffers.
738 * clflush appears to be insufficient.
739 */
740 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200741
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000742 /* Now we've only seen documents for this magic bit on 855GM,
743 * we hope it exists for the other gen2 chipsets...
744 *
745 * Also works as advertised on my 845G.
746 */
747 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
748 intel_private.registers+I830_HIC);
749
750 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
751 if (time_after(jiffies, timeout))
752 break;
753
754 udelay(50);
755 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200756}
757
Daniel Vetter351bb272010-09-07 22:41:04 +0200758static void i830_write_entry(dma_addr_t addr, unsigned int entry,
759 unsigned int flags)
760{
761 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100762
Daniel Vetterb47cf662010-11-04 18:41:50 +0100763 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200764 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200765
766 writel(addr | pte_flags, intel_private.gtt + entry);
767}
768
Chris Wilsone380f602010-10-29 18:11:26 +0100769static bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200770{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100771 u32 gma_addr;
Chris Wilsone380f602010-10-29 18:11:26 +0100772 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200773
Daniel Vetter820647b2010-11-05 13:30:14 +0100774 if (INTEL_GTT_GEN <= 2)
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200775 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
776 &gma_addr);
777 else
778 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
779 &gma_addr);
780
Daniel Vetter73800422010-08-29 17:29:50 +0200781 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
782
Chris Wilsone380f602010-10-29 18:11:26 +0100783 if (INTEL_GTT_GEN >= 6)
784 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200785
Chris Wilson100519e2010-10-31 10:37:02 +0000786 if (INTEL_GTT_GEN == 2) {
787 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100788
Chris Wilson100519e2010-10-31 10:37:02 +0000789 pci_read_config_word(intel_private.bridge_dev,
790 I830_GMCH_CTRL, &gmch_ctrl);
791 gmch_ctrl |= I830_GMCH_ENABLED;
792 pci_write_config_word(intel_private.bridge_dev,
793 I830_GMCH_CTRL, gmch_ctrl);
794
795 pci_read_config_word(intel_private.bridge_dev,
796 I830_GMCH_CTRL, &gmch_ctrl);
797 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
798 dev_err(&intel_private.pcidev->dev,
799 "failed to enable the GTT: GMCH_CTRL=%x\n",
800 gmch_ctrl);
801 return false;
802 }
Chris Wilsone380f602010-10-29 18:11:26 +0100803 }
804
Chris Wilsonc97689d2010-12-23 10:40:38 +0000805 /* On the resume path we may be adjusting the PGTBL value, so
806 * be paranoid and flush all chipset write buffers...
807 */
808 if (INTEL_GTT_GEN >= 3)
809 writel(0, intel_private.registers+GFX_FLSH_CNTL);
810
Chris Wilsone380f602010-10-29 18:11:26 +0100811 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000812 writel(intel_private.PGETBL_save, reg);
813 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100814 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000815 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100816 readl(reg), intel_private.PGETBL_save);
817 return false;
818 }
819
Chris Wilsonc97689d2010-12-23 10:40:38 +0000820 if (INTEL_GTT_GEN >= 3)
821 writel(0, intel_private.registers+GFX_FLSH_CNTL);
822
Chris Wilsone380f602010-10-29 18:11:26 +0100823 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200824}
825
826static int i830_setup(void)
827{
828 u32 reg_addr;
829
830 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
831 reg_addr &= 0xfff80000;
832
833 intel_private.registers = ioremap(reg_addr, KB(64));
834 if (!intel_private.registers)
835 return -ENOMEM;
836
837 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
838
Daniel Vetter73800422010-08-29 17:29:50 +0200839 return 0;
840}
841
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200842static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200843{
Daniel Vetter73800422010-08-29 17:29:50 +0200844 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200845 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200846 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200847
848 return 0;
849}
850
Daniel Vetterffdd7512010-08-27 17:51:29 +0200851static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200852{
853 return 0;
854}
855
Daniel Vetter351bb272010-09-07 22:41:04 +0200856static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200857{
Chris Wilsone380f602010-10-29 18:11:26 +0100858 if (!intel_enable_gtt())
859 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200860
Chris Wilsonbee4a182011-01-21 10:54:32 +0000861 intel_private.clear_fake_agp = true;
Daniel Vetter73800422010-08-29 17:29:50 +0200862 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200863
Daniel Vetterf51b7662010-04-14 00:29:52 +0200864 return 0;
865}
866
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200867static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200868{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200869 switch (flags) {
870 case 0:
871 case AGP_PHYS_MEMORY:
872 case AGP_USER_CACHED_MEMORY:
873 case AGP_USER_MEMORY:
874 return true;
875 }
876
877 return false;
878}
879
Daniel Vetter40807752010-11-06 11:18:58 +0100880void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
881 unsigned int sg_len,
882 unsigned int pg_start,
883 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200884{
885 struct scatterlist *sg;
886 unsigned int len, m;
887 int i, j;
888
889 j = pg_start;
890
891 /* sg may merge pages, but we have to separate
892 * per-page addr for GTT */
893 for_each_sg(sg_list, sg, sg_len, i) {
894 len = sg_dma_len(sg) >> PAGE_SHIFT;
895 for (m = 0; m < len; m++) {
896 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
897 intel_private.driver->write_entry(addr,
898 j, flags);
899 j++;
900 }
901 }
902 readl(intel_private.gtt+j-1);
903}
Daniel Vetter40807752010-11-06 11:18:58 +0100904EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
905
906void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
907 struct page **pages, unsigned int flags)
908{
909 int i, j;
910
911 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
912 dma_addr_t addr = page_to_phys(pages[i]);
913 intel_private.driver->write_entry(addr,
914 j, flags);
915 }
916 readl(intel_private.gtt+j-1);
917}
918EXPORT_SYMBOL(intel_gtt_insert_pages);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200919
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200920static int intel_fake_agp_insert_entries(struct agp_memory *mem,
921 off_t pg_start, int type)
922{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200923 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200924
Ben Widawsky5c042282011-10-17 15:51:55 -0700925 if (intel_private.base.do_idle_maps)
926 return -ENODEV;
927
Chris Wilsonbee4a182011-01-21 10:54:32 +0000928 if (intel_private.clear_fake_agp) {
929 int start = intel_private.base.stolen_size / PAGE_SIZE;
930 int end = intel_private.base.gtt_mappable_entries;
931 intel_gtt_clear_range(start, end - start);
932 intel_private.clear_fake_agp = false;
933 }
934
Daniel Vetterff268602010-11-05 15:43:35 +0100935 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
936 return i810_insert_dcache_entries(mem, pg_start, type);
937
Daniel Vetterf51b7662010-04-14 00:29:52 +0200938 if (mem->page_count == 0)
939 goto out;
940
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000941 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200942 goto out_err;
943
Daniel Vetterf51b7662010-04-14 00:29:52 +0200944 if (type != mem->type)
945 goto out_err;
946
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200947 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200948 goto out_err;
949
950 if (!mem->is_flushed)
951 global_cache_flush();
952
Daniel Vetter40807752010-11-06 11:18:58 +0100953 if (intel_private.base.needs_dmar) {
954 ret = intel_gtt_map_memory(mem->pages, mem->page_count,
955 &mem->sg_list, &mem->num_sg);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200956 if (ret != 0)
957 return ret;
958
959 intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
960 pg_start, type);
Daniel Vetter40807752010-11-06 11:18:58 +0100961 } else
962 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
963 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200964
965out:
966 ret = 0;
967out_err:
968 mem->is_flushed = true;
969 return ret;
970}
971
Daniel Vetter40807752010-11-06 11:18:58 +0100972void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200973{
Daniel Vetter40807752010-11-06 11:18:58 +0100974 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200975
Daniel Vetter40807752010-11-06 11:18:58 +0100976 for (i = first_entry; i < (first_entry + num_entries); i++) {
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100977 intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200978 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200979 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200980 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100981}
982EXPORT_SYMBOL(intel_gtt_clear_range);
983
984static int intel_fake_agp_remove_entries(struct agp_memory *mem,
985 off_t pg_start, int type)
986{
987 if (mem->page_count == 0)
988 return 0;
989
Ben Widawsky5c042282011-10-17 15:51:55 -0700990 if (intel_private.base.do_idle_maps)
991 return -ENODEV;
992
Dave Airlied15eda52011-01-12 11:39:48 +1000993 intel_gtt_clear_range(pg_start, mem->page_count);
994
Daniel Vetter40807752010-11-06 11:18:58 +0100995 if (intel_private.base.needs_dmar) {
996 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
997 mem->sg_list = NULL;
998 mem->num_sg = 0;
999 }
1000
Daniel Vetterf51b7662010-04-14 00:29:52 +02001001 return 0;
1002}
1003
Daniel Vetterffdd7512010-08-27 17:51:29 +02001004static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1005 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001006{
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001007 struct agp_memory *new;
1008
1009 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
1010 if (pg_count != intel_private.num_dcache_entries)
1011 return NULL;
1012
1013 new = agp_create_memory(1);
1014 if (new == NULL)
1015 return NULL;
1016
1017 new->type = AGP_DCACHE_MEMORY;
1018 new->page_count = pg_count;
1019 new->num_scratch_pages = 0;
1020 agp_free_page_array(new);
1021 return new;
1022 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001023 if (type == AGP_PHYS_MEMORY)
1024 return alloc_agpphysmem_i8xx(pg_count, type);
1025 /* always return NULL for other allocation types for now */
1026 return NULL;
1027}
1028
1029static int intel_alloc_chipset_flush_resource(void)
1030{
1031 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001032 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001033 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001034 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001035
1036 return ret;
1037}
1038
1039static void intel_i915_setup_chipset_flush(void)
1040{
1041 int ret;
1042 u32 temp;
1043
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001044 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001045 if (!(temp & 0x1)) {
1046 intel_alloc_chipset_flush_resource();
1047 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001048 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049 } else {
1050 temp &= ~1;
1051
1052 intel_private.resource_valid = 1;
1053 intel_private.ifp_resource.start = temp;
1054 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1055 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1056 /* some BIOSes reserve this area in a pnp some don't */
1057 if (ret)
1058 intel_private.resource_valid = 0;
1059 }
1060}
1061
1062static void intel_i965_g33_setup_chipset_flush(void)
1063{
1064 u32 temp_hi, temp_lo;
1065 int ret;
1066
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001067 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1068 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001069
1070 if (!(temp_lo & 0x1)) {
1071
1072 intel_alloc_chipset_flush_resource();
1073
1074 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001075 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001076 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001077 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001078 } else {
1079 u64 l64;
1080
1081 temp_lo &= ~0x1;
1082 l64 = ((u64)temp_hi << 32) | temp_lo;
1083
1084 intel_private.resource_valid = 1;
1085 intel_private.ifp_resource.start = l64;
1086 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1087 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1088 /* some BIOSes reserve this area in a pnp some don't */
1089 if (ret)
1090 intel_private.resource_valid = 0;
1091 }
1092}
1093
1094static void intel_i9xx_setup_flush(void)
1095{
1096 /* return if already configured */
1097 if (intel_private.ifp_resource.start)
1098 return;
1099
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001100 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001101 return;
1102
1103 /* setup a resource for this object */
1104 intel_private.ifp_resource.name = "Intel Flush Page";
1105 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1106
1107 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001108 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001109 intel_i965_g33_setup_chipset_flush();
1110 } else {
1111 intel_i915_setup_chipset_flush();
1112 }
1113
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001114 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001115 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001116 if (!intel_private.i9xx_flush_page)
1117 dev_err(&intel_private.pcidev->dev,
1118 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001119}
1120
Daniel Vetterae83dd52010-09-12 17:11:15 +02001121static void i9xx_cleanup(void)
1122{
1123 if (intel_private.i9xx_flush_page)
1124 iounmap(intel_private.i9xx_flush_page);
1125 if (intel_private.resource_valid)
1126 release_resource(&intel_private.ifp_resource);
1127 intel_private.ifp_resource.start = 0;
1128 intel_private.resource_valid = 0;
1129}
1130
Daniel Vetter1b263f22010-09-12 00:27:24 +02001131static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001132{
1133 if (intel_private.i9xx_flush_page)
1134 writel(1, intel_private.i9xx_flush_page);
1135}
1136
Chris Wilson71f45662010-12-14 11:29:23 +00001137static void i965_write_entry(dma_addr_t addr,
1138 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001139 unsigned int flags)
1140{
Chris Wilson71f45662010-12-14 11:29:23 +00001141 u32 pte_flags;
1142
1143 pte_flags = I810_PTE_VALID;
1144 if (flags == AGP_USER_CACHED_MEMORY)
1145 pte_flags |= I830_PTE_SYSTEM_CACHED;
1146
Daniel Vettera6963592010-09-11 14:01:43 +02001147 /* Shift high bits down */
1148 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001149 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001150}
1151
Daniel Vetter90cb1492010-09-11 23:55:20 +02001152static bool gen6_check_flags(unsigned int flags)
1153{
1154 return true;
1155}
1156
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001157static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1158 unsigned int flags)
1159{
1160 unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1161 unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1162 u32 pte_flags;
1163
Zhenyu Wang897ef192010-11-02 17:30:47 +08001164 if (type_mask == AGP_USER_MEMORY)
Chris Wilson85ccc352010-10-22 14:59:29 +01001165 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001166 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
Zhenyu Wangd1108522010-11-02 17:30:46 +08001167 pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001168 if (gfdt)
1169 pte_flags |= GEN6_PTE_GFDT;
1170 } else { /* set 'normal'/'cached' to LLC by default */
Zhenyu Wangd1108522010-11-02 17:30:46 +08001171 pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001172 if (gfdt)
1173 pte_flags |= GEN6_PTE_GFDT;
1174 }
1175
1176 /* gen6 has bit11-4 for physical addr bit39-32 */
1177 addr |= (addr >> 28) & 0xff0;
1178 writel(addr | pte_flags, intel_private.gtt + entry);
1179}
1180
Daniel Vetterae83dd52010-09-12 17:11:15 +02001181static void gen6_cleanup(void)
1182{
1183}
1184
Ben Widawsky5c042282011-10-17 15:51:55 -07001185/* Certain Gen5 chipsets require require idling the GPU before
1186 * unmapping anything from the GTT when VT-d is enabled.
1187 */
Ben Widawsky5c042282011-10-17 15:51:55 -07001188static inline int needs_idle_maps(void)
1189{
Keith Packarda08185a2011-10-28 10:28:00 -07001190#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky5c042282011-10-17 15:51:55 -07001191 const unsigned short gpu_devid = intel_private.pcidev->device;
Keith Packarda08185a2011-10-28 10:28:00 -07001192 extern int intel_iommu_gfx_mapped;
Ben Widawsky5c042282011-10-17 15:51:55 -07001193
1194 /* Query intel_iommu to see if we need the workaround. Presumably that
1195 * was loaded first.
1196 */
1197 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
1198 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
1199 intel_iommu_gfx_mapped)
1200 return 1;
Keith Packarda08185a2011-10-28 10:28:00 -07001201#endif
Ben Widawsky5c042282011-10-17 15:51:55 -07001202 return 0;
1203}
1204
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001205static int i9xx_setup(void)
1206{
1207 u32 reg_addr;
1208
1209 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1210
1211 reg_addr &= 0xfff80000;
1212
1213 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1214 if (!intel_private.registers)
1215 return -ENOMEM;
1216
1217 if (INTEL_GTT_GEN == 3) {
1218 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001219
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001220 pci_read_config_dword(intel_private.pcidev,
1221 I915_PTEADDR, &gtt_addr);
1222 intel_private.gtt_bus_addr = gtt_addr;
1223 } else {
1224 u32 gtt_offset;
1225
1226 switch (INTEL_GTT_GEN) {
1227 case 5:
1228 case 6:
1229 gtt_offset = MB(2);
1230 break;
1231 case 4:
1232 default:
1233 gtt_offset = KB(512);
1234 break;
1235 }
1236 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1237 }
1238
Dan Carpenter35b09c92011-10-28 14:42:41 +03001239 if (needs_idle_maps())
Ben Widawsky5c042282011-10-17 15:51:55 -07001240 intel_private.base.do_idle_maps = 1;
1241
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001242 intel_i9xx_setup_flush();
1243
1244 return 0;
1245}
1246
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001247static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001248 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001249 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001250 .aperture_sizes = intel_fake_agp_sizes,
1251 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001252 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001253 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001254 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001255 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001256 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001257 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001258 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001259 .insert_memory = intel_fake_agp_insert_entries,
1260 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001261 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001262 .free_by_type = intel_i810_free_by_type,
1263 .agp_alloc_page = agp_generic_alloc_page,
1264 .agp_alloc_pages = agp_generic_alloc_pages,
1265 .agp_destroy_page = agp_generic_destroy_page,
1266 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001267};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001268
Daniel Vetterbdd30722010-09-12 12:34:44 +02001269static const struct intel_gtt_driver i81x_gtt_driver = {
1270 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001271 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001272 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001273 .setup = i810_setup,
1274 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001275 .check_flags = i830_check_flags,
1276 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001277};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001278static const struct intel_gtt_driver i8xx_gtt_driver = {
1279 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001280 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001281 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001282 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001283 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001284 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001285 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001286 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001287};
1288static const struct intel_gtt_driver i915_gtt_driver = {
1289 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001290 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001291 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001292 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001293 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001294 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001295 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001296 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001297 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001298};
1299static const struct intel_gtt_driver g33_gtt_driver = {
1300 .gen = 3,
1301 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001302 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001303 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001304 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001305 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001306 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001307 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001308};
1309static const struct intel_gtt_driver pineview_gtt_driver = {
1310 .gen = 3,
1311 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001312 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001313 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001314 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001315 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001316 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001317 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001318};
1319static const struct intel_gtt_driver i965_gtt_driver = {
1320 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001321 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001322 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001323 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001324 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001325 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001326 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001327 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001328};
1329static const struct intel_gtt_driver g4x_gtt_driver = {
1330 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001331 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001332 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001333 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001334 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001335 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001336 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001337};
1338static const struct intel_gtt_driver ironlake_gtt_driver = {
1339 .gen = 5,
1340 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001341 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001342 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001343 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001344 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001345 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001346 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001347};
1348static const struct intel_gtt_driver sandybridge_gtt_driver = {
1349 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001350 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001351 .cleanup = gen6_cleanup,
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001352 .write_entry = gen6_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001353 .dma_mask_size = 40,
Daniel Vetter90cb1492010-09-11 23:55:20 +02001354 .check_flags = gen6_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001355 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001356};
1357
Daniel Vetter02c026c2010-08-24 19:39:48 +02001358/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1359 * driver and gmch_driver must be non-null, and find_gmch will determine
1360 * which one should be used if a gmch_chip_id is present.
1361 */
1362static const struct intel_gtt_driver_description {
1363 unsigned int gmch_chip_id;
1364 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001365 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001366} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001367 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001368 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001369 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001370 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001371 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001372 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001373 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001374 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001375 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001376 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001377 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001378 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001379 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001380 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001381 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001382 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001383 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001384 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001385 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001386 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001387 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001388 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001389 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001390 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001391 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001392 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001393 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001394 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001395 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001396 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001397 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001398 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001399 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001400 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001401 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001402 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001403 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001404 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001405 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001406 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001407 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001408 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001409 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001410 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001411 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001412 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001413 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001414 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001415 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001416 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001417 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001418 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001419 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001420 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001421 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001422 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001423 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001424 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001425 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001426 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001427 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001428 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001429 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001430 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001431 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001432 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001433 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001434 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001435 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001436 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001437 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001438 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001439 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001440 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001441 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001442 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001443 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001444 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001445 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001446 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001447 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001448 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001449 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001450 "Sandybridge", &sandybridge_gtt_driver },
Jesse Barnes246d08b2011-02-17 11:50:19 -08001451 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
1452 "Ivybridge", &sandybridge_gtt_driver },
1453 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
1454 "Ivybridge", &sandybridge_gtt_driver },
1455 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
1456 "Ivybridge", &sandybridge_gtt_driver },
1457 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
1458 "Ivybridge", &sandybridge_gtt_driver },
1459 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1460 "Ivybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001461 { 0, NULL, NULL }
1462};
1463
1464static int find_gmch(u16 device)
1465{
1466 struct pci_dev *gmch_device;
1467
1468 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1469 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1470 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1471 device, gmch_device);
1472 }
1473
1474 if (!gmch_device)
1475 return 0;
1476
1477 intel_private.pcidev = gmch_device;
1478 return 1;
1479}
1480
Daniel Vettere2404e72010-09-08 17:29:51 +02001481int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001482 struct agp_bridge_data *bridge)
1483{
1484 int i, mask;
Daniel Vetterff268602010-11-05 15:43:35 +01001485 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001486
1487 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1488 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001489 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001490 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001491 break;
1492 }
1493 }
1494
Daniel Vetterff268602010-11-05 15:43:35 +01001495 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001496 return 0;
1497
Daniel Vetterff268602010-11-05 15:43:35 +01001498 bridge->driver = &intel_fake_agp_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001499 bridge->dev_private_data = &intel_private;
1500 bridge->dev = pdev;
1501
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001502 intel_private.bridge_dev = pci_dev_get(pdev);
1503
Daniel Vetter02c026c2010-08-24 19:39:48 +02001504 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1505
Daniel Vetter22533b42010-09-12 16:38:55 +02001506 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001507 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1508 dev_err(&intel_private.pcidev->dev,
1509 "set gfx device dma mask %d-bit failed!\n", mask);
1510 else
1511 pci_set_consistent_dma_mask(intel_private.pcidev,
1512 DMA_BIT_MASK(mask));
1513
Daniel Vetter820647b2010-11-05 13:30:14 +01001514 /*if (bridge->driver == &intel_810_driver)
1515 return 1;*/
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001516
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001517 if (intel_gtt_init() != 0)
1518 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001519
Daniel Vetter02c026c2010-08-24 19:39:48 +02001520 return 1;
1521}
Daniel Vettere2404e72010-09-08 17:29:51 +02001522EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001523
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001524const struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001525{
1526 return &intel_private.base;
1527}
1528EXPORT_SYMBOL(intel_gtt_get);
1529
Daniel Vetter40ce6572010-11-05 18:12:18 +01001530void intel_gtt_chipset_flush(void)
1531{
1532 if (intel_private.driver->chipset_flush)
1533 intel_private.driver->chipset_flush();
1534}
1535EXPORT_SYMBOL(intel_gtt_chipset_flush);
1536
Daniel Vettere2404e72010-09-08 17:29:51 +02001537void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001538{
1539 if (intel_private.pcidev)
1540 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001541 if (intel_private.bridge_dev)
1542 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001543}
Daniel Vettere2404e72010-09-08 17:29:51 +02001544EXPORT_SYMBOL(intel_gmch_remove);
1545
1546MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1547MODULE_LICENSE("GPL and additional rights");