blob: cd3e00ad6e42fc8be5819b3e8251e29d6dfccf4c [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030040#if defined(CONFIG_X86)
41#include <asm/pat.h>
42#endif
Eli Cohene126ba92013-07-07 17:25:49 +030043#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010044#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010045#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030046#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030047#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020048#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020049#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020050#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030051#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030052#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030053#include <rdma/ib_smi.h>
54#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020055#include <linux/in.h>
56#include <linux/etherdevice.h>
57#include <linux/mlx5/fs.h>
Or Gerlitz78984892016-11-30 20:33:33 +020058#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030060#include "cmd.h"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62#define DRIVER_NAME "mlx5_ib"
Amir Vadai169a1d82014-02-19 17:47:31 +020063#define DRIVER_VERSION "2.2-1"
64#define DRIVER_RELDATE "Feb 2014"
Eli Cohene126ba92013-07-07 17:25:49 +030065
66MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
67MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
68MODULE_LICENSE("Dual BSD/GPL");
69MODULE_VERSION(DRIVER_VERSION);
70
Eli Cohene126ba92013-07-07 17:25:49 +030071static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
73 DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
74
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200101static int mlx5_netdev_event(struct notifier_block *this,
102 unsigned long event, void *ptr)
103{
104 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
105 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
106 roce.nb);
107
Aviv Heller5ec8c832016-09-18 20:48:00 +0300108 switch (event) {
109 case NETDEV_REGISTER:
110 case NETDEV_UNREGISTER:
111 write_lock(&ibdev->roce.netdev_lock);
112 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
113 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
114 NULL : ndev;
115 write_unlock(&ibdev->roce.netdev_lock);
116 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200117
Aviv Heller5ec8c832016-09-18 20:48:00 +0300118 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300119 case NETDEV_DOWN: {
120 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
121 struct net_device *upper = NULL;
122
123 if (lag_ndev) {
124 upper = netdev_master_upper_dev_get(lag_ndev);
125 dev_put(lag_ndev);
126 }
127
128 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
129 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800130 struct ib_event ibev = { };
Aviv Heller5ec8c832016-09-18 20:48:00 +0300131
132 ibev.device = &ibdev->ib_dev;
133 ibev.event = (event == NETDEV_UP) ?
134 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
135 ibev.element.port_num = 1;
136 ib_dispatch_event(&ibev);
137 }
138 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300139 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300140
141 default:
142 break;
143 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200144
145 return NOTIFY_DONE;
146}
147
148static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
149 u8 port_num)
150{
151 struct mlx5_ib_dev *ibdev = to_mdev(device);
152 struct net_device *ndev;
153
Aviv Heller88621df2016-09-18 20:48:02 +0300154 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
155 if (ndev)
156 return ndev;
157
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200158 /* Ensure ndev does not disappear before we invoke dev_hold()
159 */
160 read_lock(&ibdev->roce.netdev_lock);
161 ndev = ibdev->roce.netdev;
162 if (ndev)
163 dev_hold(ndev);
164 read_unlock(&ibdev->roce.netdev_lock);
165
166 return ndev;
167}
168
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300169static void mlx5_query_port_roce(struct ib_device *device, u8 port_num,
170 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200171{
172 struct mlx5_ib_dev *dev = to_mdev(device);
Aviv Heller88621df2016-09-18 20:48:02 +0300173 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200174 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200175 u16 qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200176
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300177 /* Getting netdev before filling out props so in case of an error it
178 * will still be zeroed out.
179 */
Achiad Shochat3f89a642015-12-23 18:47:21 +0200180
181 props->port_cap_flags |= IB_PORT_CM_SUP;
182 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
183
184 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
185 roce_address_table_size);
186 props->max_mtu = IB_MTU_4096;
187 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
188 props->pkey_tbl_len = 1;
189 props->state = IB_PORT_DOWN;
190 props->phys_state = 3;
191
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200192 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
193 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200194
195 ndev = mlx5_ib_get_netdev(device, port_num);
196 if (!ndev)
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300197 return;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200198
Aviv Heller88621df2016-09-18 20:48:02 +0300199 if (mlx5_lag_is_active(dev->mdev)) {
200 rcu_read_lock();
201 upper = netdev_master_upper_dev_get_rcu(ndev);
202 if (upper) {
203 dev_put(ndev);
204 ndev = upper;
205 dev_hold(ndev);
206 }
207 rcu_read_unlock();
208 }
209
Achiad Shochat3f89a642015-12-23 18:47:21 +0200210 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
211 props->state = IB_PORT_ACTIVE;
212 props->phys_state = 5;
213 }
214
215 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
216
217 dev_put(ndev);
218
219 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
220
221 props->active_width = IB_WIDTH_4X; /* TODO */
222 props->active_speed = IB_SPEED_QDR; /* TODO */
Achiad Shochat3f89a642015-12-23 18:47:21 +0200223}
224
Achiad Shochat3cca2602015-12-23 18:47:23 +0200225static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
226 const struct ib_gid_attr *attr,
227 void *mlx5_addr)
228{
229#define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
230 char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
231 source_l3_address);
232 void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
233 source_mac_47_32);
234
235 if (!gid)
236 return;
237
238 ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
239
240 if (is_vlan_dev(attr->ndev)) {
241 MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
242 MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
243 }
244
245 switch (attr->gid_type) {
246 case IB_GID_TYPE_IB:
247 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
248 break;
249 case IB_GID_TYPE_ROCE_UDP_ENCAP:
250 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
251 break;
252
253 default:
254 WARN_ON(true);
255 }
256
257 if (attr->gid_type != IB_GID_TYPE_IB) {
258 if (ipv6_addr_v4mapped((void *)gid))
259 MLX5_SET_RA(mlx5_addr, roce_l3_type,
260 MLX5_ROCE_L3_TYPE_IPV4);
261 else
262 MLX5_SET_RA(mlx5_addr, roce_l3_type,
263 MLX5_ROCE_L3_TYPE_IPV6);
264 }
265
266 if ((attr->gid_type == IB_GID_TYPE_IB) ||
267 !ipv6_addr_v4mapped((void *)gid))
268 memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
269 else
270 memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
271}
272
273static int set_roce_addr(struct ib_device *device, u8 port_num,
274 unsigned int index,
275 const union ib_gid *gid,
276 const struct ib_gid_attr *attr)
277{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300278 struct mlx5_ib_dev *dev = to_mdev(device);
279 u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
280 u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
Achiad Shochat3cca2602015-12-23 18:47:23 +0200281 void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
282 enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
283
284 if (ll != IB_LINK_LAYER_ETHERNET)
285 return -EINVAL;
286
Achiad Shochat3cca2602015-12-23 18:47:23 +0200287 ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
288
289 MLX5_SET(set_roce_address_in, in, roce_address_index, index);
290 MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200291 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
292}
293
294static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
295 unsigned int index, const union ib_gid *gid,
296 const struct ib_gid_attr *attr,
297 __always_unused void **context)
298{
299 return set_roce_addr(device, port_num, index, gid, attr);
300}
301
302static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
303 unsigned int index, __always_unused void **context)
304{
305 return set_roce_addr(device, port_num, index, NULL, NULL);
306}
307
Achiad Shochat2811ba52015-12-23 18:47:24 +0200308__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
309 int index)
310{
311 struct ib_gid_attr attr;
312 union ib_gid gid;
313
314 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
315 return 0;
316
317 if (!attr.ndev)
318 return 0;
319
320 dev_put(attr.ndev);
321
322 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
323 return 0;
324
325 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
326}
327
Majd Dibbinyed884512017-01-18 14:10:35 +0200328int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
329 int index, enum ib_gid_type *gid_type)
330{
331 struct ib_gid_attr attr;
332 union ib_gid gid;
333 int ret;
334
335 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
336 if (ret)
337 return ret;
338
339 if (!attr.ndev)
340 return -ENODEV;
341
342 dev_put(attr.ndev);
343
344 *gid_type = attr.gid_type;
345
346 return 0;
347}
348
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300349static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
350{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300351 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
352 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
353 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300354}
355
356enum {
357 MLX5_VPORT_ACCESS_METHOD_MAD,
358 MLX5_VPORT_ACCESS_METHOD_HCA,
359 MLX5_VPORT_ACCESS_METHOD_NIC,
360};
361
362static int mlx5_get_vport_access_method(struct ib_device *ibdev)
363{
364 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
365 return MLX5_VPORT_ACCESS_METHOD_MAD;
366
Achiad Shochatebd61f62015-12-23 18:47:16 +0200367 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300368 IB_LINK_LAYER_ETHERNET)
369 return MLX5_VPORT_ACCESS_METHOD_NIC;
370
371 return MLX5_VPORT_ACCESS_METHOD_HCA;
372}
373
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200374static void get_atomic_caps(struct mlx5_ib_dev *dev,
375 struct ib_device_attr *props)
376{
377 u8 tmp;
378 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
379 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
380 u8 atomic_req_8B_endianness_mode =
381 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
382
383 /* Check if HW supports 8 bytes standard atomic operations and capable
384 * of host endianness respond
385 */
386 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
387 if (((atomic_operations & tmp) == tmp) &&
388 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
389 (atomic_req_8B_endianness_mode)) {
390 props->atomic_cap = IB_ATOMIC_HCA;
391 } else {
392 props->atomic_cap = IB_ATOMIC_NONE;
393 }
394}
395
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300396static int mlx5_query_system_image_guid(struct ib_device *ibdev,
397 __be64 *sys_image_guid)
398{
399 struct mlx5_ib_dev *dev = to_mdev(ibdev);
400 struct mlx5_core_dev *mdev = dev->mdev;
401 u64 tmp;
402 int err;
403
404 switch (mlx5_get_vport_access_method(ibdev)) {
405 case MLX5_VPORT_ACCESS_METHOD_MAD:
406 return mlx5_query_mad_ifc_system_image_guid(ibdev,
407 sys_image_guid);
408
409 case MLX5_VPORT_ACCESS_METHOD_HCA:
410 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200411 break;
412
413 case MLX5_VPORT_ACCESS_METHOD_NIC:
414 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
415 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300416
417 default:
418 return -EINVAL;
419 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200420
421 if (!err)
422 *sys_image_guid = cpu_to_be64(tmp);
423
424 return err;
425
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300426}
427
428static int mlx5_query_max_pkeys(struct ib_device *ibdev,
429 u16 *max_pkeys)
430{
431 struct mlx5_ib_dev *dev = to_mdev(ibdev);
432 struct mlx5_core_dev *mdev = dev->mdev;
433
434 switch (mlx5_get_vport_access_method(ibdev)) {
435 case MLX5_VPORT_ACCESS_METHOD_MAD:
436 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
437
438 case MLX5_VPORT_ACCESS_METHOD_HCA:
439 case MLX5_VPORT_ACCESS_METHOD_NIC:
440 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
441 pkey_table_size));
442 return 0;
443
444 default:
445 return -EINVAL;
446 }
447}
448
449static int mlx5_query_vendor_id(struct ib_device *ibdev,
450 u32 *vendor_id)
451{
452 struct mlx5_ib_dev *dev = to_mdev(ibdev);
453
454 switch (mlx5_get_vport_access_method(ibdev)) {
455 case MLX5_VPORT_ACCESS_METHOD_MAD:
456 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
457
458 case MLX5_VPORT_ACCESS_METHOD_HCA:
459 case MLX5_VPORT_ACCESS_METHOD_NIC:
460 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
461
462 default:
463 return -EINVAL;
464 }
465}
466
467static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
468 __be64 *node_guid)
469{
470 u64 tmp;
471 int err;
472
473 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
474 case MLX5_VPORT_ACCESS_METHOD_MAD:
475 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
476
477 case MLX5_VPORT_ACCESS_METHOD_HCA:
478 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200479 break;
480
481 case MLX5_VPORT_ACCESS_METHOD_NIC:
482 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
483 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300484
485 default:
486 return -EINVAL;
487 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200488
489 if (!err)
490 *node_guid = cpu_to_be64(tmp);
491
492 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300493}
494
495struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700496 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300497};
498
499static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
500{
501 struct mlx5_reg_node_desc in;
502
503 if (mlx5_use_mad_ifc(dev))
504 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
505
506 memset(&in, 0, sizeof(in));
507
508 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
509 sizeof(struct mlx5_reg_node_desc),
510 MLX5_REG_NODE_DESC, 0, 0);
511}
512
Eli Cohene126ba92013-07-07 17:25:49 +0300513static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300514 struct ib_device_attr *props,
515 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300516{
517 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300518 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300519 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300520 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300521 int max_rq_sg;
522 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300523 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300524 struct mlx5_ib_query_device_resp resp = {};
525 size_t resp_len;
526 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300527
Bodong Wang402ca532016-06-17 15:02:20 +0300528 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
529 if (uhw->outlen && uhw->outlen < resp_len)
530 return -EINVAL;
531 else
532 resp.response_length = resp_len;
533
534 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300535 return -EINVAL;
536
Eli Cohene126ba92013-07-07 17:25:49 +0300537 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300538 err = mlx5_query_system_image_guid(ibdev,
539 &props->sys_image_guid);
540 if (err)
541 return err;
542
543 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
544 if (err)
545 return err;
546
547 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
548 if (err)
549 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300550
Jack Morgenstein9603b612014-07-28 23:30:22 +0300551 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
552 (fw_rev_min(dev->mdev) << 16) |
553 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300554 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
555 IB_DEVICE_PORT_ACTIVE_EVENT |
556 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200557 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300558
559 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300560 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300561 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300562 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300563 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300564 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300565 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300566 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200567 if (MLX5_CAP_GEN(mdev, imaicl)) {
568 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
569 IB_DEVICE_MEM_WINDOW_TYPE_2B;
570 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200571 /* We support 'Gappy' memory registration too */
572 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200573 }
Eli Cohene126ba92013-07-07 17:25:49 +0300574 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300575 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200576 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
577 /* At this stage no support for signature handover */
578 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
579 IB_PROT_T10DIF_TYPE_2 |
580 IB_PROT_T10DIF_TYPE_3;
581 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
582 IB_GUARD_T10DIF_CSUM;
583 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300584 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300585 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300586
Bodong Wang402ca532016-06-17 15:02:20 +0300587 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200588 if (MLX5_CAP_ETH(mdev, csum_cap)) {
589 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200590 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200591 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
592 }
593
594 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
595 props->raw_packet_caps |=
596 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200597
Bodong Wang402ca532016-06-17 15:02:20 +0300598 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
599 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
600 if (max_tso) {
601 resp.tso_caps.max_tso = 1 << max_tso;
602 resp.tso_caps.supported_qpts |=
603 1 << IB_QPT_RAW_PACKET;
604 resp.response_length += sizeof(resp.tso_caps);
605 }
606 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300607
608 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
609 resp.rss_caps.rx_hash_function =
610 MLX5_RX_HASH_FUNC_TOEPLITZ;
611 resp.rss_caps.rx_hash_fields_mask =
612 MLX5_RX_HASH_SRC_IPV4 |
613 MLX5_RX_HASH_DST_IPV4 |
614 MLX5_RX_HASH_SRC_IPV6 |
615 MLX5_RX_HASH_DST_IPV6 |
616 MLX5_RX_HASH_SRC_PORT_TCP |
617 MLX5_RX_HASH_DST_PORT_TCP |
618 MLX5_RX_HASH_SRC_PORT_UDP |
619 MLX5_RX_HASH_DST_PORT_UDP;
620 resp.response_length += sizeof(resp.rss_caps);
621 }
622 } else {
623 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
624 resp.response_length += sizeof(resp.tso_caps);
625 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
626 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300627 }
628
Erez Shitritf0313962016-02-21 16:27:17 +0200629 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
630 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
631 props->device_cap_flags |= IB_DEVICE_UD_TSO;
632 }
633
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300634 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Noa Osheroviche8161332017-01-18 15:40:01 +0200635 MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
636 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300637 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200638 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
639 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300640
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300641 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
642 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
643
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300644 props->vendor_part_id = mdev->pdev->device;
645 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300646
647 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300648 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300649 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
650 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
651 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
652 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300653 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
654 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
655 sizeof(struct mlx5_wqe_raddr_seg)) /
656 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300657 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300658 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300659 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200660 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300661 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
662 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
663 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
664 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
665 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
666 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
667 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300668 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300669 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200670 props->max_fast_reg_page_list_len =
671 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200672 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300673 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300674 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
675 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300676 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
677 props->max_mcast_grp;
678 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300679 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200680 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
681 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300682
Haggai Eran8cdd3122014-12-11 17:04:20 +0200683#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300684 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200685 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
686 props->odp_caps = dev->odp_caps;
687#endif
688
Leon Romanovsky051f2632015-12-20 12:16:11 +0200689 if (MLX5_CAP_GEN(mdev, cd))
690 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
691
Eli Coheneff901d2016-03-11 22:58:42 +0200692 if (!mlx5_core_is_pf(mdev))
693 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
694
Yishai Hadas31f69a82016-08-28 11:28:45 +0300695 if (mlx5_ib_port_link_layer(ibdev, 1) ==
696 IB_LINK_LAYER_ETHERNET) {
697 props->rss_caps.max_rwq_indirection_tables =
698 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
699 props->rss_caps.max_rwq_indirection_table_size =
700 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
701 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
702 props->max_wq_type_rq =
703 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
704 }
705
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200706 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
707 resp.cqe_comp_caps.max_num =
708 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
709 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
710 resp.cqe_comp_caps.supported_format =
711 MLX5_IB_CQE_RES_FORMAT_HASH |
712 MLX5_IB_CQE_RES_FORMAT_CSUM;
713 resp.response_length += sizeof(resp.cqe_comp_caps);
714 }
715
Bodong Wangd9491672016-12-01 13:43:13 +0200716 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
717 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
718 MLX5_CAP_GEN(mdev, qos)) {
719 resp.packet_pacing_caps.qp_rate_limit_max =
720 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
721 resp.packet_pacing_caps.qp_rate_limit_min =
722 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
723 resp.packet_pacing_caps.supported_qpts |=
724 1 << IB_QPT_RAW_PACKET;
725 }
726 resp.response_length += sizeof(resp.packet_pacing_caps);
727 }
728
Leon Romanovsky9f885202017-01-02 11:37:39 +0200729 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
730 uhw->outlen)) {
731 resp.mlx5_ib_support_multi_pkt_send_wqes =
732 MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
733 resp.response_length +=
734 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
735 }
736
737 if (field_avail(typeof(resp), reserved, uhw->outlen))
738 resp.response_length += sizeof(resp.reserved);
739
Bodong Wang402ca532016-06-17 15:02:20 +0300740 if (uhw->outlen) {
741 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
742
743 if (err)
744 return err;
745 }
746
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300747 return 0;
748}
Eli Cohene126ba92013-07-07 17:25:49 +0300749
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300750enum mlx5_ib_width {
751 MLX5_IB_WIDTH_1X = 1 << 0,
752 MLX5_IB_WIDTH_2X = 1 << 1,
753 MLX5_IB_WIDTH_4X = 1 << 2,
754 MLX5_IB_WIDTH_8X = 1 << 3,
755 MLX5_IB_WIDTH_12X = 1 << 4
756};
757
758static int translate_active_width(struct ib_device *ibdev, u8 active_width,
759 u8 *ib_width)
760{
761 struct mlx5_ib_dev *dev = to_mdev(ibdev);
762 int err = 0;
763
764 if (active_width & MLX5_IB_WIDTH_1X) {
765 *ib_width = IB_WIDTH_1X;
766 } else if (active_width & MLX5_IB_WIDTH_2X) {
767 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
768 (int)active_width);
769 err = -EINVAL;
770 } else if (active_width & MLX5_IB_WIDTH_4X) {
771 *ib_width = IB_WIDTH_4X;
772 } else if (active_width & MLX5_IB_WIDTH_8X) {
773 *ib_width = IB_WIDTH_8X;
774 } else if (active_width & MLX5_IB_WIDTH_12X) {
775 *ib_width = IB_WIDTH_12X;
776 } else {
777 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
778 (int)active_width);
779 err = -EINVAL;
780 }
781
782 return err;
783}
784
785static int mlx5_mtu_to_ib_mtu(int mtu)
786{
787 switch (mtu) {
788 case 256: return 1;
789 case 512: return 2;
790 case 1024: return 3;
791 case 2048: return 4;
792 case 4096: return 5;
793 default:
794 pr_warn("invalid mtu\n");
795 return -1;
796 }
797}
798
799enum ib_max_vl_num {
800 __IB_MAX_VL_0 = 1,
801 __IB_MAX_VL_0_1 = 2,
802 __IB_MAX_VL_0_3 = 3,
803 __IB_MAX_VL_0_7 = 4,
804 __IB_MAX_VL_0_14 = 5,
805};
806
807enum mlx5_vl_hw_cap {
808 MLX5_VL_HW_0 = 1,
809 MLX5_VL_HW_0_1 = 2,
810 MLX5_VL_HW_0_2 = 3,
811 MLX5_VL_HW_0_3 = 4,
812 MLX5_VL_HW_0_4 = 5,
813 MLX5_VL_HW_0_5 = 6,
814 MLX5_VL_HW_0_6 = 7,
815 MLX5_VL_HW_0_7 = 8,
816 MLX5_VL_HW_0_14 = 15
817};
818
819static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
820 u8 *max_vl_num)
821{
822 switch (vl_hw_cap) {
823 case MLX5_VL_HW_0:
824 *max_vl_num = __IB_MAX_VL_0;
825 break;
826 case MLX5_VL_HW_0_1:
827 *max_vl_num = __IB_MAX_VL_0_1;
828 break;
829 case MLX5_VL_HW_0_3:
830 *max_vl_num = __IB_MAX_VL_0_3;
831 break;
832 case MLX5_VL_HW_0_7:
833 *max_vl_num = __IB_MAX_VL_0_7;
834 break;
835 case MLX5_VL_HW_0_14:
836 *max_vl_num = __IB_MAX_VL_0_14;
837 break;
838
839 default:
840 return -EINVAL;
841 }
842
843 return 0;
844}
845
846static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
847 struct ib_port_attr *props)
848{
849 struct mlx5_ib_dev *dev = to_mdev(ibdev);
850 struct mlx5_core_dev *mdev = dev->mdev;
851 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300852 u16 max_mtu;
853 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300854 int err;
855 u8 ib_link_width_oper;
856 u8 vl_hw_cap;
857
858 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
859 if (!rep) {
860 err = -ENOMEM;
861 goto out;
862 }
863
Or Gerlitzc4550c62017-01-24 13:02:39 +0200864 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300865
866 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
867 if (err)
868 goto out;
869
870 props->lid = rep->lid;
871 props->lmc = rep->lmc;
872 props->sm_lid = rep->sm_lid;
873 props->sm_sl = rep->sm_sl;
874 props->state = rep->vport_state;
875 props->phys_state = rep->port_physical_state;
876 props->port_cap_flags = rep->cap_mask1;
877 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
878 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
879 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
880 props->bad_pkey_cntr = rep->pkey_violation_counter;
881 props->qkey_viol_cntr = rep->qkey_violation_counter;
882 props->subnet_timeout = rep->subnet_timeout;
883 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200884 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300885
886 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
887 if (err)
888 goto out;
889
890 err = translate_active_width(ibdev, ib_link_width_oper,
891 &props->active_width);
892 if (err)
893 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300894 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300895 if (err)
896 goto out;
897
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300898 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300899
900 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
901
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300902 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300903
904 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
905
906 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
907 if (err)
908 goto out;
909
910 err = translate_max_vl_num(ibdev, vl_hw_cap,
911 &props->max_vl_num);
912out:
913 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300914 return err;
915}
916
917int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
918 struct ib_port_attr *props)
919{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300920 switch (mlx5_get_vport_access_method(ibdev)) {
921 case MLX5_VPORT_ACCESS_METHOD_MAD:
922 return mlx5_query_mad_ifc_port(ibdev, port, props);
Eli Cohene126ba92013-07-07 17:25:49 +0300923
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300924 case MLX5_VPORT_ACCESS_METHOD_HCA:
925 return mlx5_query_hca_port(ibdev, port, props);
926
Achiad Shochat3f89a642015-12-23 18:47:21 +0200927 case MLX5_VPORT_ACCESS_METHOD_NIC:
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300928 mlx5_query_port_roce(ibdev, port, props);
929 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200930
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300931 default:
Eli Cohene126ba92013-07-07 17:25:49 +0300932 return -EINVAL;
933 }
Eli Cohene126ba92013-07-07 17:25:49 +0300934}
935
936static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
937 union ib_gid *gid)
938{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300939 struct mlx5_ib_dev *dev = to_mdev(ibdev);
940 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300941
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300942 switch (mlx5_get_vport_access_method(ibdev)) {
943 case MLX5_VPORT_ACCESS_METHOD_MAD:
944 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300945
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300946 case MLX5_VPORT_ACCESS_METHOD_HCA:
947 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300948
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300949 default:
950 return -EINVAL;
951 }
Eli Cohene126ba92013-07-07 17:25:49 +0300952
Eli Cohene126ba92013-07-07 17:25:49 +0300953}
954
955static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
956 u16 *pkey)
957{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300958 struct mlx5_ib_dev *dev = to_mdev(ibdev);
959 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300960
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300961 switch (mlx5_get_vport_access_method(ibdev)) {
962 case MLX5_VPORT_ACCESS_METHOD_MAD:
963 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +0300964
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300965 case MLX5_VPORT_ACCESS_METHOD_HCA:
966 case MLX5_VPORT_ACCESS_METHOD_NIC:
967 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
968 pkey);
969 default:
970 return -EINVAL;
971 }
Eli Cohene126ba92013-07-07 17:25:49 +0300972}
973
Eli Cohene126ba92013-07-07 17:25:49 +0300974static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
975 struct ib_device_modify *props)
976{
977 struct mlx5_ib_dev *dev = to_mdev(ibdev);
978 struct mlx5_reg_node_desc in;
979 struct mlx5_reg_node_desc out;
980 int err;
981
982 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
983 return -EOPNOTSUPP;
984
985 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
986 return 0;
987
988 /*
989 * If possible, pass node desc to FW, so it can generate
990 * a 144 trap. If cmd fails, just ignore.
991 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700992 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300993 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +0300994 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
995 if (err)
996 return err;
997
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700998 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +0300999
1000 return err;
1001}
1002
Eli Cohencdbe33d2017-02-14 07:25:38 +02001003static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1004 u32 value)
1005{
1006 struct mlx5_hca_vport_context ctx = {};
1007 int err;
1008
1009 err = mlx5_query_hca_vport_context(dev->mdev, 0,
1010 port_num, 0, &ctx);
1011 if (err)
1012 return err;
1013
1014 if (~ctx.cap_mask1_perm & mask) {
1015 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1016 mask, ctx.cap_mask1_perm);
1017 return -EINVAL;
1018 }
1019
1020 ctx.cap_mask1 = value;
1021 ctx.cap_mask1_perm = mask;
1022 err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
1023 port_num, 0, &ctx);
1024
1025 return err;
1026}
1027
Eli Cohene126ba92013-07-07 17:25:49 +03001028static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1029 struct ib_port_modify *props)
1030{
1031 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1032 struct ib_port_attr attr;
1033 u32 tmp;
1034 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001035 u32 change_mask;
1036 u32 value;
1037 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1038 IB_LINK_LAYER_INFINIBAND);
1039
1040 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1041 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1042 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1043 return set_port_caps_atomic(dev, port, change_mask, value);
1044 }
Eli Cohene126ba92013-07-07 17:25:49 +03001045
1046 mutex_lock(&dev->cap_mask_mutex);
1047
Or Gerlitzc4550c62017-01-24 13:02:39 +02001048 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001049 if (err)
1050 goto out;
1051
1052 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1053 ~props->clr_port_cap_mask;
1054
Jack Morgenstein9603b612014-07-28 23:30:22 +03001055 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001056
1057out:
1058 mutex_unlock(&dev->cap_mask_mutex);
1059 return err;
1060}
1061
Eli Cohen30aa60b2017-01-03 23:55:27 +02001062static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1063{
1064 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1065 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1066}
1067
Eli Cohenb037c292017-01-03 23:55:26 +02001068static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1069 struct mlx5_ib_alloc_ucontext_req_v2 *req,
1070 u32 *num_sys_pages)
1071{
1072 int uars_per_sys_page;
1073 int bfregs_per_sys_page;
1074 int ref_bfregs = req->total_num_bfregs;
1075
1076 if (req->total_num_bfregs == 0)
1077 return -EINVAL;
1078
1079 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1080 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1081
1082 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1083 return -ENOMEM;
1084
1085 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1086 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1087 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1088 *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1089
1090 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1091 return -EINVAL;
1092
1093 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
1094 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1095 lib_uar_4k ? "yes" : "no", ref_bfregs,
1096 req->total_num_bfregs, *num_sys_pages);
1097
1098 return 0;
1099}
1100
1101static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1102{
1103 struct mlx5_bfreg_info *bfregi;
1104 int err;
1105 int i;
1106
1107 bfregi = &context->bfregi;
1108 for (i = 0; i < bfregi->num_sys_pages; i++) {
1109 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1110 if (err)
1111 goto error;
1112
1113 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1114 }
1115 return 0;
1116
1117error:
1118 for (--i; i >= 0; i--)
1119 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1120 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1121
1122 return err;
1123}
1124
1125static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1126{
1127 struct mlx5_bfreg_info *bfregi;
1128 int err;
1129 int i;
1130
1131 bfregi = &context->bfregi;
1132 for (i = 0; i < bfregi->num_sys_pages; i++) {
1133 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1134 if (err) {
1135 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1136 return err;
1137 }
1138 }
1139 return 0;
1140}
1141
Eli Cohene126ba92013-07-07 17:25:49 +03001142static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1143 struct ib_udata *udata)
1144{
1145 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001146 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1147 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001148 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001149 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001150 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001151 int err;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001152 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001153 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1154 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001155 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001156
1157 if (!dev->ib_active)
1158 return ERR_PTR(-EAGAIN);
1159
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001160 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
1161 return ERR_PTR(-EINVAL);
1162
Eli Cohen78c0f982014-01-30 13:49:48 +02001163 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
1164 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1165 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001166 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001167 ver = 2;
1168 else
1169 return ERR_PTR(-EINVAL);
1170
Matan Barakb368d7c2015-12-15 20:30:12 +02001171 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001172 if (err)
1173 return ERR_PTR(err);
1174
Matan Barakb368d7c2015-12-15 20:30:12 +02001175 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001176 return ERR_PTR(-EINVAL);
1177
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001178 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001179 return ERR_PTR(-EOPNOTSUPP);
1180
Eli Cohen2f5ff262017-01-03 23:55:21 +02001181 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1182 MLX5_NON_FP_BFREGS_PER_UAR);
1183 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001184 return ERR_PTR(-EINVAL);
1185
Saeed Mahameed938fe832015-05-28 22:28:41 +03001186 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001187 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1188 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001189 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001190 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1191 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1192 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1193 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1194 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001195 resp.cqe_version = min_t(__u8,
1196 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1197 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001198 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1199 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1200 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1201 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001202 resp.response_length = min(offsetof(typeof(resp), response_length) +
1203 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001204
1205 context = kzalloc(sizeof(*context), GFP_KERNEL);
1206 if (!context)
1207 return ERR_PTR(-ENOMEM);
1208
Eli Cohen30aa60b2017-01-03 23:55:27 +02001209 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001210 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001211
1212 /* updates req->total_num_bfregs */
1213 err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
1214 if (err)
1215 goto out_ctx;
1216
Eli Cohen2f5ff262017-01-03 23:55:21 +02001217 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001218 bfregi->lib_uar_4k = lib_uar_4k;
1219 bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
1220 GFP_KERNEL);
1221 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001222 err = -ENOMEM;
1223 goto out_ctx;
1224 }
1225
Eli Cohenb037c292017-01-03 23:55:26 +02001226 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1227 sizeof(*bfregi->sys_pages),
1228 GFP_KERNEL);
1229 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001230 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001231 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001232 }
1233
Eli Cohenb037c292017-01-03 23:55:26 +02001234 err = allocate_uars(dev, context);
1235 if (err)
1236 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001237
Haggai Eranb4cfe442014-12-11 17:04:26 +02001238#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1239 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1240#endif
1241
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001242 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1243 if (!context->upd_xlt_page) {
1244 err = -ENOMEM;
1245 goto out_uars;
1246 }
1247 mutex_init(&context->upd_xlt_page_mutex);
1248
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001249 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
1250 err = mlx5_core_alloc_transport_domain(dev->mdev,
1251 &context->tdn);
1252 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001253 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001254 }
1255
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001256 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001257 INIT_LIST_HEAD(&context->db_page_list);
1258 mutex_init(&context->db_page_mutex);
1259
Eli Cohen2f5ff262017-01-03 23:55:21 +02001260 resp.tot_bfregs = req.total_num_bfregs;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001261 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001262
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001263 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1264 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001265
Bodong Wang402ca532016-06-17 15:02:20 +03001266 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001267 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1268 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001269 resp.response_length += sizeof(resp.cmds_supp_uhw);
1270 }
1271
Or Gerlitz78984892016-11-30 20:33:33 +02001272 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1273 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1274 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1275 resp.eth_min_inline++;
1276 }
1277 resp.response_length += sizeof(resp.eth_min_inline);
1278 }
1279
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001280 /*
1281 * We don't want to expose information from the PCI bar that is located
1282 * after 4096 bytes, so if the arch only supports larger pages, let's
1283 * pretend we don't support reading the HCA's core clock. This is also
1284 * forced by mmap function.
1285 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001286 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1287 if (PAGE_SIZE <= 4096) {
1288 resp.comp_mask |=
1289 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1290 resp.hca_core_clock_offset =
1291 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1292 }
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001293 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001294 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001295 }
1296
Eli Cohen30aa60b2017-01-03 23:55:27 +02001297 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1298 resp.response_length += sizeof(resp.log_uar_size);
1299
1300 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1301 resp.response_length += sizeof(resp.num_uars_per_page);
1302
Matan Barakb368d7c2015-12-15 20:30:12 +02001303 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001304 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001305 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001306
Eli Cohen2f5ff262017-01-03 23:55:21 +02001307 bfregi->ver = ver;
1308 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001309 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001310 context->lib_caps = req.lib_caps;
1311 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001312
Eli Cohene126ba92013-07-07 17:25:49 +03001313 return &context->ibucontext;
1314
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001315out_td:
1316 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1317 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1318
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001319out_page:
1320 free_page(context->upd_xlt_page);
1321
Eli Cohene126ba92013-07-07 17:25:49 +03001322out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001323 deallocate_uars(dev, context);
1324
1325out_sys_pages:
1326 kfree(bfregi->sys_pages);
1327
Eli Cohene126ba92013-07-07 17:25:49 +03001328out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001329 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001330
Eli Cohene126ba92013-07-07 17:25:49 +03001331out_ctx:
1332 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001333
Eli Cohene126ba92013-07-07 17:25:49 +03001334 return ERR_PTR(err);
1335}
1336
1337static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1338{
1339 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1340 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001341 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001342
Eli Cohenb037c292017-01-03 23:55:26 +02001343 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001344 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1345 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1346
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001347 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001348 deallocate_uars(dev, context);
1349 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001350 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001351 kfree(context);
1352
1353 return 0;
1354}
1355
Eli Cohenb037c292017-01-03 23:55:26 +02001356static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1357 struct mlx5_bfreg_info *bfregi,
1358 int idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001359{
Eli Cohenb037c292017-01-03 23:55:26 +02001360 int fw_uars_per_page;
1361
1362 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1363
1364 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
1365 bfregi->sys_pages[idx] / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001366}
1367
1368static int get_command(unsigned long offset)
1369{
1370 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1371}
1372
1373static int get_arg(unsigned long offset)
1374{
1375 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1376}
1377
1378static int get_index(unsigned long offset)
1379{
1380 return get_arg(offset);
1381}
1382
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001383static void mlx5_ib_vma_open(struct vm_area_struct *area)
1384{
1385 /* vma_open is called when a new VMA is created on top of our VMA. This
1386 * is done through either mremap flow or split_vma (usually due to
1387 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1388 * as this VMA is strongly hardware related. Therefore we set the
1389 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1390 * calling us again and trying to do incorrect actions. We assume that
1391 * the original VMA size is exactly a single page, and therefore all
1392 * "splitting" operation will not happen to it.
1393 */
1394 area->vm_ops = NULL;
1395}
1396
1397static void mlx5_ib_vma_close(struct vm_area_struct *area)
1398{
1399 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1400
1401 /* It's guaranteed that all VMAs opened on a FD are closed before the
1402 * file itself is closed, therefore no sync is needed with the regular
1403 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1404 * However need a sync with accessing the vma as part of
1405 * mlx5_ib_disassociate_ucontext.
1406 * The close operation is usually called under mm->mmap_sem except when
1407 * process is exiting.
1408 * The exiting case is handled explicitly as part of
1409 * mlx5_ib_disassociate_ucontext.
1410 */
1411 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1412
1413 /* setting the vma context pointer to null in the mlx5_ib driver's
1414 * private data, to protect a race condition in
1415 * mlx5_ib_disassociate_ucontext().
1416 */
1417 mlx5_ib_vma_priv_data->vma = NULL;
1418 list_del(&mlx5_ib_vma_priv_data->list);
1419 kfree(mlx5_ib_vma_priv_data);
1420}
1421
1422static const struct vm_operations_struct mlx5_ib_vm_ops = {
1423 .open = mlx5_ib_vma_open,
1424 .close = mlx5_ib_vma_close
1425};
1426
1427static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1428 struct mlx5_ib_ucontext *ctx)
1429{
1430 struct mlx5_ib_vma_private_data *vma_prv;
1431 struct list_head *vma_head = &ctx->vma_private_list;
1432
1433 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1434 if (!vma_prv)
1435 return -ENOMEM;
1436
1437 vma_prv->vma = vma;
1438 vma->vm_private_data = vma_prv;
1439 vma->vm_ops = &mlx5_ib_vm_ops;
1440
1441 list_add(&vma_prv->list, vma_head);
1442
1443 return 0;
1444}
1445
1446static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1447{
1448 int ret;
1449 struct vm_area_struct *vma;
1450 struct mlx5_ib_vma_private_data *vma_private, *n;
1451 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1452 struct task_struct *owning_process = NULL;
1453 struct mm_struct *owning_mm = NULL;
1454
1455 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1456 if (!owning_process)
1457 return;
1458
1459 owning_mm = get_task_mm(owning_process);
1460 if (!owning_mm) {
1461 pr_info("no mm, disassociate ucontext is pending task termination\n");
1462 while (1) {
1463 put_task_struct(owning_process);
1464 usleep_range(1000, 2000);
1465 owning_process = get_pid_task(ibcontext->tgid,
1466 PIDTYPE_PID);
1467 if (!owning_process ||
1468 owning_process->state == TASK_DEAD) {
1469 pr_info("disassociate ucontext done, task was terminated\n");
1470 /* in case task was dead need to release the
1471 * task struct.
1472 */
1473 if (owning_process)
1474 put_task_struct(owning_process);
1475 return;
1476 }
1477 }
1478 }
1479
1480 /* need to protect from a race on closing the vma as part of
1481 * mlx5_ib_vma_close.
1482 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001483 down_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001484 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1485 list) {
1486 vma = vma_private->vma;
1487 ret = zap_vma_ptes(vma, vma->vm_start,
1488 PAGE_SIZE);
1489 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1490 /* context going to be destroyed, should
1491 * not access ops any more.
1492 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001493 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001494 vma->vm_ops = NULL;
1495 list_del(&vma_private->list);
1496 kfree(vma_private);
1497 }
Maor Gottliebecc7d832017-03-29 06:03:02 +03001498 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001499 mmput(owning_mm);
1500 put_task_struct(owning_process);
1501}
1502
Guy Levi37aa5c32016-04-27 16:49:50 +03001503static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1504{
1505 switch (cmd) {
1506 case MLX5_IB_MMAP_WC_PAGE:
1507 return "WC";
1508 case MLX5_IB_MMAP_REGULAR_PAGE:
1509 return "best effort WC";
1510 case MLX5_IB_MMAP_NC_PAGE:
1511 return "NC";
1512 default:
1513 return NULL;
1514 }
1515}
1516
1517static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001518 struct vm_area_struct *vma,
1519 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001520{
Eli Cohen2f5ff262017-01-03 23:55:21 +02001521 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03001522 int err;
1523 unsigned long idx;
1524 phys_addr_t pfn, pa;
1525 pgprot_t prot;
Eli Cohenb037c292017-01-03 23:55:26 +02001526 int uars_per_page;
1527
1528 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1529 return -EINVAL;
1530
1531 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
1532 idx = get_index(vma->vm_pgoff);
1533 if (idx % uars_per_page ||
1534 idx * uars_per_page >= bfregi->num_sys_pages) {
1535 mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
1536 return -EINVAL;
1537 }
Guy Levi37aa5c32016-04-27 16:49:50 +03001538
1539 switch (cmd) {
1540 case MLX5_IB_MMAP_WC_PAGE:
1541/* Some architectures don't support WC memory */
1542#if defined(CONFIG_X86)
1543 if (!pat_enabled())
1544 return -EPERM;
1545#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1546 return -EPERM;
1547#endif
1548 /* fall through */
1549 case MLX5_IB_MMAP_REGULAR_PAGE:
1550 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1551 prot = pgprot_writecombine(vma->vm_page_prot);
1552 break;
1553 case MLX5_IB_MMAP_NC_PAGE:
1554 prot = pgprot_noncached(vma->vm_page_prot);
1555 break;
1556 default:
1557 return -EINVAL;
1558 }
1559
Eli Cohenb037c292017-01-03 23:55:26 +02001560 pfn = uar_index2pfn(dev, bfregi, idx);
Guy Levi37aa5c32016-04-27 16:49:50 +03001561 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1562
1563 vma->vm_page_prot = prot;
1564 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1565 PAGE_SIZE, vma->vm_page_prot);
1566 if (err) {
1567 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1568 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1569 return -EAGAIN;
1570 }
1571
1572 pa = pfn << PAGE_SHIFT;
1573 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1574 vma->vm_start, &pa);
1575
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001576 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001577}
1578
Eli Cohene126ba92013-07-07 17:25:49 +03001579static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1580{
1581 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1582 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001583 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001584 phys_addr_t pfn;
1585
1586 command = get_command(vma->vm_pgoff);
1587 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001588 case MLX5_IB_MMAP_WC_PAGE:
1589 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001590 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001591 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001592
1593 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1594 return -ENOSYS;
1595
Matan Barakd69e3bc2015-12-15 20:30:13 +02001596 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001597 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1598 return -EINVAL;
1599
Matan Barak6cbac1e2016-04-14 16:52:10 +03001600 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001601 return -EPERM;
1602
1603 /* Don't expose to user-space information it shouldn't have */
1604 if (PAGE_SIZE > 4096)
1605 return -EOPNOTSUPP;
1606
1607 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1608 pfn = (dev->mdev->iseg_base +
1609 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1610 PAGE_SHIFT;
1611 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1612 PAGE_SIZE, vma->vm_page_prot))
1613 return -EAGAIN;
1614
1615 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1616 vma->vm_start,
1617 (unsigned long long)pfn << PAGE_SHIFT);
1618 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001619
Eli Cohene126ba92013-07-07 17:25:49 +03001620 default:
1621 return -EINVAL;
1622 }
1623
1624 return 0;
1625}
1626
Eli Cohene126ba92013-07-07 17:25:49 +03001627static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1628 struct ib_ucontext *context,
1629 struct ib_udata *udata)
1630{
1631 struct mlx5_ib_alloc_pd_resp resp;
1632 struct mlx5_ib_pd *pd;
1633 int err;
1634
1635 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1636 if (!pd)
1637 return ERR_PTR(-ENOMEM);
1638
Jack Morgenstein9603b612014-07-28 23:30:22 +03001639 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001640 if (err) {
1641 kfree(pd);
1642 return ERR_PTR(err);
1643 }
1644
1645 if (context) {
1646 resp.pdn = pd->pdn;
1647 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001648 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001649 kfree(pd);
1650 return ERR_PTR(-EFAULT);
1651 }
Eli Cohene126ba92013-07-07 17:25:49 +03001652 }
1653
1654 return &pd->ibpd;
1655}
1656
1657static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1658{
1659 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1660 struct mlx5_ib_pd *mpd = to_mpd(pd);
1661
Jack Morgenstein9603b612014-07-28 23:30:22 +03001662 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001663 kfree(mpd);
1664
1665 return 0;
1666}
1667
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001668enum {
1669 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1670 MATCH_CRITERIA_ENABLE_MISC_BIT,
1671 MATCH_CRITERIA_ENABLE_INNER_BIT
1672};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001673
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001674#define HEADER_IS_ZERO(match_criteria, headers) \
1675 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1676 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1677
1678static u8 get_match_criteria_enable(u32 *match_criteria)
1679{
1680 u8 match_criteria_enable;
1681
1682 match_criteria_enable =
1683 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1684 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1685 match_criteria_enable |=
1686 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1687 MATCH_CRITERIA_ENABLE_MISC_BIT;
1688 match_criteria_enable |=
1689 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1690 MATCH_CRITERIA_ENABLE_INNER_BIT;
1691
1692 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001693}
1694
Maor Gottliebca0d4752016-08-30 16:58:35 +03001695static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1696{
1697 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1698 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1699}
1700
Moses Reuben2d1e6972016-11-14 19:04:52 +02001701static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
1702 bool inner)
1703{
1704 if (inner) {
1705 MLX5_SET(fte_match_set_misc,
1706 misc_c, inner_ipv6_flow_label, mask);
1707 MLX5_SET(fte_match_set_misc,
1708 misc_v, inner_ipv6_flow_label, val);
1709 } else {
1710 MLX5_SET(fte_match_set_misc,
1711 misc_c, outer_ipv6_flow_label, mask);
1712 MLX5_SET(fte_match_set_misc,
1713 misc_v, outer_ipv6_flow_label, val);
1714 }
1715}
1716
Maor Gottliebca0d4752016-08-30 16:58:35 +03001717static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1718{
1719 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1720 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1721 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1722 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1723}
1724
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001725#define LAST_ETH_FIELD vlan_tag
1726#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001727#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001728#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001729#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001730#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02001731#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001732#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001733
1734/* Field is the last supported field */
1735#define FIELDS_NOT_SUPPORTED(filter, field)\
1736 memchr_inv((void *)&filter.field +\
1737 sizeof(filter.field), 0,\
1738 sizeof(filter) -\
1739 offsetof(typeof(filter), field) -\
1740 sizeof(filter.field))
1741
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001742#define IPV4_VERSION 4
1743#define IPV6_VERSION 6
1744static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
1745 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001746 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001747{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001748 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1749 misc_parameters);
1750 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1751 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001752 void *headers_c;
1753 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001754 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001755
Moses Reuben2d1e6972016-11-14 19:04:52 +02001756 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
1757 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1758 inner_headers);
1759 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1760 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001761 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1762 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001763 } else {
1764 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1765 outer_headers);
1766 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1767 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001768 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1769 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001770 }
1771
1772 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001773 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001774 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001775 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001776
Moses Reuben2d1e6972016-11-14 19:04:52 +02001777 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001778 dmac_47_16),
1779 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001780 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001781 dmac_47_16),
1782 ib_spec->eth.val.dst_mac);
1783
Moses Reuben2d1e6972016-11-14 19:04:52 +02001784 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03001785 smac_47_16),
1786 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001787 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03001788 smac_47_16),
1789 ib_spec->eth.val.src_mac);
1790
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001791 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02001792 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001793 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001794 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001795 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001796
Moses Reuben2d1e6972016-11-14 19:04:52 +02001797 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001798 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001799 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001800 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1801
Moses Reuben2d1e6972016-11-14 19:04:52 +02001802 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001803 first_cfi,
1804 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001805 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001806 first_cfi,
1807 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1808
Moses Reuben2d1e6972016-11-14 19:04:52 +02001809 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001810 first_prio,
1811 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001812 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001813 first_prio,
1814 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1815 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02001816 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001817 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001818 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001819 ethertype, ntohs(ib_spec->eth.val.ether_type));
1820 break;
1821 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001822 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001823 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001824
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001825 if (match_ipv) {
1826 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1827 ip_version, 0xf);
1828 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1829 ip_version, IPV4_VERSION);
1830 } else {
1831 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1832 ethertype, 0xffff);
1833 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1834 ethertype, ETH_P_IP);
1835 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001836
Moses Reuben2d1e6972016-11-14 19:04:52 +02001837 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001838 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1839 &ib_spec->ipv4.mask.src_ip,
1840 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001841 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001842 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1843 &ib_spec->ipv4.val.src_ip,
1844 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001845 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001846 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1847 &ib_spec->ipv4.mask.dst_ip,
1848 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001849 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001850 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1851 &ib_spec->ipv4.val.dst_ip,
1852 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001853
Moses Reuben2d1e6972016-11-14 19:04:52 +02001854 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001855 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1856
Moses Reuben2d1e6972016-11-14 19:04:52 +02001857 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001858 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001859 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001860 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001861 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001862 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001863
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001864 if (match_ipv) {
1865 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1866 ip_version, 0xf);
1867 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1868 ip_version, IPV6_VERSION);
1869 } else {
1870 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1871 ethertype, 0xffff);
1872 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1873 ethertype, ETH_P_IPV6);
1874 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03001875
Moses Reuben2d1e6972016-11-14 19:04:52 +02001876 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001877 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1878 &ib_spec->ipv6.mask.src_ip,
1879 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001880 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001881 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1882 &ib_spec->ipv6.val.src_ip,
1883 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001884 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001885 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1886 &ib_spec->ipv6.mask.dst_ip,
1887 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001888 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03001889 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1890 &ib_spec->ipv6.val.dst_ip,
1891 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001892
Moses Reuben2d1e6972016-11-14 19:04:52 +02001893 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001894 ib_spec->ipv6.mask.traffic_class,
1895 ib_spec->ipv6.val.traffic_class);
1896
Moses Reuben2d1e6972016-11-14 19:04:52 +02001897 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001898 ib_spec->ipv6.mask.next_hdr,
1899 ib_spec->ipv6.val.next_hdr);
1900
Moses Reuben2d1e6972016-11-14 19:04:52 +02001901 set_flow_label(misc_params_c, misc_params_v,
1902 ntohl(ib_spec->ipv6.mask.flow_label),
1903 ntohl(ib_spec->ipv6.val.flow_label),
1904 ib_spec->type & IB_FLOW_SPEC_INNER);
1905
Maor Gottlieb026bae02016-06-17 15:14:51 +03001906 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001907 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001908 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1909 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001910 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001911
Moses Reuben2d1e6972016-11-14 19:04:52 +02001912 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001913 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001914 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001915 IPPROTO_TCP);
1916
Moses Reuben2d1e6972016-11-14 19:04:52 +02001917 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001918 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001919 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001920 ntohs(ib_spec->tcp_udp.val.src_port));
1921
Moses Reuben2d1e6972016-11-14 19:04:52 +02001922 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001923 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001924 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001925 ntohs(ib_spec->tcp_udp.val.dst_port));
1926 break;
1927 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001928 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1929 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001930 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001931
Moses Reuben2d1e6972016-11-14 19:04:52 +02001932 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001933 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001934 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001935 IPPROTO_UDP);
1936
Moses Reuben2d1e6972016-11-14 19:04:52 +02001937 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001938 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001939 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001940 ntohs(ib_spec->tcp_udp.val.src_port));
1941
Moses Reuben2d1e6972016-11-14 19:04:52 +02001942 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001943 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001944 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001945 ntohs(ib_spec->tcp_udp.val.dst_port));
1946 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02001947 case IB_FLOW_SPEC_VXLAN_TUNNEL:
1948 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
1949 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001950 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02001951
1952 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
1953 ntohl(ib_spec->tunnel.mask.tunnel_id));
1954 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
1955 ntohl(ib_spec->tunnel.val.tunnel_id));
1956 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02001957 case IB_FLOW_SPEC_ACTION_TAG:
1958 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
1959 LAST_FLOW_TAG_FIELD))
1960 return -EOPNOTSUPP;
1961 if (ib_spec->flow_tag.tag_id >= BIT(24))
1962 return -EINVAL;
1963
1964 *tag_id = ib_spec->flow_tag.tag_id;
1965 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001966 case IB_FLOW_SPEC_ACTION_DROP:
1967 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
1968 LAST_DROP_FIELD))
1969 return -EOPNOTSUPP;
1970 *is_drop = true;
1971 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001972 default:
1973 return -EINVAL;
1974 }
1975
1976 return 0;
1977}
1978
1979/* If a flow could catch both multicast and unicast packets,
1980 * it won't fall into the multicast flow steering table and this rule
1981 * could steal other multicast packets.
1982 */
1983static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
1984{
1985 struct ib_flow_spec_eth *eth_spec;
1986
1987 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
1988 ib_attr->size < sizeof(struct ib_flow_attr) +
1989 sizeof(struct ib_flow_spec_eth) ||
1990 ib_attr->num_of_specs < 1)
1991 return false;
1992
1993 eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
1994 if (eth_spec->type != IB_FLOW_SPEC_ETH ||
1995 eth_spec->size != sizeof(*eth_spec))
1996 return false;
1997
1998 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
1999 is_multicast_ether_addr(eth_spec->val.dst_mac);
2000}
2001
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002002static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2003 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002004 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002005{
2006 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002007 int match_ipv = check_inner ?
2008 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2009 ft_field_support.inner_ip_version) :
2010 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2011 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002012 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2013 bool ipv4_spec_valid, ipv6_spec_valid;
2014 unsigned int ip_spec_type = 0;
2015 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002016 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002017 bool mask_valid = true;
2018 u16 eth_type = 0;
2019 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002020
2021 /* Validate that ethertype is correct */
2022 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002023 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002024 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002025 mask_valid = (ib_spec->eth.mask.ether_type ==
2026 htons(0xffff));
2027 has_ethertype = true;
2028 eth_type = ntohs(ib_spec->eth.val.ether_type);
2029 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2030 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2031 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002032 }
2033 ib_spec = (void *)ib_spec + ib_spec->size;
2034 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002035
2036 type_valid = (!has_ethertype) || (!ip_spec_type);
2037 if (!type_valid && mask_valid) {
2038 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2039 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2040 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2041 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002042
2043 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2044 (((eth_type == ETH_P_MPLS_UC) ||
2045 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002046 }
2047
2048 return type_valid;
2049}
2050
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002051static bool is_valid_attr(struct mlx5_core_dev *mdev,
2052 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002053{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002054 return is_valid_ethertype(mdev, flow_attr, false) &&
2055 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002056}
2057
2058static void put_flow_table(struct mlx5_ib_dev *dev,
2059 struct mlx5_ib_flow_prio *prio, bool ft_added)
2060{
2061 prio->refcount -= !!ft_added;
2062 if (!prio->refcount) {
2063 mlx5_destroy_flow_table(prio->flow_table);
2064 prio->flow_table = NULL;
2065 }
2066}
2067
2068static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2069{
2070 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2071 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2072 struct mlx5_ib_flow_handler,
2073 ibflow);
2074 struct mlx5_ib_flow_handler *iter, *tmp;
2075
2076 mutex_lock(&dev->flow_db.lock);
2077
2078 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002079 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002080 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002081 list_del(&iter->list);
2082 kfree(iter);
2083 }
2084
Mark Bloch74491de2016-08-31 11:24:25 +00002085 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002086 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002087 mutex_unlock(&dev->flow_db.lock);
2088
2089 kfree(handler);
2090
2091 return 0;
2092}
2093
Maor Gottlieb35d190112016-03-07 18:51:47 +02002094static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2095{
2096 priority *= 2;
2097 if (!dont_trap)
2098 priority++;
2099 return priority;
2100}
2101
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002102enum flow_table_type {
2103 MLX5_IB_FT_RX,
2104 MLX5_IB_FT_TX
2105};
2106
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002107#define MLX5_FS_MAX_TYPES 6
2108#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002109static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002110 struct ib_flow_attr *flow_attr,
2111 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002112{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002113 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002114 struct mlx5_flow_namespace *ns = NULL;
2115 struct mlx5_ib_flow_prio *prio;
2116 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002117 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002118 int num_entries;
2119 int num_groups;
2120 int priority;
2121 int err = 0;
2122
Maor Gottliebdac388e2017-03-29 06:09:00 +03002123 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2124 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002125 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002126 if (flow_is_multicast_only(flow_attr) &&
2127 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002128 priority = MLX5_IB_FLOW_MCAST_PRIO;
2129 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002130 priority = ib_prio_to_core_prio(flow_attr->priority,
2131 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002132 ns = mlx5_get_flow_namespace(dev->mdev,
2133 MLX5_FLOW_NAMESPACE_BYPASS);
2134 num_entries = MLX5_FS_MAX_ENTRIES;
2135 num_groups = MLX5_FS_MAX_TYPES;
2136 prio = &dev->flow_db.prios[priority];
2137 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2138 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2139 ns = mlx5_get_flow_namespace(dev->mdev,
2140 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2141 build_leftovers_ft_param(&priority,
2142 &num_entries,
2143 &num_groups);
2144 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002145 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2146 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2147 allow_sniffer_and_nic_rx_shared_tir))
2148 return ERR_PTR(-ENOTSUPP);
2149
2150 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2151 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2152 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2153
2154 prio = &dev->flow_db.sniffer[ft_type];
2155 priority = 0;
2156 num_entries = 1;
2157 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002158 }
2159
2160 if (!ns)
2161 return ERR_PTR(-ENOTSUPP);
2162
Maor Gottliebdac388e2017-03-29 06:09:00 +03002163 if (num_entries > max_table_size)
2164 return ERR_PTR(-ENOMEM);
2165
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002166 ft = prio->flow_table;
2167 if (!ft) {
2168 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2169 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002170 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002171 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002172
2173 if (!IS_ERR(ft)) {
2174 prio->refcount = 0;
2175 prio->flow_table = ft;
2176 } else {
2177 err = PTR_ERR(ft);
2178 }
2179 }
2180
2181 return err ? ERR_PTR(err) : prio;
2182}
2183
2184static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2185 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03002186 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002187 struct mlx5_flow_destination *dst)
2188{
2189 struct mlx5_flow_table *ft = ft_prio->flow_table;
2190 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002191 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002192 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002193 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002194 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002195 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002196 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002197 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002198 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002199 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002200
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002201 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002202 return ERR_PTR(-EINVAL);
2203
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002204 spec = mlx5_vzalloc(sizeof(*spec));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002205 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002206 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002207 err = -ENOMEM;
2208 goto free;
2209 }
2210
2211 INIT_LIST_HEAD(&handler->list);
2212
2213 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002214 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002215 spec->match_value,
2216 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002217 if (err < 0)
2218 goto free;
2219
2220 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2221 }
2222
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002223 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002224 if (is_drop) {
2225 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2226 rule_dst = NULL;
2227 dest_num = 0;
2228 } else {
2229 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2230 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2231 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002232
2233 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2234 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2235 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2236 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2237 flow_tag, flow_attr->type);
2238 err = -EINVAL;
2239 goto free;
2240 }
2241 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002242 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002243 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002244 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002245
2246 if (IS_ERR(handler->rule)) {
2247 err = PTR_ERR(handler->rule);
2248 goto free;
2249 }
2250
Maor Gottliebd9d49802016-08-28 14:16:33 +03002251 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002252 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002253
2254 ft_prio->flow_table = ft;
2255free:
2256 if (err)
2257 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002258 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002259 return err ? ERR_PTR(err) : handler;
2260}
2261
Maor Gottlieb35d190112016-03-07 18:51:47 +02002262static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2263 struct mlx5_ib_flow_prio *ft_prio,
2264 struct ib_flow_attr *flow_attr,
2265 struct mlx5_flow_destination *dst)
2266{
2267 struct mlx5_ib_flow_handler *handler_dst = NULL;
2268 struct mlx5_ib_flow_handler *handler = NULL;
2269
2270 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2271 if (!IS_ERR(handler)) {
2272 handler_dst = create_flow_rule(dev, ft_prio,
2273 flow_attr, dst);
2274 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002275 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002276 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002277 kfree(handler);
2278 handler = handler_dst;
2279 } else {
2280 list_add(&handler_dst->list, &handler->list);
2281 }
2282 }
2283
2284 return handler;
2285}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002286enum {
2287 LEFTOVERS_MC,
2288 LEFTOVERS_UC,
2289};
2290
2291static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2292 struct mlx5_ib_flow_prio *ft_prio,
2293 struct ib_flow_attr *flow_attr,
2294 struct mlx5_flow_destination *dst)
2295{
2296 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2297 struct mlx5_ib_flow_handler *handler = NULL;
2298
2299 static struct {
2300 struct ib_flow_attr flow_attr;
2301 struct ib_flow_spec_eth eth_flow;
2302 } leftovers_specs[] = {
2303 [LEFTOVERS_MC] = {
2304 .flow_attr = {
2305 .num_of_specs = 1,
2306 .size = sizeof(leftovers_specs[0])
2307 },
2308 .eth_flow = {
2309 .type = IB_FLOW_SPEC_ETH,
2310 .size = sizeof(struct ib_flow_spec_eth),
2311 .mask = {.dst_mac = {0x1} },
2312 .val = {.dst_mac = {0x1} }
2313 }
2314 },
2315 [LEFTOVERS_UC] = {
2316 .flow_attr = {
2317 .num_of_specs = 1,
2318 .size = sizeof(leftovers_specs[0])
2319 },
2320 .eth_flow = {
2321 .type = IB_FLOW_SPEC_ETH,
2322 .size = sizeof(struct ib_flow_spec_eth),
2323 .mask = {.dst_mac = {0x1} },
2324 .val = {.dst_mac = {} }
2325 }
2326 }
2327 };
2328
2329 handler = create_flow_rule(dev, ft_prio,
2330 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2331 dst);
2332 if (!IS_ERR(handler) &&
2333 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2334 handler_ucast = create_flow_rule(dev, ft_prio,
2335 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2336 dst);
2337 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002338 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002339 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002340 kfree(handler);
2341 handler = handler_ucast;
2342 } else {
2343 list_add(&handler_ucast->list, &handler->list);
2344 }
2345 }
2346
2347 return handler;
2348}
2349
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002350static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2351 struct mlx5_ib_flow_prio *ft_rx,
2352 struct mlx5_ib_flow_prio *ft_tx,
2353 struct mlx5_flow_destination *dst)
2354{
2355 struct mlx5_ib_flow_handler *handler_rx;
2356 struct mlx5_ib_flow_handler *handler_tx;
2357 int err;
2358 static const struct ib_flow_attr flow_attr = {
2359 .num_of_specs = 0,
2360 .size = sizeof(flow_attr)
2361 };
2362
2363 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2364 if (IS_ERR(handler_rx)) {
2365 err = PTR_ERR(handler_rx);
2366 goto err;
2367 }
2368
2369 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2370 if (IS_ERR(handler_tx)) {
2371 err = PTR_ERR(handler_tx);
2372 goto err_tx;
2373 }
2374
2375 list_add(&handler_tx->list, &handler_rx->list);
2376
2377 return handler_rx;
2378
2379err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002380 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002381 ft_rx->refcount--;
2382 kfree(handler_rx);
2383err:
2384 return ERR_PTR(err);
2385}
2386
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002387static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2388 struct ib_flow_attr *flow_attr,
2389 int domain)
2390{
2391 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002392 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002393 struct mlx5_ib_flow_handler *handler = NULL;
2394 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002395 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002396 struct mlx5_ib_flow_prio *ft_prio;
2397 int err;
2398
2399 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002400 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002401
2402 if (domain != IB_FLOW_DOMAIN_USER ||
2403 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002404 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002405 return ERR_PTR(-EINVAL);
2406
2407 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2408 if (!dst)
2409 return ERR_PTR(-ENOMEM);
2410
2411 mutex_lock(&dev->flow_db.lock);
2412
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002413 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002414 if (IS_ERR(ft_prio)) {
2415 err = PTR_ERR(ft_prio);
2416 goto unlock;
2417 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002418 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2419 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2420 if (IS_ERR(ft_prio_tx)) {
2421 err = PTR_ERR(ft_prio_tx);
2422 ft_prio_tx = NULL;
2423 goto destroy_ft;
2424 }
2425 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002426
2427 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002428 if (mqp->flags & MLX5_IB_QP_RSS)
2429 dst->tir_num = mqp->rss_qp.tirn;
2430 else
2431 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002432
2433 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002434 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2435 handler = create_dont_trap_rule(dev, ft_prio,
2436 flow_attr, dst);
2437 } else {
2438 handler = create_flow_rule(dev, ft_prio, flow_attr,
2439 dst);
2440 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002441 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2442 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2443 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2444 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002445 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2446 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002447 } else {
2448 err = -EINVAL;
2449 goto destroy_ft;
2450 }
2451
2452 if (IS_ERR(handler)) {
2453 err = PTR_ERR(handler);
2454 handler = NULL;
2455 goto destroy_ft;
2456 }
2457
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002458 mutex_unlock(&dev->flow_db.lock);
2459 kfree(dst);
2460
2461 return &handler->ibflow;
2462
2463destroy_ft:
2464 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002465 if (ft_prio_tx)
2466 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002467unlock:
2468 mutex_unlock(&dev->flow_db.lock);
2469 kfree(dst);
2470 kfree(handler);
2471 return ERR_PTR(err);
2472}
2473
Eli Cohene126ba92013-07-07 17:25:49 +03002474static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2475{
2476 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2477 int err;
2478
Jack Morgenstein9603b612014-07-28 23:30:22 +03002479 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002480 if (err)
2481 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2482 ibqp->qp_num, gid->raw);
2483
2484 return err;
2485}
2486
2487static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2488{
2489 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2490 int err;
2491
Jack Morgenstein9603b612014-07-28 23:30:22 +03002492 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002493 if (err)
2494 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2495 ibqp->qp_num, gid->raw);
2496
2497 return err;
2498}
2499
2500static int init_node_data(struct mlx5_ib_dev *dev)
2501{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002502 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002503
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002504 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002505 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002506 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002507
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002508 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002509
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002510 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002511}
2512
2513static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2514 char *buf)
2515{
2516 struct mlx5_ib_dev *dev =
2517 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2518
Jack Morgenstein9603b612014-07-28 23:30:22 +03002519 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002520}
2521
2522static ssize_t show_reg_pages(struct device *device,
2523 struct device_attribute *attr, char *buf)
2524{
2525 struct mlx5_ib_dev *dev =
2526 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2527
Haggai Eran6aec21f2014-12-11 17:04:23 +02002528 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002529}
2530
2531static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2532 char *buf)
2533{
2534 struct mlx5_ib_dev *dev =
2535 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002536 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002537}
2538
Eli Cohene126ba92013-07-07 17:25:49 +03002539static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2540 char *buf)
2541{
2542 struct mlx5_ib_dev *dev =
2543 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002544 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002545}
2546
2547static ssize_t show_board(struct device *device, struct device_attribute *attr,
2548 char *buf)
2549{
2550 struct mlx5_ib_dev *dev =
2551 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2552 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002553 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002554}
2555
2556static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002557static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2558static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2559static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2560static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2561
2562static struct device_attribute *mlx5_class_attributes[] = {
2563 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002564 &dev_attr_hca_type,
2565 &dev_attr_board_id,
2566 &dev_attr_fw_pages,
2567 &dev_attr_reg_pages,
2568};
2569
Haggai Eran7722f472016-02-29 15:45:07 +02002570static void pkey_change_handler(struct work_struct *work)
2571{
2572 struct mlx5_ib_port_resources *ports =
2573 container_of(work, struct mlx5_ib_port_resources,
2574 pkey_change_work);
2575
2576 mutex_lock(&ports->devr->mutex);
2577 mlx5_ib_gsi_pkey_change(ports->gsi);
2578 mutex_unlock(&ports->devr->mutex);
2579}
2580
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002581static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2582{
2583 struct mlx5_ib_qp *mqp;
2584 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2585 struct mlx5_core_cq *mcq;
2586 struct list_head cq_armed_list;
2587 unsigned long flags_qp;
2588 unsigned long flags_cq;
2589 unsigned long flags;
2590
2591 INIT_LIST_HEAD(&cq_armed_list);
2592
2593 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2594 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2595 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2596 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2597 if (mqp->sq.tail != mqp->sq.head) {
2598 send_mcq = to_mcq(mqp->ibqp.send_cq);
2599 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2600 if (send_mcq->mcq.comp &&
2601 mqp->ibqp.send_cq->comp_handler) {
2602 if (!send_mcq->mcq.reset_notify_added) {
2603 send_mcq->mcq.reset_notify_added = 1;
2604 list_add_tail(&send_mcq->mcq.reset_notify,
2605 &cq_armed_list);
2606 }
2607 }
2608 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2609 }
2610 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2611 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2612 /* no handling is needed for SRQ */
2613 if (!mqp->ibqp.srq) {
2614 if (mqp->rq.tail != mqp->rq.head) {
2615 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2616 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2617 if (recv_mcq->mcq.comp &&
2618 mqp->ibqp.recv_cq->comp_handler) {
2619 if (!recv_mcq->mcq.reset_notify_added) {
2620 recv_mcq->mcq.reset_notify_added = 1;
2621 list_add_tail(&recv_mcq->mcq.reset_notify,
2622 &cq_armed_list);
2623 }
2624 }
2625 spin_unlock_irqrestore(&recv_mcq->lock,
2626 flags_cq);
2627 }
2628 }
2629 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2630 }
2631 /*At that point all inflight post send were put to be executed as of we
2632 * lock/unlock above locks Now need to arm all involved CQs.
2633 */
2634 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2635 mcq->comp(mcq);
2636 }
2637 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2638}
2639
Jack Morgenstein9603b612014-07-28 23:30:22 +03002640static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002641 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002642{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002643 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002644 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03002645 bool fatal = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002646 u8 port = 0;
2647
2648 switch (event) {
2649 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03002650 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002651 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002652 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03002653 break;
2654
2655 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002656 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002657 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002658 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002659
2660 /* In RoCE, port up/down events are handled in
2661 * mlx5_netdev_event().
2662 */
2663 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2664 IB_LINK_LAYER_ETHERNET)
2665 return;
2666
2667 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2668 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002669 break;
2670
Eli Cohene126ba92013-07-07 17:25:49 +03002671 case MLX5_DEV_EVENT_LID_CHANGE:
2672 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002673 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002674 break;
2675
2676 case MLX5_DEV_EVENT_PKEY_CHANGE:
2677 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002678 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002679
2680 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002681 break;
2682
2683 case MLX5_DEV_EVENT_GUID_CHANGE:
2684 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002685 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002686 break;
2687
2688 case MLX5_DEV_EVENT_CLIENT_REREG:
2689 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002690 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002691 break;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002692 default:
2693 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002694 }
2695
2696 ibev.device = &ibdev->ib_dev;
2697 ibev.element.port_num = port;
2698
Eli Cohena0c84c32013-09-11 16:35:27 +03002699 if (port < 1 || port > ibdev->num_ports) {
2700 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
2701 return;
2702 }
2703
Eli Cohene126ba92013-07-07 17:25:49 +03002704 if (ibdev->ib_active)
2705 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002706
2707 if (fatal)
2708 ibdev->ib_active = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002709}
2710
Maor Gottliebc43f1112017-01-18 14:10:33 +02002711static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2712{
2713 struct mlx5_hca_vport_context vport_ctx;
2714 int err;
2715 int port;
2716
2717 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
2718 dev->mdev->port_caps[port - 1].has_smi = false;
2719 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
2720 MLX5_CAP_PORT_TYPE_IB) {
2721 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
2722 err = mlx5_query_hca_vport_context(dev->mdev, 0,
2723 port, 0,
2724 &vport_ctx);
2725 if (err) {
2726 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2727 port, err);
2728 return err;
2729 }
2730 dev->mdev->port_caps[port - 1].has_smi =
2731 vport_ctx.has_smi;
2732 } else {
2733 dev->mdev->port_caps[port - 1].has_smi = true;
2734 }
2735 }
2736 }
2737 return 0;
2738}
2739
Eli Cohene126ba92013-07-07 17:25:49 +03002740static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2741{
2742 int port;
2743
Saeed Mahameed938fe832015-05-28 22:28:41 +03002744 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002745 mlx5_query_ext_port_caps(dev, port);
2746}
2747
2748static int get_port_caps(struct mlx5_ib_dev *dev)
2749{
2750 struct ib_device_attr *dprops = NULL;
2751 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002752 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002753 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002754 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002755
2756 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2757 if (!pprops)
2758 goto out;
2759
2760 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2761 if (!dprops)
2762 goto out;
2763
Maor Gottliebc43f1112017-01-18 14:10:33 +02002764 err = set_has_smi_cap(dev);
2765 if (err)
2766 goto out;
2767
Matan Barak2528e332015-06-11 16:35:25 +03002768 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002769 if (err) {
2770 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2771 goto out;
2772 }
2773
Saeed Mahameed938fe832015-05-28 22:28:41 +03002774 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Or Gerlitzc4550c62017-01-24 13:02:39 +02002775 memset(pprops, 0, sizeof(*pprops));
Eli Cohene126ba92013-07-07 17:25:49 +03002776 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2777 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002778 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2779 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002780 break;
2781 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002782 dev->mdev->port_caps[port - 1].pkey_table_len =
2783 dprops->max_pkeys;
2784 dev->mdev->port_caps[port - 1].gid_table_len =
2785 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002786 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2787 dprops->max_pkeys, pprops->gid_tbl_len);
2788 }
2789
2790out:
2791 kfree(pprops);
2792 kfree(dprops);
2793
2794 return err;
2795}
2796
2797static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2798{
2799 int err;
2800
2801 err = mlx5_mr_cache_cleanup(dev);
2802 if (err)
2803 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2804
2805 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002806 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002807 ib_dealloc_pd(dev->umrc.pd);
2808}
2809
2810enum {
2811 MAX_UMR_WR = 128,
2812};
2813
2814static int create_umr_res(struct mlx5_ib_dev *dev)
2815{
2816 struct ib_qp_init_attr *init_attr = NULL;
2817 struct ib_qp_attr *attr = NULL;
2818 struct ib_pd *pd;
2819 struct ib_cq *cq;
2820 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002821 int ret;
2822
2823 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2824 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2825 if (!attr || !init_attr) {
2826 ret = -ENOMEM;
2827 goto error_0;
2828 }
2829
Christoph Hellwiged082d32016-09-05 12:56:17 +02002830 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002831 if (IS_ERR(pd)) {
2832 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2833 ret = PTR_ERR(pd);
2834 goto error_0;
2835 }
2836
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002837 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03002838 if (IS_ERR(cq)) {
2839 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
2840 ret = PTR_ERR(cq);
2841 goto error_2;
2842 }
Eli Cohene126ba92013-07-07 17:25:49 +03002843
2844 init_attr->send_cq = cq;
2845 init_attr->recv_cq = cq;
2846 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
2847 init_attr->cap.max_send_wr = MAX_UMR_WR;
2848 init_attr->cap.max_send_sge = 1;
2849 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
2850 init_attr->port_num = 1;
2851 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
2852 if (IS_ERR(qp)) {
2853 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
2854 ret = PTR_ERR(qp);
2855 goto error_3;
2856 }
2857 qp->device = &dev->ib_dev;
2858 qp->real_qp = qp;
2859 qp->uobject = NULL;
2860 qp->qp_type = MLX5_IB_QPT_REG_UMR;
2861
2862 attr->qp_state = IB_QPS_INIT;
2863 attr->port_num = 1;
2864 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
2865 IB_QP_PORT, NULL);
2866 if (ret) {
2867 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
2868 goto error_4;
2869 }
2870
2871 memset(attr, 0, sizeof(*attr));
2872 attr->qp_state = IB_QPS_RTR;
2873 attr->path_mtu = IB_MTU_256;
2874
2875 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2876 if (ret) {
2877 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
2878 goto error_4;
2879 }
2880
2881 memset(attr, 0, sizeof(*attr));
2882 attr->qp_state = IB_QPS_RTS;
2883 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2884 if (ret) {
2885 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
2886 goto error_4;
2887 }
2888
2889 dev->umrc.qp = qp;
2890 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03002891 dev->umrc.pd = pd;
2892
2893 sema_init(&dev->umrc.sem, MAX_UMR_WR);
2894 ret = mlx5_mr_cache_init(dev);
2895 if (ret) {
2896 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
2897 goto error_4;
2898 }
2899
2900 kfree(attr);
2901 kfree(init_attr);
2902
2903 return 0;
2904
2905error_4:
2906 mlx5_ib_destroy_qp(qp);
2907
2908error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002909 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002910
2911error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03002912 ib_dealloc_pd(pd);
2913
2914error_0:
2915 kfree(attr);
2916 kfree(init_attr);
2917 return ret;
2918}
2919
2920static int create_dev_resources(struct mlx5_ib_resources *devr)
2921{
2922 struct ib_srq_init_attr attr;
2923 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002924 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02002925 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03002926 int ret = 0;
2927
2928 dev = container_of(devr, struct mlx5_ib_dev, devr);
2929
Haggai Erand16e91d2016-02-29 15:45:05 +02002930 mutex_init(&devr->mutex);
2931
Eli Cohene126ba92013-07-07 17:25:49 +03002932 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
2933 if (IS_ERR(devr->p0)) {
2934 ret = PTR_ERR(devr->p0);
2935 goto error0;
2936 }
2937 devr->p0->device = &dev->ib_dev;
2938 devr->p0->uobject = NULL;
2939 atomic_set(&devr->p0->usecnt, 0);
2940
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002941 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002942 if (IS_ERR(devr->c0)) {
2943 ret = PTR_ERR(devr->c0);
2944 goto error1;
2945 }
2946 devr->c0->device = &dev->ib_dev;
2947 devr->c0->uobject = NULL;
2948 devr->c0->comp_handler = NULL;
2949 devr->c0->event_handler = NULL;
2950 devr->c0->cq_context = NULL;
2951 atomic_set(&devr->c0->usecnt, 0);
2952
2953 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2954 if (IS_ERR(devr->x0)) {
2955 ret = PTR_ERR(devr->x0);
2956 goto error2;
2957 }
2958 devr->x0->device = &dev->ib_dev;
2959 devr->x0->inode = NULL;
2960 atomic_set(&devr->x0->usecnt, 0);
2961 mutex_init(&devr->x0->tgt_qp_mutex);
2962 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
2963
2964 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2965 if (IS_ERR(devr->x1)) {
2966 ret = PTR_ERR(devr->x1);
2967 goto error3;
2968 }
2969 devr->x1->device = &dev->ib_dev;
2970 devr->x1->inode = NULL;
2971 atomic_set(&devr->x1->usecnt, 0);
2972 mutex_init(&devr->x1->tgt_qp_mutex);
2973 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
2974
2975 memset(&attr, 0, sizeof(attr));
2976 attr.attr.max_sge = 1;
2977 attr.attr.max_wr = 1;
2978 attr.srq_type = IB_SRQT_XRC;
2979 attr.ext.xrc.cq = devr->c0;
2980 attr.ext.xrc.xrcd = devr->x0;
2981
2982 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2983 if (IS_ERR(devr->s0)) {
2984 ret = PTR_ERR(devr->s0);
2985 goto error4;
2986 }
2987 devr->s0->device = &dev->ib_dev;
2988 devr->s0->pd = devr->p0;
2989 devr->s0->uobject = NULL;
2990 devr->s0->event_handler = NULL;
2991 devr->s0->srq_context = NULL;
2992 devr->s0->srq_type = IB_SRQT_XRC;
2993 devr->s0->ext.xrc.xrcd = devr->x0;
2994 devr->s0->ext.xrc.cq = devr->c0;
2995 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
2996 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
2997 atomic_inc(&devr->p0->usecnt);
2998 atomic_set(&devr->s0->usecnt, 0);
2999
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003000 memset(&attr, 0, sizeof(attr));
3001 attr.attr.max_sge = 1;
3002 attr.attr.max_wr = 1;
3003 attr.srq_type = IB_SRQT_BASIC;
3004 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3005 if (IS_ERR(devr->s1)) {
3006 ret = PTR_ERR(devr->s1);
3007 goto error5;
3008 }
3009 devr->s1->device = &dev->ib_dev;
3010 devr->s1->pd = devr->p0;
3011 devr->s1->uobject = NULL;
3012 devr->s1->event_handler = NULL;
3013 devr->s1->srq_context = NULL;
3014 devr->s1->srq_type = IB_SRQT_BASIC;
3015 devr->s1->ext.xrc.cq = devr->c0;
3016 atomic_inc(&devr->p0->usecnt);
3017 atomic_set(&devr->s0->usecnt, 0);
3018
Haggai Eran7722f472016-02-29 15:45:07 +02003019 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3020 INIT_WORK(&devr->ports[port].pkey_change_work,
3021 pkey_change_handler);
3022 devr->ports[port].devr = devr;
3023 }
3024
Eli Cohene126ba92013-07-07 17:25:49 +03003025 return 0;
3026
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003027error5:
3028 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003029error4:
3030 mlx5_ib_dealloc_xrcd(devr->x1);
3031error3:
3032 mlx5_ib_dealloc_xrcd(devr->x0);
3033error2:
3034 mlx5_ib_destroy_cq(devr->c0);
3035error1:
3036 mlx5_ib_dealloc_pd(devr->p0);
3037error0:
3038 return ret;
3039}
3040
3041static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3042{
Haggai Eran7722f472016-02-29 15:45:07 +02003043 struct mlx5_ib_dev *dev =
3044 container_of(devr, struct mlx5_ib_dev, devr);
3045 int port;
3046
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003047 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003048 mlx5_ib_destroy_srq(devr->s0);
3049 mlx5_ib_dealloc_xrcd(devr->x0);
3050 mlx5_ib_dealloc_xrcd(devr->x1);
3051 mlx5_ib_destroy_cq(devr->c0);
3052 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003053
3054 /* Make sure no change P_Key work items are still executing */
3055 for (port = 0; port < dev->num_ports; ++port)
3056 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003057}
3058
Achiad Shochate53505a2015-12-23 18:47:25 +02003059static u32 get_core_cap_flags(struct ib_device *ibdev)
3060{
3061 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3062 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3063 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3064 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3065 u32 ret = 0;
3066
3067 if (ll == IB_LINK_LAYER_INFINIBAND)
3068 return RDMA_CORE_PORT_IBA_IB;
3069
Or Gerlitz72cd5712017-01-24 13:02:36 +02003070 ret = RDMA_CORE_PORT_RAW_PACKET;
3071
Achiad Shochate53505a2015-12-23 18:47:25 +02003072 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003073 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003074
3075 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003076 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003077
3078 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3079 ret |= RDMA_CORE_PORT_IBA_ROCE;
3080
3081 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3082 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3083
3084 return ret;
3085}
3086
Ira Weiny77386132015-05-13 20:02:58 -04003087static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3088 struct ib_port_immutable *immutable)
3089{
3090 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003091 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3092 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003093 int err;
3094
Or Gerlitzc4550c62017-01-24 13:02:39 +02003095 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3096
3097 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003098 if (err)
3099 return err;
3100
3101 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3102 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003103 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003104 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3105 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003106
3107 return 0;
3108}
3109
Ira Weinyc7342822016-06-15 02:22:01 -04003110static void get_dev_fw_str(struct ib_device *ibdev, char *str,
3111 size_t str_len)
3112{
3113 struct mlx5_ib_dev *dev =
3114 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
3115 snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
3116 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
3117}
3118
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003119static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003120{
3121 struct mlx5_core_dev *mdev = dev->mdev;
3122 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3123 MLX5_FLOW_NAMESPACE_LAG);
3124 struct mlx5_flow_table *ft;
3125 int err;
3126
3127 if (!ns || !mlx5_lag_is_active(mdev))
3128 return 0;
3129
3130 err = mlx5_cmd_create_vport_lag(mdev);
3131 if (err)
3132 return err;
3133
3134 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3135 if (IS_ERR(ft)) {
3136 err = PTR_ERR(ft);
3137 goto err_destroy_vport_lag;
3138 }
3139
3140 dev->flow_db.lag_demux_ft = ft;
3141 return 0;
3142
3143err_destroy_vport_lag:
3144 mlx5_cmd_destroy_vport_lag(mdev);
3145 return err;
3146}
3147
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003148static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003149{
3150 struct mlx5_core_dev *mdev = dev->mdev;
3151
3152 if (dev->flow_db.lag_demux_ft) {
3153 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3154 dev->flow_db.lag_demux_ft = NULL;
3155
3156 mlx5_cmd_destroy_vport_lag(mdev);
3157 }
3158}
3159
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003160static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003161{
Achiad Shochate53505a2015-12-23 18:47:25 +02003162 int err;
3163
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003164 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02003165 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003166 if (err) {
3167 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003168 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003169 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003170
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003171 return 0;
3172}
Achiad Shochate53505a2015-12-23 18:47:25 +02003173
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003174static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003175{
3176 if (dev->roce.nb.notifier_call) {
3177 unregister_netdevice_notifier(&dev->roce.nb);
3178 dev->roce.nb.notifier_call = NULL;
3179 }
3180}
3181
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003182static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003183{
Eli Cohene126ba92013-07-07 17:25:49 +03003184 int err;
3185
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003186 err = mlx5_add_netdev_notifier(dev);
3187 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003188 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003189
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003190 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3191 err = mlx5_nic_vport_enable_roce(dev->mdev);
3192 if (err)
3193 goto err_unregister_netdevice_notifier;
3194 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003195
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003196 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003197 if (err)
3198 goto err_disable_roce;
3199
Achiad Shochate53505a2015-12-23 18:47:25 +02003200 return 0;
3201
Aviv Heller9ef9c642016-09-18 20:48:01 +03003202err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003203 if (MLX5_CAP_GEN(dev->mdev, roce))
3204 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003205
Achiad Shochate53505a2015-12-23 18:47:25 +02003206err_unregister_netdevice_notifier:
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003207 mlx5_remove_netdev_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003208 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003209}
3210
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003211static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003212{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003213 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003214 if (MLX5_CAP_GEN(dev->mdev, roce))
3215 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003216}
3217
Parav Pandite1f24a72017-04-16 07:29:29 +03003218struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003219 const char *name;
3220 size_t offset;
3221};
3222
3223#define INIT_Q_COUNTER(_name) \
3224 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3225
Parav Pandite1f24a72017-04-16 07:29:29 +03003226static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003227 INIT_Q_COUNTER(rx_write_requests),
3228 INIT_Q_COUNTER(rx_read_requests),
3229 INIT_Q_COUNTER(rx_atomic_requests),
3230 INIT_Q_COUNTER(out_of_buffer),
3231};
3232
Parav Pandite1f24a72017-04-16 07:29:29 +03003233static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003234 INIT_Q_COUNTER(out_of_sequence),
3235};
3236
Parav Pandite1f24a72017-04-16 07:29:29 +03003237static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003238 INIT_Q_COUNTER(duplicate_request),
3239 INIT_Q_COUNTER(rnr_nak_retry_err),
3240 INIT_Q_COUNTER(packet_seq_err),
3241 INIT_Q_COUNTER(implied_nak_seq_err),
3242 INIT_Q_COUNTER(local_ack_timeout_err),
3243};
3244
Parav Pandite1f24a72017-04-16 07:29:29 +03003245#define INIT_CONG_COUNTER(_name) \
3246 { .name = #_name, .offset = \
3247 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3248
3249static const struct mlx5_ib_counter cong_cnts[] = {
3250 INIT_CONG_COUNTER(rp_cnp_ignored),
3251 INIT_CONG_COUNTER(rp_cnp_handled),
3252 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3253 INIT_CONG_COUNTER(np_cnp_sent),
3254};
3255
3256static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003257{
3258 unsigned int i;
3259
Kamal Heib7c16f472017-01-18 15:25:09 +02003260 for (i = 0; i < dev->num_ports; i++) {
Mark Bloch0837e862016-06-17 15:10:55 +03003261 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003262 dev->port[i].cnts.set_id);
3263 kfree(dev->port[i].cnts.names);
3264 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003265 }
3266}
3267
Parav Pandite1f24a72017-04-16 07:29:29 +03003268static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3269 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003270{
3271 u32 num_counters;
3272
3273 num_counters = ARRAY_SIZE(basic_q_cnts);
3274
3275 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3276 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3277
3278 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3279 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandite1f24a72017-04-16 07:29:29 +03003280 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003281
Parav Pandite1f24a72017-04-16 07:29:29 +03003282 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3283 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3284 num_counters += ARRAY_SIZE(cong_cnts);
3285 }
3286
3287 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3288 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003289 return -ENOMEM;
3290
Parav Pandite1f24a72017-04-16 07:29:29 +03003291 cnts->offsets = kcalloc(num_counters,
3292 sizeof(cnts->offsets), GFP_KERNEL);
3293 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003294 goto err_names;
3295
Kamal Heib7c16f472017-01-18 15:25:09 +02003296 return 0;
3297
3298err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003299 kfree(cnts->names);
Kamal Heib7c16f472017-01-18 15:25:09 +02003300 return -ENOMEM;
3301}
3302
Parav Pandite1f24a72017-04-16 07:29:29 +03003303static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3304 const char **names,
3305 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003306{
3307 int i;
3308 int j = 0;
3309
3310 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3311 names[j] = basic_q_cnts[i].name;
3312 offsets[j] = basic_q_cnts[i].offset;
3313 }
3314
3315 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3316 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3317 names[j] = out_of_seq_q_cnts[i].name;
3318 offsets[j] = out_of_seq_q_cnts[i].offset;
3319 }
3320 }
3321
3322 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3323 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3324 names[j] = retrans_q_cnts[i].name;
3325 offsets[j] = retrans_q_cnts[i].offset;
3326 }
3327 }
Parav Pandite1f24a72017-04-16 07:29:29 +03003328
3329 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3330 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
3331 names[j] = cong_cnts[i].name;
3332 offsets[j] = cong_cnts[i].offset;
3333 }
3334 }
Mark Bloch0837e862016-06-17 15:10:55 +03003335}
3336
Parav Pandite1f24a72017-04-16 07:29:29 +03003337static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003338{
3339 int i;
3340 int ret;
3341
3342 for (i = 0; i < dev->num_ports; i++) {
Kamal Heib7c16f472017-01-18 15:25:09 +02003343 struct mlx5_ib_port *port = &dev->port[i];
3344
Mark Bloch0837e862016-06-17 15:10:55 +03003345 ret = mlx5_core_alloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003346 &port->cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003347 if (ret) {
3348 mlx5_ib_warn(dev,
3349 "couldn't allocate queue counter for port %d, err %d\n",
3350 i + 1, ret);
3351 goto dealloc_counters;
3352 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003353
Parav Pandite1f24a72017-04-16 07:29:29 +03003354 ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
Kamal Heib7c16f472017-01-18 15:25:09 +02003355 if (ret)
3356 goto dealloc_counters;
3357
Parav Pandite1f24a72017-04-16 07:29:29 +03003358 mlx5_ib_fill_counters(dev, port->cnts.names,
3359 port->cnts.offsets);
Mark Bloch0837e862016-06-17 15:10:55 +03003360 }
3361
3362 return 0;
3363
3364dealloc_counters:
3365 while (--i >= 0)
3366 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003367 dev->port[i].cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003368
3369 return ret;
3370}
3371
Mark Bloch0ad17a82016-06-17 15:10:56 +03003372static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
3373 u8 port_num)
3374{
Kamal Heib7c16f472017-01-18 15:25:09 +02003375 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3376 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03003377
3378 /* We support only per port stats */
3379 if (port_num == 0)
3380 return NULL;
3381
Parav Pandite1f24a72017-04-16 07:29:29 +03003382 return rdma_alloc_hw_stats_struct(port->cnts.names,
3383 port->cnts.num_q_counters +
3384 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03003385 RDMA_HW_STATS_DEFAULT_LIFESPAN);
3386}
3387
Parav Pandite1f24a72017-04-16 07:29:29 +03003388static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
3389 struct mlx5_ib_port *port,
3390 struct rdma_hw_stats *stats)
3391{
3392 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
3393 void *out;
3394 __be32 val;
3395 int ret, i;
3396
3397 out = mlx5_vzalloc(outlen);
3398 if (!out)
3399 return -ENOMEM;
3400
3401 ret = mlx5_core_query_q_counter(dev->mdev,
3402 port->cnts.set_id, 0,
3403 out, outlen);
3404 if (ret)
3405 goto free;
3406
3407 for (i = 0; i < port->cnts.num_q_counters; i++) {
3408 val = *(__be32 *)(out + port->cnts.offsets[i]);
3409 stats->value[i] = (u64)be32_to_cpu(val);
3410 }
3411
3412free:
3413 kvfree(out);
3414 return ret;
3415}
3416
3417static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
3418 struct mlx5_ib_port *port,
3419 struct rdma_hw_stats *stats)
3420{
3421 int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
3422 void *out;
3423 int ret, i;
3424 int offset = port->cnts.num_q_counters;
3425
3426 out = mlx5_vzalloc(outlen);
3427 if (!out)
3428 return -ENOMEM;
3429
3430 ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
3431 if (ret)
3432 goto free;
3433
3434 for (i = 0; i < port->cnts.num_cong_counters; i++) {
3435 stats->value[i + offset] =
3436 be64_to_cpup((__be64 *)(out +
3437 port->cnts.offsets[i + offset]));
3438 }
3439
3440free:
3441 kvfree(out);
3442 return ret;
3443}
3444
Mark Bloch0ad17a82016-06-17 15:10:56 +03003445static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
3446 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02003447 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03003448{
3449 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02003450 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Parav Pandite1f24a72017-04-16 07:29:29 +03003451 int ret, num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003452
Kamal Heib7c16f472017-01-18 15:25:09 +02003453 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03003454 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003455
Parav Pandite1f24a72017-04-16 07:29:29 +03003456 ret = mlx5_ib_query_q_counters(dev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03003457 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03003458 return ret;
3459 num_counters = port->cnts.num_q_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003460
Parav Pandite1f24a72017-04-16 07:29:29 +03003461 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3462 ret = mlx5_ib_query_cong_counters(dev, port, stats);
3463 if (ret)
3464 return ret;
3465 num_counters += port->cnts.num_cong_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003466 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003467
Parav Pandite1f24a72017-04-16 07:29:29 +03003468 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003469}
3470
Jack Morgenstein9603b612014-07-28 23:30:22 +03003471static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03003472{
Eli Cohene126ba92013-07-07 17:25:49 +03003473 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003474 enum rdma_link_layer ll;
3475 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03003476 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03003477 int err;
3478 int i;
3479
Achiad Shochatebd61f62015-12-23 18:47:16 +02003480 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
3481 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
3482
Eli Cohene126ba92013-07-07 17:25:49 +03003483 printk_once(KERN_INFO "%s", mlx5_version);
3484
3485 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
3486 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03003487 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003488
Jack Morgenstein9603b612014-07-28 23:30:22 +03003489 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003490
Mark Bloch0837e862016-06-17 15:10:55 +03003491 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
3492 GFP_KERNEL);
3493 if (!dev->port)
3494 goto err_dealloc;
3495
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003496 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003497 err = get_port_caps(dev);
3498 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003499 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003500
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003501 if (mlx5_use_mad_ifc(dev))
3502 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003503
Aviv Heller4babcf92016-09-18 20:48:03 +03003504 if (!mlx5_lag_is_active(mdev))
3505 name = "mlx5_%d";
3506 else
3507 name = "mlx5_bond_%d";
3508
3509 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003510 dev->ib_dev.owner = THIS_MODULE;
3511 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003512 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003513 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003514 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003515 dev->ib_dev.num_comp_vectors =
3516 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08003517 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003518
3519 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3520 dev->ib_dev.uverbs_cmd_mask =
3521 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3522 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3523 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3524 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3525 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02003526 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
3527 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03003528 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003529 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003530 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3531 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3532 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3533 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3534 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3535 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3536 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3537 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3538 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3539 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3540 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3541 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3542 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3543 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3544 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3545 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3546 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003547 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003548 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3549 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02003550 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
3551 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003552
3553 dev->ib_dev.query_device = mlx5_ib_query_device;
3554 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003555 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003556 if (ll == IB_LINK_LAYER_ETHERNET)
3557 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003558 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003559 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3560 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003561 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3562 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3563 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3564 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3565 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3566 dev->ib_dev.mmap = mlx5_ib_mmap;
3567 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3568 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3569 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3570 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3571 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3572 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3573 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3574 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3575 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3576 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3577 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3578 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3579 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3580 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3581 dev->ib_dev.post_send = mlx5_ib_post_send;
3582 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3583 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3584 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3585 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3586 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3587 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3588 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3589 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3590 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003591 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003592 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3593 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3594 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3595 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003596 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003597 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003598 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003599 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003600 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Eli Coheneff901d2016-03-11 22:58:42 +02003601 if (mlx5_core_is_pf(mdev)) {
3602 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3603 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3604 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3605 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3606 }
Eli Cohene126ba92013-07-07 17:25:49 +03003607
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003608 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3609
Saeed Mahameed938fe832015-05-28 22:28:41 +03003610 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003611
Matan Barakd2370e02016-02-29 18:05:30 +02003612 if (MLX5_CAP_GEN(mdev, imaicl)) {
3613 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3614 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3615 dev->ib_dev.uverbs_cmd_mask |=
3616 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3617 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3618 }
3619
Kamal Heib7c16f472017-01-18 15:25:09 +02003620 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Mark Bloch0ad17a82016-06-17 15:10:56 +03003621 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3622 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3623 }
3624
Saeed Mahameed938fe832015-05-28 22:28:41 +03003625 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003626 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3627 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3628 dev->ib_dev.uverbs_cmd_mask |=
3629 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3630 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3631 }
3632
Linus Torvalds048ccca2016-01-23 18:45:06 -08003633 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003634 IB_LINK_LAYER_ETHERNET) {
3635 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3636 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
Yishai Hadas79b20a62016-05-23 15:20:50 +03003637 dev->ib_dev.create_wq = mlx5_ib_create_wq;
3638 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
3639 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03003640 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
3641 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003642 dev->ib_dev.uverbs_ex_cmd_mask |=
3643 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
Yishai Hadas79b20a62016-05-23 15:20:50 +03003644 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
3645 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
3646 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03003647 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
3648 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
3649 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003650 }
Eli Cohene126ba92013-07-07 17:25:49 +03003651 err = init_node_data(dev);
3652 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03003653 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003654
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003655 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003656 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003657 INIT_LIST_HEAD(&dev->qp_list);
3658 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003659
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003660 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003661 err = mlx5_enable_eth(dev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003662 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03003663 goto err_free_port;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003664 }
3665
Eli Cohene126ba92013-07-07 17:25:49 +03003666 err = create_dev_resources(&dev->devr);
3667 if (err)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003668 goto err_disable_eth;
Eli Cohene126ba92013-07-07 17:25:49 +03003669
Haggai Eran6aec21f2014-12-11 17:04:23 +02003670 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08003671 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003672 goto err_rsrc;
3673
Kamal Heib45bded22017-01-18 14:10:32 +02003674 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Parav Pandite1f24a72017-04-16 07:29:29 +03003675 err = mlx5_ib_alloc_counters(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02003676 if (err)
3677 goto err_odp;
3678 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02003679
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003680 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
3681 if (!dev->mdev->priv.uar)
Parav Pandite1f24a72017-04-16 07:29:29 +03003682 goto err_cnt;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003683
3684 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
3685 if (err)
3686 goto err_uar_page;
3687
3688 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
3689 if (err)
3690 goto err_bfreg;
3691
Mark Bloch0837e862016-06-17 15:10:55 +03003692 err = ib_register_device(&dev->ib_dev, NULL);
3693 if (err)
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003694 goto err_fp_bfreg;
Mark Bloch0837e862016-06-17 15:10:55 +03003695
Eli Cohene126ba92013-07-07 17:25:49 +03003696 err = create_umr_res(dev);
3697 if (err)
3698 goto err_dev;
3699
3700 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08003701 err = device_create_file(&dev->ib_dev.dev,
3702 mlx5_class_attributes[i]);
3703 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003704 goto err_umrc;
3705 }
3706
3707 dev->ib_active = true;
3708
Jack Morgenstein9603b612014-07-28 23:30:22 +03003709 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003710
3711err_umrc:
3712 destroy_umrc_res(dev);
3713
3714err_dev:
3715 ib_unregister_device(&dev->ib_dev);
3716
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003717err_fp_bfreg:
3718 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
3719
3720err_bfreg:
3721 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
3722
3723err_uar_page:
3724 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
3725
Parav Pandite1f24a72017-04-16 07:29:29 +03003726err_cnt:
Kamal Heib45bded22017-01-18 14:10:32 +02003727 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03003728 mlx5_ib_dealloc_counters(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003729
Haggai Eran6aec21f2014-12-11 17:04:23 +02003730err_odp:
3731 mlx5_ib_odp_remove_one(dev);
3732
Eli Cohene126ba92013-07-07 17:25:49 +03003733err_rsrc:
3734 destroy_dev_resources(&dev->devr);
3735
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003736err_disable_eth:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003737 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003738 mlx5_disable_eth(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003739 mlx5_remove_netdev_notifier(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003740 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003741
Mark Bloch0837e862016-06-17 15:10:55 +03003742err_free_port:
3743 kfree(dev->port);
3744
Jack Morgenstein9603b612014-07-28 23:30:22 +03003745err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03003746 ib_dealloc_device((struct ib_device *)dev);
3747
Jack Morgenstein9603b612014-07-28 23:30:22 +03003748 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003749}
3750
Jack Morgenstein9603b612014-07-28 23:30:22 +03003751static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03003752{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003753 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003754 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003755
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003756 mlx5_remove_netdev_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003757 ib_unregister_device(&dev->ib_dev);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003758 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
3759 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
3760 mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
Kamal Heib45bded22017-01-18 14:10:32 +02003761 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03003762 mlx5_ib_dealloc_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03003763 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003764 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003765 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003766 if (ll == IB_LINK_LAYER_ETHERNET)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003767 mlx5_disable_eth(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003768 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03003769 ib_dealloc_device(&dev->ib_dev);
3770}
3771
Jack Morgenstein9603b612014-07-28 23:30:22 +03003772static struct mlx5_interface mlx5_ib_interface = {
3773 .add = mlx5_ib_add,
3774 .remove = mlx5_ib_remove,
3775 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02003776#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
3777 .pfault = mlx5_ib_pfault,
3778#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03003779 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03003780};
3781
3782static int __init mlx5_ib_init(void)
3783{
Haggai Eran6aec21f2014-12-11 17:04:23 +02003784 int err;
3785
Artemy Kovalyov81713d32017-01-18 16:58:11 +02003786 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03003787
Haggai Eran6aec21f2014-12-11 17:04:23 +02003788 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003789
3790 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003791}
3792
3793static void __exit mlx5_ib_cleanup(void)
3794{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003795 mlx5_unregister_interface(&mlx5_ib_interface);
Eli Cohene126ba92013-07-07 17:25:49 +03003796}
3797
3798module_init(mlx5_ib_init);
3799module_exit(mlx5_ib_cleanup);