blob: dd9ab36a039b9613959832c7588e15254e138da9 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Ben Widawsky40521052012-06-04 14:42:43 -070093/* This is a HW constraint. The value below is the largest known requirement
94 * I've seen in a spec to date, and that was a workaround for a non-shipping
95 * part. It should be safe to decrease this, but it's more future proof as is.
96 */
Ben Widawskyb731d332013-12-06 14:10:59 -080097#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070099
Ben Widawskyb731d332013-12-06 14:10:59 -0800100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
Ben Widawsky254f9652012-06-04 14:42:42 -0700108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700120 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700121 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700122 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700125 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
Mika Kuoppaladce32712013-04-30 13:30:33 +0300136void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700137{
Oscar Mateo273497e2014-05-22 14:13:37 +0100138 struct intel_context *ctx = container_of(ctx_ref,
Daniel Vetterae6c4802014-08-06 15:04:53 +0200139 typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700140
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000141 trace_i915_context_free(ctx);
142
Daniel Vetterae6c4802014-08-06 15:04:53 +0200143 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100144 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Ben Widawsky2f295792014-07-01 11:17:47 -0700148 if (ctx->legacy_hw_ctx.rcs_state)
149 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800150 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700151 kfree(ctx);
152}
153
Oscar Mateo8c8579172014-07-24 17:04:14 +0100154struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100155i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
156{
157 struct drm_i915_gem_object *obj;
158 int ret;
159
160 obj = i915_gem_alloc_object(dev, size);
161 if (obj == NULL)
162 return ERR_PTR(-ENOMEM);
163
164 /*
165 * Try to make the context utilize L3 as well as LLC.
166 *
167 * On VLV we don't have L3 controls in the PTEs so we
168 * shouldn't touch the cache level, especially as that
169 * would make the object snooped which might have a
170 * negative performance impact.
171 */
172 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
173 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
174 /* Failure shouldn't ever happen this early */
175 if (WARN_ON(ret)) {
176 drm_gem_object_unreference(&obj->base);
177 return ERR_PTR(ret);
178 }
179 }
180
181 return obj;
182}
183
Oscar Mateo273497e2014-05-22 14:13:37 +0100184static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800185__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200186 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100189 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800190 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700191
Ben Widawskyf94982b2012-11-10 10:56:04 -0800192 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700193 if (ctx == NULL)
194 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700195
Mika Kuoppaladce32712013-04-30 13:30:33 +0300196 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700197 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700198
Chris Wilson691e6412014-04-09 09:07:36 +0100199 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100200 struct drm_i915_gem_object *obj =
201 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
202 if (IS_ERR(obj)) {
203 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100204 goto err_out;
205 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100206 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100207 }
208
209 /* Default context will never have a file_priv */
210 if (file_priv != NULL) {
211 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100212 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100213 if (ret < 0)
214 goto err_out;
215 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100216 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300217
218 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100219 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700220 /* NB: Mark all slices as needing a remap so that when the context first
221 * loads it will restore whatever remap state already exists. If there
222 * is no remap info, it will be a NOP. */
223 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700224
Chris Wilson676fa572014-12-24 08:13:39 -0800225 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
226
Ben Widawsky146937e2012-06-29 10:30:39 -0700227 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700228
229err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300230 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700231 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700232}
233
Ben Widawsky254f9652012-06-04 14:42:42 -0700234/**
235 * The default context needs to exist per ring that uses contexts. It stores the
236 * context state of the GPU for applications that don't utilize HW contexts, as
237 * well as an idle case.
238 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100239static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800240i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200241 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700242{
Chris Wilson42c3b602014-01-23 19:40:02 +0000243 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100244 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800245 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700246
Ben Widawskyb731d332013-12-06 14:10:59 -0800247 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700248
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800249 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700250 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800251 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700252
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100253 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000254 /* We may need to do things with the shrinker which
255 * require us to immediately switch back to the default
256 * context. This can cause a problem as pinning the
257 * default context also requires GTT space which may not
258 * be available. To avoid this we always pin the default
259 * context.
260 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100261 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100262 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000263 if (ret) {
264 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
265 goto err_destroy;
266 }
267 }
268
Daniel Vetterd624d862014-08-06 15:04:54 +0200269 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200270 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800271
272 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800273 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
274 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800275 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000276 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200277 }
278
279 ctx->ppgtt = ppgtt;
280 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800281
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000282 trace_i915_context_create(ctx);
283
Ben Widawskya45d0f62013-12-06 14:11:05 -0800284 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100285
Chris Wilson42c3b602014-01-23 19:40:02 +0000286err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100287 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
288 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100289err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300290 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800291 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700292}
293
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800294void i915_gem_context_reset(struct drm_device *dev)
295{
296 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800297 int i;
298
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000299 if (i915.enable_execlists) {
300 struct intel_context *ctx;
301
302 list_for_each_entry(ctx, &dev_priv->context_list, link) {
303 intel_lr_context_reset(dev, ctx);
304 }
305
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100306 return;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000307 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100308
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800309 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100310 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100311 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800312
McAulay, Alistair6689c162014-08-15 18:51:35 +0100313 if (lctx) {
314 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
315 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800316
McAulay, Alistair6689c162014-08-15 18:51:35 +0100317 i915_gem_context_unreference(lctx);
318 ring->last_context = NULL;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800319 }
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800320 }
321}
322
Ben Widawsky8245be32013-11-06 13:56:29 -0200323int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100326 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800327 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700328
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800329 /* Init should only be called once per module load. Eventually the
330 * restriction on the context_disabled check can be loosened. */
331 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200332 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700333
Oscar Mateoede7d422014-07-24 17:04:12 +0100334 if (i915.enable_execlists) {
335 /* NB: intentionally left blank. We will allocate our own
336 * backing objects as we need them, thank you very much */
337 dev_priv->hw_context_size = 0;
338 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100339 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
340 if (dev_priv->hw_context_size > (1<<20)) {
341 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
342 dev_priv->hw_context_size);
343 dev_priv->hw_context_size = 0;
344 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700345 }
346
Daniel Vetterd624d862014-08-06 15:04:54 +0200347 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100348 if (IS_ERR(ctx)) {
349 DRM_ERROR("Failed to create default global context (error %ld)\n",
350 PTR_ERR(ctx));
351 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700352 }
353
Oscar Mateoede7d422014-07-24 17:04:12 +0100354 for (i = 0; i < I915_NUM_RINGS; i++) {
355 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800356
Oscar Mateoede7d422014-07-24 17:04:12 +0100357 /* NB: RCS will hold a ref for all rings */
358 ring->default_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100359 }
360
361 DRM_DEBUG_DRIVER("%s context support initialized\n",
362 i915.enable_execlists ? "LR" :
363 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200364 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700365}
366
367void i915_gem_context_fini(struct drm_device *dev)
368{
369 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100370 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800371 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700372
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100373 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100374 /* The only known way to stop the gpu from accessing the hw context is
375 * to reset it. Do this as the very last operation to avoid confusing
376 * other code, leading to spurious errors. */
377 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700378
Chris Wilson691e6412014-04-09 09:07:36 +0100379 /* When default context is created and switched to, base object refcount
380 * will be 2 (+1 from object creation and +1 from do_switch()).
381 * i915_gem_context_fini() will be called after gpu_idle() has switched
382 * to default context. So we need to unreference the base object once
383 * to offset the do_switch part, so that i915_gem_context_unreference()
384 * can then free the base object correctly. */
385 WARN_ON(!dev_priv->ring[RCS].last_context);
386 if (dev_priv->ring[RCS].last_context == dctx) {
387 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100388 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
389 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100390 i915_gem_context_unreference(dctx);
391 dev_priv->ring[RCS].last_context = NULL;
392 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100393
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100394 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800395 }
396
397 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100398 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800399
400 if (ring->last_context)
401 i915_gem_context_unreference(ring->last_context);
402
403 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800404 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700405 }
406
Mika Kuoppaladce32712013-04-30 13:30:33 +0300407 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700408}
409
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800410int i915_gem_context_enable(struct drm_i915_private *dev_priv)
411{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100412 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800413 int ret, i;
414
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800415 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800416
Thomas Daniele7778be2014-12-02 12:50:48 +0000417 if (i915.enable_execlists) {
418 for_each_ring(ring, dev_priv, i) {
419 if (ring->init_context) {
420 ret = ring->init_context(ring,
421 ring->default_context);
422 if (ret) {
423 DRM_ERROR("ring init context: %d\n",
424 ret);
425 return ret;
426 }
427 }
428 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100429
Thomas Daniele7778be2014-12-02 12:50:48 +0000430 } else
431 for_each_ring(ring, dev_priv, i) {
432 ret = i915_switch_context(ring, ring->default_context);
433 if (ret)
434 return ret;
435 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800436
437 return 0;
438}
439
Ben Widawsky40521052012-06-04 14:42:43 -0700440static int context_idr_cleanup(int id, void *p, void *data)
441{
Oscar Mateo273497e2014-05-22 14:13:37 +0100442 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700443
Mika Kuoppaladce32712013-04-30 13:30:33 +0300444 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700445 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700446}
447
Ben Widawskye422b882013-12-06 14:10:58 -0800448int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
449{
450 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100451 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800452
453 idr_init(&file_priv->context_idr);
454
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800455 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200456 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800457 mutex_unlock(&dev->struct_mutex);
458
Oscar Mateof83d6512014-05-22 14:13:38 +0100459 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800460 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100461 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800462 }
463
Ben Widawskye422b882013-12-06 14:10:58 -0800464 return 0;
465}
466
Ben Widawsky254f9652012-06-04 14:42:42 -0700467void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
468{
Ben Widawsky40521052012-06-04 14:42:43 -0700469 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700470
Daniel Vetter73c273e2012-06-19 20:27:39 +0200471 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700472 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700473}
474
Oscar Mateo273497e2014-05-22 14:13:37 +0100475struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700476i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
477{
Oscar Mateo273497e2014-05-22 14:13:37 +0100478 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000479
Oscar Mateo273497e2014-05-22 14:13:37 +0100480 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000481 if (!ctx)
482 return ERR_PTR(-ENOENT);
483
484 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700485}
Ben Widawskye0556842012-06-04 14:42:46 -0700486
487static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100488mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100489 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700490 u32 hw_flags)
491{
Ben Widawskye80f14b2014-08-18 10:35:28 -0700492 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000493 const int num_rings =
494 /* Use an extended w/a on ivb+ if signalling from other rings */
495 i915_semaphore_is_enabled(ring->dev) ?
496 hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 :
497 0;
498 int len, i, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700499
Ben Widawsky12b02862012-06-04 14:42:50 -0700500 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
501 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
502 * explicitly, so we rely on the value at ring init, stored in
503 * itlb_before_ctx_switch.
504 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700505 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100506 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700507 if (ret)
508 return ret;
509 }
510
Ben Widawskye80f14b2014-08-18 10:35:28 -0700511 /* These flags are for resource streamer on HSW+ */
512 if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8)
513 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
514
Chris Wilson2c550182014-12-16 10:02:27 +0000515
516 len = 4;
517 if (INTEL_INFO(ring->dev)->gen >= 7)
518 len += 2 + (num_rings ? 4*num_rings + 2 : 0);
519
520 ret = intel_ring_begin(ring, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700521 if (ret)
522 return ret;
523
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300524 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilson2c550182014-12-16 10:02:27 +0000525 if (INTEL_INFO(ring->dev)->gen >= 7) {
Ben Widawskye37ec392012-06-04 14:42:48 -0700526 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000527 if (num_rings) {
528 struct intel_engine_cs *signaller;
529
530 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
531 for_each_ring(signaller, to_i915(ring->dev), i) {
532 if (signaller == ring)
533 continue;
534
535 intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
536 intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
537 }
538 }
539 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700540
Ben Widawskye0556842012-06-04 14:42:46 -0700541 intel_ring_emit(ring, MI_NOOP);
542 intel_ring_emit(ring, MI_SET_CONTEXT);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100543 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700544 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200545 /*
546 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
547 * WaMiSetContext_Hang:snb,ivb,vlv
548 */
Ben Widawskye0556842012-06-04 14:42:46 -0700549 intel_ring_emit(ring, MI_NOOP);
550
Chris Wilson2c550182014-12-16 10:02:27 +0000551 if (INTEL_INFO(ring->dev)->gen >= 7) {
552 if (num_rings) {
553 struct intel_engine_cs *signaller;
554
555 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
556 for_each_ring(signaller, to_i915(ring->dev), i) {
557 if (signaller == ring)
558 continue;
559
560 intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
561 intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
562 }
563 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700564 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000565 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700566
Ben Widawskye0556842012-06-04 14:42:46 -0700567 intel_ring_advance(ring);
568
569 return ret;
570}
571
Ben Widawsky317b4e92015-03-16 16:00:55 +0000572static inline bool should_skip_switch(struct intel_engine_cs *ring,
573 struct intel_context *from,
574 struct intel_context *to)
575{
Ben Widawsky563222a2015-03-19 12:53:28 +0000576 struct drm_i915_private *dev_priv = ring->dev->dev_private;
577
578 if (to->remap_slice)
579 return false;
580
581 if (to->ppgtt) {
582 if (from == to && !test_bit(ring->id,
583 &to->ppgtt->pd_dirty_rings))
584 return true;
585 } else if (dev_priv->mm.aliasing_ppgtt) {
586 if (from == to && !test_bit(ring->id,
587 &dev_priv->mm.aliasing_ppgtt->pd_dirty_rings))
588 return true;
589 }
Ben Widawsky317b4e92015-03-16 16:00:55 +0000590
591 return false;
592}
593
594static bool
595needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to)
596{
597 struct drm_i915_private *dev_priv = ring->dev->dev_private;
598
599 if (!to->ppgtt)
600 return false;
601
602 if (INTEL_INFO(ring->dev)->gen < 8)
603 return true;
604
605 if (ring != &dev_priv->ring[RCS])
606 return true;
607
608 return false;
609}
610
611static bool
612needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to)
613{
614 struct drm_i915_private *dev_priv = ring->dev->dev_private;
615
616 if (!to->ppgtt)
617 return false;
618
619 if (!IS_GEN8(ring->dev))
620 return false;
621
622 if (ring != &dev_priv->ring[RCS])
623 return false;
624
Ben Widawsky563222a2015-03-19 12:53:28 +0000625 if (to->ppgtt->pd_dirty_rings)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000626 return true;
627
628 return false;
629}
630
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100631static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100632 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700633{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800634 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100635 struct intel_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700636 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100637 bool uninitialized = false;
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100638 struct i915_vma *vma;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700639 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700640
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800641 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100642 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
643 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800644 }
Ben Widawskye0556842012-06-04 14:42:46 -0700645
Ben Widawsky317b4e92015-03-16 16:00:55 +0000646 if (should_skip_switch(ring, from, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100647 return 0;
648
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800649 /* Trying to pin first makes error handling easier. */
650 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100651 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100652 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800653 if (ret)
654 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800655 }
656
Daniel Vetteracc240d2013-12-05 15:42:34 +0100657 /*
658 * Pin can switch back to the default context if we end up calling into
659 * evict_everything - as a last ditch gtt defrag effort that also
660 * switches to the default context. Hence we need to reload from here.
661 */
662 from = ring->last_context;
663
Ben Widawsky317b4e92015-03-16 16:00:55 +0000664 /* We should never emit switch_mm more than once */
665 WARN_ON(needs_pd_load_pre(ring, to) && needs_pd_load_post(ring, to));
666
667 if (needs_pd_load_pre(ring, to)) {
668 /* Older GENs and non render rings still want the load first,
669 * "PP_DCLV followed by PP_DIR_BASE register through Load
670 * Register Immediate commands in Ring Buffer before submitting
671 * a context."*/
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000672 trace_switch_mm(ring, to);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100673 ret = to->ppgtt->switch_mm(to->ppgtt, ring);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800674 if (ret)
675 goto unpin_out;
Ben Widawsky563222a2015-03-19 12:53:28 +0000676
677 /* Doing a PD load always reloads the page dirs */
678 clear_bit(ring->id, &to->ppgtt->pd_dirty_rings);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800679 }
680
681 if (ring != &dev_priv->ring[RCS]) {
682 if (from)
683 i915_gem_context_unreference(from);
684 goto done;
685 }
686
Daniel Vetteracc240d2013-12-05 15:42:34 +0100687 /*
688 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100689 * that thanks to write = false in this call and us not setting any gpu
690 * write domains when putting a context object onto the active list
691 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100692 *
693 * XXX: We need a real interface to do this instead of trickery.
694 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100695 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800696 if (ret)
697 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100698
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100699 vma = i915_gem_obj_to_ggtt(to->legacy_hw_ctx.rcs_state);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000700 if (!(vma->bound & GLOBAL_BIND)) {
701 ret = i915_vma_bind(vma,
702 to->legacy_hw_ctx.rcs_state->cache_level,
703 GLOBAL_BIND);
704 /* This shouldn't ever fail. */
705 if (WARN_ONCE(ret, "GGTT context bind failed!"))
706 goto unpin_out;
707 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200708
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100709 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700710 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawsky563222a2015-03-19 12:53:28 +0000711 else if (to->ppgtt && test_and_clear_bit(ring->id, &to->ppgtt->pd_dirty_rings))
712 hw_flags |= MI_FORCE_RESTORE;
Ben Widawskye0556842012-06-04 14:42:46 -0700713
Ben Widawskye0556842012-06-04 14:42:46 -0700714 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800715 if (ret)
716 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700717
Ben Widawsky317b4e92015-03-16 16:00:55 +0000718 if (needs_pd_load_post(ring, to)) {
719 trace_switch_mm(ring, to);
720 ret = to->ppgtt->switch_mm(to->ppgtt, ring);
721 /* The hardware context switch is emitted, but we haven't
722 * actually changed the state - so it's probably safe to bail
723 * here. Still, let the user know something dangerous has
724 * happened.
725 */
726 if (ret) {
727 DRM_ERROR("Failed to change address space on context switch\n");
728 goto unpin_out;
729 }
730 }
731
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700732 for (i = 0; i < MAX_L3_SLICES; i++) {
733 if (!(to->remap_slice & (1<<i)))
734 continue;
735
736 ret = i915_gem_l3_remap(ring, i);
737 /* If it failed, try again next round */
738 if (ret)
739 DRM_DEBUG_DRIVER("L3 remapping failed\n");
740 else
741 to->remap_slice &= ~(1<<i);
742 }
743
Ben Widawskye0556842012-06-04 14:42:46 -0700744 /* The backing object for the context is done after switching to the
745 * *next* context. Therefore we cannot retire the previous context until
746 * the next context has already started running. In fact, the below code
747 * is a bit suboptimal because the retiring can occur simply after the
748 * MI_SET_CONTEXT instead of when the next seqno has completed.
749 */
Chris Wilson112522f2013-05-02 16:48:07 +0300750 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100751 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
752 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700753 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
754 * whole damn pipeline, we don't need to explicitly mark the
755 * object dirty. The only exception is that the context must be
756 * correct in case the object gets swapped out. Ideally we'd be
757 * able to defer doing this until we know the object would be
758 * swapped, but there is no way to do that yet.
759 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100760 from->legacy_hw_ctx.rcs_state->dirty = 1;
John Harrison41c52412014-11-24 18:49:43 +0000761 BUG_ON(i915_gem_request_get_ring(
762 from->legacy_hw_ctx.rcs_state->last_read_req) != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100763
Chris Wilsonc0321e22013-08-26 19:50:53 -0300764 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100765 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300766 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700767 }
768
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100769 uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
770 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100771
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800772done:
Chris Wilson112522f2013-05-02 16:48:07 +0300773 i915_gem_context_reference(to);
774 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700775
Chris Wilson967ab6b2014-05-30 14:16:30 +0100776 if (uninitialized) {
Arun Siluvery86d7f232014-08-26 14:44:50 +0100777 if (ring->init_context) {
Michel Thierry771b9a52014-11-11 16:47:33 +0000778 ret = ring->init_context(ring, to);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779 if (ret)
780 DRM_ERROR("ring init context: %d\n", ret);
781 }
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300782 }
783
Ben Widawskye0556842012-06-04 14:42:46 -0700784 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800785
786unpin_out:
787 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100788 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800789 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700790}
791
792/**
793 * i915_switch_context() - perform a GPU context switch.
794 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000795 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700796 *
797 * The context life cycle is simple. The context refcount is incremented and
798 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100799 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700800 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100801 *
802 * This function should not be used in execlists mode. Instead the context is
803 * switched by writing to the ELSP and requests keep a reference to their
804 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700805 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100806int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100807 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700808{
809 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700810
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100811 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800812 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
813
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100814 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Chris Wilson691e6412014-04-09 09:07:36 +0100815 if (to != ring->last_context) {
816 i915_gem_context_reference(to);
817 if (ring->last_context)
818 i915_gem_context_unreference(ring->last_context);
819 ring->last_context = to;
820 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800821 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200822 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800823
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800824 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700825}
Ben Widawsky84624812012-06-04 14:42:54 -0700826
Oscar Mateoec3e9962014-07-24 17:04:18 +0100827static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100828{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100829 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100830}
831
Ben Widawsky84624812012-06-04 14:42:54 -0700832int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
833 struct drm_file *file)
834{
Ben Widawsky84624812012-06-04 14:42:54 -0700835 struct drm_i915_gem_context_create *args = data;
836 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100837 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700838 int ret;
839
Oscar Mateoec3e9962014-07-24 17:04:18 +0100840 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200841 return -ENODEV;
842
Ben Widawsky84624812012-06-04 14:42:54 -0700843 ret = i915_mutex_lock_interruptible(dev);
844 if (ret)
845 return ret;
846
Daniel Vetterd624d862014-08-06 15:04:54 +0200847 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700848 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300849 if (IS_ERR(ctx))
850 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700851
Oscar Mateo821d66d2014-07-03 16:28:00 +0100852 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700853 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
854
Dan Carpenterbe636382012-07-17 09:44:49 +0300855 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700856}
857
858int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
859 struct drm_file *file)
860{
861 struct drm_i915_gem_context_destroy *args = data;
862 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100863 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700864 int ret;
865
Oscar Mateo821d66d2014-07-03 16:28:00 +0100866 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800867 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800868
Ben Widawsky84624812012-06-04 14:42:54 -0700869 ret = i915_mutex_lock_interruptible(dev);
870 if (ret)
871 return ret;
872
873 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000874 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700875 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000876 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700877 }
878
Oscar Mateo821d66d2014-07-03 16:28:00 +0100879 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300880 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700881 mutex_unlock(&dev->struct_mutex);
882
883 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
884 return 0;
885}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800886
887int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
888 struct drm_file *file)
889{
890 struct drm_i915_file_private *file_priv = file->driver_priv;
891 struct drm_i915_gem_context_param *args = data;
892 struct intel_context *ctx;
893 int ret;
894
895 ret = i915_mutex_lock_interruptible(dev);
896 if (ret)
897 return ret;
898
899 ctx = i915_gem_context_get(file_priv, args->ctx_id);
900 if (IS_ERR(ctx)) {
901 mutex_unlock(&dev->struct_mutex);
902 return PTR_ERR(ctx);
903 }
904
905 args->size = 0;
906 switch (args->param) {
907 case I915_CONTEXT_PARAM_BAN_PERIOD:
908 args->value = ctx->hang_stats.ban_period_seconds;
909 break;
910 default:
911 ret = -EINVAL;
912 break;
913 }
914 mutex_unlock(&dev->struct_mutex);
915
916 return ret;
917}
918
919int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
920 struct drm_file *file)
921{
922 struct drm_i915_file_private *file_priv = file->driver_priv;
923 struct drm_i915_gem_context_param *args = data;
924 struct intel_context *ctx;
925 int ret;
926
927 ret = i915_mutex_lock_interruptible(dev);
928 if (ret)
929 return ret;
930
931 ctx = i915_gem_context_get(file_priv, args->ctx_id);
932 if (IS_ERR(ctx)) {
933 mutex_unlock(&dev->struct_mutex);
934 return PTR_ERR(ctx);
935 }
936
937 switch (args->param) {
938 case I915_CONTEXT_PARAM_BAN_PERIOD:
939 if (args->size)
940 ret = -EINVAL;
941 else if (args->value < ctx->hang_stats.ban_period_seconds &&
942 !capable(CAP_SYS_ADMIN))
943 ret = -EPERM;
944 else
945 ctx->hang_stats.ban_period_seconds = args->value;
946 break;
947 default:
948 ret = -EINVAL;
949 break;
950 }
951 mutex_unlock(&dev->struct_mutex);
952
953 return ret;
954}