blob: 7290f422be65b60f7f1b8f8ce5b236c3d5881900 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020033 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Johannes Bergddaf5a52013-01-08 11:25:44 +010078static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030079{
Johannes Bergddaf5a52013-01-08 11:25:44 +010080 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
81 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
82 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
83 ~APMG_PS_CTRL_MSK_PWR_SRC);
84 else
85 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
86 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
87 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030088}
89
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020090/* PCI registers */
91#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020092
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020093static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020094{
Johannes Berg20d3b642012-05-16 22:54:29 +020095 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020096 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020097
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020098 /*
99 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
100 * Check if BIOS (or OS) enabled L1-ASPM on this device.
101 * If so (likely), disable L0S, so device moves directly L0->L1;
102 * costs negligible amount of power savings.
103 * If not (unlikely), enable L0S, so there is at least some
104 * power savings, even without L1.
105 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200106 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700107 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200108 /* L1-ASPM enabled; disable(!) L0S */
109 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700110 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200111 } else {
112 /* L1-ASPM disabled; enable(!) L0S */
113 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700114 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200115 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700116 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117}
118
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200119/*
120 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200121 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200122 * NOTE: This does not load uCode nor start the embedded processor
123 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200124static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200125{
126 int ret = 0;
127 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
128
129 /*
130 * Use "set_bit" below rather than "write", to preserve any hardware
131 * bits already set by default after reset.
132 */
133
134 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200135 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
136 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
137 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200138
139 /*
140 * Disable L0s without affecting L1;
141 * don't wait for ICH L0s (ICH bug W/A)
142 */
143 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200144 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200145
146 /* Set FH wait threshold to maximum (HW error during stress W/A) */
147 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
148
149 /*
150 * Enable HAP INTA (interrupt from management bus) to
151 * wake device's PCI Express link L1a -> L0s
152 */
153 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200154 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200155
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200156 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200157
158 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700159 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200160 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700161 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200162
163 /*
164 * Set "initialization complete" bit to move adapter from
165 * D0U* --> D0A* (powered-up active) state.
166 */
167 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
168
169 /*
170 * Wait for clock stabilization; once stabilized, access to
171 * device-internal resources is supported, e.g. iwl_write_prph()
172 * and accesses to uCode SRAM.
173 */
174 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200175 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
176 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200177 if (ret < 0) {
178 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
179 goto out;
180 }
181
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200182 if (trans->cfg->host_interrupt_operation_mode) {
183 /*
184 * This is a bit of an abuse - This is needed for 7260 / 3160
185 * only check host_interrupt_operation_mode even if this is
186 * not related to host_interrupt_operation_mode.
187 *
188 * Enable the oscillator to count wake up time for L1 exit. This
189 * consumes slightly more power (100uA) - but allows to be sure
190 * that we wake up from L1 on time.
191 *
192 * This looks weird: read twice the same register, discard the
193 * value, set a bit, and yet again, read that same register
194 * just to discard the value. But that's the way the hardware
195 * seems to like it.
196 */
197 iwl_read_prph(trans, OSC_CLK);
198 iwl_read_prph(trans, OSC_CLK);
199 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
200 iwl_read_prph(trans, OSC_CLK);
201 iwl_read_prph(trans, OSC_CLK);
202 }
203
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200204 /*
205 * Enable DMA clock and wait for it to stabilize.
206 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200207 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
208 * bits do not disable clocks. This preserves any hardware
209 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200210 */
Eran Harary3073d8c2013-12-29 14:09:59 +0200211 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
212 iwl_write_prph(trans, APMG_CLK_EN_REG,
213 APMG_CLK_VAL_DMA_CLK_RQT);
214 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200215
Eran Harary3073d8c2013-12-29 14:09:59 +0200216 /* Disable L1-Active */
217 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
218 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200219
Eran Harary3073d8c2013-12-29 14:09:59 +0200220 /* Clear the interrupt in APMG if the NIC is in RFKILL */
221 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
222 APMG_RTC_INT_STT_RFKILL);
223 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300224
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200225 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200226
227out:
228 return ret;
229}
230
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200231static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200232{
233 int ret = 0;
234
235 /* stop device's busmaster DMA activity */
236 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
237
238 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200239 CSR_RESET_REG_FLAG_MASTER_DISABLED,
240 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200241 if (ret)
242 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
243
244 IWL_DEBUG_INFO(trans, "stop master\n");
245
246 return ret;
247}
248
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200249static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200250{
251 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
252
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200253 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200254
255 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200256 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200257
258 /* Reset the entire device */
259 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
260
261 udelay(10);
262
263 /*
264 * Clear "initialization complete" bit to move adapter from
265 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
266 */
267 iwl_clear_bit(trans, CSR_GP_CNTRL,
268 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
269}
270
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200271static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300272{
Johannes Berg7b114882012-02-05 13:55:11 -0800273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274
275 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200276 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200277 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300278
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200279 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300280
Eran Harary3073d8c2013-12-29 14:09:59 +0200281 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
282 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300283
Johannes Bergecdb9752012-03-06 13:31:03 -0800284 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300285
286 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200287 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300288
289 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200290 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300291 return -ENOMEM;
292
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700293 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300294 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200295 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200296 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300297 }
298
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300299 return 0;
300}
301
302#define HW_READY_TIMEOUT (50)
303
304/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200305static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300306{
307 int ret;
308
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200309 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200310 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300311
312 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200313 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200314 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
315 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
316 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300317
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700318 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300319 return ret;
320}
321
322/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200323static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300324{
325 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300326 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300327
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700328 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300329
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200330 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200331 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300332 if (ret >= 0)
333 return 0;
334
335 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200336 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200337 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300338
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300339 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200340 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300341 if (ret >= 0)
342 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300343
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300344 usleep_range(200, 1000);
345 t += 200;
346 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300347
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300348 return ret;
349}
350
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200351/*
352 * ucode
353 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200354static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200355 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200356{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800357 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200358 int ret;
359
Johannes Berg13df1aa2012-03-06 13:31:00 -0800360 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200361
362 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200363 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
364 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200365
366 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200367 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
368 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200369
370 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200371 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
372 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200373
374 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200375 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
376 (iwl_get_dma_hi_addr(phy_addr)
377 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200378
379 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200380 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
381 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
382 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
383 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200384
385 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200386 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
387 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
388 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
389 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200390
Johannes Berg13df1aa2012-03-06 13:31:00 -0800391 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
392 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200393 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200394 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200395 return -ETIMEDOUT;
396 }
397
398 return 0;
399}
400
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200401static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200402 const struct fw_desc *section)
403{
404 u8 *v_addr;
405 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300406 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200407 int ret = 0;
408
409 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
410 section_num);
411
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300412 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
413 GFP_KERNEL | __GFP_NOWARN);
414 if (!v_addr) {
415 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
416 chunk_sz = PAGE_SIZE;
417 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
418 &p_addr, GFP_KERNEL);
419 if (!v_addr)
420 return -ENOMEM;
421 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200422
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300423 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200424 u32 copy_size;
425
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300426 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200427
428 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200429 ret = iwl_pcie_load_firmware_chunk(trans,
430 section->offset + offset,
431 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200432 if (ret) {
433 IWL_ERR(trans,
434 "Could not load the [%d] uCode section\n",
435 section_num);
436 break;
437 }
438 }
439
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300440 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200441 return ret;
442}
443
Eran Harary189fa2f2014-01-23 16:26:32 +0200444static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans,
445 const struct fw_img *image,
446 int cpu)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300447{
448 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200449 u32 first_idx, last_idx;
450 int i, ret = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300451
452 if (cpu == 1) {
453 shift_param = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200454 first_idx = 0;
455 last_idx = 2;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300456 } else {
457 shift_param = 16;
Eran Harary189fa2f2014-01-23 16:26:32 +0200458 first_idx = 3;
459 last_idx = 5;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300460 }
461
Eran Harary189fa2f2014-01-23 16:26:32 +0200462 for (i = first_idx; i <= last_idx; i++) {
463 if (!image->sec[i].data)
464 break;
465 if (i == first_idx + 1)
466 /* set CPU to started */
467 iwl_set_bits_prph(trans,
468 CSR_UCODE_LOAD_STATUS_ADDR,
469 LMPM_CPU_HDRS_LOADING_COMPLETED
470 << shift_param);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300471
Eran Harary189fa2f2014-01-23 16:26:32 +0200472 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
473 if (ret)
474 return ret;
475 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300476 /* image loading complete */
Eran Harary189fa2f2014-01-23 16:26:32 +0200477 iwl_set_bits_prph(trans,
478 CSR_UCODE_LOAD_STATUS_ADDR,
479 LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300480
Eran Harary189fa2f2014-01-23 16:26:32 +0200481 return 0;
482}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300483
Eran Harary189fa2f2014-01-23 16:26:32 +0200484static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
485 const struct fw_img *image,
486 int cpu)
487{
488 int shift_param;
489 u32 first_idx, last_idx;
490 int i, ret = 0;
491
492 if (cpu == 1) {
493 shift_param = 0;
494 first_idx = 0;
495 last_idx = 1;
496 } else {
497 shift_param = 16;
498 first_idx = 2;
499 last_idx = 3;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300500 }
501
Eran Harary189fa2f2014-01-23 16:26:32 +0200502 for (i = first_idx; i <= last_idx; i++) {
503 if (!image->sec[i].data)
504 break;
505 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
506 if (ret)
507 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300508 }
509
Eran Harary189fa2f2014-01-23 16:26:32 +0200510 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
511 iwl_set_bits_prph(trans,
512 CSR_UCODE_LOAD_STATUS_ADDR,
513 (LMPM_CPU_UCODE_LOADING_COMPLETED |
514 LMPM_CPU_HDRS_LOADING_COMPLETED |
515 LMPM_CPU_UCODE_LOADING_STARTED) <<
516 shift_param);
517
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300518 return 0;
519}
520
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200521static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800522 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200523{
Eran Harary189fa2f2014-01-23 16:26:32 +0200524 int ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200525
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300526 IWL_DEBUG_FW(trans,
527 "working with %s image\n",
528 image->is_secure ? "Secured" : "Non Secured");
529 IWL_DEBUG_FW(trans,
530 "working with %s CPU\n",
531 image->is_dual_cpus ? "Dual" : "Single");
532
533 /* configure the ucode to be ready to get the secured image */
534 if (image->is_secure) {
535 /* set secure boot inspector addresses */
Eran Harary189fa2f2014-01-23 16:26:32 +0200536 iwl_write_prph(trans,
537 LMPM_SECURE_INSPECTOR_CODE_ADDR,
538 LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300539
Eran Harary189fa2f2014-01-23 16:26:32 +0200540 iwl_write_prph(trans,
541 LMPM_SECURE_INSPECTOR_DATA_ADDR,
542 LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300543
Eran Harary189fa2f2014-01-23 16:26:32 +0200544 /* set CPU1 header address */
545 iwl_write_prph(trans,
546 LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR,
547 LMPM_SECURE_CPU1_HDR_MEM_SPACE);
548
549 /* load to FW the binary Secured sections of CPU1 */
550 ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200551 if (ret)
552 return ret;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200553
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300554 } else {
Eran Harary189fa2f2014-01-23 16:26:32 +0200555 /* load to FW the binary Non secured sections of CPU1 */
556 ret = iwl_pcie_load_cpu_sections(trans, image, 1);
557 if (ret)
558 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300559 }
560
561 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200562 /* set CPU2 header address */
563 iwl_write_prph(trans,
564 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
565 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300566
Eran Harary189fa2f2014-01-23 16:26:32 +0200567 /* load to FW the binary sections of CPU2 */
568 if (image->is_secure)
569 ret = iwl_pcie_load_cpu_secured_sections(trans,
570 image,
571 2);
572 else
573 ret = iwl_pcie_load_cpu_sections(trans, image, 2);
574 if (ret)
575 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300576 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200577
Eran Hararye12ba842013-12-02 12:18:10 +0200578 /* release CPU reset */
579 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
580 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
581 else
582 iwl_write32(trans, CSR_RESET, 0);
583
Eran Harary189fa2f2014-01-23 16:26:32 +0200584 if (image->is_secure) {
585 /* wait for image verification to complete */
586 ret = iwl_poll_prph_bit(trans,
587 LMPM_SECURE_BOOT_CPU1_STATUS_ADDR,
588 LMPM_SECURE_BOOT_STATUS_SUCCESS,
589 LMPM_SECURE_BOOT_STATUS_SUCCESS,
590 LMPM_SECURE_TIME_OUT);
591
592 if (ret < 0) {
593 IWL_ERR(trans, "Time out on secure boot process\n");
594 return ret;
595 }
596 }
597
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200598 return 0;
599}
600
Johannes Berg0692fe42012-03-06 13:30:37 -0800601static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200602 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300603{
604 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800605 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300606
Johannes Berg496bab32012-03-06 13:30:45 -0800607 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200608 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700609 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300610 return -EIO;
611 }
612
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200613 iwl_enable_rfkill_int(trans);
614
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300615 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200616 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200617 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200618 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200619 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200620 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800621 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200622 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300623 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300624
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200625 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300626
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200627 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700629 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300630 return ret;
631 }
632
633 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200634 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
635 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300636 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
637
638 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200639 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700640 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300641
642 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200643 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
644 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200646 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200647 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300648}
649
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200650static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200651{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200652 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200653 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700654}
655
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800656static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700657{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800658 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200659 bool hw_rfkill, was_hw_rfkill;
660
661 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700662
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800663 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200664 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700665 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200666 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700667
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300668 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200669 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300670
671 /*
672 * If a HW restart happens during firmware loading,
673 * then the firmware loading might call this function
674 * and later it might be called again due to the
675 * restart. So don't process again if the device is
676 * already dead.
677 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200678 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200679 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200680 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200681
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300682 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200683 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300684 APMG_CLK_VAL_DMA_CLK_RQT);
685 udelay(5);
686 }
687
688 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200689 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200690 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300691
692 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200693 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800694
695 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
696 * Clean again the interrupt here
697 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200698 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800699 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200700 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800701
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800702 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200703 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700704
705 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200706 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
707 clear_bit(STATUS_INT_ENABLED, &trans->status);
708 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
709 clear_bit(STATUS_TPOWER_PMI, &trans->status);
710 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200711
712 /*
713 * Even if we stop the HW, we still want the RF kill
714 * interrupt
715 */
716 iwl_enable_rfkill_int(trans);
717
718 /*
719 * Check again since the RF kill state may have changed while
720 * all the interrupts were disabled, in this case we couldn't
721 * receive the RF kill interrupt and update the state in the
722 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200723 * Don't call the op_mode if the rkfill state hasn't changed.
724 * This allows the op_mode to call stop_device from the rfkill
725 * notification without endless recursion. Under very rare
726 * circumstances, we might have a small recursion if the rfkill
727 * state changed exactly now while we were called from stop_device.
728 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +0200729 */
730 hw_rfkill = iwl_is_rfkill_set(trans);
731 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200732 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200733 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200734 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +0200735 if (hw_rfkill != was_hw_rfkill)
736 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300737}
738
Johannes Bergdebff612013-05-14 13:53:45 +0200739static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800740{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800741 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200742
743 /*
744 * in testing mode, the host stays awake and the
745 * hardware won't be reset (not even partially)
746 */
747 if (test)
748 return;
749
Johannes Bergddaf5a52013-01-08 11:25:44 +0100750 iwl_pcie_disable_ict(trans);
751
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800752 iwl_clear_bit(trans, CSR_GP_CNTRL,
753 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100754 iwl_clear_bit(trans, CSR_GP_CNTRL,
755 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
756
757 /*
758 * reset TX queues -- some of their registers reset during S3
759 * so if we don't reset everything here the D3 image would try
760 * to execute some invalid memory upon resume
761 */
762 iwl_trans_pcie_tx_reset(trans);
763
764 iwl_pcie_set_pwr(trans, true);
765}
766
767static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +0200768 enum iwl_d3_status *status,
769 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +0100770{
771 u32 val;
772 int ret;
773
Johannes Bergdebff612013-05-14 13:53:45 +0200774 if (test) {
775 iwl_enable_interrupts(trans);
776 *status = IWL_D3_STATUS_ALIVE;
777 return 0;
778 }
779
Johannes Bergddaf5a52013-01-08 11:25:44 +0100780 iwl_pcie_set_pwr(trans, false);
781
782 val = iwl_read32(trans, CSR_RESET);
783 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
784 *status = IWL_D3_STATUS_RESET;
785 return 0;
786 }
787
788 /*
789 * Also enables interrupts - none will happen as the device doesn't
790 * know we're waking it up, only when the opmode actually tells it
791 * after this call.
792 */
793 iwl_pcie_reset_ict(trans);
794
795 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
796 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
797
798 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
799 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
800 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
801 25000);
802 if (ret) {
803 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
804 return ret;
805 }
806
807 iwl_trans_pcie_tx_reset(trans);
808
809 ret = iwl_pcie_rx_init(trans);
810 if (ret) {
811 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
812 return ret;
813 }
814
Johannes Bergddaf5a52013-01-08 11:25:44 +0100815 *status = IWL_D3_STATUS_ALIVE;
816 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800817}
818
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200819static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300820{
Johannes Bergc9eec952012-03-06 13:30:43 -0800821 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100822 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300823
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200824 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200825 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200826 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100827 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200828 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200829
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300830 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +0200831 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300832
833 usleep_range(10, 15);
834
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200835 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200836
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200837 /* From now on, the op_mode will be kept updated about RF kill state */
838 iwl_enable_rfkill_int(trans);
839
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200840 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200841 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200842 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200843 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200844 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800845 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200846
Johannes Berga8b691e2012-12-27 23:08:06 +0100847 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300848}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700849
Arik Nemtsova4082842013-11-24 19:10:46 +0200850static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200851{
Johannes Berg20d3b642012-05-16 22:54:29 +0200852 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200853
Arik Nemtsova4082842013-11-24 19:10:46 +0200854 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200855 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +0300856 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200857 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +0300858
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200859 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200860
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200861 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700862 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200863 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700864
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200865 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200866}
867
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200868static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
869{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800870 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200871}
872
873static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
874{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800875 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200876}
877
878static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
879{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800880 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200881}
882
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200883static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
884{
Amnon Pazf9477c12013-02-27 11:28:16 +0200885 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
886 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200887 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
888}
889
890static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
891 u32 val)
892{
893 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200894 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200895 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
896}
897
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800898static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700899 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800900{
901 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
902
903 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300904 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800905 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
906 trans_pcie->n_no_reclaim_cmds = 0;
907 else
908 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
909 if (trans_pcie->n_no_reclaim_cmds)
910 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
911 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700912
Johannes Bergb2cf4102012-04-09 17:46:51 -0700913 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
914 if (trans_pcie->rx_buf_size_8k)
915 trans_pcie->rx_page_order = get_order(8 * 1024);
916 else
917 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700918
919 trans_pcie->wd_timeout =
920 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700921
922 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200923 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800924}
925
Johannes Bergd1ff5252012-04-12 06:24:30 -0700926void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700927{
Johannes Berg20d3b642012-05-16 22:54:29 +0200928 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800929
Johannes Berg0aa86df2012-12-27 22:58:21 +0100930 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100931
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200932 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200933 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200934
Johannes Berga8b691e2012-12-27 23:08:06 +0100935 free_irq(trans_pcie->pci_dev->irq, trans);
936 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800937
938 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800939 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800940 pci_release_regions(trans_pcie->pci_dev);
941 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300942 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800943
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700944 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700945}
946
Don Fry47107e82012-03-15 13:27:06 -0700947static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
948{
Don Fry47107e82012-03-15 13:27:06 -0700949 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200950 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700951 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200952 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700953}
954
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200955static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
956 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200957{
958 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +0200959 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
960
961 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200962
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200963 if (trans_pcie->cmd_in_flight)
964 goto out;
965
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200966 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200967 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
968 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200969
970 /*
971 * These bits say the device is running, and should keep running for
972 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
973 * but they do not indicate that embedded SRAM is restored yet;
974 * 3945 and 4965 have volatile SRAM, and must save/restore contents
975 * to/from host DRAM when sleeping/waking for power-saving.
976 * Each direction takes approximately 1/4 millisecond; with this
977 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
978 * series of register accesses are expected (e.g. reading Event Log),
979 * to keep device from sleeping.
980 *
981 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
982 * SRAM is okay/restored. We don't check that here because this call
983 * is just for hardware register access; but GP1 MAC_SLEEP check is a
984 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
985 *
986 * 5000 series and later (including 1000 series) have non-volatile SRAM,
987 * and do not save/restore SRAM when power cycling.
988 */
989 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
990 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
991 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
992 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
993 if (unlikely(ret < 0)) {
994 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
995 if (!silent) {
996 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
997 WARN_ONCE(1,
998 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
999 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +02001000 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001001 return false;
1002 }
1003 }
1004
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001005out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001006 /*
1007 * Fool sparse by faking we release the lock - sparse will
1008 * track nic_access anyway.
1009 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001010 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001011 return true;
1012}
1013
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001014static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1015 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001016{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001017 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001018
Johannes Bergcfb4e622013-06-20 22:02:05 +02001019 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001020
1021 /*
1022 * Fool sparse by faking we acquiring the lock - sparse will
1023 * track nic_access anyway.
1024 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001025 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001026
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001027 if (trans_pcie->cmd_in_flight)
1028 goto out;
1029
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001030 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1031 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001032 /*
1033 * Above we read the CSR_GP_CNTRL register, which will flush
1034 * any previous writes, but we need the write that clears the
1035 * MAC_ACCESS_REQ bit to be performed before any other writes
1036 * scheduled on different CPUs (after we drop reg_lock).
1037 */
1038 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001039out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001040 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001041}
1042
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001043static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1044 void *buf, int dwords)
1045{
1046 unsigned long flags;
1047 int offs, ret = 0;
1048 u32 *vals = buf;
1049
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001050 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001051 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1052 for (offs = 0; offs < dwords; offs++)
1053 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001054 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001055 } else {
1056 ret = -EBUSY;
1057 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001058 return ret;
1059}
1060
1061static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001062 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001063{
1064 unsigned long flags;
1065 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001066 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001067
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001068 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001069 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1070 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001071 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1072 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001073 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001074 } else {
1075 ret = -EBUSY;
1076 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001077 return ret;
1078}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001079
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001080#define IWL_FLUSH_WAIT_MS 2000
1081
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001082static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001083{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001084 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001085 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001086 struct iwl_queue *q;
1087 int cnt;
1088 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001089 u32 scd_sram_addr;
1090 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001091 int ret = 0;
1092
1093 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001094 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001095 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001096 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001097 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001098 q = &txq->q;
1099 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1100 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1101 msleep(1);
1102
1103 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001104 IWL_ERR(trans,
1105 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001106 ret = -ETIMEDOUT;
1107 break;
1108 }
1109 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001110
1111 if (!ret)
1112 return 0;
1113
1114 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1115 txq->q.read_ptr, txq->q.write_ptr);
1116
1117 scd_sram_addr = trans_pcie->scd_base_addr +
1118 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1119 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1120
1121 iwl_print_hex_error(trans, buf, sizeof(buf));
1122
1123 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1124 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1125 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1126
1127 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1128 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1129 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1130 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1131 u32 tbl_dw =
1132 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1133 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1134
1135 if (cnt & 0x1)
1136 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1137 else
1138 tbl_dw = tbl_dw & 0x0000FFFF;
1139
1140 IWL_ERR(trans,
1141 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1142 cnt, active ? "" : "in", fifo, tbl_dw,
1143 iwl_read_prph(trans,
1144 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1145 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1146 }
1147
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001148 return ret;
1149}
1150
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001151static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1152 u32 mask, u32 value)
1153{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001154 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001155 unsigned long flags;
1156
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001157 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001158 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001159 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001160}
1161
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001162static const char *get_csr_string(int cmd)
1163{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001164#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001165 switch (cmd) {
1166 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1167 IWL_CMD(CSR_INT_COALESCING);
1168 IWL_CMD(CSR_INT);
1169 IWL_CMD(CSR_INT_MASK);
1170 IWL_CMD(CSR_FH_INT_STATUS);
1171 IWL_CMD(CSR_GPIO_IN);
1172 IWL_CMD(CSR_RESET);
1173 IWL_CMD(CSR_GP_CNTRL);
1174 IWL_CMD(CSR_HW_REV);
1175 IWL_CMD(CSR_EEPROM_REG);
1176 IWL_CMD(CSR_EEPROM_GP);
1177 IWL_CMD(CSR_OTP_GP_REG);
1178 IWL_CMD(CSR_GIO_REG);
1179 IWL_CMD(CSR_GP_UCODE_REG);
1180 IWL_CMD(CSR_GP_DRIVER_REG);
1181 IWL_CMD(CSR_UCODE_DRV_GP1);
1182 IWL_CMD(CSR_UCODE_DRV_GP2);
1183 IWL_CMD(CSR_LED_REG);
1184 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1185 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1186 IWL_CMD(CSR_ANA_PLL_CFG);
1187 IWL_CMD(CSR_HW_REV_WA_REG);
1188 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1189 default:
1190 return "UNKNOWN";
1191 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001192#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001193}
1194
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001195void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001196{
1197 int i;
1198 static const u32 csr_tbl[] = {
1199 CSR_HW_IF_CONFIG_REG,
1200 CSR_INT_COALESCING,
1201 CSR_INT,
1202 CSR_INT_MASK,
1203 CSR_FH_INT_STATUS,
1204 CSR_GPIO_IN,
1205 CSR_RESET,
1206 CSR_GP_CNTRL,
1207 CSR_HW_REV,
1208 CSR_EEPROM_REG,
1209 CSR_EEPROM_GP,
1210 CSR_OTP_GP_REG,
1211 CSR_GIO_REG,
1212 CSR_GP_UCODE_REG,
1213 CSR_GP_DRIVER_REG,
1214 CSR_UCODE_DRV_GP1,
1215 CSR_UCODE_DRV_GP2,
1216 CSR_LED_REG,
1217 CSR_DRAM_INT_TBL_REG,
1218 CSR_GIO_CHICKEN_BITS,
1219 CSR_ANA_PLL_CFG,
1220 CSR_HW_REV_WA_REG,
1221 CSR_DBG_HPET_MEM_REG
1222 };
1223 IWL_ERR(trans, "CSR values:\n");
1224 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1225 "CSR_INT_PERIODIC_REG)\n");
1226 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1227 IWL_ERR(trans, " %25s: 0X%08x\n",
1228 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001229 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001230 }
1231}
1232
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001233#ifdef CONFIG_IWLWIFI_DEBUGFS
1234/* create and remove of files */
1235#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001236 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001237 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001238 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001239} while (0)
1240
1241/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001242#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001243static const struct file_operations iwl_dbgfs_##name##_ops = { \
1244 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001245 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001246 .llseek = generic_file_llseek, \
1247};
1248
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001249#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001250static const struct file_operations iwl_dbgfs_##name##_ops = { \
1251 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001252 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001253 .llseek = generic_file_llseek, \
1254};
1255
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001256#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001257static const struct file_operations iwl_dbgfs_##name##_ops = { \
1258 .write = iwl_dbgfs_##name##_write, \
1259 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001260 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001261 .llseek = generic_file_llseek, \
1262};
1263
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001264static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001265 char __user *user_buf,
1266 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001267{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001268 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001269 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001270 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001271 struct iwl_queue *q;
1272 char *buf;
1273 int pos = 0;
1274 int cnt;
1275 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001276 size_t bufsz;
1277
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001278 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001279
Johannes Bergf9e75442012-03-30 09:37:39 +02001280 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001281 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001282
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001283 buf = kzalloc(bufsz, GFP_KERNEL);
1284 if (!buf)
1285 return -ENOMEM;
1286
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001287 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001288 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001289 q = &txq->q;
1290 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001291 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001292 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001293 !!test_bit(cnt, trans_pcie->queue_used),
1294 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001295 }
1296 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1297 kfree(buf);
1298 return ret;
1299}
1300
1301static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001302 char __user *user_buf,
1303 size_t count, loff_t *ppos)
1304{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001305 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001306 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001307 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001308 char buf[256];
1309 int pos = 0;
1310 const size_t bufsz = sizeof(buf);
1311
1312 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1313 rxq->read);
1314 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1315 rxq->write);
1316 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1317 rxq->free_count);
1318 if (rxq->rb_stts) {
1319 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1320 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1321 } else {
1322 pos += scnprintf(buf + pos, bufsz - pos,
1323 "closed_rb_num: Not Allocated\n");
1324 }
1325 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1326}
1327
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001328static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1329 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001330 size_t count, loff_t *ppos)
1331{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001332 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001333 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001334 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1335
1336 int pos = 0;
1337 char *buf;
1338 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1339 ssize_t ret;
1340
1341 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001342 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001343 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001344
1345 pos += scnprintf(buf + pos, bufsz - pos,
1346 "Interrupt Statistics Report:\n");
1347
1348 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1349 isr_stats->hw);
1350 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1351 isr_stats->sw);
1352 if (isr_stats->sw || isr_stats->hw) {
1353 pos += scnprintf(buf + pos, bufsz - pos,
1354 "\tLast Restarting Code: 0x%X\n",
1355 isr_stats->err_code);
1356 }
1357#ifdef CONFIG_IWLWIFI_DEBUG
1358 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1359 isr_stats->sch);
1360 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1361 isr_stats->alive);
1362#endif
1363 pos += scnprintf(buf + pos, bufsz - pos,
1364 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1365
1366 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1367 isr_stats->ctkill);
1368
1369 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1370 isr_stats->wakeup);
1371
1372 pos += scnprintf(buf + pos, bufsz - pos,
1373 "Rx command responses:\t\t %u\n", isr_stats->rx);
1374
1375 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1376 isr_stats->tx);
1377
1378 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1379 isr_stats->unhandled);
1380
1381 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1382 kfree(buf);
1383 return ret;
1384}
1385
1386static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1387 const char __user *user_buf,
1388 size_t count, loff_t *ppos)
1389{
1390 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001391 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001392 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1393
1394 char buf[8];
1395 int buf_size;
1396 u32 reset_flag;
1397
1398 memset(buf, 0, sizeof(buf));
1399 buf_size = min(count, sizeof(buf) - 1);
1400 if (copy_from_user(buf, user_buf, buf_size))
1401 return -EFAULT;
1402 if (sscanf(buf, "%x", &reset_flag) != 1)
1403 return -EFAULT;
1404 if (reset_flag == 0)
1405 memset(isr_stats, 0, sizeof(*isr_stats));
1406
1407 return count;
1408}
1409
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001410static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001411 const char __user *user_buf,
1412 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001413{
1414 struct iwl_trans *trans = file->private_data;
1415 char buf[8];
1416 int buf_size;
1417 int csr;
1418
1419 memset(buf, 0, sizeof(buf));
1420 buf_size = min(count, sizeof(buf) - 1);
1421 if (copy_from_user(buf, user_buf, buf_size))
1422 return -EFAULT;
1423 if (sscanf(buf, "%d", &csr) != 1)
1424 return -EFAULT;
1425
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001426 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001427
1428 return count;
1429}
1430
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001431static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001432 char __user *user_buf,
1433 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001434{
1435 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001436 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001437 int pos = 0;
1438 ssize_t ret = -EFAULT;
1439
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001440 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001441 if (buf) {
1442 ret = simple_read_from_buffer(user_buf,
1443 count, ppos, buf, pos);
1444 kfree(buf);
1445 }
1446
1447 return ret;
1448}
1449
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001450DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001451DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001452DEBUGFS_READ_FILE_OPS(rx_queue);
1453DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001454DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001455
1456/*
1457 * Create the debugfs files and directories
1458 *
1459 */
1460static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001461 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001462{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001463 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1464 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001465 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001466 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1467 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001468 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001469
1470err:
1471 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1472 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001473}
1474#else
1475static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001476 struct dentry *dir)
1477{
1478 return 0;
1479}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001480#endif /*CONFIG_IWLWIFI_DEBUGFS */
1481
Johannes Bergd1ff5252012-04-12 06:24:30 -07001482static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001483 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02001484 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001485 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001486 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001487 .stop_device = iwl_trans_pcie_stop_device,
1488
Johannes Bergddaf5a52013-01-08 11:25:44 +01001489 .d3_suspend = iwl_trans_pcie_d3_suspend,
1490 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001491
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001492 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001493
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001494 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001495 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001496
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001497 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001498 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001499
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001500 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001501
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001502 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001503
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001504 .write8 = iwl_trans_pcie_write8,
1505 .write32 = iwl_trans_pcie_write32,
1506 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001507 .read_prph = iwl_trans_pcie_read_prph,
1508 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001509 .read_mem = iwl_trans_pcie_read_mem,
1510 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001511 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001512 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001513 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001514 .release_nic_access = iwl_trans_pcie_release_nic_access,
1515 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001516};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001517
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001518struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001519 const struct pci_device_id *ent,
1520 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001521{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001522 struct iwl_trans_pcie *trans_pcie;
1523 struct iwl_trans *trans;
1524 u16 pci_cmd;
1525 int err;
1526
1527 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001528 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001529 if (!trans) {
1530 err = -ENOMEM;
1531 goto out;
1532 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001533
1534 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1535
1536 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001537 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001538 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001539 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001540 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001541 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001542 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001543
Johannes Bergd819c6c2013-09-30 11:02:46 +02001544 err = pci_enable_device(pdev);
1545 if (err)
1546 goto out_no_pci;
1547
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001548 if (!cfg->base_params->pcie_l1_allowed) {
1549 /*
1550 * W/A - seems to solve weird behavior. We need to remove this
1551 * if we don't want to stay in L1 all the time. This wastes a
1552 * lot of power.
1553 */
1554 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1555 PCIE_LINK_STATE_L1 |
1556 PCIE_LINK_STATE_CLKPM);
1557 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001558
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001559 pci_set_master(pdev);
1560
1561 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1562 if (!err)
1563 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1564 if (err) {
1565 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1566 if (!err)
1567 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001568 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001569 /* both attempts failed: */
1570 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001571 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001572 goto out_pci_disable_device;
1573 }
1574 }
1575
1576 err = pci_request_regions(pdev, DRV_NAME);
1577 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001578 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001579 goto out_pci_disable_device;
1580 }
1581
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001582 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001583 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001584 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001585 err = -ENODEV;
1586 goto out_pci_release_regions;
1587 }
1588
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001589 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1590 * PCI Tx retries from interfering with C3 CPU state */
1591 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1592
1593 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001594 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001595 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001596 /* enable rfkill interrupt: hw bug w/a */
1597 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1598 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1599 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1600 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1601 }
1602 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001603
1604 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001605 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001606 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001607 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001608 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1609 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001610
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001611 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001612 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001613
Johannes Berg3ec45882012-07-12 13:56:28 +02001614 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1615 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001616
1617 trans->dev_cmd_headroom = 0;
1618 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001619 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001620 sizeof(struct iwl_device_cmd)
1621 + trans->dev_cmd_headroom,
1622 sizeof(void *),
1623 SLAB_HWCACHE_ALIGN,
1624 NULL);
1625
Luciano Coelho6965a352013-08-10 16:35:45 +03001626 if (!trans->dev_cmd_pool) {
1627 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001628 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03001629 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001630
Johannes Berga8b691e2012-12-27 23:08:06 +01001631 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1632
Johannes Berga8b691e2012-12-27 23:08:06 +01001633 if (iwl_pcie_alloc_ict(trans))
1634 goto out_free_cmd_pool;
1635
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001636 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03001637 iwl_pcie_irq_handler,
1638 IRQF_SHARED, DRV_NAME, trans);
1639 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001640 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1641 goto out_free_ict;
1642 }
1643
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001644 return trans;
1645
Johannes Berga8b691e2012-12-27 23:08:06 +01001646out_free_ict:
1647 iwl_pcie_free_ict(trans);
1648out_free_cmd_pool:
1649 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001650out_pci_disable_msi:
1651 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001652out_pci_release_regions:
1653 pci_release_regions(pdev);
1654out_pci_disable_device:
1655 pci_disable_device(pdev);
1656out_no_pci:
1657 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03001658out:
1659 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001660}