blob: 721050735ee60480c6fd2eda4baef0505cbf917e [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Johannes Berg128e63e2013-01-21 21:39:26 +01008 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Johannes Berg128e63e2013-01-21 21:39:26 +010033 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Lilach Edelsteine139dc42013-01-13 13:31:10 +020078static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
Johannes Bergddaf5a52013-01-08 11:25:44 +0100105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300106{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300115}
116
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200119
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200120static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200123 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200124
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200125 /*
126 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
127 * Check if BIOS (or OS) enabled L1-ASPM on this device.
128 * If so (likely), disable L0S, so device moves directly L0->L1;
129 * costs negligible amount of power savings.
130 * If not (unlikely), enable L0S, so there is at least some
131 * power savings, even without L1.
132 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200133 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700134 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200135 /* L1-ASPM enabled; disable(!) L0S */
136 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700137 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200138 } else {
139 /* L1-ASPM disabled; enable(!) L0S */
140 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700141 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200142 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700143 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200144}
145
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200146/*
147 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200148 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200149 * NOTE: This does not load uCode nor start the embedded processor
150 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200151static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200152{
153 int ret = 0;
154 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
155
156 /*
157 * Use "set_bit" below rather than "write", to preserve any hardware
158 * bits already set by default after reset.
159 */
160
161 /* Disable L0S exit timer (platform NMI Work/Around) */
162 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200163 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200164
165 /*
166 * Disable L0s without affecting L1;
167 * don't wait for ICH L0s (ICH bug W/A)
168 */
169 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200170 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200171
172 /* Set FH wait threshold to maximum (HW error during stress W/A) */
173 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
174
175 /*
176 * Enable HAP INTA (interrupt from management bus) to
177 * wake device's PCI Express link L1a -> L0s
178 */
179 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200180 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200181
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200182 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200183
184 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700185 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200186 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700187 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200188
189 /*
190 * Set "initialization complete" bit to move adapter from
191 * D0U* --> D0A* (powered-up active) state.
192 */
193 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
194
195 /*
196 * Wait for clock stabilization; once stabilized, access to
197 * device-internal resources is supported, e.g. iwl_write_prph()
198 * and accesses to uCode SRAM.
199 */
200 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200201 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
202 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200203 if (ret < 0) {
204 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
205 goto out;
206 }
207
208 /*
209 * Enable DMA clock and wait for it to stabilize.
210 *
211 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
212 * do not disable clocks. This preserves any hardware bits already
213 * set by default in "CLK_CTRL_REG" after reset.
214 */
215 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
216 udelay(20);
217
218 /* Disable L1-Active */
219 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
220 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
221
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300222 /* Clear the interrupt in APMG if the NIC is in RFKILL */
223 iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
224
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200225 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200226
227out:
228 return ret;
229}
230
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200231static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200232{
233 int ret = 0;
234
235 /* stop device's busmaster DMA activity */
236 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
237
238 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200239 CSR_RESET_REG_FLAG_MASTER_DISABLED,
240 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200241 if (ret)
242 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
243
244 IWL_DEBUG_INFO(trans, "stop master\n");
245
246 return ret;
247}
248
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200249static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200250{
251 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
252
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200253 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200254
255 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200256 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200257
258 /* Reset the entire device */
259 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
260
261 udelay(10);
262
263 /*
264 * Clear "initialization complete" bit to move adapter from
265 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
266 */
267 iwl_clear_bit(trans, CSR_GP_CNTRL,
268 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
269}
270
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200271static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300272{
Johannes Berg7b114882012-02-05 13:55:11 -0800273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274 unsigned long flags;
275
276 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800277 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200278 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300279
Johannes Berg7b114882012-02-05 13:55:11 -0800280 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300281
Johannes Bergddaf5a52013-01-08 11:25:44 +0100282 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300283
Johannes Bergecdb9752012-03-06 13:31:03 -0800284 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300285
286 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200287 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300288
289 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200290 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300291 return -ENOMEM;
292
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700293 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300294 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200295 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200296 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300297 }
298
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300299 return 0;
300}
301
302#define HW_READY_TIMEOUT (50)
303
304/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200305static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300306{
307 int ret;
308
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200309 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200310 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300311
312 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200313 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200314 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
315 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
316 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300317
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700318 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300319 return ret;
320}
321
322/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200323static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300324{
325 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300326 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300327
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700328 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300329
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200330 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200331 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300332 if (ret >= 0)
333 return 0;
334
335 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200336 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200337 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300338
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300339 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200340 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300341 if (ret >= 0)
342 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300343
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300344 usleep_range(200, 1000);
345 t += 200;
346 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300347
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300348 return ret;
349}
350
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200351/*
352 * ucode
353 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200354static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200355 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200356{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800357 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200358 int ret;
359
Johannes Berg13df1aa2012-03-06 13:31:00 -0800360 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200361
362 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200363 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
364 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200365
366 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200367 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
368 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200369
370 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200371 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
372 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200373
374 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200375 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
376 (iwl_get_dma_hi_addr(phy_addr)
377 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200378
379 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200380 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
381 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
382 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
383 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200384
385 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200386 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
387 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
388 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
389 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200390
Johannes Berg13df1aa2012-03-06 13:31:00 -0800391 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
392 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200393 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200394 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200395 return -ETIMEDOUT;
396 }
397
398 return 0;
399}
400
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200401static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200402 const struct fw_desc *section)
403{
404 u8 *v_addr;
405 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300406 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200407 int ret = 0;
408
409 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
410 section_num);
411
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300412 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
413 GFP_KERNEL | __GFP_NOWARN);
414 if (!v_addr) {
415 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
416 chunk_sz = PAGE_SIZE;
417 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
418 &p_addr, GFP_KERNEL);
419 if (!v_addr)
420 return -ENOMEM;
421 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200422
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300423 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200424 u32 copy_size;
425
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300426 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200427
428 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200429 ret = iwl_pcie_load_firmware_chunk(trans,
430 section->offset + offset,
431 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200432 if (ret) {
433 IWL_ERR(trans,
434 "Could not load the [%d] uCode section\n",
435 section_num);
436 break;
437 }
438 }
439
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300440 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200441 return ret;
442}
443
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300444static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
445{
446 int shift_param;
447 u32 address;
448 int ret = 0;
449
450 if (cpu == 1) {
451 shift_param = 0;
452 address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
453 } else {
454 shift_param = 16;
455 address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
456 }
457
458 /* set CPU to started */
459 iwl_trans_set_bits_mask(trans,
460 CSR_UCODE_LOAD_STATUS_ADDR,
461 CSR_CPU_STATUS_LOADING_STARTED << shift_param,
462 1);
463
464 /* set last complete descriptor number */
465 iwl_trans_set_bits_mask(trans,
466 CSR_UCODE_LOAD_STATUS_ADDR,
467 CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
468 << shift_param,
469 1);
470
471 /* set last loaded block */
472 iwl_trans_set_bits_mask(trans,
473 CSR_UCODE_LOAD_STATUS_ADDR,
474 CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
475 << shift_param,
476 1);
477
478 /* image loading complete */
479 iwl_trans_set_bits_mask(trans,
480 CSR_UCODE_LOAD_STATUS_ADDR,
481 CSR_CPU_STATUS_LOADING_COMPLETED
482 << shift_param,
483 1);
484
485 /* set FH_TCSR_0_REG */
486 iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
487
488 /* verify image verification started */
489 ret = iwl_poll_bit(trans, address,
490 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
491 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
492 CSR_SECURE_TIME_OUT);
493 if (ret < 0) {
494 IWL_ERR(trans, "secure boot process didn't start\n");
495 return ret;
496 }
497
498 /* wait for image verification to complete */
499 ret = iwl_poll_bit(trans, address,
500 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
501 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
502 CSR_SECURE_TIME_OUT);
503
504 if (ret < 0) {
505 IWL_ERR(trans, "Time out on secure boot process\n");
506 return ret;
507 }
508
509 return 0;
510}
511
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200512static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800513 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200514{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200515 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200516
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300517 IWL_DEBUG_FW(trans,
518 "working with %s image\n",
519 image->is_secure ? "Secured" : "Non Secured");
520 IWL_DEBUG_FW(trans,
521 "working with %s CPU\n",
522 image->is_dual_cpus ? "Dual" : "Single");
523
524 /* configure the ucode to be ready to get the secured image */
525 if (image->is_secure) {
526 /* set secure boot inspector addresses */
527 iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
528 iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
529
530 /* release CPU1 reset if secure inspector image burned in OTP */
531 iwl_write32(trans, CSR_RESET, 0);
532 }
533
534 /* load to FW the binary sections of CPU1 */
535 IWL_DEBUG_INFO(trans, "Loading CPU1\n");
536 for (i = 0;
537 i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
538 i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200539 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200540 break;
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200541 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200542 if (ret)
543 return ret;
544 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200545
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300546 /* configure the ucode to start secure process on CPU1 */
547 if (image->is_secure) {
548 /* config CPU1 to start secure protocol */
549 ret = iwl_pcie_secure_set(trans, 1);
550 if (ret)
551 return ret;
552 } else {
553 /* Remove all resets to allow NIC to operate */
554 iwl_write32(trans, CSR_RESET, 0);
555 }
556
557 if (image->is_dual_cpus) {
558 /* load to FW the binary sections of CPU2 */
559 IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
560 for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
561 i < IWL_UCODE_SECTION_MAX; i++) {
562 if (!image->sec[i].data)
563 break;
564 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
565 if (ret)
566 return ret;
567 }
568
569 if (image->is_secure) {
570 /* set CPU2 for secure protocol */
571 ret = iwl_pcie_secure_set(trans, 2);
572 if (ret)
573 return ret;
574 }
575 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200576
577 return 0;
578}
579
Johannes Berg0692fe42012-03-06 13:30:37 -0800580static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200581 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300582{
583 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800584 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300585
Johannes Berg496bab32012-03-06 13:30:45 -0800586 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200587 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700588 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300589 return -EIO;
590 }
591
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200592 iwl_enable_rfkill_int(trans);
593
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300594 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200595 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200596 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200597 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200598 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200599 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800600 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200601 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300602 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300603
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200604 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300605
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200606 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300607 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700608 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300609 return ret;
610 }
611
612 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200613 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
614 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300615 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
616
617 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200618 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700619 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300620
621 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200622 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
623 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300624
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200625 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200626 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300627}
628
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200629static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200630{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200631 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200632 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700633}
634
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800635static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700636{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800637 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +0200638 unsigned long flags;
Arik Nemtsova4082842013-11-24 19:10:46 +0200639 bool hw_rfkill;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700640
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800641 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -0800642 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700643 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800644 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700645
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300646 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200647 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300648
649 /*
650 * If a HW restart happens during firmware loading,
651 * then the firmware loading might call this function
652 * and later it might be called again due to the
653 * restart. So don't process again if the device is
654 * already dead.
655 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200656 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200657 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200658 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200659
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300660 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200661 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300662 APMG_CLK_VAL_DMA_CLK_RQT);
663 udelay(5);
664 }
665
666 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200667 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200668 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300669
670 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200671 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800672
673 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
674 * Clean again the interrupt here
675 */
Johannes Berg7b114882012-02-05 13:55:11 -0800676 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800677 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800678 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800679
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800680 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200681 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700682
683 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200684 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
685 clear_bit(STATUS_INT_ENABLED, &trans->status);
686 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
687 clear_bit(STATUS_TPOWER_PMI, &trans->status);
688 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200689
690 /*
691 * Even if we stop the HW, we still want the RF kill
692 * interrupt
693 */
694 iwl_enable_rfkill_int(trans);
695
696 /*
697 * Check again since the RF kill state may have changed while
698 * all the interrupts were disabled, in this case we couldn't
699 * receive the RF kill interrupt and update the state in the
700 * op_mode.
701 */
702 hw_rfkill = iwl_is_rfkill_set(trans);
703 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200704 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200705 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200706 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200707 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300708}
709
Johannes Bergdebff612013-05-14 13:53:45 +0200710static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800711{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800712 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200713
714 /*
715 * in testing mode, the host stays awake and the
716 * hardware won't be reset (not even partially)
717 */
718 if (test)
719 return;
720
Johannes Bergddaf5a52013-01-08 11:25:44 +0100721 iwl_pcie_disable_ict(trans);
722
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800723 iwl_clear_bit(trans, CSR_GP_CNTRL,
724 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100725 iwl_clear_bit(trans, CSR_GP_CNTRL,
726 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
727
728 /*
729 * reset TX queues -- some of their registers reset during S3
730 * so if we don't reset everything here the D3 image would try
731 * to execute some invalid memory upon resume
732 */
733 iwl_trans_pcie_tx_reset(trans);
734
735 iwl_pcie_set_pwr(trans, true);
736}
737
738static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +0200739 enum iwl_d3_status *status,
740 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +0100741{
742 u32 val;
743 int ret;
744
Johannes Bergdebff612013-05-14 13:53:45 +0200745 if (test) {
746 iwl_enable_interrupts(trans);
747 *status = IWL_D3_STATUS_ALIVE;
748 return 0;
749 }
750
Johannes Bergddaf5a52013-01-08 11:25:44 +0100751 iwl_pcie_set_pwr(trans, false);
752
753 val = iwl_read32(trans, CSR_RESET);
754 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
755 *status = IWL_D3_STATUS_RESET;
756 return 0;
757 }
758
759 /*
760 * Also enables interrupts - none will happen as the device doesn't
761 * know we're waking it up, only when the opmode actually tells it
762 * after this call.
763 */
764 iwl_pcie_reset_ict(trans);
765
766 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
767 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
768
769 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
770 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
771 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
772 25000);
773 if (ret) {
774 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
775 return ret;
776 }
777
778 iwl_trans_pcie_tx_reset(trans);
779
780 ret = iwl_pcie_rx_init(trans);
781 if (ret) {
782 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
783 return ret;
784 }
785
Johannes Bergddaf5a52013-01-08 11:25:44 +0100786 *status = IWL_D3_STATUS_ALIVE;
787 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800788}
789
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200790static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300791{
Johannes Bergc9eec952012-03-06 13:30:43 -0800792 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100793 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300794
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200795 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200796 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200797 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100798 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200799 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200800
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300801 /* Reset the entire device */
802 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
803
804 usleep_range(10, 15);
805
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200806 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200807
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200808 /* From now on, the op_mode will be kept updated about RF kill state */
809 iwl_enable_rfkill_int(trans);
810
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200811 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200812 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200813 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200814 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200815 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800816 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200817
Johannes Berga8b691e2012-12-27 23:08:06 +0100818 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300819}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700820
Arik Nemtsova4082842013-11-24 19:10:46 +0200821static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200822{
Johannes Berg20d3b642012-05-16 22:54:29 +0200823 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700824 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200825
Arik Nemtsova4082842013-11-24 19:10:46 +0200826 /* disable interrupts - don't enable HW RF kill interrupt */
David Spinadelee7d7372012-08-12 08:14:04 +0300827 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
828 iwl_disable_interrupts(trans);
829 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
830
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200831 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200832
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700833 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
834 iwl_disable_interrupts(trans);
835 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
836
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200837 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200838}
839
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200840static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
841{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800842 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200843}
844
845static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
846{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800847 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200848}
849
850static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
851{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800852 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200853}
854
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200855static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
856{
Amnon Pazf9477c12013-02-27 11:28:16 +0200857 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
858 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200859 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
860}
861
862static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
863 u32 val)
864{
865 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200866 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200867 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
868}
869
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800870static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700871 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800872{
873 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
874
875 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300876 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800877 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
878 trans_pcie->n_no_reclaim_cmds = 0;
879 else
880 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
881 if (trans_pcie->n_no_reclaim_cmds)
882 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
883 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700884
Johannes Bergb2cf4102012-04-09 17:46:51 -0700885 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
886 if (trans_pcie->rx_buf_size_8k)
887 trans_pcie->rx_page_order = get_order(8 * 1024);
888 else
889 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700890
891 trans_pcie->wd_timeout =
892 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700893
894 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200895 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800896}
897
Johannes Bergd1ff5252012-04-12 06:24:30 -0700898void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700899{
Johannes Berg20d3b642012-05-16 22:54:29 +0200900 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800901
Johannes Berg0aa86df2012-12-27 22:58:21 +0100902 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100903
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200904 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200905 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200906
Johannes Berga8b691e2012-12-27 23:08:06 +0100907 free_irq(trans_pcie->pci_dev->irq, trans);
908 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800909
910 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800911 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800912 pci_release_regions(trans_pcie->pci_dev);
913 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300914 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800915
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700916 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700917}
918
Don Fry47107e82012-03-15 13:27:06 -0700919static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
920{
Don Fry47107e82012-03-15 13:27:06 -0700921 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200922 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700923 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200924 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700925}
926
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200927static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
928 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200929{
930 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +0200931 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
932
933 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200934
935 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200936 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
937 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200938
939 /*
940 * These bits say the device is running, and should keep running for
941 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
942 * but they do not indicate that embedded SRAM is restored yet;
943 * 3945 and 4965 have volatile SRAM, and must save/restore contents
944 * to/from host DRAM when sleeping/waking for power-saving.
945 * Each direction takes approximately 1/4 millisecond; with this
946 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
947 * series of register accesses are expected (e.g. reading Event Log),
948 * to keep device from sleeping.
949 *
950 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
951 * SRAM is okay/restored. We don't check that here because this call
952 * is just for hardware register access; but GP1 MAC_SLEEP check is a
953 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
954 *
955 * 5000 series and later (including 1000 series) have non-volatile SRAM,
956 * and do not save/restore SRAM when power cycling.
957 */
958 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
959 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
960 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
961 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
962 if (unlikely(ret < 0)) {
963 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
964 if (!silent) {
965 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
966 WARN_ONCE(1,
967 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
968 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +0200969 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200970 return false;
971 }
972 }
973
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200974 /*
975 * Fool sparse by faking we release the lock - sparse will
976 * track nic_access anyway.
977 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200978 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200979 return true;
980}
981
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200982static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
983 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200984{
Johannes Bergcfb4e622013-06-20 22:02:05 +0200985 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200986
Johannes Bergcfb4e622013-06-20 22:02:05 +0200987 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200988
989 /*
990 * Fool sparse by faking we acquiring the lock - sparse will
991 * track nic_access anyway.
992 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200993 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200994
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200995 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
996 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200997 /*
998 * Above we read the CSR_GP_CNTRL register, which will flush
999 * any previous writes, but we need the write that clears the
1000 * MAC_ACCESS_REQ bit to be performed before any other writes
1001 * scheduled on different CPUs (after we drop reg_lock).
1002 */
1003 mmiowb();
Johannes Bergcfb4e622013-06-20 22:02:05 +02001004 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001005}
1006
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001007static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1008 void *buf, int dwords)
1009{
1010 unsigned long flags;
1011 int offs, ret = 0;
1012 u32 *vals = buf;
1013
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001014 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001015 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1016 for (offs = 0; offs < dwords; offs++)
1017 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001018 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001019 } else {
1020 ret = -EBUSY;
1021 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001022 return ret;
1023}
1024
1025static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001026 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001027{
1028 unsigned long flags;
1029 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001030 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001031
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001032 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001033 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1034 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001035 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1036 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001037 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001038 } else {
1039 ret = -EBUSY;
1040 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001041 return ret;
1042}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001043
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001044#define IWL_FLUSH_WAIT_MS 2000
1045
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001046static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001047{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001048 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001049 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001050 struct iwl_queue *q;
1051 int cnt;
1052 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001053 u32 scd_sram_addr;
1054 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001055 int ret = 0;
1056
1057 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001058 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001059 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001060 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001061 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001062 q = &txq->q;
1063 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1064 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1065 msleep(1);
1066
1067 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001068 IWL_ERR(trans,
1069 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001070 ret = -ETIMEDOUT;
1071 break;
1072 }
1073 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001074
1075 if (!ret)
1076 return 0;
1077
1078 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1079 txq->q.read_ptr, txq->q.write_ptr);
1080
1081 scd_sram_addr = trans_pcie->scd_base_addr +
1082 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1083 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1084
1085 iwl_print_hex_error(trans, buf, sizeof(buf));
1086
1087 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1088 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1089 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1090
1091 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1092 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1093 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1094 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1095 u32 tbl_dw =
1096 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1097 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1098
1099 if (cnt & 0x1)
1100 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1101 else
1102 tbl_dw = tbl_dw & 0x0000FFFF;
1103
1104 IWL_ERR(trans,
1105 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1106 cnt, active ? "" : "in", fifo, tbl_dw,
1107 iwl_read_prph(trans,
1108 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1109 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1110 }
1111
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001112 return ret;
1113}
1114
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001115static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1116 u32 mask, u32 value)
1117{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001118 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001119 unsigned long flags;
1120
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001121 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001122 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001123 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001124}
1125
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001126static const char *get_csr_string(int cmd)
1127{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001128#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001129 switch (cmd) {
1130 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1131 IWL_CMD(CSR_INT_COALESCING);
1132 IWL_CMD(CSR_INT);
1133 IWL_CMD(CSR_INT_MASK);
1134 IWL_CMD(CSR_FH_INT_STATUS);
1135 IWL_CMD(CSR_GPIO_IN);
1136 IWL_CMD(CSR_RESET);
1137 IWL_CMD(CSR_GP_CNTRL);
1138 IWL_CMD(CSR_HW_REV);
1139 IWL_CMD(CSR_EEPROM_REG);
1140 IWL_CMD(CSR_EEPROM_GP);
1141 IWL_CMD(CSR_OTP_GP_REG);
1142 IWL_CMD(CSR_GIO_REG);
1143 IWL_CMD(CSR_GP_UCODE_REG);
1144 IWL_CMD(CSR_GP_DRIVER_REG);
1145 IWL_CMD(CSR_UCODE_DRV_GP1);
1146 IWL_CMD(CSR_UCODE_DRV_GP2);
1147 IWL_CMD(CSR_LED_REG);
1148 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1149 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1150 IWL_CMD(CSR_ANA_PLL_CFG);
1151 IWL_CMD(CSR_HW_REV_WA_REG);
1152 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1153 default:
1154 return "UNKNOWN";
1155 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001156#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001157}
1158
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001159void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001160{
1161 int i;
1162 static const u32 csr_tbl[] = {
1163 CSR_HW_IF_CONFIG_REG,
1164 CSR_INT_COALESCING,
1165 CSR_INT,
1166 CSR_INT_MASK,
1167 CSR_FH_INT_STATUS,
1168 CSR_GPIO_IN,
1169 CSR_RESET,
1170 CSR_GP_CNTRL,
1171 CSR_HW_REV,
1172 CSR_EEPROM_REG,
1173 CSR_EEPROM_GP,
1174 CSR_OTP_GP_REG,
1175 CSR_GIO_REG,
1176 CSR_GP_UCODE_REG,
1177 CSR_GP_DRIVER_REG,
1178 CSR_UCODE_DRV_GP1,
1179 CSR_UCODE_DRV_GP2,
1180 CSR_LED_REG,
1181 CSR_DRAM_INT_TBL_REG,
1182 CSR_GIO_CHICKEN_BITS,
1183 CSR_ANA_PLL_CFG,
1184 CSR_HW_REV_WA_REG,
1185 CSR_DBG_HPET_MEM_REG
1186 };
1187 IWL_ERR(trans, "CSR values:\n");
1188 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1189 "CSR_INT_PERIODIC_REG)\n");
1190 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1191 IWL_ERR(trans, " %25s: 0X%08x\n",
1192 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001193 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001194 }
1195}
1196
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001197#ifdef CONFIG_IWLWIFI_DEBUGFS
1198/* create and remove of files */
1199#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001200 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001201 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001202 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001203} while (0)
1204
1205/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001206#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001207static const struct file_operations iwl_dbgfs_##name##_ops = { \
1208 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001209 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001210 .llseek = generic_file_llseek, \
1211};
1212
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001213#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001214static const struct file_operations iwl_dbgfs_##name##_ops = { \
1215 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001216 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001217 .llseek = generic_file_llseek, \
1218};
1219
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001220#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001221static const struct file_operations iwl_dbgfs_##name##_ops = { \
1222 .write = iwl_dbgfs_##name##_write, \
1223 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001224 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001225 .llseek = generic_file_llseek, \
1226};
1227
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001228static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001229 char __user *user_buf,
1230 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001231{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001232 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001234 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001235 struct iwl_queue *q;
1236 char *buf;
1237 int pos = 0;
1238 int cnt;
1239 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001240 size_t bufsz;
1241
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001242 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001243
Johannes Bergf9e75442012-03-30 09:37:39 +02001244 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001245 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001246
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001247 buf = kzalloc(bufsz, GFP_KERNEL);
1248 if (!buf)
1249 return -ENOMEM;
1250
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001251 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001252 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001253 q = &txq->q;
1254 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001255 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001256 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001257 !!test_bit(cnt, trans_pcie->queue_used),
1258 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001259 }
1260 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1261 kfree(buf);
1262 return ret;
1263}
1264
1265static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001266 char __user *user_buf,
1267 size_t count, loff_t *ppos)
1268{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001269 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001270 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001271 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001272 char buf[256];
1273 int pos = 0;
1274 const size_t bufsz = sizeof(buf);
1275
1276 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1277 rxq->read);
1278 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1279 rxq->write);
1280 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1281 rxq->free_count);
1282 if (rxq->rb_stts) {
1283 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1284 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1285 } else {
1286 pos += scnprintf(buf + pos, bufsz - pos,
1287 "closed_rb_num: Not Allocated\n");
1288 }
1289 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1290}
1291
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001292static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1293 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001294 size_t count, loff_t *ppos)
1295{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001296 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001297 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001298 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1299
1300 int pos = 0;
1301 char *buf;
1302 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1303 ssize_t ret;
1304
1305 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001306 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001307 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001308
1309 pos += scnprintf(buf + pos, bufsz - pos,
1310 "Interrupt Statistics Report:\n");
1311
1312 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1313 isr_stats->hw);
1314 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1315 isr_stats->sw);
1316 if (isr_stats->sw || isr_stats->hw) {
1317 pos += scnprintf(buf + pos, bufsz - pos,
1318 "\tLast Restarting Code: 0x%X\n",
1319 isr_stats->err_code);
1320 }
1321#ifdef CONFIG_IWLWIFI_DEBUG
1322 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1323 isr_stats->sch);
1324 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1325 isr_stats->alive);
1326#endif
1327 pos += scnprintf(buf + pos, bufsz - pos,
1328 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1329
1330 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1331 isr_stats->ctkill);
1332
1333 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1334 isr_stats->wakeup);
1335
1336 pos += scnprintf(buf + pos, bufsz - pos,
1337 "Rx command responses:\t\t %u\n", isr_stats->rx);
1338
1339 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1340 isr_stats->tx);
1341
1342 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1343 isr_stats->unhandled);
1344
1345 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1346 kfree(buf);
1347 return ret;
1348}
1349
1350static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1351 const char __user *user_buf,
1352 size_t count, loff_t *ppos)
1353{
1354 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001355 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001356 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1357
1358 char buf[8];
1359 int buf_size;
1360 u32 reset_flag;
1361
1362 memset(buf, 0, sizeof(buf));
1363 buf_size = min(count, sizeof(buf) - 1);
1364 if (copy_from_user(buf, user_buf, buf_size))
1365 return -EFAULT;
1366 if (sscanf(buf, "%x", &reset_flag) != 1)
1367 return -EFAULT;
1368 if (reset_flag == 0)
1369 memset(isr_stats, 0, sizeof(*isr_stats));
1370
1371 return count;
1372}
1373
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001374static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001375 const char __user *user_buf,
1376 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001377{
1378 struct iwl_trans *trans = file->private_data;
1379 char buf[8];
1380 int buf_size;
1381 int csr;
1382
1383 memset(buf, 0, sizeof(buf));
1384 buf_size = min(count, sizeof(buf) - 1);
1385 if (copy_from_user(buf, user_buf, buf_size))
1386 return -EFAULT;
1387 if (sscanf(buf, "%d", &csr) != 1)
1388 return -EFAULT;
1389
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001390 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001391
1392 return count;
1393}
1394
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001395static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001396 char __user *user_buf,
1397 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001398{
1399 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001400 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001401 int pos = 0;
1402 ssize_t ret = -EFAULT;
1403
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001404 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001405 if (buf) {
1406 ret = simple_read_from_buffer(user_buf,
1407 count, ppos, buf, pos);
1408 kfree(buf);
1409 }
1410
1411 return ret;
1412}
1413
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001414DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001415DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001416DEBUGFS_READ_FILE_OPS(rx_queue);
1417DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001418DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001419
1420/*
1421 * Create the debugfs files and directories
1422 *
1423 */
1424static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001425 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001426{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001427 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1428 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001429 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001430 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1431 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001432 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001433
1434err:
1435 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1436 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001437}
1438#else
1439static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001440 struct dentry *dir)
1441{
1442 return 0;
1443}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001444#endif /*CONFIG_IWLWIFI_DEBUGFS */
1445
Johannes Bergd1ff5252012-04-12 06:24:30 -07001446static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001447 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02001448 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001449 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001450 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001451 .stop_device = iwl_trans_pcie_stop_device,
1452
Johannes Bergddaf5a52013-01-08 11:25:44 +01001453 .d3_suspend = iwl_trans_pcie_d3_suspend,
1454 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001455
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001456 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001457
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001458 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001459 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001460
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001461 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001462 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001463
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001464 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001465
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001466 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001467
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001468 .write8 = iwl_trans_pcie_write8,
1469 .write32 = iwl_trans_pcie_write32,
1470 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001471 .read_prph = iwl_trans_pcie_read_prph,
1472 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001473 .read_mem = iwl_trans_pcie_read_mem,
1474 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001475 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001476 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001477 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001478 .release_nic_access = iwl_trans_pcie_release_nic_access,
1479 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001480};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001481
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001482struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001483 const struct pci_device_id *ent,
1484 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001485{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001486 struct iwl_trans_pcie *trans_pcie;
1487 struct iwl_trans *trans;
1488 u16 pci_cmd;
1489 int err;
1490
1491 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001492 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001493 if (!trans) {
1494 err = -ENOMEM;
1495 goto out;
1496 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001497
1498 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1499
1500 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001501 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001502 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001503 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001504 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001505 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001506 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001507
Johannes Bergd819c6c2013-09-30 11:02:46 +02001508 err = pci_enable_device(pdev);
1509 if (err)
1510 goto out_no_pci;
1511
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001512 if (!cfg->base_params->pcie_l1_allowed) {
1513 /*
1514 * W/A - seems to solve weird behavior. We need to remove this
1515 * if we don't want to stay in L1 all the time. This wastes a
1516 * lot of power.
1517 */
1518 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1519 PCIE_LINK_STATE_L1 |
1520 PCIE_LINK_STATE_CLKPM);
1521 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001522
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001523 pci_set_master(pdev);
1524
1525 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1526 if (!err)
1527 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1528 if (err) {
1529 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1530 if (!err)
1531 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001532 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001533 /* both attempts failed: */
1534 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001535 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001536 goto out_pci_disable_device;
1537 }
1538 }
1539
1540 err = pci_request_regions(pdev, DRV_NAME);
1541 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001542 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001543 goto out_pci_disable_device;
1544 }
1545
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001546 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001547 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001548 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001549 err = -ENODEV;
1550 goto out_pci_release_regions;
1551 }
1552
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001553 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1554 * PCI Tx retries from interfering with C3 CPU state */
1555 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1556
1557 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001558 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001559 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001560 /* enable rfkill interrupt: hw bug w/a */
1561 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1562 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1563 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1564 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1565 }
1566 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001567
1568 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001569 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001570 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001571 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001572 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1573 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001574
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001575 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001576 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001577
Johannes Berg3ec45882012-07-12 13:56:28 +02001578 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1579 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001580
1581 trans->dev_cmd_headroom = 0;
1582 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001583 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001584 sizeof(struct iwl_device_cmd)
1585 + trans->dev_cmd_headroom,
1586 sizeof(void *),
1587 SLAB_HWCACHE_ALIGN,
1588 NULL);
1589
Luciano Coelho6965a352013-08-10 16:35:45 +03001590 if (!trans->dev_cmd_pool) {
1591 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001592 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03001593 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001594
Johannes Berga8b691e2012-12-27 23:08:06 +01001595 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1596
Johannes Berga8b691e2012-12-27 23:08:06 +01001597 if (iwl_pcie_alloc_ict(trans))
1598 goto out_free_cmd_pool;
1599
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001600 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03001601 iwl_pcie_irq_handler,
1602 IRQF_SHARED, DRV_NAME, trans);
1603 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001604 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1605 goto out_free_ict;
1606 }
1607
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001608 return trans;
1609
Johannes Berga8b691e2012-12-27 23:08:06 +01001610out_free_ict:
1611 iwl_pcie_free_ict(trans);
1612out_free_cmd_pool:
1613 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001614out_pci_disable_msi:
1615 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001616out_pci_release_regions:
1617 pci_release_regions(pdev);
1618out_pci_disable_device:
1619 pci_disable_device(pdev);
1620out_no_pci:
1621 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03001622out:
1623 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001624}