blob: 2757d445b0421daed1aeb932c3c9caa4edb42566 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030053#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030054#include <rdma/ib_smi.h>
55#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020056#include <linux/in.h>
57#include <linux/etherdevice.h>
58#include <linux/mlx5/fs.h>
Or Gerlitz78984892016-11-30 20:33:33 +020059#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030060#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030061#include "cmd.h"
Huy Nguyenc85023e2017-05-30 09:42:54 +030062#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030063
64#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020065#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030066
67MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
68MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
69MODULE_LICENSE("Dual BSD/GPL");
70MODULE_VERSION(DRIVER_VERSION);
71
Eli Cohene126ba92013-07-07 17:25:49 +030072static char mlx5_version[] =
73 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020074 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030075
Eran Ben Elishada7525d2015-12-14 16:34:10 +020076enum {
77 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
78};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030080static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020081mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030082{
Achiad Shochatebd61f62015-12-23 18:47:16 +020083 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030084 case MLX5_CAP_PORT_TYPE_IB:
85 return IB_LINK_LAYER_INFINIBAND;
86 case MLX5_CAP_PORT_TYPE_ETH:
87 return IB_LINK_LAYER_ETHERNET;
88 default:
89 return IB_LINK_LAYER_UNSPECIFIED;
90 }
91}
92
Achiad Shochatebd61f62015-12-23 18:47:16 +020093static enum rdma_link_layer
94mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
95{
96 struct mlx5_ib_dev *dev = to_mdev(device);
97 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
98
99 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
100}
101
Moni Shouafd65f1b2017-05-30 09:56:05 +0300102static int get_port_state(struct ib_device *ibdev,
103 u8 port_num,
104 enum ib_port_state *state)
105{
106 struct ib_port_attr attr;
107 int ret;
108
109 memset(&attr, 0, sizeof(attr));
110 ret = mlx5_ib_query_port(ibdev, port_num, &attr);
111 if (!ret)
112 *state = attr.state;
113 return ret;
114}
115
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200116static int mlx5_netdev_event(struct notifier_block *this,
117 unsigned long event, void *ptr)
118{
119 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
120 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
121 roce.nb);
122
Aviv Heller5ec8c832016-09-18 20:48:00 +0300123 switch (event) {
124 case NETDEV_REGISTER:
125 case NETDEV_UNREGISTER:
126 write_lock(&ibdev->roce.netdev_lock);
127 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
128 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
129 NULL : ndev;
130 write_unlock(&ibdev->roce.netdev_lock);
131 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200132
Moni Shouafd65f1b2017-05-30 09:56:05 +0300133 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300134 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300135 case NETDEV_DOWN: {
136 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
137 struct net_device *upper = NULL;
138
139 if (lag_ndev) {
140 upper = netdev_master_upper_dev_get(lag_ndev);
141 dev_put(lag_ndev);
142 }
143
144 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
145 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800146 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300147 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300148
Moni Shouafd65f1b2017-05-30 09:56:05 +0300149 if (get_port_state(&ibdev->ib_dev, 1, &port_state))
150 return NOTIFY_DONE;
151
152 if (ibdev->roce.last_port_state == port_state)
153 return NOTIFY_DONE;
154
155 ibdev->roce.last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300156 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300157 if (port_state == IB_PORT_DOWN)
158 ibev.event = IB_EVENT_PORT_ERR;
159 else if (port_state == IB_PORT_ACTIVE)
160 ibev.event = IB_EVENT_PORT_ACTIVE;
161 else
162 return NOTIFY_DONE;
163
Aviv Heller5ec8c832016-09-18 20:48:00 +0300164 ibev.element.port_num = 1;
165 ib_dispatch_event(&ibev);
166 }
167 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300168 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300169
170 default:
171 break;
172 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200173
174 return NOTIFY_DONE;
175}
176
177static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
178 u8 port_num)
179{
180 struct mlx5_ib_dev *ibdev = to_mdev(device);
181 struct net_device *ndev;
182
Aviv Heller88621df2016-09-18 20:48:02 +0300183 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
184 if (ndev)
185 return ndev;
186
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200187 /* Ensure ndev does not disappear before we invoke dev_hold()
188 */
189 read_lock(&ibdev->roce.netdev_lock);
190 ndev = ibdev->roce.netdev;
191 if (ndev)
192 dev_hold(ndev);
193 read_unlock(&ibdev->roce.netdev_lock);
194
195 return ndev;
196}
197
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300198static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
199 u8 *active_width)
200{
201 switch (eth_proto_oper) {
202 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
203 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
204 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
205 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
206 *active_width = IB_WIDTH_1X;
207 *active_speed = IB_SPEED_SDR;
208 break;
209 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
210 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
211 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
212 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
213 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
214 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
215 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
216 *active_width = IB_WIDTH_1X;
217 *active_speed = IB_SPEED_QDR;
218 break;
219 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
220 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
221 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
222 *active_width = IB_WIDTH_1X;
223 *active_speed = IB_SPEED_EDR;
224 break;
225 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
226 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
227 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
228 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
229 *active_width = IB_WIDTH_4X;
230 *active_speed = IB_SPEED_QDR;
231 break;
232 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
233 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
234 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
235 *active_width = IB_WIDTH_1X;
236 *active_speed = IB_SPEED_HDR;
237 break;
238 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
239 *active_width = IB_WIDTH_4X;
240 *active_speed = IB_SPEED_FDR;
241 break;
242 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
243 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
244 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
245 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
246 *active_width = IB_WIDTH_4X;
247 *active_speed = IB_SPEED_EDR;
248 break;
249 default:
250 return -EINVAL;
251 }
252
253 return 0;
254}
255
Ilan Tayari095b0922017-05-14 16:04:30 +0300256static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
257 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200258{
259 struct mlx5_ib_dev *dev = to_mdev(device);
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300260 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300261 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200262 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200263 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300264 u32 eth_prot_oper;
Ilan Tayari095b0922017-05-14 16:04:30 +0300265 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200266
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300267 /* Possible bad flows are checked before filling out props so in case
268 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300269 */
Ilan Tayari095b0922017-05-14 16:04:30 +0300270 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
271 if (err)
272 return err;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300273
274 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
275 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200276
277 props->port_cap_flags |= IB_PORT_CM_SUP;
278 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
279
280 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
281 roce_address_table_size);
282 props->max_mtu = IB_MTU_4096;
283 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
284 props->pkey_tbl_len = 1;
285 props->state = IB_PORT_DOWN;
286 props->phys_state = 3;
287
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200288 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
289 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200290
291 ndev = mlx5_ib_get_netdev(device, port_num);
292 if (!ndev)
Ilan Tayari095b0922017-05-14 16:04:30 +0300293 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200294
Aviv Heller88621df2016-09-18 20:48:02 +0300295 if (mlx5_lag_is_active(dev->mdev)) {
296 rcu_read_lock();
297 upper = netdev_master_upper_dev_get_rcu(ndev);
298 if (upper) {
299 dev_put(ndev);
300 ndev = upper;
301 dev_hold(ndev);
302 }
303 rcu_read_unlock();
304 }
305
Achiad Shochat3f89a642015-12-23 18:47:21 +0200306 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
307 props->state = IB_PORT_ACTIVE;
308 props->phys_state = 5;
309 }
310
311 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
312
313 dev_put(ndev);
314
315 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Ilan Tayari095b0922017-05-14 16:04:30 +0300316 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200317}
318
Ilan Tayari095b0922017-05-14 16:04:30 +0300319static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
320 unsigned int index, const union ib_gid *gid,
321 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200322{
Ilan Tayari095b0922017-05-14 16:04:30 +0300323 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
324 u8 roce_version = 0;
325 u8 roce_l3_type = 0;
326 bool vlan = false;
327 u8 mac[ETH_ALEN];
328 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200329
Ilan Tayari095b0922017-05-14 16:04:30 +0300330 if (gid) {
331 gid_type = attr->gid_type;
332 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200333
Ilan Tayari095b0922017-05-14 16:04:30 +0300334 if (is_vlan_dev(attr->ndev)) {
335 vlan = true;
336 vlan_id = vlan_dev_vlan_id(attr->ndev);
337 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200338 }
339
Ilan Tayari095b0922017-05-14 16:04:30 +0300340 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200341 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300342 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200343 break;
344 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300345 roce_version = MLX5_ROCE_VERSION_2;
346 if (ipv6_addr_v4mapped((void *)gid))
347 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
348 else
349 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200350 break;
351
352 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300353 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200354 }
355
Ilan Tayari095b0922017-05-14 16:04:30 +0300356 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
357 roce_l3_type, gid->raw, mac, vlan,
358 vlan_id);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200359}
360
361static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
362 unsigned int index, const union ib_gid *gid,
363 const struct ib_gid_attr *attr,
364 __always_unused void **context)
365{
Ilan Tayari095b0922017-05-14 16:04:30 +0300366 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200367}
368
369static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
370 unsigned int index, __always_unused void **context)
371{
Ilan Tayari095b0922017-05-14 16:04:30 +0300372 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200373}
374
Achiad Shochat2811ba52015-12-23 18:47:24 +0200375__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
376 int index)
377{
378 struct ib_gid_attr attr;
379 union ib_gid gid;
380
381 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
382 return 0;
383
384 if (!attr.ndev)
385 return 0;
386
387 dev_put(attr.ndev);
388
389 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
390 return 0;
391
392 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
393}
394
Majd Dibbinyed884512017-01-18 14:10:35 +0200395int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
396 int index, enum ib_gid_type *gid_type)
397{
398 struct ib_gid_attr attr;
399 union ib_gid gid;
400 int ret;
401
402 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
403 if (ret)
404 return ret;
405
406 if (!attr.ndev)
407 return -ENODEV;
408
409 dev_put(attr.ndev);
410
411 *gid_type = attr.gid_type;
412
413 return 0;
414}
415
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300416static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
417{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300418 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
419 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
420 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300421}
422
423enum {
424 MLX5_VPORT_ACCESS_METHOD_MAD,
425 MLX5_VPORT_ACCESS_METHOD_HCA,
426 MLX5_VPORT_ACCESS_METHOD_NIC,
427};
428
429static int mlx5_get_vport_access_method(struct ib_device *ibdev)
430{
431 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
432 return MLX5_VPORT_ACCESS_METHOD_MAD;
433
Achiad Shochatebd61f62015-12-23 18:47:16 +0200434 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300435 IB_LINK_LAYER_ETHERNET)
436 return MLX5_VPORT_ACCESS_METHOD_NIC;
437
438 return MLX5_VPORT_ACCESS_METHOD_HCA;
439}
440
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200441static void get_atomic_caps(struct mlx5_ib_dev *dev,
442 struct ib_device_attr *props)
443{
444 u8 tmp;
445 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
446 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
447 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300448 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200449
450 /* Check if HW supports 8 bytes standard atomic operations and capable
451 * of host endianness respond
452 */
453 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
454 if (((atomic_operations & tmp) == tmp) &&
455 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
456 (atomic_req_8B_endianness_mode)) {
457 props->atomic_cap = IB_ATOMIC_HCA;
458 } else {
459 props->atomic_cap = IB_ATOMIC_NONE;
460 }
461}
462
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300463static int mlx5_query_system_image_guid(struct ib_device *ibdev,
464 __be64 *sys_image_guid)
465{
466 struct mlx5_ib_dev *dev = to_mdev(ibdev);
467 struct mlx5_core_dev *mdev = dev->mdev;
468 u64 tmp;
469 int err;
470
471 switch (mlx5_get_vport_access_method(ibdev)) {
472 case MLX5_VPORT_ACCESS_METHOD_MAD:
473 return mlx5_query_mad_ifc_system_image_guid(ibdev,
474 sys_image_guid);
475
476 case MLX5_VPORT_ACCESS_METHOD_HCA:
477 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200478 break;
479
480 case MLX5_VPORT_ACCESS_METHOD_NIC:
481 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
482 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300483
484 default:
485 return -EINVAL;
486 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200487
488 if (!err)
489 *sys_image_guid = cpu_to_be64(tmp);
490
491 return err;
492
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300493}
494
495static int mlx5_query_max_pkeys(struct ib_device *ibdev,
496 u16 *max_pkeys)
497{
498 struct mlx5_ib_dev *dev = to_mdev(ibdev);
499 struct mlx5_core_dev *mdev = dev->mdev;
500
501 switch (mlx5_get_vport_access_method(ibdev)) {
502 case MLX5_VPORT_ACCESS_METHOD_MAD:
503 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
504
505 case MLX5_VPORT_ACCESS_METHOD_HCA:
506 case MLX5_VPORT_ACCESS_METHOD_NIC:
507 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
508 pkey_table_size));
509 return 0;
510
511 default:
512 return -EINVAL;
513 }
514}
515
516static int mlx5_query_vendor_id(struct ib_device *ibdev,
517 u32 *vendor_id)
518{
519 struct mlx5_ib_dev *dev = to_mdev(ibdev);
520
521 switch (mlx5_get_vport_access_method(ibdev)) {
522 case MLX5_VPORT_ACCESS_METHOD_MAD:
523 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
524
525 case MLX5_VPORT_ACCESS_METHOD_HCA:
526 case MLX5_VPORT_ACCESS_METHOD_NIC:
527 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
528
529 default:
530 return -EINVAL;
531 }
532}
533
534static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
535 __be64 *node_guid)
536{
537 u64 tmp;
538 int err;
539
540 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
541 case MLX5_VPORT_ACCESS_METHOD_MAD:
542 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
543
544 case MLX5_VPORT_ACCESS_METHOD_HCA:
545 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200546 break;
547
548 case MLX5_VPORT_ACCESS_METHOD_NIC:
549 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
550 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300551
552 default:
553 return -EINVAL;
554 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200555
556 if (!err)
557 *node_guid = cpu_to_be64(tmp);
558
559 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300560}
561
562struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700563 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300564};
565
566static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
567{
568 struct mlx5_reg_node_desc in;
569
570 if (mlx5_use_mad_ifc(dev))
571 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
572
573 memset(&in, 0, sizeof(in));
574
575 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
576 sizeof(struct mlx5_reg_node_desc),
577 MLX5_REG_NODE_DESC, 0, 0);
578}
579
Eli Cohene126ba92013-07-07 17:25:49 +0300580static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300581 struct ib_device_attr *props,
582 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300583{
584 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300585 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300586 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300587 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300588 int max_rq_sg;
589 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300590 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300591 struct mlx5_ib_query_device_resp resp = {};
592 size_t resp_len;
593 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300594
Bodong Wang402ca532016-06-17 15:02:20 +0300595 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
596 if (uhw->outlen && uhw->outlen < resp_len)
597 return -EINVAL;
598 else
599 resp.response_length = resp_len;
600
601 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300602 return -EINVAL;
603
Eli Cohene126ba92013-07-07 17:25:49 +0300604 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300605 err = mlx5_query_system_image_guid(ibdev,
606 &props->sys_image_guid);
607 if (err)
608 return err;
609
610 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
611 if (err)
612 return err;
613
614 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
615 if (err)
616 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300617
Jack Morgenstein9603b612014-07-28 23:30:22 +0300618 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
619 (fw_rev_min(dev->mdev) << 16) |
620 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300621 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
622 IB_DEVICE_PORT_ACTIVE_EVENT |
623 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200624 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300625
626 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300627 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300628 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300629 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300630 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300631 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300632 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300633 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200634 if (MLX5_CAP_GEN(mdev, imaicl)) {
635 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
636 IB_DEVICE_MEM_WINDOW_TYPE_2B;
637 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200638 /* We support 'Gappy' memory registration too */
639 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200640 }
Eli Cohene126ba92013-07-07 17:25:49 +0300641 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300642 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200643 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
644 /* At this stage no support for signature handover */
645 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
646 IB_PROT_T10DIF_TYPE_2 |
647 IB_PROT_T10DIF_TYPE_3;
648 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
649 IB_GUARD_T10DIF_CSUM;
650 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300651 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300652 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300653
Bodong Wang402ca532016-06-17 15:02:20 +0300654 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200655 if (MLX5_CAP_ETH(mdev, csum_cap)) {
656 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200657 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200658 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
659 }
660
661 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
662 props->raw_packet_caps |=
663 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200664
Bodong Wang402ca532016-06-17 15:02:20 +0300665 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
666 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
667 if (max_tso) {
668 resp.tso_caps.max_tso = 1 << max_tso;
669 resp.tso_caps.supported_qpts |=
670 1 << IB_QPT_RAW_PACKET;
671 resp.response_length += sizeof(resp.tso_caps);
672 }
673 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300674
675 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
676 resp.rss_caps.rx_hash_function =
677 MLX5_RX_HASH_FUNC_TOEPLITZ;
678 resp.rss_caps.rx_hash_fields_mask =
679 MLX5_RX_HASH_SRC_IPV4 |
680 MLX5_RX_HASH_DST_IPV4 |
681 MLX5_RX_HASH_SRC_IPV6 |
682 MLX5_RX_HASH_DST_IPV6 |
683 MLX5_RX_HASH_SRC_PORT_TCP |
684 MLX5_RX_HASH_DST_PORT_TCP |
685 MLX5_RX_HASH_SRC_PORT_UDP |
686 MLX5_RX_HASH_DST_PORT_UDP;
687 resp.response_length += sizeof(resp.rss_caps);
688 }
689 } else {
690 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
691 resp.response_length += sizeof(resp.tso_caps);
692 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
693 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300694 }
695
Erez Shitritf0313962016-02-21 16:27:17 +0200696 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
697 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
698 props->device_cap_flags |= IB_DEVICE_UD_TSO;
699 }
700
Maor Gottlieb03404e82017-05-30 10:29:13 +0300701 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
702 MLX5_CAP_GEN(dev->mdev, general_notification_event))
703 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
704
Yishai Hadas1d54f892017-06-08 16:15:11 +0300705 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
706 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
707 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
708
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300709 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Noa Osheroviche8161332017-01-18 15:40:01 +0200710 MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
711 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300712 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200713 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
714 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300715
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300716 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
717 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
718
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300719 props->vendor_part_id = mdev->pdev->device;
720 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300721
722 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300723 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300724 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
725 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
726 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
727 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300728 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
729 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
730 sizeof(struct mlx5_wqe_raddr_seg)) /
731 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300732 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300733 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300734 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200735 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300736 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
737 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
738 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
739 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
740 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
741 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
742 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300743 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300744 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200745 props->max_fast_reg_page_list_len =
746 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200747 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300748 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300749 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
750 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300751 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
752 props->max_mcast_grp;
753 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300754 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200755 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
756 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300757
Haggai Eran8cdd3122014-12-11 17:04:20 +0200758#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300759 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200760 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
761 props->odp_caps = dev->odp_caps;
762#endif
763
Leon Romanovsky051f2632015-12-20 12:16:11 +0200764 if (MLX5_CAP_GEN(mdev, cd))
765 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
766
Eli Coheneff901d2016-03-11 22:58:42 +0200767 if (!mlx5_core_is_pf(mdev))
768 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
769
Yishai Hadas31f69a82016-08-28 11:28:45 +0300770 if (mlx5_ib_port_link_layer(ibdev, 1) ==
771 IB_LINK_LAYER_ETHERNET) {
772 props->rss_caps.max_rwq_indirection_tables =
773 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
774 props->rss_caps.max_rwq_indirection_table_size =
775 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
776 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
777 props->max_wq_type_rq =
778 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
779 }
780
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200781 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
782 resp.cqe_comp_caps.max_num =
783 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
784 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
785 resp.cqe_comp_caps.supported_format =
786 MLX5_IB_CQE_RES_FORMAT_HASH |
787 MLX5_IB_CQE_RES_FORMAT_CSUM;
788 resp.response_length += sizeof(resp.cqe_comp_caps);
789 }
790
Bodong Wangd9491672016-12-01 13:43:13 +0200791 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
792 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
793 MLX5_CAP_GEN(mdev, qos)) {
794 resp.packet_pacing_caps.qp_rate_limit_max =
795 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
796 resp.packet_pacing_caps.qp_rate_limit_min =
797 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
798 resp.packet_pacing_caps.supported_qpts |=
799 1 << IB_QPT_RAW_PACKET;
800 }
801 resp.response_length += sizeof(resp.packet_pacing_caps);
802 }
803
Leon Romanovsky9f885202017-01-02 11:37:39 +0200804 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
805 uhw->outlen)) {
806 resp.mlx5_ib_support_multi_pkt_send_wqes =
807 MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
808 resp.response_length +=
809 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
810 }
811
812 if (field_avail(typeof(resp), reserved, uhw->outlen))
813 resp.response_length += sizeof(resp.reserved);
814
Bodong Wang402ca532016-06-17 15:02:20 +0300815 if (uhw->outlen) {
816 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
817
818 if (err)
819 return err;
820 }
821
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300822 return 0;
823}
Eli Cohene126ba92013-07-07 17:25:49 +0300824
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300825enum mlx5_ib_width {
826 MLX5_IB_WIDTH_1X = 1 << 0,
827 MLX5_IB_WIDTH_2X = 1 << 1,
828 MLX5_IB_WIDTH_4X = 1 << 2,
829 MLX5_IB_WIDTH_8X = 1 << 3,
830 MLX5_IB_WIDTH_12X = 1 << 4
831};
832
833static int translate_active_width(struct ib_device *ibdev, u8 active_width,
834 u8 *ib_width)
835{
836 struct mlx5_ib_dev *dev = to_mdev(ibdev);
837 int err = 0;
838
839 if (active_width & MLX5_IB_WIDTH_1X) {
840 *ib_width = IB_WIDTH_1X;
841 } else if (active_width & MLX5_IB_WIDTH_2X) {
842 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
843 (int)active_width);
844 err = -EINVAL;
845 } else if (active_width & MLX5_IB_WIDTH_4X) {
846 *ib_width = IB_WIDTH_4X;
847 } else if (active_width & MLX5_IB_WIDTH_8X) {
848 *ib_width = IB_WIDTH_8X;
849 } else if (active_width & MLX5_IB_WIDTH_12X) {
850 *ib_width = IB_WIDTH_12X;
851 } else {
852 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
853 (int)active_width);
854 err = -EINVAL;
855 }
856
857 return err;
858}
859
860static int mlx5_mtu_to_ib_mtu(int mtu)
861{
862 switch (mtu) {
863 case 256: return 1;
864 case 512: return 2;
865 case 1024: return 3;
866 case 2048: return 4;
867 case 4096: return 5;
868 default:
869 pr_warn("invalid mtu\n");
870 return -1;
871 }
872}
873
874enum ib_max_vl_num {
875 __IB_MAX_VL_0 = 1,
876 __IB_MAX_VL_0_1 = 2,
877 __IB_MAX_VL_0_3 = 3,
878 __IB_MAX_VL_0_7 = 4,
879 __IB_MAX_VL_0_14 = 5,
880};
881
882enum mlx5_vl_hw_cap {
883 MLX5_VL_HW_0 = 1,
884 MLX5_VL_HW_0_1 = 2,
885 MLX5_VL_HW_0_2 = 3,
886 MLX5_VL_HW_0_3 = 4,
887 MLX5_VL_HW_0_4 = 5,
888 MLX5_VL_HW_0_5 = 6,
889 MLX5_VL_HW_0_6 = 7,
890 MLX5_VL_HW_0_7 = 8,
891 MLX5_VL_HW_0_14 = 15
892};
893
894static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
895 u8 *max_vl_num)
896{
897 switch (vl_hw_cap) {
898 case MLX5_VL_HW_0:
899 *max_vl_num = __IB_MAX_VL_0;
900 break;
901 case MLX5_VL_HW_0_1:
902 *max_vl_num = __IB_MAX_VL_0_1;
903 break;
904 case MLX5_VL_HW_0_3:
905 *max_vl_num = __IB_MAX_VL_0_3;
906 break;
907 case MLX5_VL_HW_0_7:
908 *max_vl_num = __IB_MAX_VL_0_7;
909 break;
910 case MLX5_VL_HW_0_14:
911 *max_vl_num = __IB_MAX_VL_0_14;
912 break;
913
914 default:
915 return -EINVAL;
916 }
917
918 return 0;
919}
920
921static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
922 struct ib_port_attr *props)
923{
924 struct mlx5_ib_dev *dev = to_mdev(ibdev);
925 struct mlx5_core_dev *mdev = dev->mdev;
926 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300927 u16 max_mtu;
928 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300929 int err;
930 u8 ib_link_width_oper;
931 u8 vl_hw_cap;
932
933 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
934 if (!rep) {
935 err = -ENOMEM;
936 goto out;
937 }
938
Or Gerlitzc4550c62017-01-24 13:02:39 +0200939 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300940
941 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
942 if (err)
943 goto out;
944
945 props->lid = rep->lid;
946 props->lmc = rep->lmc;
947 props->sm_lid = rep->sm_lid;
948 props->sm_sl = rep->sm_sl;
949 props->state = rep->vport_state;
950 props->phys_state = rep->port_physical_state;
951 props->port_cap_flags = rep->cap_mask1;
952 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
953 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
954 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
955 props->bad_pkey_cntr = rep->pkey_violation_counter;
956 props->qkey_viol_cntr = rep->qkey_violation_counter;
957 props->subnet_timeout = rep->subnet_timeout;
958 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200959 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300960
961 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
962 if (err)
963 goto out;
964
965 err = translate_active_width(ibdev, ib_link_width_oper,
966 &props->active_width);
967 if (err)
968 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300969 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300970 if (err)
971 goto out;
972
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300973 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300974
975 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
976
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300977 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300978
979 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
980
981 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
982 if (err)
983 goto out;
984
985 err = translate_max_vl_num(ibdev, vl_hw_cap,
986 &props->max_vl_num);
987out:
988 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300989 return err;
990}
991
992int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
993 struct ib_port_attr *props)
994{
Ilan Tayari095b0922017-05-14 16:04:30 +0300995 unsigned int count;
996 int ret;
997
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300998 switch (mlx5_get_vport_access_method(ibdev)) {
999 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001000 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1001 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001002
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001003 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001004 ret = mlx5_query_hca_port(ibdev, port, props);
1005 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001006
Achiad Shochat3f89a642015-12-23 18:47:21 +02001007 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001008 ret = mlx5_query_port_roce(ibdev, port, props);
1009 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001010
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001011 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001012 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001013 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001014
1015 if (!ret && props) {
1016 count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
1017 props->gid_tbl_len -= count;
1018 }
1019 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001020}
1021
1022static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1023 union ib_gid *gid)
1024{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001025 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1026 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001027
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001028 switch (mlx5_get_vport_access_method(ibdev)) {
1029 case MLX5_VPORT_ACCESS_METHOD_MAD:
1030 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001031
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001032 case MLX5_VPORT_ACCESS_METHOD_HCA:
1033 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001034
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001035 default:
1036 return -EINVAL;
1037 }
Eli Cohene126ba92013-07-07 17:25:49 +03001038
Eli Cohene126ba92013-07-07 17:25:49 +03001039}
1040
1041static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1042 u16 *pkey)
1043{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001044 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1045 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001046
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001047 switch (mlx5_get_vport_access_method(ibdev)) {
1048 case MLX5_VPORT_ACCESS_METHOD_MAD:
1049 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001050
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001051 case MLX5_VPORT_ACCESS_METHOD_HCA:
1052 case MLX5_VPORT_ACCESS_METHOD_NIC:
1053 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
1054 pkey);
1055 default:
1056 return -EINVAL;
1057 }
Eli Cohene126ba92013-07-07 17:25:49 +03001058}
1059
Eli Cohene126ba92013-07-07 17:25:49 +03001060static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1061 struct ib_device_modify *props)
1062{
1063 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1064 struct mlx5_reg_node_desc in;
1065 struct mlx5_reg_node_desc out;
1066 int err;
1067
1068 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1069 return -EOPNOTSUPP;
1070
1071 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1072 return 0;
1073
1074 /*
1075 * If possible, pass node desc to FW, so it can generate
1076 * a 144 trap. If cmd fails, just ignore.
1077 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001078 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001079 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001080 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1081 if (err)
1082 return err;
1083
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001084 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001085
1086 return err;
1087}
1088
Eli Cohencdbe33d2017-02-14 07:25:38 +02001089static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1090 u32 value)
1091{
1092 struct mlx5_hca_vport_context ctx = {};
1093 int err;
1094
1095 err = mlx5_query_hca_vport_context(dev->mdev, 0,
1096 port_num, 0, &ctx);
1097 if (err)
1098 return err;
1099
1100 if (~ctx.cap_mask1_perm & mask) {
1101 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1102 mask, ctx.cap_mask1_perm);
1103 return -EINVAL;
1104 }
1105
1106 ctx.cap_mask1 = value;
1107 ctx.cap_mask1_perm = mask;
1108 err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
1109 port_num, 0, &ctx);
1110
1111 return err;
1112}
1113
Eli Cohene126ba92013-07-07 17:25:49 +03001114static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1115 struct ib_port_modify *props)
1116{
1117 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1118 struct ib_port_attr attr;
1119 u32 tmp;
1120 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001121 u32 change_mask;
1122 u32 value;
1123 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1124 IB_LINK_LAYER_INFINIBAND);
1125
1126 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1127 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1128 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1129 return set_port_caps_atomic(dev, port, change_mask, value);
1130 }
Eli Cohene126ba92013-07-07 17:25:49 +03001131
1132 mutex_lock(&dev->cap_mask_mutex);
1133
Or Gerlitzc4550c62017-01-24 13:02:39 +02001134 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001135 if (err)
1136 goto out;
1137
1138 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1139 ~props->clr_port_cap_mask;
1140
Jack Morgenstein9603b612014-07-28 23:30:22 +03001141 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001142
1143out:
1144 mutex_unlock(&dev->cap_mask_mutex);
1145 return err;
1146}
1147
Eli Cohen30aa60b2017-01-03 23:55:27 +02001148static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1149{
1150 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1151 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1152}
1153
Eli Cohenb037c292017-01-03 23:55:26 +02001154static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1155 struct mlx5_ib_alloc_ucontext_req_v2 *req,
1156 u32 *num_sys_pages)
1157{
1158 int uars_per_sys_page;
1159 int bfregs_per_sys_page;
1160 int ref_bfregs = req->total_num_bfregs;
1161
1162 if (req->total_num_bfregs == 0)
1163 return -EINVAL;
1164
1165 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1166 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1167
1168 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1169 return -ENOMEM;
1170
1171 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1172 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1173 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1174 *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1175
1176 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1177 return -EINVAL;
1178
1179 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
1180 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1181 lib_uar_4k ? "yes" : "no", ref_bfregs,
1182 req->total_num_bfregs, *num_sys_pages);
1183
1184 return 0;
1185}
1186
1187static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1188{
1189 struct mlx5_bfreg_info *bfregi;
1190 int err;
1191 int i;
1192
1193 bfregi = &context->bfregi;
1194 for (i = 0; i < bfregi->num_sys_pages; i++) {
1195 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1196 if (err)
1197 goto error;
1198
1199 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1200 }
1201 return 0;
1202
1203error:
1204 for (--i; i >= 0; i--)
1205 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1206 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1207
1208 return err;
1209}
1210
1211static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1212{
1213 struct mlx5_bfreg_info *bfregi;
1214 int err;
1215 int i;
1216
1217 bfregi = &context->bfregi;
1218 for (i = 0; i < bfregi->num_sys_pages; i++) {
1219 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1220 if (err) {
1221 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1222 return err;
1223 }
1224 }
1225 return 0;
1226}
1227
Huy Nguyenc85023e2017-05-30 09:42:54 +03001228static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1229{
1230 int err;
1231
1232 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1233 if (err)
1234 return err;
1235
1236 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1237 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1238 return err;
1239
1240 mutex_lock(&dev->lb_mutex);
1241 dev->user_td++;
1242
1243 if (dev->user_td == 2)
1244 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1245
1246 mutex_unlock(&dev->lb_mutex);
1247 return err;
1248}
1249
1250static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1251{
1252 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1253
1254 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1255 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1256 return;
1257
1258 mutex_lock(&dev->lb_mutex);
1259 dev->user_td--;
1260
1261 if (dev->user_td < 2)
1262 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1263
1264 mutex_unlock(&dev->lb_mutex);
1265}
1266
Eli Cohene126ba92013-07-07 17:25:49 +03001267static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1268 struct ib_udata *udata)
1269{
1270 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001271 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1272 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001273 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001274 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001275 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001276 int err;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001277 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001278 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1279 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001280 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001281
1282 if (!dev->ib_active)
1283 return ERR_PTR(-EAGAIN);
1284
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001285 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
1286 return ERR_PTR(-EINVAL);
1287
Eli Cohen78c0f982014-01-30 13:49:48 +02001288 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
1289 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1290 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001291 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001292 ver = 2;
1293 else
1294 return ERR_PTR(-EINVAL);
1295
Matan Barakb368d7c2015-12-15 20:30:12 +02001296 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001297 if (err)
1298 return ERR_PTR(err);
1299
Matan Barakb368d7c2015-12-15 20:30:12 +02001300 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001301 return ERR_PTR(-EINVAL);
1302
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001303 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001304 return ERR_PTR(-EOPNOTSUPP);
1305
Eli Cohen2f5ff262017-01-03 23:55:21 +02001306 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1307 MLX5_NON_FP_BFREGS_PER_UAR);
1308 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001309 return ERR_PTR(-EINVAL);
1310
Saeed Mahameed938fe832015-05-28 22:28:41 +03001311 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001312 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1313 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001314 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001315 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1316 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1317 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1318 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1319 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001320 resp.cqe_version = min_t(__u8,
1321 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1322 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001323 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1324 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1325 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1326 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001327 resp.response_length = min(offsetof(typeof(resp), response_length) +
1328 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001329
1330 context = kzalloc(sizeof(*context), GFP_KERNEL);
1331 if (!context)
1332 return ERR_PTR(-ENOMEM);
1333
Eli Cohen30aa60b2017-01-03 23:55:27 +02001334 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001335 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001336
1337 /* updates req->total_num_bfregs */
1338 err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
1339 if (err)
1340 goto out_ctx;
1341
Eli Cohen2f5ff262017-01-03 23:55:21 +02001342 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001343 bfregi->lib_uar_4k = lib_uar_4k;
1344 bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
1345 GFP_KERNEL);
1346 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001347 err = -ENOMEM;
1348 goto out_ctx;
1349 }
1350
Eli Cohenb037c292017-01-03 23:55:26 +02001351 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1352 sizeof(*bfregi->sys_pages),
1353 GFP_KERNEL);
1354 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001355 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001356 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001357 }
1358
Eli Cohenb037c292017-01-03 23:55:26 +02001359 err = allocate_uars(dev, context);
1360 if (err)
1361 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001362
Haggai Eranb4cfe442014-12-11 17:04:26 +02001363#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1364 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1365#endif
1366
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001367 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1368 if (!context->upd_xlt_page) {
1369 err = -ENOMEM;
1370 goto out_uars;
1371 }
1372 mutex_init(&context->upd_xlt_page_mutex);
1373
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001374 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001375 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001376 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001377 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001378 }
1379
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001380 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001381 INIT_LIST_HEAD(&context->db_page_list);
1382 mutex_init(&context->db_page_mutex);
1383
Eli Cohen2f5ff262017-01-03 23:55:21 +02001384 resp.tot_bfregs = req.total_num_bfregs;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001385 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001386
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001387 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1388 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001389
Bodong Wang402ca532016-06-17 15:02:20 +03001390 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001391 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1392 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001393 resp.response_length += sizeof(resp.cmds_supp_uhw);
1394 }
1395
Or Gerlitz78984892016-11-30 20:33:33 +02001396 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1397 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1398 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1399 resp.eth_min_inline++;
1400 }
1401 resp.response_length += sizeof(resp.eth_min_inline);
1402 }
1403
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001404 /*
1405 * We don't want to expose information from the PCI bar that is located
1406 * after 4096 bytes, so if the arch only supports larger pages, let's
1407 * pretend we don't support reading the HCA's core clock. This is also
1408 * forced by mmap function.
1409 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001410 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1411 if (PAGE_SIZE <= 4096) {
1412 resp.comp_mask |=
1413 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1414 resp.hca_core_clock_offset =
1415 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1416 }
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001417 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001418 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001419 }
1420
Eli Cohen30aa60b2017-01-03 23:55:27 +02001421 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1422 resp.response_length += sizeof(resp.log_uar_size);
1423
1424 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1425 resp.response_length += sizeof(resp.num_uars_per_page);
1426
Matan Barakb368d7c2015-12-15 20:30:12 +02001427 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001428 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001429 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001430
Eli Cohen2f5ff262017-01-03 23:55:21 +02001431 bfregi->ver = ver;
1432 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001433 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001434 context->lib_caps = req.lib_caps;
1435 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001436
Eli Cohene126ba92013-07-07 17:25:49 +03001437 return &context->ibucontext;
1438
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001439out_td:
1440 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001441 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001442
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001443out_page:
1444 free_page(context->upd_xlt_page);
1445
Eli Cohene126ba92013-07-07 17:25:49 +03001446out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001447 deallocate_uars(dev, context);
1448
1449out_sys_pages:
1450 kfree(bfregi->sys_pages);
1451
Eli Cohene126ba92013-07-07 17:25:49 +03001452out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001453 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001454
Eli Cohene126ba92013-07-07 17:25:49 +03001455out_ctx:
1456 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001457
Eli Cohene126ba92013-07-07 17:25:49 +03001458 return ERR_PTR(err);
1459}
1460
1461static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1462{
1463 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1464 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001465 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001466
Eli Cohenb037c292017-01-03 23:55:26 +02001467 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001468 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001469 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001470
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001471 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001472 deallocate_uars(dev, context);
1473 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001474 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001475 kfree(context);
1476
1477 return 0;
1478}
1479
Eli Cohenb037c292017-01-03 23:55:26 +02001480static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1481 struct mlx5_bfreg_info *bfregi,
1482 int idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001483{
Eli Cohenb037c292017-01-03 23:55:26 +02001484 int fw_uars_per_page;
1485
1486 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1487
1488 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
1489 bfregi->sys_pages[idx] / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001490}
1491
1492static int get_command(unsigned long offset)
1493{
1494 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1495}
1496
1497static int get_arg(unsigned long offset)
1498{
1499 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1500}
1501
1502static int get_index(unsigned long offset)
1503{
1504 return get_arg(offset);
1505}
1506
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001507static void mlx5_ib_vma_open(struct vm_area_struct *area)
1508{
1509 /* vma_open is called when a new VMA is created on top of our VMA. This
1510 * is done through either mremap flow or split_vma (usually due to
1511 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1512 * as this VMA is strongly hardware related. Therefore we set the
1513 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1514 * calling us again and trying to do incorrect actions. We assume that
1515 * the original VMA size is exactly a single page, and therefore all
1516 * "splitting" operation will not happen to it.
1517 */
1518 area->vm_ops = NULL;
1519}
1520
1521static void mlx5_ib_vma_close(struct vm_area_struct *area)
1522{
1523 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1524
1525 /* It's guaranteed that all VMAs opened on a FD are closed before the
1526 * file itself is closed, therefore no sync is needed with the regular
1527 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1528 * However need a sync with accessing the vma as part of
1529 * mlx5_ib_disassociate_ucontext.
1530 * The close operation is usually called under mm->mmap_sem except when
1531 * process is exiting.
1532 * The exiting case is handled explicitly as part of
1533 * mlx5_ib_disassociate_ucontext.
1534 */
1535 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1536
1537 /* setting the vma context pointer to null in the mlx5_ib driver's
1538 * private data, to protect a race condition in
1539 * mlx5_ib_disassociate_ucontext().
1540 */
1541 mlx5_ib_vma_priv_data->vma = NULL;
1542 list_del(&mlx5_ib_vma_priv_data->list);
1543 kfree(mlx5_ib_vma_priv_data);
1544}
1545
1546static const struct vm_operations_struct mlx5_ib_vm_ops = {
1547 .open = mlx5_ib_vma_open,
1548 .close = mlx5_ib_vma_close
1549};
1550
1551static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1552 struct mlx5_ib_ucontext *ctx)
1553{
1554 struct mlx5_ib_vma_private_data *vma_prv;
1555 struct list_head *vma_head = &ctx->vma_private_list;
1556
1557 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1558 if (!vma_prv)
1559 return -ENOMEM;
1560
1561 vma_prv->vma = vma;
1562 vma->vm_private_data = vma_prv;
1563 vma->vm_ops = &mlx5_ib_vm_ops;
1564
1565 list_add(&vma_prv->list, vma_head);
1566
1567 return 0;
1568}
1569
1570static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1571{
1572 int ret;
1573 struct vm_area_struct *vma;
1574 struct mlx5_ib_vma_private_data *vma_private, *n;
1575 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1576 struct task_struct *owning_process = NULL;
1577 struct mm_struct *owning_mm = NULL;
1578
1579 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1580 if (!owning_process)
1581 return;
1582
1583 owning_mm = get_task_mm(owning_process);
1584 if (!owning_mm) {
1585 pr_info("no mm, disassociate ucontext is pending task termination\n");
1586 while (1) {
1587 put_task_struct(owning_process);
1588 usleep_range(1000, 2000);
1589 owning_process = get_pid_task(ibcontext->tgid,
1590 PIDTYPE_PID);
1591 if (!owning_process ||
1592 owning_process->state == TASK_DEAD) {
1593 pr_info("disassociate ucontext done, task was terminated\n");
1594 /* in case task was dead need to release the
1595 * task struct.
1596 */
1597 if (owning_process)
1598 put_task_struct(owning_process);
1599 return;
1600 }
1601 }
1602 }
1603
1604 /* need to protect from a race on closing the vma as part of
1605 * mlx5_ib_vma_close.
1606 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001607 down_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001608 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1609 list) {
1610 vma = vma_private->vma;
1611 ret = zap_vma_ptes(vma, vma->vm_start,
1612 PAGE_SIZE);
1613 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1614 /* context going to be destroyed, should
1615 * not access ops any more.
1616 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001617 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001618 vma->vm_ops = NULL;
1619 list_del(&vma_private->list);
1620 kfree(vma_private);
1621 }
Maor Gottliebecc7d832017-03-29 06:03:02 +03001622 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001623 mmput(owning_mm);
1624 put_task_struct(owning_process);
1625}
1626
Guy Levi37aa5c32016-04-27 16:49:50 +03001627static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1628{
1629 switch (cmd) {
1630 case MLX5_IB_MMAP_WC_PAGE:
1631 return "WC";
1632 case MLX5_IB_MMAP_REGULAR_PAGE:
1633 return "best effort WC";
1634 case MLX5_IB_MMAP_NC_PAGE:
1635 return "NC";
1636 default:
1637 return NULL;
1638 }
1639}
1640
1641static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001642 struct vm_area_struct *vma,
1643 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001644{
Eli Cohen2f5ff262017-01-03 23:55:21 +02001645 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03001646 int err;
1647 unsigned long idx;
1648 phys_addr_t pfn, pa;
1649 pgprot_t prot;
Eli Cohenb037c292017-01-03 23:55:26 +02001650 int uars_per_page;
1651
1652 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1653 return -EINVAL;
1654
1655 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
1656 idx = get_index(vma->vm_pgoff);
1657 if (idx % uars_per_page ||
1658 idx * uars_per_page >= bfregi->num_sys_pages) {
1659 mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
1660 return -EINVAL;
1661 }
Guy Levi37aa5c32016-04-27 16:49:50 +03001662
1663 switch (cmd) {
1664 case MLX5_IB_MMAP_WC_PAGE:
1665/* Some architectures don't support WC memory */
1666#if defined(CONFIG_X86)
1667 if (!pat_enabled())
1668 return -EPERM;
1669#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1670 return -EPERM;
1671#endif
1672 /* fall through */
1673 case MLX5_IB_MMAP_REGULAR_PAGE:
1674 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1675 prot = pgprot_writecombine(vma->vm_page_prot);
1676 break;
1677 case MLX5_IB_MMAP_NC_PAGE:
1678 prot = pgprot_noncached(vma->vm_page_prot);
1679 break;
1680 default:
1681 return -EINVAL;
1682 }
1683
Eli Cohenb037c292017-01-03 23:55:26 +02001684 pfn = uar_index2pfn(dev, bfregi, idx);
Guy Levi37aa5c32016-04-27 16:49:50 +03001685 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1686
1687 vma->vm_page_prot = prot;
1688 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1689 PAGE_SIZE, vma->vm_page_prot);
1690 if (err) {
1691 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1692 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1693 return -EAGAIN;
1694 }
1695
1696 pa = pfn << PAGE_SHIFT;
1697 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1698 vma->vm_start, &pa);
1699
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001700 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001701}
1702
Eli Cohene126ba92013-07-07 17:25:49 +03001703static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1704{
1705 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1706 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001707 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001708 phys_addr_t pfn;
1709
1710 command = get_command(vma->vm_pgoff);
1711 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001712 case MLX5_IB_MMAP_WC_PAGE:
1713 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001714 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001715 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001716
1717 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1718 return -ENOSYS;
1719
Matan Barakd69e3bc2015-12-15 20:30:13 +02001720 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001721 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1722 return -EINVAL;
1723
Matan Barak6cbac1e2016-04-14 16:52:10 +03001724 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001725 return -EPERM;
1726
1727 /* Don't expose to user-space information it shouldn't have */
1728 if (PAGE_SIZE > 4096)
1729 return -EOPNOTSUPP;
1730
1731 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1732 pfn = (dev->mdev->iseg_base +
1733 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1734 PAGE_SHIFT;
1735 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1736 PAGE_SIZE, vma->vm_page_prot))
1737 return -EAGAIN;
1738
1739 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1740 vma->vm_start,
1741 (unsigned long long)pfn << PAGE_SHIFT);
1742 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001743
Eli Cohene126ba92013-07-07 17:25:49 +03001744 default:
1745 return -EINVAL;
1746 }
1747
1748 return 0;
1749}
1750
Eli Cohene126ba92013-07-07 17:25:49 +03001751static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1752 struct ib_ucontext *context,
1753 struct ib_udata *udata)
1754{
1755 struct mlx5_ib_alloc_pd_resp resp;
1756 struct mlx5_ib_pd *pd;
1757 int err;
1758
1759 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1760 if (!pd)
1761 return ERR_PTR(-ENOMEM);
1762
Jack Morgenstein9603b612014-07-28 23:30:22 +03001763 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001764 if (err) {
1765 kfree(pd);
1766 return ERR_PTR(err);
1767 }
1768
1769 if (context) {
1770 resp.pdn = pd->pdn;
1771 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001772 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001773 kfree(pd);
1774 return ERR_PTR(-EFAULT);
1775 }
Eli Cohene126ba92013-07-07 17:25:49 +03001776 }
1777
1778 return &pd->ibpd;
1779}
1780
1781static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1782{
1783 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1784 struct mlx5_ib_pd *mpd = to_mpd(pd);
1785
Jack Morgenstein9603b612014-07-28 23:30:22 +03001786 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001787 kfree(mpd);
1788
1789 return 0;
1790}
1791
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001792enum {
1793 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1794 MATCH_CRITERIA_ENABLE_MISC_BIT,
1795 MATCH_CRITERIA_ENABLE_INNER_BIT
1796};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001797
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001798#define HEADER_IS_ZERO(match_criteria, headers) \
1799 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1800 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1801
1802static u8 get_match_criteria_enable(u32 *match_criteria)
1803{
1804 u8 match_criteria_enable;
1805
1806 match_criteria_enable =
1807 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1808 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1809 match_criteria_enable |=
1810 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1811 MATCH_CRITERIA_ENABLE_MISC_BIT;
1812 match_criteria_enable |=
1813 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1814 MATCH_CRITERIA_ENABLE_INNER_BIT;
1815
1816 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001817}
1818
Maor Gottliebca0d4752016-08-30 16:58:35 +03001819static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1820{
1821 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1822 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1823}
1824
Moses Reuben2d1e6972016-11-14 19:04:52 +02001825static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
1826 bool inner)
1827{
1828 if (inner) {
1829 MLX5_SET(fte_match_set_misc,
1830 misc_c, inner_ipv6_flow_label, mask);
1831 MLX5_SET(fte_match_set_misc,
1832 misc_v, inner_ipv6_flow_label, val);
1833 } else {
1834 MLX5_SET(fte_match_set_misc,
1835 misc_c, outer_ipv6_flow_label, mask);
1836 MLX5_SET(fte_match_set_misc,
1837 misc_v, outer_ipv6_flow_label, val);
1838 }
1839}
1840
Maor Gottliebca0d4752016-08-30 16:58:35 +03001841static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1842{
1843 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1844 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1845 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1846 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1847}
1848
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001849#define LAST_ETH_FIELD vlan_tag
1850#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001851#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001852#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001853#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001854#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02001855#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001856#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001857
1858/* Field is the last supported field */
1859#define FIELDS_NOT_SUPPORTED(filter, field)\
1860 memchr_inv((void *)&filter.field +\
1861 sizeof(filter.field), 0,\
1862 sizeof(filter) -\
1863 offsetof(typeof(filter), field) -\
1864 sizeof(filter.field))
1865
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001866#define IPV4_VERSION 4
1867#define IPV6_VERSION 6
1868static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
1869 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001870 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001871{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001872 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1873 misc_parameters);
1874 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1875 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001876 void *headers_c;
1877 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001878 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001879
Moses Reuben2d1e6972016-11-14 19:04:52 +02001880 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
1881 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1882 inner_headers);
1883 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1884 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001885 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1886 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001887 } else {
1888 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1889 outer_headers);
1890 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1891 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001892 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1893 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001894 }
1895
1896 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001897 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001898 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001899 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001900
Moses Reuben2d1e6972016-11-14 19:04:52 +02001901 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001902 dmac_47_16),
1903 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001904 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001905 dmac_47_16),
1906 ib_spec->eth.val.dst_mac);
1907
Moses Reuben2d1e6972016-11-14 19:04:52 +02001908 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03001909 smac_47_16),
1910 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001911 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03001912 smac_47_16),
1913 ib_spec->eth.val.src_mac);
1914
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001915 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02001916 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001917 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001918 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001919 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001920
Moses Reuben2d1e6972016-11-14 19:04:52 +02001921 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001922 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001923 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001924 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1925
Moses Reuben2d1e6972016-11-14 19:04:52 +02001926 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001927 first_cfi,
1928 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001929 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001930 first_cfi,
1931 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1932
Moses Reuben2d1e6972016-11-14 19:04:52 +02001933 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001934 first_prio,
1935 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001936 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001937 first_prio,
1938 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1939 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02001940 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001941 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001942 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001943 ethertype, ntohs(ib_spec->eth.val.ether_type));
1944 break;
1945 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001946 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001947 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001948
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001949 if (match_ipv) {
1950 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1951 ip_version, 0xf);
1952 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1953 ip_version, IPV4_VERSION);
1954 } else {
1955 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1956 ethertype, 0xffff);
1957 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1958 ethertype, ETH_P_IP);
1959 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001960
Moses Reuben2d1e6972016-11-14 19:04:52 +02001961 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001962 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1963 &ib_spec->ipv4.mask.src_ip,
1964 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001965 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001966 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1967 &ib_spec->ipv4.val.src_ip,
1968 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001969 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001970 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1971 &ib_spec->ipv4.mask.dst_ip,
1972 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001973 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001974 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1975 &ib_spec->ipv4.val.dst_ip,
1976 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001977
Moses Reuben2d1e6972016-11-14 19:04:52 +02001978 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001979 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1980
Moses Reuben2d1e6972016-11-14 19:04:52 +02001981 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001982 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001983 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001984 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001985 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001986 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001987
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001988 if (match_ipv) {
1989 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1990 ip_version, 0xf);
1991 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1992 ip_version, IPV6_VERSION);
1993 } else {
1994 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1995 ethertype, 0xffff);
1996 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1997 ethertype, ETH_P_IPV6);
1998 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03001999
Moses Reuben2d1e6972016-11-14 19:04:52 +02002000 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002001 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2002 &ib_spec->ipv6.mask.src_ip,
2003 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002004 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002005 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2006 &ib_spec->ipv6.val.src_ip,
2007 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002008 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002009 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2010 &ib_spec->ipv6.mask.dst_ip,
2011 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002012 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002013 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2014 &ib_spec->ipv6.val.dst_ip,
2015 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002016
Moses Reuben2d1e6972016-11-14 19:04:52 +02002017 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002018 ib_spec->ipv6.mask.traffic_class,
2019 ib_spec->ipv6.val.traffic_class);
2020
Moses Reuben2d1e6972016-11-14 19:04:52 +02002021 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002022 ib_spec->ipv6.mask.next_hdr,
2023 ib_spec->ipv6.val.next_hdr);
2024
Moses Reuben2d1e6972016-11-14 19:04:52 +02002025 set_flow_label(misc_params_c, misc_params_v,
2026 ntohl(ib_spec->ipv6.mask.flow_label),
2027 ntohl(ib_spec->ipv6.val.flow_label),
2028 ib_spec->type & IB_FLOW_SPEC_INNER);
2029
Maor Gottlieb026bae02016-06-17 15:14:51 +03002030 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002031 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002032 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2033 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002034 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002035
Moses Reuben2d1e6972016-11-14 19:04:52 +02002036 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002037 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002038 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002039 IPPROTO_TCP);
2040
Moses Reuben2d1e6972016-11-14 19:04:52 +02002041 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002042 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002043 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002044 ntohs(ib_spec->tcp_udp.val.src_port));
2045
Moses Reuben2d1e6972016-11-14 19:04:52 +02002046 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002047 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002048 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002049 ntohs(ib_spec->tcp_udp.val.dst_port));
2050 break;
2051 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002052 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2053 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002054 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002055
Moses Reuben2d1e6972016-11-14 19:04:52 +02002056 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002057 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002058 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002059 IPPROTO_UDP);
2060
Moses Reuben2d1e6972016-11-14 19:04:52 +02002061 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002062 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002063 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002064 ntohs(ib_spec->tcp_udp.val.src_port));
2065
Moses Reuben2d1e6972016-11-14 19:04:52 +02002066 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002067 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002068 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002069 ntohs(ib_spec->tcp_udp.val.dst_port));
2070 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002071 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2072 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2073 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002074 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002075
2076 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2077 ntohl(ib_spec->tunnel.mask.tunnel_id));
2078 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2079 ntohl(ib_spec->tunnel.val.tunnel_id));
2080 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002081 case IB_FLOW_SPEC_ACTION_TAG:
2082 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2083 LAST_FLOW_TAG_FIELD))
2084 return -EOPNOTSUPP;
2085 if (ib_spec->flow_tag.tag_id >= BIT(24))
2086 return -EINVAL;
2087
2088 *tag_id = ib_spec->flow_tag.tag_id;
2089 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002090 case IB_FLOW_SPEC_ACTION_DROP:
2091 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2092 LAST_DROP_FIELD))
2093 return -EOPNOTSUPP;
2094 *is_drop = true;
2095 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002096 default:
2097 return -EINVAL;
2098 }
2099
2100 return 0;
2101}
2102
2103/* If a flow could catch both multicast and unicast packets,
2104 * it won't fall into the multicast flow steering table and this rule
2105 * could steal other multicast packets.
2106 */
2107static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
2108{
Yishai Hadas81e30882017-06-08 16:15:09 +03002109 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002110
2111 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002112 ib_attr->num_of_specs < 1)
2113 return false;
2114
Yishai Hadas81e30882017-06-08 16:15:09 +03002115 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2116 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2117 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002118
Yishai Hadas81e30882017-06-08 16:15:09 +03002119 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2120 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2121 return true;
2122
2123 return false;
2124 }
2125
2126 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2127 struct ib_flow_spec_eth *eth_spec;
2128
2129 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2130 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2131 is_multicast_ether_addr(eth_spec->val.dst_mac);
2132 }
2133
2134 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002135}
2136
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002137static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2138 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002139 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002140{
2141 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002142 int match_ipv = check_inner ?
2143 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2144 ft_field_support.inner_ip_version) :
2145 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2146 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002147 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2148 bool ipv4_spec_valid, ipv6_spec_valid;
2149 unsigned int ip_spec_type = 0;
2150 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002151 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002152 bool mask_valid = true;
2153 u16 eth_type = 0;
2154 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002155
2156 /* Validate that ethertype is correct */
2157 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002158 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002159 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002160 mask_valid = (ib_spec->eth.mask.ether_type ==
2161 htons(0xffff));
2162 has_ethertype = true;
2163 eth_type = ntohs(ib_spec->eth.val.ether_type);
2164 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2165 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2166 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002167 }
2168 ib_spec = (void *)ib_spec + ib_spec->size;
2169 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002170
2171 type_valid = (!has_ethertype) || (!ip_spec_type);
2172 if (!type_valid && mask_valid) {
2173 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2174 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2175 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2176 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002177
2178 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2179 (((eth_type == ETH_P_MPLS_UC) ||
2180 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002181 }
2182
2183 return type_valid;
2184}
2185
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002186static bool is_valid_attr(struct mlx5_core_dev *mdev,
2187 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002188{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002189 return is_valid_ethertype(mdev, flow_attr, false) &&
2190 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002191}
2192
2193static void put_flow_table(struct mlx5_ib_dev *dev,
2194 struct mlx5_ib_flow_prio *prio, bool ft_added)
2195{
2196 prio->refcount -= !!ft_added;
2197 if (!prio->refcount) {
2198 mlx5_destroy_flow_table(prio->flow_table);
2199 prio->flow_table = NULL;
2200 }
2201}
2202
2203static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2204{
2205 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2206 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2207 struct mlx5_ib_flow_handler,
2208 ibflow);
2209 struct mlx5_ib_flow_handler *iter, *tmp;
2210
2211 mutex_lock(&dev->flow_db.lock);
2212
2213 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002214 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002215 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002216 list_del(&iter->list);
2217 kfree(iter);
2218 }
2219
Mark Bloch74491de2016-08-31 11:24:25 +00002220 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002221 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002222 mutex_unlock(&dev->flow_db.lock);
2223
2224 kfree(handler);
2225
2226 return 0;
2227}
2228
Maor Gottlieb35d190112016-03-07 18:51:47 +02002229static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2230{
2231 priority *= 2;
2232 if (!dont_trap)
2233 priority++;
2234 return priority;
2235}
2236
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002237enum flow_table_type {
2238 MLX5_IB_FT_RX,
2239 MLX5_IB_FT_TX
2240};
2241
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002242#define MLX5_FS_MAX_TYPES 6
2243#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002244static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002245 struct ib_flow_attr *flow_attr,
2246 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002247{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002248 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002249 struct mlx5_flow_namespace *ns = NULL;
2250 struct mlx5_ib_flow_prio *prio;
2251 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002252 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002253 int num_entries;
2254 int num_groups;
2255 int priority;
2256 int err = 0;
2257
Maor Gottliebdac388e2017-03-29 06:09:00 +03002258 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2259 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002260 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002261 if (flow_is_multicast_only(flow_attr) &&
2262 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002263 priority = MLX5_IB_FLOW_MCAST_PRIO;
2264 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002265 priority = ib_prio_to_core_prio(flow_attr->priority,
2266 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002267 ns = mlx5_get_flow_namespace(dev->mdev,
2268 MLX5_FLOW_NAMESPACE_BYPASS);
2269 num_entries = MLX5_FS_MAX_ENTRIES;
2270 num_groups = MLX5_FS_MAX_TYPES;
2271 prio = &dev->flow_db.prios[priority];
2272 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2273 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2274 ns = mlx5_get_flow_namespace(dev->mdev,
2275 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2276 build_leftovers_ft_param(&priority,
2277 &num_entries,
2278 &num_groups);
2279 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002280 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2281 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2282 allow_sniffer_and_nic_rx_shared_tir))
2283 return ERR_PTR(-ENOTSUPP);
2284
2285 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2286 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2287 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2288
2289 prio = &dev->flow_db.sniffer[ft_type];
2290 priority = 0;
2291 num_entries = 1;
2292 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002293 }
2294
2295 if (!ns)
2296 return ERR_PTR(-ENOTSUPP);
2297
Maor Gottliebdac388e2017-03-29 06:09:00 +03002298 if (num_entries > max_table_size)
2299 return ERR_PTR(-ENOMEM);
2300
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002301 ft = prio->flow_table;
2302 if (!ft) {
2303 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2304 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002305 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002306 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002307
2308 if (!IS_ERR(ft)) {
2309 prio->refcount = 0;
2310 prio->flow_table = ft;
2311 } else {
2312 err = PTR_ERR(ft);
2313 }
2314 }
2315
2316 return err ? ERR_PTR(err) : prio;
2317}
2318
2319static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2320 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03002321 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002322 struct mlx5_flow_destination *dst)
2323{
2324 struct mlx5_flow_table *ft = ft_prio->flow_table;
2325 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002326 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002327 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002328 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002329 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002330 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002331 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002332 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002333 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002334 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002335
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002336 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002337 return ERR_PTR(-EINVAL);
2338
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002339 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002340 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002341 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002342 err = -ENOMEM;
2343 goto free;
2344 }
2345
2346 INIT_LIST_HEAD(&handler->list);
2347
2348 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002349 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002350 spec->match_value,
2351 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002352 if (err < 0)
2353 goto free;
2354
2355 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2356 }
2357
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002358 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002359 if (is_drop) {
2360 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2361 rule_dst = NULL;
2362 dest_num = 0;
2363 } else {
2364 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2365 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2366 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002367
2368 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2369 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2370 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2371 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2372 flow_tag, flow_attr->type);
2373 err = -EINVAL;
2374 goto free;
2375 }
2376 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002377 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002378 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002379 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002380
2381 if (IS_ERR(handler->rule)) {
2382 err = PTR_ERR(handler->rule);
2383 goto free;
2384 }
2385
Maor Gottliebd9d49802016-08-28 14:16:33 +03002386 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002387 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002388
2389 ft_prio->flow_table = ft;
2390free:
2391 if (err)
2392 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002393 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002394 return err ? ERR_PTR(err) : handler;
2395}
2396
Maor Gottlieb35d190112016-03-07 18:51:47 +02002397static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2398 struct mlx5_ib_flow_prio *ft_prio,
2399 struct ib_flow_attr *flow_attr,
2400 struct mlx5_flow_destination *dst)
2401{
2402 struct mlx5_ib_flow_handler *handler_dst = NULL;
2403 struct mlx5_ib_flow_handler *handler = NULL;
2404
2405 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2406 if (!IS_ERR(handler)) {
2407 handler_dst = create_flow_rule(dev, ft_prio,
2408 flow_attr, dst);
2409 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002410 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002411 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002412 kfree(handler);
2413 handler = handler_dst;
2414 } else {
2415 list_add(&handler_dst->list, &handler->list);
2416 }
2417 }
2418
2419 return handler;
2420}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002421enum {
2422 LEFTOVERS_MC,
2423 LEFTOVERS_UC,
2424};
2425
2426static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2427 struct mlx5_ib_flow_prio *ft_prio,
2428 struct ib_flow_attr *flow_attr,
2429 struct mlx5_flow_destination *dst)
2430{
2431 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2432 struct mlx5_ib_flow_handler *handler = NULL;
2433
2434 static struct {
2435 struct ib_flow_attr flow_attr;
2436 struct ib_flow_spec_eth eth_flow;
2437 } leftovers_specs[] = {
2438 [LEFTOVERS_MC] = {
2439 .flow_attr = {
2440 .num_of_specs = 1,
2441 .size = sizeof(leftovers_specs[0])
2442 },
2443 .eth_flow = {
2444 .type = IB_FLOW_SPEC_ETH,
2445 .size = sizeof(struct ib_flow_spec_eth),
2446 .mask = {.dst_mac = {0x1} },
2447 .val = {.dst_mac = {0x1} }
2448 }
2449 },
2450 [LEFTOVERS_UC] = {
2451 .flow_attr = {
2452 .num_of_specs = 1,
2453 .size = sizeof(leftovers_specs[0])
2454 },
2455 .eth_flow = {
2456 .type = IB_FLOW_SPEC_ETH,
2457 .size = sizeof(struct ib_flow_spec_eth),
2458 .mask = {.dst_mac = {0x1} },
2459 .val = {.dst_mac = {} }
2460 }
2461 }
2462 };
2463
2464 handler = create_flow_rule(dev, ft_prio,
2465 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2466 dst);
2467 if (!IS_ERR(handler) &&
2468 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2469 handler_ucast = create_flow_rule(dev, ft_prio,
2470 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2471 dst);
2472 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002473 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002474 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002475 kfree(handler);
2476 handler = handler_ucast;
2477 } else {
2478 list_add(&handler_ucast->list, &handler->list);
2479 }
2480 }
2481
2482 return handler;
2483}
2484
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002485static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2486 struct mlx5_ib_flow_prio *ft_rx,
2487 struct mlx5_ib_flow_prio *ft_tx,
2488 struct mlx5_flow_destination *dst)
2489{
2490 struct mlx5_ib_flow_handler *handler_rx;
2491 struct mlx5_ib_flow_handler *handler_tx;
2492 int err;
2493 static const struct ib_flow_attr flow_attr = {
2494 .num_of_specs = 0,
2495 .size = sizeof(flow_attr)
2496 };
2497
2498 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2499 if (IS_ERR(handler_rx)) {
2500 err = PTR_ERR(handler_rx);
2501 goto err;
2502 }
2503
2504 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2505 if (IS_ERR(handler_tx)) {
2506 err = PTR_ERR(handler_tx);
2507 goto err_tx;
2508 }
2509
2510 list_add(&handler_tx->list, &handler_rx->list);
2511
2512 return handler_rx;
2513
2514err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002515 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002516 ft_rx->refcount--;
2517 kfree(handler_rx);
2518err:
2519 return ERR_PTR(err);
2520}
2521
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002522static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2523 struct ib_flow_attr *flow_attr,
2524 int domain)
2525{
2526 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002527 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002528 struct mlx5_ib_flow_handler *handler = NULL;
2529 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002530 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002531 struct mlx5_ib_flow_prio *ft_prio;
2532 int err;
2533
2534 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002535 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002536
2537 if (domain != IB_FLOW_DOMAIN_USER ||
2538 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002539 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002540 return ERR_PTR(-EINVAL);
2541
2542 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2543 if (!dst)
2544 return ERR_PTR(-ENOMEM);
2545
2546 mutex_lock(&dev->flow_db.lock);
2547
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002548 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002549 if (IS_ERR(ft_prio)) {
2550 err = PTR_ERR(ft_prio);
2551 goto unlock;
2552 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002553 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2554 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2555 if (IS_ERR(ft_prio_tx)) {
2556 err = PTR_ERR(ft_prio_tx);
2557 ft_prio_tx = NULL;
2558 goto destroy_ft;
2559 }
2560 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002561
2562 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002563 if (mqp->flags & MLX5_IB_QP_RSS)
2564 dst->tir_num = mqp->rss_qp.tirn;
2565 else
2566 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002567
2568 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002569 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2570 handler = create_dont_trap_rule(dev, ft_prio,
2571 flow_attr, dst);
2572 } else {
2573 handler = create_flow_rule(dev, ft_prio, flow_attr,
2574 dst);
2575 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002576 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2577 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2578 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2579 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002580 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2581 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002582 } else {
2583 err = -EINVAL;
2584 goto destroy_ft;
2585 }
2586
2587 if (IS_ERR(handler)) {
2588 err = PTR_ERR(handler);
2589 handler = NULL;
2590 goto destroy_ft;
2591 }
2592
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002593 mutex_unlock(&dev->flow_db.lock);
2594 kfree(dst);
2595
2596 return &handler->ibflow;
2597
2598destroy_ft:
2599 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002600 if (ft_prio_tx)
2601 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002602unlock:
2603 mutex_unlock(&dev->flow_db.lock);
2604 kfree(dst);
2605 kfree(handler);
2606 return ERR_PTR(err);
2607}
2608
Eli Cohene126ba92013-07-07 17:25:49 +03002609static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2610{
2611 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03002612 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03002613 int err;
2614
Yishai Hadas81e30882017-06-08 16:15:09 +03002615 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
2616 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
2617 return -EOPNOTSUPP;
2618 }
2619
Jack Morgenstein9603b612014-07-28 23:30:22 +03002620 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002621 if (err)
2622 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2623 ibqp->qp_num, gid->raw);
2624
2625 return err;
2626}
2627
2628static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2629{
2630 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2631 int err;
2632
Jack Morgenstein9603b612014-07-28 23:30:22 +03002633 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002634 if (err)
2635 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2636 ibqp->qp_num, gid->raw);
2637
2638 return err;
2639}
2640
2641static int init_node_data(struct mlx5_ib_dev *dev)
2642{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002643 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002644
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002645 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002646 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002647 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002648
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002649 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002650
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002651 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002652}
2653
2654static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2655 char *buf)
2656{
2657 struct mlx5_ib_dev *dev =
2658 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2659
Jack Morgenstein9603b612014-07-28 23:30:22 +03002660 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002661}
2662
2663static ssize_t show_reg_pages(struct device *device,
2664 struct device_attribute *attr, char *buf)
2665{
2666 struct mlx5_ib_dev *dev =
2667 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2668
Haggai Eran6aec21f2014-12-11 17:04:23 +02002669 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002670}
2671
2672static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2673 char *buf)
2674{
2675 struct mlx5_ib_dev *dev =
2676 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002677 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002678}
2679
Eli Cohene126ba92013-07-07 17:25:49 +03002680static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2681 char *buf)
2682{
2683 struct mlx5_ib_dev *dev =
2684 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002685 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002686}
2687
2688static ssize_t show_board(struct device *device, struct device_attribute *attr,
2689 char *buf)
2690{
2691 struct mlx5_ib_dev *dev =
2692 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2693 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002694 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002695}
2696
2697static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002698static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2699static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2700static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2701static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2702
2703static struct device_attribute *mlx5_class_attributes[] = {
2704 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002705 &dev_attr_hca_type,
2706 &dev_attr_board_id,
2707 &dev_attr_fw_pages,
2708 &dev_attr_reg_pages,
2709};
2710
Haggai Eran7722f472016-02-29 15:45:07 +02002711static void pkey_change_handler(struct work_struct *work)
2712{
2713 struct mlx5_ib_port_resources *ports =
2714 container_of(work, struct mlx5_ib_port_resources,
2715 pkey_change_work);
2716
2717 mutex_lock(&ports->devr->mutex);
2718 mlx5_ib_gsi_pkey_change(ports->gsi);
2719 mutex_unlock(&ports->devr->mutex);
2720}
2721
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002722static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2723{
2724 struct mlx5_ib_qp *mqp;
2725 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2726 struct mlx5_core_cq *mcq;
2727 struct list_head cq_armed_list;
2728 unsigned long flags_qp;
2729 unsigned long flags_cq;
2730 unsigned long flags;
2731
2732 INIT_LIST_HEAD(&cq_armed_list);
2733
2734 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2735 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2736 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2737 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2738 if (mqp->sq.tail != mqp->sq.head) {
2739 send_mcq = to_mcq(mqp->ibqp.send_cq);
2740 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2741 if (send_mcq->mcq.comp &&
2742 mqp->ibqp.send_cq->comp_handler) {
2743 if (!send_mcq->mcq.reset_notify_added) {
2744 send_mcq->mcq.reset_notify_added = 1;
2745 list_add_tail(&send_mcq->mcq.reset_notify,
2746 &cq_armed_list);
2747 }
2748 }
2749 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2750 }
2751 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2752 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2753 /* no handling is needed for SRQ */
2754 if (!mqp->ibqp.srq) {
2755 if (mqp->rq.tail != mqp->rq.head) {
2756 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2757 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2758 if (recv_mcq->mcq.comp &&
2759 mqp->ibqp.recv_cq->comp_handler) {
2760 if (!recv_mcq->mcq.reset_notify_added) {
2761 recv_mcq->mcq.reset_notify_added = 1;
2762 list_add_tail(&recv_mcq->mcq.reset_notify,
2763 &cq_armed_list);
2764 }
2765 }
2766 spin_unlock_irqrestore(&recv_mcq->lock,
2767 flags_cq);
2768 }
2769 }
2770 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2771 }
2772 /*At that point all inflight post send were put to be executed as of we
2773 * lock/unlock above locks Now need to arm all involved CQs.
2774 */
2775 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2776 mcq->comp(mcq);
2777 }
2778 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2779}
2780
Maor Gottlieb03404e82017-05-30 10:29:13 +03002781static void delay_drop_handler(struct work_struct *work)
2782{
2783 int err;
2784 struct mlx5_ib_delay_drop *delay_drop =
2785 container_of(work, struct mlx5_ib_delay_drop,
2786 delay_drop_work);
2787
Maor Gottliebfe248c32017-05-30 10:29:14 +03002788 atomic_inc(&delay_drop->events_cnt);
2789
Maor Gottlieb03404e82017-05-30 10:29:13 +03002790 mutex_lock(&delay_drop->lock);
2791 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
2792 delay_drop->timeout);
2793 if (err) {
2794 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
2795 delay_drop->timeout);
2796 delay_drop->activate = false;
2797 }
2798 mutex_unlock(&delay_drop->lock);
2799}
2800
Jack Morgenstein9603b612014-07-28 23:30:22 +03002801static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002802 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002803{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002804 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002805 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03002806 bool fatal = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002807 u8 port = 0;
2808
2809 switch (event) {
2810 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03002811 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002812 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002813 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03002814 break;
2815
2816 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002817 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002818 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002819 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002820
2821 /* In RoCE, port up/down events are handled in
2822 * mlx5_netdev_event().
2823 */
2824 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2825 IB_LINK_LAYER_ETHERNET)
2826 return;
2827
2828 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2829 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002830 break;
2831
Eli Cohene126ba92013-07-07 17:25:49 +03002832 case MLX5_DEV_EVENT_LID_CHANGE:
2833 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002834 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002835 break;
2836
2837 case MLX5_DEV_EVENT_PKEY_CHANGE:
2838 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002839 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002840
2841 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002842 break;
2843
2844 case MLX5_DEV_EVENT_GUID_CHANGE:
2845 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002846 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002847 break;
2848
2849 case MLX5_DEV_EVENT_CLIENT_REREG:
2850 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002851 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002852 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002853 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
2854 schedule_work(&ibdev->delay_drop.delay_drop_work);
2855 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002856 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03002857 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03002858 }
2859
2860 ibev.device = &ibdev->ib_dev;
2861 ibev.element.port_num = port;
2862
Eli Cohena0c84c32013-09-11 16:35:27 +03002863 if (port < 1 || port > ibdev->num_ports) {
2864 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03002865 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03002866 }
2867
Eli Cohene126ba92013-07-07 17:25:49 +03002868 if (ibdev->ib_active)
2869 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002870
2871 if (fatal)
2872 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002873
2874out:
2875 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002876}
2877
Maor Gottliebc43f1112017-01-18 14:10:33 +02002878static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2879{
2880 struct mlx5_hca_vport_context vport_ctx;
2881 int err;
2882 int port;
2883
2884 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
2885 dev->mdev->port_caps[port - 1].has_smi = false;
2886 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
2887 MLX5_CAP_PORT_TYPE_IB) {
2888 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
2889 err = mlx5_query_hca_vport_context(dev->mdev, 0,
2890 port, 0,
2891 &vport_ctx);
2892 if (err) {
2893 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2894 port, err);
2895 return err;
2896 }
2897 dev->mdev->port_caps[port - 1].has_smi =
2898 vport_ctx.has_smi;
2899 } else {
2900 dev->mdev->port_caps[port - 1].has_smi = true;
2901 }
2902 }
2903 }
2904 return 0;
2905}
2906
Eli Cohene126ba92013-07-07 17:25:49 +03002907static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2908{
2909 int port;
2910
Saeed Mahameed938fe832015-05-28 22:28:41 +03002911 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002912 mlx5_query_ext_port_caps(dev, port);
2913}
2914
2915static int get_port_caps(struct mlx5_ib_dev *dev)
2916{
2917 struct ib_device_attr *dprops = NULL;
2918 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002919 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002920 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002921 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002922
2923 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2924 if (!pprops)
2925 goto out;
2926
2927 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2928 if (!dprops)
2929 goto out;
2930
Maor Gottliebc43f1112017-01-18 14:10:33 +02002931 err = set_has_smi_cap(dev);
2932 if (err)
2933 goto out;
2934
Matan Barak2528e332015-06-11 16:35:25 +03002935 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002936 if (err) {
2937 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2938 goto out;
2939 }
2940
Saeed Mahameed938fe832015-05-28 22:28:41 +03002941 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Or Gerlitzc4550c62017-01-24 13:02:39 +02002942 memset(pprops, 0, sizeof(*pprops));
Eli Cohene126ba92013-07-07 17:25:49 +03002943 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2944 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002945 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2946 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002947 break;
2948 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002949 dev->mdev->port_caps[port - 1].pkey_table_len =
2950 dprops->max_pkeys;
2951 dev->mdev->port_caps[port - 1].gid_table_len =
2952 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002953 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2954 dprops->max_pkeys, pprops->gid_tbl_len);
2955 }
2956
2957out:
2958 kfree(pprops);
2959 kfree(dprops);
2960
2961 return err;
2962}
2963
2964static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2965{
2966 int err;
2967
2968 err = mlx5_mr_cache_cleanup(dev);
2969 if (err)
2970 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2971
2972 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002973 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002974 ib_dealloc_pd(dev->umrc.pd);
2975}
2976
2977enum {
2978 MAX_UMR_WR = 128,
2979};
2980
2981static int create_umr_res(struct mlx5_ib_dev *dev)
2982{
2983 struct ib_qp_init_attr *init_attr = NULL;
2984 struct ib_qp_attr *attr = NULL;
2985 struct ib_pd *pd;
2986 struct ib_cq *cq;
2987 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002988 int ret;
2989
2990 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2991 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2992 if (!attr || !init_attr) {
2993 ret = -ENOMEM;
2994 goto error_0;
2995 }
2996
Christoph Hellwiged082d32016-09-05 12:56:17 +02002997 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002998 if (IS_ERR(pd)) {
2999 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3000 ret = PTR_ERR(pd);
3001 goto error_0;
3002 }
3003
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003004 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003005 if (IS_ERR(cq)) {
3006 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3007 ret = PTR_ERR(cq);
3008 goto error_2;
3009 }
Eli Cohene126ba92013-07-07 17:25:49 +03003010
3011 init_attr->send_cq = cq;
3012 init_attr->recv_cq = cq;
3013 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3014 init_attr->cap.max_send_wr = MAX_UMR_WR;
3015 init_attr->cap.max_send_sge = 1;
3016 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3017 init_attr->port_num = 1;
3018 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3019 if (IS_ERR(qp)) {
3020 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3021 ret = PTR_ERR(qp);
3022 goto error_3;
3023 }
3024 qp->device = &dev->ib_dev;
3025 qp->real_qp = qp;
3026 qp->uobject = NULL;
3027 qp->qp_type = MLX5_IB_QPT_REG_UMR;
3028
3029 attr->qp_state = IB_QPS_INIT;
3030 attr->port_num = 1;
3031 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3032 IB_QP_PORT, NULL);
3033 if (ret) {
3034 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3035 goto error_4;
3036 }
3037
3038 memset(attr, 0, sizeof(*attr));
3039 attr->qp_state = IB_QPS_RTR;
3040 attr->path_mtu = IB_MTU_256;
3041
3042 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3043 if (ret) {
3044 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3045 goto error_4;
3046 }
3047
3048 memset(attr, 0, sizeof(*attr));
3049 attr->qp_state = IB_QPS_RTS;
3050 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3051 if (ret) {
3052 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3053 goto error_4;
3054 }
3055
3056 dev->umrc.qp = qp;
3057 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003058 dev->umrc.pd = pd;
3059
3060 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3061 ret = mlx5_mr_cache_init(dev);
3062 if (ret) {
3063 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3064 goto error_4;
3065 }
3066
3067 kfree(attr);
3068 kfree(init_attr);
3069
3070 return 0;
3071
3072error_4:
3073 mlx5_ib_destroy_qp(qp);
3074
3075error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003076 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003077
3078error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003079 ib_dealloc_pd(pd);
3080
3081error_0:
3082 kfree(attr);
3083 kfree(init_attr);
3084 return ret;
3085}
3086
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003087static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3088{
3089 switch (umr_fence_cap) {
3090 case MLX5_CAP_UMR_FENCE_NONE:
3091 return MLX5_FENCE_MODE_NONE;
3092 case MLX5_CAP_UMR_FENCE_SMALL:
3093 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3094 default:
3095 return MLX5_FENCE_MODE_STRONG_ORDERING;
3096 }
3097}
3098
Eli Cohene126ba92013-07-07 17:25:49 +03003099static int create_dev_resources(struct mlx5_ib_resources *devr)
3100{
3101 struct ib_srq_init_attr attr;
3102 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003103 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003104 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003105 int ret = 0;
3106
3107 dev = container_of(devr, struct mlx5_ib_dev, devr);
3108
Haggai Erand16e91d2016-02-29 15:45:05 +02003109 mutex_init(&devr->mutex);
3110
Eli Cohene126ba92013-07-07 17:25:49 +03003111 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3112 if (IS_ERR(devr->p0)) {
3113 ret = PTR_ERR(devr->p0);
3114 goto error0;
3115 }
3116 devr->p0->device = &dev->ib_dev;
3117 devr->p0->uobject = NULL;
3118 atomic_set(&devr->p0->usecnt, 0);
3119
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003120 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003121 if (IS_ERR(devr->c0)) {
3122 ret = PTR_ERR(devr->c0);
3123 goto error1;
3124 }
3125 devr->c0->device = &dev->ib_dev;
3126 devr->c0->uobject = NULL;
3127 devr->c0->comp_handler = NULL;
3128 devr->c0->event_handler = NULL;
3129 devr->c0->cq_context = NULL;
3130 atomic_set(&devr->c0->usecnt, 0);
3131
3132 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3133 if (IS_ERR(devr->x0)) {
3134 ret = PTR_ERR(devr->x0);
3135 goto error2;
3136 }
3137 devr->x0->device = &dev->ib_dev;
3138 devr->x0->inode = NULL;
3139 atomic_set(&devr->x0->usecnt, 0);
3140 mutex_init(&devr->x0->tgt_qp_mutex);
3141 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3142
3143 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3144 if (IS_ERR(devr->x1)) {
3145 ret = PTR_ERR(devr->x1);
3146 goto error3;
3147 }
3148 devr->x1->device = &dev->ib_dev;
3149 devr->x1->inode = NULL;
3150 atomic_set(&devr->x1->usecnt, 0);
3151 mutex_init(&devr->x1->tgt_qp_mutex);
3152 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3153
3154 memset(&attr, 0, sizeof(attr));
3155 attr.attr.max_sge = 1;
3156 attr.attr.max_wr = 1;
3157 attr.srq_type = IB_SRQT_XRC;
3158 attr.ext.xrc.cq = devr->c0;
3159 attr.ext.xrc.xrcd = devr->x0;
3160
3161 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3162 if (IS_ERR(devr->s0)) {
3163 ret = PTR_ERR(devr->s0);
3164 goto error4;
3165 }
3166 devr->s0->device = &dev->ib_dev;
3167 devr->s0->pd = devr->p0;
3168 devr->s0->uobject = NULL;
3169 devr->s0->event_handler = NULL;
3170 devr->s0->srq_context = NULL;
3171 devr->s0->srq_type = IB_SRQT_XRC;
3172 devr->s0->ext.xrc.xrcd = devr->x0;
3173 devr->s0->ext.xrc.cq = devr->c0;
3174 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
3175 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
3176 atomic_inc(&devr->p0->usecnt);
3177 atomic_set(&devr->s0->usecnt, 0);
3178
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003179 memset(&attr, 0, sizeof(attr));
3180 attr.attr.max_sge = 1;
3181 attr.attr.max_wr = 1;
3182 attr.srq_type = IB_SRQT_BASIC;
3183 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3184 if (IS_ERR(devr->s1)) {
3185 ret = PTR_ERR(devr->s1);
3186 goto error5;
3187 }
3188 devr->s1->device = &dev->ib_dev;
3189 devr->s1->pd = devr->p0;
3190 devr->s1->uobject = NULL;
3191 devr->s1->event_handler = NULL;
3192 devr->s1->srq_context = NULL;
3193 devr->s1->srq_type = IB_SRQT_BASIC;
3194 devr->s1->ext.xrc.cq = devr->c0;
3195 atomic_inc(&devr->p0->usecnt);
3196 atomic_set(&devr->s0->usecnt, 0);
3197
Haggai Eran7722f472016-02-29 15:45:07 +02003198 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3199 INIT_WORK(&devr->ports[port].pkey_change_work,
3200 pkey_change_handler);
3201 devr->ports[port].devr = devr;
3202 }
3203
Eli Cohene126ba92013-07-07 17:25:49 +03003204 return 0;
3205
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003206error5:
3207 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003208error4:
3209 mlx5_ib_dealloc_xrcd(devr->x1);
3210error3:
3211 mlx5_ib_dealloc_xrcd(devr->x0);
3212error2:
3213 mlx5_ib_destroy_cq(devr->c0);
3214error1:
3215 mlx5_ib_dealloc_pd(devr->p0);
3216error0:
3217 return ret;
3218}
3219
3220static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3221{
Haggai Eran7722f472016-02-29 15:45:07 +02003222 struct mlx5_ib_dev *dev =
3223 container_of(devr, struct mlx5_ib_dev, devr);
3224 int port;
3225
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003226 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003227 mlx5_ib_destroy_srq(devr->s0);
3228 mlx5_ib_dealloc_xrcd(devr->x0);
3229 mlx5_ib_dealloc_xrcd(devr->x1);
3230 mlx5_ib_destroy_cq(devr->c0);
3231 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003232
3233 /* Make sure no change P_Key work items are still executing */
3234 for (port = 0; port < dev->num_ports; ++port)
3235 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003236}
3237
Achiad Shochate53505a2015-12-23 18:47:25 +02003238static u32 get_core_cap_flags(struct ib_device *ibdev)
3239{
3240 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3241 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3242 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3243 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3244 u32 ret = 0;
3245
3246 if (ll == IB_LINK_LAYER_INFINIBAND)
3247 return RDMA_CORE_PORT_IBA_IB;
3248
Or Gerlitz72cd5712017-01-24 13:02:36 +02003249 ret = RDMA_CORE_PORT_RAW_PACKET;
3250
Achiad Shochate53505a2015-12-23 18:47:25 +02003251 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003252 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003253
3254 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003255 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003256
3257 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3258 ret |= RDMA_CORE_PORT_IBA_ROCE;
3259
3260 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3261 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3262
3263 return ret;
3264}
3265
Ira Weiny77386132015-05-13 20:02:58 -04003266static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3267 struct ib_port_immutable *immutable)
3268{
3269 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003270 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3271 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003272 int err;
3273
Or Gerlitzc4550c62017-01-24 13:02:39 +02003274 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3275
3276 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003277 if (err)
3278 return err;
3279
3280 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3281 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003282 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003283 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3284 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003285
3286 return 0;
3287}
3288
Ira Weinyc7342822016-06-15 02:22:01 -04003289static void get_dev_fw_str(struct ib_device *ibdev, char *str,
3290 size_t str_len)
3291{
3292 struct mlx5_ib_dev *dev =
3293 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
3294 snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
3295 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
3296}
3297
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003298static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003299{
3300 struct mlx5_core_dev *mdev = dev->mdev;
3301 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3302 MLX5_FLOW_NAMESPACE_LAG);
3303 struct mlx5_flow_table *ft;
3304 int err;
3305
3306 if (!ns || !mlx5_lag_is_active(mdev))
3307 return 0;
3308
3309 err = mlx5_cmd_create_vport_lag(mdev);
3310 if (err)
3311 return err;
3312
3313 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3314 if (IS_ERR(ft)) {
3315 err = PTR_ERR(ft);
3316 goto err_destroy_vport_lag;
3317 }
3318
3319 dev->flow_db.lag_demux_ft = ft;
3320 return 0;
3321
3322err_destroy_vport_lag:
3323 mlx5_cmd_destroy_vport_lag(mdev);
3324 return err;
3325}
3326
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003327static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003328{
3329 struct mlx5_core_dev *mdev = dev->mdev;
3330
3331 if (dev->flow_db.lag_demux_ft) {
3332 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3333 dev->flow_db.lag_demux_ft = NULL;
3334
3335 mlx5_cmd_destroy_vport_lag(mdev);
3336 }
3337}
3338
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003339static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003340{
Achiad Shochate53505a2015-12-23 18:47:25 +02003341 int err;
3342
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003343 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02003344 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003345 if (err) {
3346 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003347 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003348 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003349
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003350 return 0;
3351}
Achiad Shochate53505a2015-12-23 18:47:25 +02003352
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003353static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003354{
3355 if (dev->roce.nb.notifier_call) {
3356 unregister_netdevice_notifier(&dev->roce.nb);
3357 dev->roce.nb.notifier_call = NULL;
3358 }
3359}
3360
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003361static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003362{
Eli Cohene126ba92013-07-07 17:25:49 +03003363 int err;
3364
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003365 err = mlx5_add_netdev_notifier(dev);
3366 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003367 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003368
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003369 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3370 err = mlx5_nic_vport_enable_roce(dev->mdev);
3371 if (err)
3372 goto err_unregister_netdevice_notifier;
3373 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003374
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003375 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003376 if (err)
3377 goto err_disable_roce;
3378
Achiad Shochate53505a2015-12-23 18:47:25 +02003379 return 0;
3380
Aviv Heller9ef9c642016-09-18 20:48:01 +03003381err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003382 if (MLX5_CAP_GEN(dev->mdev, roce))
3383 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003384
Achiad Shochate53505a2015-12-23 18:47:25 +02003385err_unregister_netdevice_notifier:
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003386 mlx5_remove_netdev_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003387 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003388}
3389
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003390static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003391{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003392 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003393 if (MLX5_CAP_GEN(dev->mdev, roce))
3394 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003395}
3396
Parav Pandite1f24a72017-04-16 07:29:29 +03003397struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003398 const char *name;
3399 size_t offset;
3400};
3401
3402#define INIT_Q_COUNTER(_name) \
3403 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3404
Parav Pandite1f24a72017-04-16 07:29:29 +03003405static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003406 INIT_Q_COUNTER(rx_write_requests),
3407 INIT_Q_COUNTER(rx_read_requests),
3408 INIT_Q_COUNTER(rx_atomic_requests),
3409 INIT_Q_COUNTER(out_of_buffer),
3410};
3411
Parav Pandite1f24a72017-04-16 07:29:29 +03003412static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003413 INIT_Q_COUNTER(out_of_sequence),
3414};
3415
Parav Pandite1f24a72017-04-16 07:29:29 +03003416static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003417 INIT_Q_COUNTER(duplicate_request),
3418 INIT_Q_COUNTER(rnr_nak_retry_err),
3419 INIT_Q_COUNTER(packet_seq_err),
3420 INIT_Q_COUNTER(implied_nak_seq_err),
3421 INIT_Q_COUNTER(local_ack_timeout_err),
3422};
3423
Parav Pandite1f24a72017-04-16 07:29:29 +03003424#define INIT_CONG_COUNTER(_name) \
3425 { .name = #_name, .offset = \
3426 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3427
3428static const struct mlx5_ib_counter cong_cnts[] = {
3429 INIT_CONG_COUNTER(rp_cnp_ignored),
3430 INIT_CONG_COUNTER(rp_cnp_handled),
3431 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3432 INIT_CONG_COUNTER(np_cnp_sent),
3433};
3434
3435static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003436{
3437 unsigned int i;
3438
Kamal Heib7c16f472017-01-18 15:25:09 +02003439 for (i = 0; i < dev->num_ports; i++) {
Mark Bloch0837e862016-06-17 15:10:55 +03003440 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003441 dev->port[i].cnts.set_id);
3442 kfree(dev->port[i].cnts.names);
3443 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003444 }
3445}
3446
Parav Pandite1f24a72017-04-16 07:29:29 +03003447static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3448 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003449{
3450 u32 num_counters;
3451
3452 num_counters = ARRAY_SIZE(basic_q_cnts);
3453
3454 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3455 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3456
3457 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3458 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandite1f24a72017-04-16 07:29:29 +03003459 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003460
Parav Pandite1f24a72017-04-16 07:29:29 +03003461 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3462 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3463 num_counters += ARRAY_SIZE(cong_cnts);
3464 }
3465
3466 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3467 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003468 return -ENOMEM;
3469
Parav Pandite1f24a72017-04-16 07:29:29 +03003470 cnts->offsets = kcalloc(num_counters,
3471 sizeof(cnts->offsets), GFP_KERNEL);
3472 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003473 goto err_names;
3474
Kamal Heib7c16f472017-01-18 15:25:09 +02003475 return 0;
3476
3477err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003478 kfree(cnts->names);
Kamal Heib7c16f472017-01-18 15:25:09 +02003479 return -ENOMEM;
3480}
3481
Parav Pandite1f24a72017-04-16 07:29:29 +03003482static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3483 const char **names,
3484 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003485{
3486 int i;
3487 int j = 0;
3488
3489 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3490 names[j] = basic_q_cnts[i].name;
3491 offsets[j] = basic_q_cnts[i].offset;
3492 }
3493
3494 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3495 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3496 names[j] = out_of_seq_q_cnts[i].name;
3497 offsets[j] = out_of_seq_q_cnts[i].offset;
3498 }
3499 }
3500
3501 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3502 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3503 names[j] = retrans_q_cnts[i].name;
3504 offsets[j] = retrans_q_cnts[i].offset;
3505 }
3506 }
Parav Pandite1f24a72017-04-16 07:29:29 +03003507
3508 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3509 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
3510 names[j] = cong_cnts[i].name;
3511 offsets[j] = cong_cnts[i].offset;
3512 }
3513 }
Mark Bloch0837e862016-06-17 15:10:55 +03003514}
3515
Parav Pandite1f24a72017-04-16 07:29:29 +03003516static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003517{
3518 int i;
3519 int ret;
3520
3521 for (i = 0; i < dev->num_ports; i++) {
Kamal Heib7c16f472017-01-18 15:25:09 +02003522 struct mlx5_ib_port *port = &dev->port[i];
3523
Mark Bloch0837e862016-06-17 15:10:55 +03003524 ret = mlx5_core_alloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003525 &port->cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003526 if (ret) {
3527 mlx5_ib_warn(dev,
3528 "couldn't allocate queue counter for port %d, err %d\n",
3529 i + 1, ret);
3530 goto dealloc_counters;
3531 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003532
Parav Pandite1f24a72017-04-16 07:29:29 +03003533 ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
Kamal Heib7c16f472017-01-18 15:25:09 +02003534 if (ret)
3535 goto dealloc_counters;
3536
Parav Pandite1f24a72017-04-16 07:29:29 +03003537 mlx5_ib_fill_counters(dev, port->cnts.names,
3538 port->cnts.offsets);
Mark Bloch0837e862016-06-17 15:10:55 +03003539 }
3540
3541 return 0;
3542
3543dealloc_counters:
3544 while (--i >= 0)
3545 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003546 dev->port[i].cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003547
3548 return ret;
3549}
3550
Mark Bloch0ad17a82016-06-17 15:10:56 +03003551static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
3552 u8 port_num)
3553{
Kamal Heib7c16f472017-01-18 15:25:09 +02003554 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3555 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03003556
3557 /* We support only per port stats */
3558 if (port_num == 0)
3559 return NULL;
3560
Parav Pandite1f24a72017-04-16 07:29:29 +03003561 return rdma_alloc_hw_stats_struct(port->cnts.names,
3562 port->cnts.num_q_counters +
3563 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03003564 RDMA_HW_STATS_DEFAULT_LIFESPAN);
3565}
3566
Parav Pandite1f24a72017-04-16 07:29:29 +03003567static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
3568 struct mlx5_ib_port *port,
3569 struct rdma_hw_stats *stats)
3570{
3571 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
3572 void *out;
3573 __be32 val;
3574 int ret, i;
3575
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003576 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003577 if (!out)
3578 return -ENOMEM;
3579
3580 ret = mlx5_core_query_q_counter(dev->mdev,
3581 port->cnts.set_id, 0,
3582 out, outlen);
3583 if (ret)
3584 goto free;
3585
3586 for (i = 0; i < port->cnts.num_q_counters; i++) {
3587 val = *(__be32 *)(out + port->cnts.offsets[i]);
3588 stats->value[i] = (u64)be32_to_cpu(val);
3589 }
3590
3591free:
3592 kvfree(out);
3593 return ret;
3594}
3595
3596static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
3597 struct mlx5_ib_port *port,
3598 struct rdma_hw_stats *stats)
3599{
3600 int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
3601 void *out;
3602 int ret, i;
3603 int offset = port->cnts.num_q_counters;
3604
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003605 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003606 if (!out)
3607 return -ENOMEM;
3608
3609 ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
3610 if (ret)
3611 goto free;
3612
3613 for (i = 0; i < port->cnts.num_cong_counters; i++) {
3614 stats->value[i + offset] =
3615 be64_to_cpup((__be64 *)(out +
3616 port->cnts.offsets[i + offset]));
3617 }
3618
3619free:
3620 kvfree(out);
3621 return ret;
3622}
3623
Mark Bloch0ad17a82016-06-17 15:10:56 +03003624static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
3625 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02003626 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03003627{
3628 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02003629 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Parav Pandite1f24a72017-04-16 07:29:29 +03003630 int ret, num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003631
Kamal Heib7c16f472017-01-18 15:25:09 +02003632 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03003633 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003634
Parav Pandite1f24a72017-04-16 07:29:29 +03003635 ret = mlx5_ib_query_q_counters(dev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03003636 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03003637 return ret;
3638 num_counters = port->cnts.num_q_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003639
Parav Pandite1f24a72017-04-16 07:29:29 +03003640 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3641 ret = mlx5_ib_query_cong_counters(dev, port, stats);
3642 if (ret)
3643 return ret;
3644 num_counters += port->cnts.num_cong_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003645 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003646
Parav Pandite1f24a72017-04-16 07:29:29 +03003647 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003648}
3649
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003650static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
3651{
3652 return mlx5_rdma_netdev_free(netdev);
3653}
3654
Erez Shitrit693dfd52017-04-27 17:01:34 +03003655static struct net_device*
3656mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
3657 u8 port_num,
3658 enum rdma_netdev_t type,
3659 const char *name,
3660 unsigned char name_assign_type,
3661 void (*setup)(struct net_device *))
3662{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003663 struct net_device *netdev;
3664 struct rdma_netdev *rn;
3665
Erez Shitrit693dfd52017-04-27 17:01:34 +03003666 if (type != RDMA_NETDEV_IPOIB)
3667 return ERR_PTR(-EOPNOTSUPP);
3668
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003669 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
3670 name, setup);
3671 if (likely(!IS_ERR_OR_NULL(netdev))) {
3672 rn = netdev_priv(netdev);
3673 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
3674 }
3675 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03003676}
3677
Maor Gottliebfe248c32017-05-30 10:29:14 +03003678static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
3679{
3680 if (!dev->delay_drop.dbg)
3681 return;
3682 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
3683 kfree(dev->delay_drop.dbg);
3684 dev->delay_drop.dbg = NULL;
3685}
3686
Maor Gottlieb03404e82017-05-30 10:29:13 +03003687static void cancel_delay_drop(struct mlx5_ib_dev *dev)
3688{
3689 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3690 return;
3691
3692 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003693 delay_drop_debugfs_cleanup(dev);
3694}
3695
3696static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
3697 size_t count, loff_t *pos)
3698{
3699 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3700 char lbuf[20];
3701 int len;
3702
3703 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
3704 return simple_read_from_buffer(buf, count, pos, lbuf, len);
3705}
3706
3707static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
3708 size_t count, loff_t *pos)
3709{
3710 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3711 u32 timeout;
3712 u32 var;
3713
3714 if (kstrtouint_from_user(buf, count, 0, &var))
3715 return -EFAULT;
3716
3717 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
3718 1000);
3719 if (timeout != var)
3720 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
3721 timeout);
3722
3723 delay_drop->timeout = timeout;
3724
3725 return count;
3726}
3727
3728static const struct file_operations fops_delay_drop_timeout = {
3729 .owner = THIS_MODULE,
3730 .open = simple_open,
3731 .write = delay_drop_timeout_write,
3732 .read = delay_drop_timeout_read,
3733};
3734
3735static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
3736{
3737 struct mlx5_ib_dbg_delay_drop *dbg;
3738
3739 if (!mlx5_debugfs_root)
3740 return 0;
3741
3742 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
3743 if (!dbg)
3744 return -ENOMEM;
3745
3746 dbg->dir_debugfs =
3747 debugfs_create_dir("delay_drop",
3748 dev->mdev->priv.dbg_root);
3749 if (!dbg->dir_debugfs)
3750 return -ENOMEM;
3751
3752 dbg->events_cnt_debugfs =
3753 debugfs_create_atomic_t("num_timeout_events", 0400,
3754 dbg->dir_debugfs,
3755 &dev->delay_drop.events_cnt);
3756 if (!dbg->events_cnt_debugfs)
3757 goto out_debugfs;
3758
3759 dbg->rqs_cnt_debugfs =
3760 debugfs_create_atomic_t("num_rqs", 0400,
3761 dbg->dir_debugfs,
3762 &dev->delay_drop.rqs_cnt);
3763 if (!dbg->rqs_cnt_debugfs)
3764 goto out_debugfs;
3765
3766 dbg->timeout_debugfs =
3767 debugfs_create_file("timeout", 0600,
3768 dbg->dir_debugfs,
3769 &dev->delay_drop,
3770 &fops_delay_drop_timeout);
3771 if (!dbg->timeout_debugfs)
3772 goto out_debugfs;
3773
3774 return 0;
3775
3776out_debugfs:
3777 delay_drop_debugfs_cleanup(dev);
3778 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003779}
3780
3781static void init_delay_drop(struct mlx5_ib_dev *dev)
3782{
3783 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3784 return;
3785
3786 mutex_init(&dev->delay_drop.lock);
3787 dev->delay_drop.dev = dev;
3788 dev->delay_drop.activate = false;
3789 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
3790 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003791 atomic_set(&dev->delay_drop.rqs_cnt, 0);
3792 atomic_set(&dev->delay_drop.events_cnt, 0);
3793
3794 if (delay_drop_debugfs_init(dev))
3795 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03003796}
3797
Jack Morgenstein9603b612014-07-28 23:30:22 +03003798static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03003799{
Eli Cohene126ba92013-07-07 17:25:49 +03003800 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003801 enum rdma_link_layer ll;
3802 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03003803 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03003804 int err;
3805 int i;
3806
Achiad Shochatebd61f62015-12-23 18:47:16 +02003807 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
3808 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
3809
Eli Cohene126ba92013-07-07 17:25:49 +03003810 printk_once(KERN_INFO "%s", mlx5_version);
3811
3812 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
3813 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03003814 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003815
Jack Morgenstein9603b612014-07-28 23:30:22 +03003816 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003817
Mark Bloch0837e862016-06-17 15:10:55 +03003818 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
3819 GFP_KERNEL);
3820 if (!dev->port)
3821 goto err_dealloc;
3822
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003823 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003824 err = get_port_caps(dev);
3825 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003826 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003827
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003828 if (mlx5_use_mad_ifc(dev))
3829 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003830
Aviv Heller4babcf92016-09-18 20:48:03 +03003831 if (!mlx5_lag_is_active(mdev))
3832 name = "mlx5_%d";
3833 else
3834 name = "mlx5_bond_%d";
3835
3836 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003837 dev->ib_dev.owner = THIS_MODULE;
3838 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003839 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003840 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003841 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003842 dev->ib_dev.num_comp_vectors =
3843 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08003844 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003845
3846 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3847 dev->ib_dev.uverbs_cmd_mask =
3848 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3849 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3850 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3851 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3852 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02003853 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
3854 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03003855 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003856 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003857 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3858 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3859 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3860 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3861 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3862 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3863 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3864 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3865 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3866 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3867 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3868 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3869 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3870 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3871 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3872 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3873 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003874 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003875 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3876 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02003877 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
3878 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003879
3880 dev->ib_dev.query_device = mlx5_ib_query_device;
3881 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003882 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003883 if (ll == IB_LINK_LAYER_ETHERNET)
3884 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003885 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003886 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3887 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003888 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3889 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3890 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3891 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3892 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3893 dev->ib_dev.mmap = mlx5_ib_mmap;
3894 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3895 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3896 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3897 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3898 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3899 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3900 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3901 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3902 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3903 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3904 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3905 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3906 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3907 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3908 dev->ib_dev.post_send = mlx5_ib_post_send;
3909 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3910 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3911 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3912 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3913 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3914 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3915 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3916 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3917 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003918 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003919 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3920 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3921 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3922 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003923 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003924 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003925 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003926 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003927 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003928 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03003929 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003930
Eli Coheneff901d2016-03-11 22:58:42 +02003931 if (mlx5_core_is_pf(mdev)) {
3932 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3933 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3934 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3935 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3936 }
Eli Cohene126ba92013-07-07 17:25:49 +03003937
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003938 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3939
Saeed Mahameed938fe832015-05-28 22:28:41 +03003940 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003941
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003942 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
3943
Matan Barakd2370e02016-02-29 18:05:30 +02003944 if (MLX5_CAP_GEN(mdev, imaicl)) {
3945 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3946 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3947 dev->ib_dev.uverbs_cmd_mask |=
3948 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3949 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3950 }
3951
Kamal Heib7c16f472017-01-18 15:25:09 +02003952 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Mark Bloch0ad17a82016-06-17 15:10:56 +03003953 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3954 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3955 }
3956
Saeed Mahameed938fe832015-05-28 22:28:41 +03003957 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003958 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3959 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3960 dev->ib_dev.uverbs_cmd_mask |=
3961 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3962 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3963 }
3964
Yishai Hadas81e30882017-06-08 16:15:09 +03003965 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3966 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
3967 dev->ib_dev.uverbs_ex_cmd_mask |=
3968 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
3969 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
3970
Linus Torvalds048ccca2016-01-23 18:45:06 -08003971 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003972 IB_LINK_LAYER_ETHERNET) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03003973 dev->ib_dev.create_wq = mlx5_ib_create_wq;
3974 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
3975 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03003976 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
3977 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003978 dev->ib_dev.uverbs_ex_cmd_mask |=
Yishai Hadas79b20a62016-05-23 15:20:50 +03003979 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
3980 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03003981 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
3982 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
3983 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003984 }
Eli Cohene126ba92013-07-07 17:25:49 +03003985 err = init_node_data(dev);
3986 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03003987 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003988
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003989 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003990 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003991 INIT_LIST_HEAD(&dev->qp_list);
3992 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003993
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003994 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003995 err = mlx5_enable_eth(dev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003996 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03003997 goto err_free_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +03003998 dev->roce.last_port_state = IB_PORT_DOWN;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003999 }
4000
Eli Cohene126ba92013-07-07 17:25:49 +03004001 err = create_dev_resources(&dev->devr);
4002 if (err)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004003 goto err_disable_eth;
Eli Cohene126ba92013-07-07 17:25:49 +03004004
Haggai Eran6aec21f2014-12-11 17:04:23 +02004005 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08004006 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03004007 goto err_rsrc;
4008
Kamal Heib45bded22017-01-18 14:10:32 +02004009 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Parav Pandite1f24a72017-04-16 07:29:29 +03004010 err = mlx5_ib_alloc_counters(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004011 if (err)
4012 goto err_odp;
4013 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02004014
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004015 err = mlx5_ib_init_cong_debugfs(dev);
4016 if (err)
4017 goto err_cnt;
4018
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004019 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4020 if (!dev->mdev->priv.uar)
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004021 goto err_cong;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004022
4023 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4024 if (err)
4025 goto err_uar_page;
4026
4027 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4028 if (err)
4029 goto err_bfreg;
4030
Mark Bloch0837e862016-06-17 15:10:55 +03004031 err = ib_register_device(&dev->ib_dev, NULL);
4032 if (err)
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004033 goto err_fp_bfreg;
Mark Bloch0837e862016-06-17 15:10:55 +03004034
Eli Cohene126ba92013-07-07 17:25:49 +03004035 err = create_umr_res(dev);
4036 if (err)
4037 goto err_dev;
4038
Maor Gottlieb03404e82017-05-30 10:29:13 +03004039 init_delay_drop(dev);
4040
Eli Cohene126ba92013-07-07 17:25:49 +03004041 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08004042 err = device_create_file(&dev->ib_dev.dev,
4043 mlx5_class_attributes[i]);
4044 if (err)
Maor Gottlieb03404e82017-05-30 10:29:13 +03004045 goto err_delay_drop;
Eli Cohene126ba92013-07-07 17:25:49 +03004046 }
4047
Huy Nguyenc85023e2017-05-30 09:42:54 +03004048 if ((MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
4049 MLX5_CAP_GEN(mdev, disable_local_lb))
4050 mutex_init(&dev->lb_mutex);
4051
Eli Cohene126ba92013-07-07 17:25:49 +03004052 dev->ib_active = true;
4053
Jack Morgenstein9603b612014-07-28 23:30:22 +03004054 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004055
Maor Gottlieb03404e82017-05-30 10:29:13 +03004056err_delay_drop:
4057 cancel_delay_drop(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004058 destroy_umrc_res(dev);
4059
4060err_dev:
4061 ib_unregister_device(&dev->ib_dev);
4062
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004063err_fp_bfreg:
4064 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4065
4066err_bfreg:
4067 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4068
4069err_uar_page:
4070 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4071
Parav Pandite1f24a72017-04-16 07:29:29 +03004072err_cnt:
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004073 mlx5_ib_cleanup_cong_debugfs(dev);
4074err_cong:
Kamal Heib45bded22017-01-18 14:10:32 +02004075 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004076 mlx5_ib_dealloc_counters(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004077
Haggai Eran6aec21f2014-12-11 17:04:23 +02004078err_odp:
4079 mlx5_ib_odp_remove_one(dev);
4080
Eli Cohene126ba92013-07-07 17:25:49 +03004081err_rsrc:
4082 destroy_dev_resources(&dev->devr);
4083
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004084err_disable_eth:
Aviv Heller5ec8c832016-09-18 20:48:00 +03004085 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004086 mlx5_disable_eth(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004087 mlx5_remove_netdev_notifier(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03004088 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004089
Mark Bloch0837e862016-06-17 15:10:55 +03004090err_free_port:
4091 kfree(dev->port);
4092
Jack Morgenstein9603b612014-07-28 23:30:22 +03004093err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03004094 ib_dealloc_device((struct ib_device *)dev);
4095
Jack Morgenstein9603b612014-07-28 23:30:22 +03004096 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004097}
4098
Jack Morgenstein9603b612014-07-28 23:30:22 +03004099static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03004100{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004101 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004102 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004103
Maor Gottlieb03404e82017-05-30 10:29:13 +03004104 cancel_delay_drop(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004105 mlx5_remove_netdev_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004106 ib_unregister_device(&dev->ib_dev);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004107 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4108 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4109 mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004110 mlx5_ib_cleanup_cong_debugfs(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004111 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004112 mlx5_ib_dealloc_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03004113 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004114 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004115 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004116 if (ll == IB_LINK_LAYER_ETHERNET)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004117 mlx5_disable_eth(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004118 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03004119 ib_dealloc_device(&dev->ib_dev);
4120}
4121
Jack Morgenstein9603b612014-07-28 23:30:22 +03004122static struct mlx5_interface mlx5_ib_interface = {
4123 .add = mlx5_ib_add,
4124 .remove = mlx5_ib_remove,
4125 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02004126#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4127 .pfault = mlx5_ib_pfault,
4128#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03004129 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03004130};
4131
4132static int __init mlx5_ib_init(void)
4133{
Haggai Eran6aec21f2014-12-11 17:04:23 +02004134 int err;
4135
Artemy Kovalyov81713d32017-01-18 16:58:11 +02004136 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03004137
Haggai Eran6aec21f2014-12-11 17:04:23 +02004138 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004139
4140 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004141}
4142
4143static void __exit mlx5_ib_cleanup(void)
4144{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004145 mlx5_unregister_interface(&mlx5_ib_interface);
Eli Cohene126ba92013-07-07 17:25:49 +03004146}
4147
4148module_init(mlx5_ib_init);
4149module_exit(mlx5_ib_cleanup);