blob: e9d98629b583fe512b3259084bd84b72b7f88118 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000038#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000040#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000043
Auke Kok9a799d72007-09-15 14:07:45 -070044#include "ixgbe_type.h"
45#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080046#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000047#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040051#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080052#include <linux/dca.h>
53#endif
Auke Kok9a799d72007-09-15 14:07:45 -070054
Eliezer Tamir5a85e732013-06-10 11:40:20 +030055#include <net/ll_poll.h>
56
Emil Tantilov849c4542010-06-03 16:53:41 +000057/* common prefix used by pr_<> macros */
58#undef pr_fmt
59#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070060
61/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000062#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000063#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070064#define IXGBE_MAX_TXD 4096
65#define IXGBE_MIN_TXD 64
66
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000067#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_RXD 4096
69#define IXGBE_MIN_RXD 64
70
Auke Kok9a799d72007-09-15 14:07:45 -070071/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070072#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070073#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070074#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070075#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070076#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070077#define IXGBE_MIN_FCPAUSE 0
78#define IXGBE_MAX_FCPAUSE 0xFFFF
79
80/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000081#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000082#define IXGBE_RXBUFFER_2K 2048
83#define IXGBE_RXBUFFER_3K 3072
84#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000085#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070086
Alexander Duyck13958072010-08-19 13:37:21 +000087/*
Alexander Duyck252562c2012-05-24 01:59:27 +000088 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
89 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
90 * this adds up to 448 bytes of extra data.
91 *
92 * Since netdev_alloc_skb now allocates a page fragment we can use a value
93 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +000094 */
Alexander Duyck252562c2012-05-24 01:59:27 +000095#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -070096
Auke Kok9a799d72007-09-15 14:07:45 -070097/* How many Rx Buffers do we bundle into one write to the hardware ? */
98#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
99
Alexander Duyck472148c2012-11-07 02:34:28 +0000100enum ixgbe_tx_flags {
101 /* cmd_type flags */
102 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
103 IXGBE_TX_FLAGS_TSO = 0x02,
104 IXGBE_TX_FLAGS_TSTAMP = 0x04,
105
106 /* olinfo flags */
107 IXGBE_TX_FLAGS_CC = 0x08,
108 IXGBE_TX_FLAGS_IPV4 = 0x10,
109 IXGBE_TX_FLAGS_CSUM = 0x20,
110
111 /* software defined flags */
112 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
113 IXGBE_TX_FLAGS_FCOE = 0x80,
114};
115
116/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700117#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000118#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
119#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700120#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
121
Greg Rose7f870472010-01-09 02:25:29 +0000122#define IXGBE_MAX_VF_MC_ENTRIES 30
123#define IXGBE_MAX_VF_FUNCTIONS 64
124#define IXGBE_MAX_VFTA_ENTRIES 128
125#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000126#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000127#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000128#define IXGBE_82599_VF_DEVICE_ID 0x10ED
129#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000130
131struct vf_data_storage {
132 unsigned char vf_mac_addresses[ETH_ALEN];
133 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
134 u16 num_vf_mc_hashes;
135 u16 default_vf_vlan_id;
136 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000137 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000138 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000139 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
140 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000141 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000142 u16 vlan_count;
143 u8 spoofchk_enabled;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000144 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000145};
146
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000147struct vf_macvlans {
148 struct list_head l;
149 int vf;
150 int rar_entry;
151 bool free;
152 bool is_macvlan;
153 u8 vf_macvlan[ETH_ALEN];
154};
155
Alexander Duycka535c302011-05-27 05:31:52 +0000156#define IXGBE_MAX_TXD_PWR 14
157#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
158
159/* Tx Descriptors needed, worst case */
160#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000161#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000162
Auke Kok9a799d72007-09-15 14:07:45 -0700163/* wrapper around a pointer to a socket buffer,
164 * so a DMA handle can be stored along with the buffer */
165struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000166 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700167 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000168 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000169 unsigned int bytecount;
170 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000171 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000172 DEFINE_DMA_UNMAP_ADDR(dma);
173 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000174 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700175};
176
177struct ixgbe_rx_buffer {
178 struct sk_buff *skb;
179 dma_addr_t dma;
180 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700181 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700182};
183
184struct ixgbe_queue_stats {
185 u64 packets;
186 u64 bytes;
187};
188
Alexander Duyck5b7da512010-11-16 19:26:50 -0800189struct ixgbe_tx_queue_stats {
190 u64 restart_queue;
191 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800192 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800193};
194
195struct ixgbe_rx_queue_stats {
196 u64 rsc_count;
197 u64 rsc_flush;
198 u64 non_eop_descs;
199 u64 alloc_rx_page_failed;
200 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000201 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800202};
203
Alexander Duyckf8003262012-03-03 02:35:52 +0000204enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800205 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000206 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800207 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800208 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800209 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000210 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000211 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800212};
213
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800214#define check_for_tx_hang(ring) \
215 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
216#define set_check_for_tx_hang(ring) \
217 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
218#define clear_check_for_tx_hang(ring) \
219 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
220#define ring_is_rsc_enabled(ring) \
221 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
222#define set_ring_rsc_enabled(ring) \
223 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
224#define clear_ring_rsc_enabled(ring) \
225 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700226struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000227 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000228 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
229 struct net_device *netdev; /* netdev ring belongs to */
230 struct device *dev; /* device for DMA mapping */
Auke Kok9a799d72007-09-15 14:07:45 -0700231 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700232 union {
233 struct ixgbe_tx_buffer *tx_buffer_info;
234 struct ixgbe_rx_buffer *rx_buffer_info;
235 };
Jacob Keller6cb562d2012-12-05 07:24:41 +0000236 unsigned long last_rx_timestamp;
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800237 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000238 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000239 dma_addr_t dma; /* phys. address of descriptor ring */
240 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000241
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000242 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000243
244 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800245 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000246 * the hardware register offset
247 * associated with this ring, which is
248 * different for DCB and RSS modes
249 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000250 u16 next_to_use;
251 u16 next_to_clean;
252
Alexander Duyckf8003262012-03-03 02:35:52 +0000253 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000254 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000255 struct {
256 u8 atr_sample_rate;
257 u8 atr_count;
258 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000259 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000260
John Fastabende5b64632011-03-08 03:44:52 +0000261 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700262 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000263 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800264 union {
265 struct ixgbe_tx_queue_stats tx_stats;
266 struct ixgbe_rx_queue_stats rx_stats;
267 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000268} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700269
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800270enum ixgbe_ring_f_enum {
271 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000272 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800273 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000274 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000275#ifdef IXGBE_FCOE
276 RING_F_FCOE,
277#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800278
279 RING_F_ARRAY_SIZE /* must be last in enum set */
280};
281
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800282#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000283#define IXGBE_MAX_VMDQ_INDICES 64
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000284#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
Yi Zou0331a832009-05-17 12:33:52 +0000285#define IXGBE_MAX_FCOE_INDICES 8
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000286#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
287#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800288struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000289 u16 limit; /* upper limit on feature indices */
290 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000291 u16 mask; /* Mask used for feature to ring mapping */
292 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000293} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800294
Alexander Duyck73079ea2012-07-14 06:48:49 +0000295#define IXGBE_82599_VMDQ_8Q_MASK 0x78
296#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
297#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
298
Alexander Duyckf8003262012-03-03 02:35:52 +0000299/*
300 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
301 * this is twice the size of a half page we need to double the page order
302 * for FCoE enabled Rx queues.
303 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000304static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
305{
306#ifdef IXGBE_FCOE
307 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
308 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
309 IXGBE_RXBUFFER_3K;
310#endif
311 return IXGBE_RXBUFFER_2K;
312}
313
Alexander Duyckf8003262012-03-03 02:35:52 +0000314static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
315{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000316#ifdef IXGBE_FCOE
317 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
318 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000319#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000320 return 0;
321}
Alexander Duyckf8003262012-03-03 02:35:52 +0000322#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000323
Alexander Duyck08c88332011-06-11 01:45:03 +0000324struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000325 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000326 unsigned int total_bytes; /* total bytes processed this int */
327 unsigned int total_packets; /* total packets processed this int */
328 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000329 u8 count; /* total number of rings in vector */
330 u8 itr; /* current ITR setting for ring */
331};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800332
Alexander Duycka5579282012-02-08 07:50:04 +0000333/* iterator for handling rings in ring container */
334#define ixgbe_for_each_ring(pos, head) \
335 for (pos = (head).ring; pos != NULL; pos = pos->next)
336
Alexander Duyck2f90b862008-11-20 20:52:10 -0800337#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
338 ? 8 : 1)
339#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
340
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000341/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800342 * but we only use one per queue-specific vector.
343 */
344struct ixgbe_q_vector {
345 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800346#ifdef CONFIG_IXGBE_DCA
347 int cpu; /* CPU for DCA */
348#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000349 u16 v_idx; /* index of q_vector within array, also used for
350 * finding the bit in EICR and friends that
351 * represents the vector for this ring */
352 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000353 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000354
355 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000356 cpumask_t affinity_mask;
357 int numa_node;
358 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800359 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000360
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300361#ifdef CONFIG_NET_LL_RX_POLL
362 unsigned int state;
363#define IXGBE_QV_STATE_IDLE 0
364#define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */
365#define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */
366#define IXGBE_QV_LOCKED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
367#define IXGBE_QV_STATE_NAPI_YIELD 4 /* NAPI yielded this QV */
368#define IXGBE_QV_STATE_POLL_YIELD 8 /* poll yielded this QV */
369#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
370#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
371 spinlock_t lock;
372#endif /* CONFIG_NET_LL_RX_POLL */
373
Alexander Duyckde88eee2012-02-08 07:49:59 +0000374 /* for dynamic allocation of rings associated with this q_vector */
375 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800376};
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300377#ifdef CONFIG_NET_LL_RX_POLL
378static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
379{
380
381 spin_lock_init(&q_vector->lock);
382 q_vector->state = IXGBE_QV_STATE_IDLE;
383}
384
385/* called from the device poll routine to get ownership of a q_vector */
386static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
387{
388 int rc = true;
389 spin_lock(&q_vector->lock);
390 if (q_vector->state & IXGBE_QV_LOCKED) {
391 WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
392 q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
393 rc = false;
394 } else
395 /* we don't care if someone yielded */
396 q_vector->state = IXGBE_QV_STATE_NAPI;
397 spin_unlock(&q_vector->lock);
398 return rc;
399}
400
401/* returns true is someone tried to get the qv while napi had it */
402static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
403{
404 int rc = false;
405 spin_lock(&q_vector->lock);
406 WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
407 IXGBE_QV_STATE_NAPI_YIELD));
408
409 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
410 rc = true;
411 q_vector->state = IXGBE_QV_STATE_IDLE;
412 spin_unlock(&q_vector->lock);
413 return rc;
414}
415
416/* called from ixgbe_low_latency_poll() */
417static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
418{
419 int rc = true;
420 spin_lock_bh(&q_vector->lock);
421 if ((q_vector->state & IXGBE_QV_LOCKED)) {
422 q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
423 rc = false;
424 } else
425 /* preserve yield marks */
426 q_vector->state |= IXGBE_QV_STATE_POLL;
427 spin_unlock_bh(&q_vector->lock);
428 return rc;
429}
430
431/* returns true if someone tried to get the qv while it was locked */
432static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
433{
434 int rc = false;
435 spin_lock_bh(&q_vector->lock);
436 WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
437
438 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
439 rc = true;
440 q_vector->state = IXGBE_QV_STATE_IDLE;
441 spin_unlock_bh(&q_vector->lock);
442 return rc;
443}
444
445/* true if a socket is polling, even if it did not get the lock */
446static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector)
447{
448 WARN_ON(!(q_vector->state & IXGBE_QV_LOCKED));
449 return q_vector->state & IXGBE_QV_USER_PEND;
450}
451#else /* CONFIG_NET_LL_RX_POLL */
452static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
453{
454}
455
456static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
457{
458 return true;
459}
460
461static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
462{
463 return false;
464}
465
466static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
467{
468 return false;
469}
470
471static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
472{
473 return false;
474}
475
476static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector)
477{
478 return false;
479}
480#endif /* CONFIG_NET_LL_RX_POLL */
481
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000482#ifdef CONFIG_IXGBE_HWMON
483
484#define IXGBE_HWMON_TYPE_LOC 0
485#define IXGBE_HWMON_TYPE_TEMP 1
486#define IXGBE_HWMON_TYPE_CAUTION 2
487#define IXGBE_HWMON_TYPE_MAX 3
488
489struct hwmon_attr {
490 struct device_attribute dev_attr;
491 struct ixgbe_hw *hw;
492 struct ixgbe_thermal_diode_data *sensor;
493 char name[12];
494};
495
496struct hwmon_buff {
497 struct device *device;
498 struct hwmon_attr *hwmon_list;
499 unsigned int n_hwmon;
500};
501#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800502
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000503/*
504 * microsecond values for various ITR rates shifted by 2 to fit itr register
505 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700506 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000507#define IXGBE_MIN_RSC_ITR 24
508#define IXGBE_100K_ITR 40
509#define IXGBE_20K_ITR 200
510#define IXGBE_10K_ITR 400
511#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700512
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000513/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
514static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
515 const u32 stat_err_bits)
516{
517 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
518}
519
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000520static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
521{
522 u16 ntc = ring->next_to_clean;
523 u16 ntu = ring->next_to_use;
524
525 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
526}
Auke Kok9a799d72007-09-15 14:07:45 -0700527
Alexander Duycke4f74022012-01-31 02:59:44 +0000528#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000529 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000530#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000531 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000532#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000533 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700534
Alexander Duyckc88887e2012-08-22 02:04:37 +0000535#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000536#ifdef IXGBE_FCOE
537/* Use 3K as the baby jumbo frame size for FCoE */
538#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
539#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700540
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800541#define OTHER_VECTOR 1
542#define NON_Q_VECTORS (OTHER_VECTOR)
543
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000544#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000545#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800546#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000547#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800548
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000549#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800551
Alexander Duyck8f154862012-02-10 02:08:37 +0000552#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800553#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
554
Alexander Duyck46646e62012-02-08 07:49:28 +0000555/* default to trying for four seconds */
556#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
557
Auke Kok9a799d72007-09-15 14:07:45 -0700558/* board specific private data structure */
559struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000560 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
561 /* OS defined structs */
562 struct net_device *netdev;
563 struct pci_dev *pdev;
564
Alexander Duycke606bfe2011-04-22 04:07:43 +0000565 unsigned long state;
566
567 /* Some features need tri-state capability,
568 * thus the additional *_CAPABLE flags.
569 */
570 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000571#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
572#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
573#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
574#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
575#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
576#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
577#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
578#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
579#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
580#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
581#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
582#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
583#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
584#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
585#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
586#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
587#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
588#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
589#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
590#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
591#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
592#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
593#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
594#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000595
596 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000597#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000598#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
599#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000600#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000601#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
602#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000603#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000604#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000605#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
606#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller1a71ab22012-08-25 03:54:19 +0000607#define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10)
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000608#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
Greg Rose9b735982012-11-08 02:41:35 +0000609#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12)
Alexander Duyck46646e62012-02-08 07:49:28 +0000610
611 /* Tx fast path data */
612 int num_tx_queues;
613 u16 tx_itr_setting;
614 u16 tx_work_limit;
615
616 /* Rx fast path data */
617 int num_rx_queues;
618 u16 rx_itr_setting;
619
620 /* TX */
621 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
622
623 u64 restart_queue;
624 u64 lsc_int;
625 u32 tx_timeout_count;
626
627 /* RX */
628 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
629 int num_rx_pools; /* == num_rx_queues in 82598 */
630 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
631 u64 hw_csum_rx_error;
632 u64 hw_rx_no_dma_resources;
633 u64 rsc_total_count;
634 u64 rsc_total_flush;
635 u64 non_eop_descs;
636 u32 alloc_rx_page_failed;
637 u32 alloc_rx_buff_failed;
638
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000639 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000640
641 /* DCB parameters */
642 struct ieee_pfc *ixgbe_ieee_pfc;
643 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800644 struct ixgbe_dcb_config dcb_cfg;
645 struct ixgbe_dcb_config temp_dcb_cfg;
646 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000647 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000648 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700649
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000650 int num_q_vectors; /* current number of q_vectors for device */
651 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800652 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700653 struct msix_entry *msix_entries;
654
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000655 u32 test_icr;
656 struct ixgbe_ring test_tx_ring;
657 struct ixgbe_ring test_rx_ring;
658
Auke Kok9a799d72007-09-15 14:07:45 -0700659 /* structs defined in ixgbe_hw.h */
660 struct ixgbe_hw hw;
661 u16 msg_enable;
662 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800663
Auke Kok9a799d72007-09-15 14:07:45 -0700664 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700665 unsigned int tx_ring_count;
666 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700667
668 u32 link_speed;
669 bool link_up;
670 unsigned long link_check_timeout;
671
Alexander Duyck70864002011-04-27 09:13:56 +0000672 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000673 struct work_struct service_task;
674
675 struct hlist_head fdir_filter_list;
676 unsigned long fdir_overflow; /* number of times ATR was backed off */
677 union ixgbe_atr_input fdir_mask;
678 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000679 u32 fdir_pballoc;
680 u32 atr_sample_rate;
681 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000682
Yi Zoud0ed8932009-05-13 13:11:29 +0000683#ifdef IXGBE_FCOE
684 struct ixgbe_fcoe fcoe;
685#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000686 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000687
Alexander Duyck46646e62012-02-08 07:49:28 +0000688 u16 bd_number;
689
Emil Tantilov15e52092011-09-29 05:01:29 +0000690 u16 eeprom_verh;
691 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000692 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000693
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700694 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000695 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000696
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000697 struct ptp_clock *ptp_clock;
698 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000699 struct work_struct ptp_tx_work;
700 struct sk_buff *ptp_tx_skb;
701 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000702 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000703 unsigned long last_rx_ptp_check;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000704 spinlock_t tmreg_lock;
705 struct cyclecounter cc;
706 struct timecounter tc;
707 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000708
Greg Rose7f870472010-01-09 02:25:29 +0000709 /* SR-IOV */
710 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
711 unsigned int num_vfs;
712 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000713 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000714 struct vf_macvlans vf_mvs;
715 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000716
Greg Rose83c61fa2011-09-07 05:59:35 +0000717 u32 timer_event_accumulator;
718 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000719 struct kobject *info_kobj;
720#ifdef CONFIG_IXGBE_HWMON
721 struct hwmon_buff ixgbe_hwmon_buff;
722#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000723#ifdef CONFIG_DEBUG_FS
724 struct dentry *ixgbe_dbg_adapter;
725#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000726
727 u8 default_up;
Alexander Duyck3e053342011-05-11 07:18:47 +0000728};
729
730struct ixgbe_fdir_filter {
731 struct hlist_node fdir_node;
732 union ixgbe_atr_input filter;
733 u16 sw_idx;
734 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700735};
736
Don Skidmore70e55762012-03-15 04:55:59 +0000737enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700738 __IXGBE_TESTING,
739 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800740 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000741 __IXGBE_SERVICE_SCHED,
742 __IXGBE_IN_SFP_INIT,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +0000743 __IXGBE_READ_I2C,
Auke Kok9a799d72007-09-15 14:07:45 -0700744};
745
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000746struct ixgbe_cb {
747 union { /* Union defining head/tail partner */
748 struct sk_buff *head;
749 struct sk_buff *tail;
750 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800751 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000752 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000753 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800754};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000755#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800756
Auke Kok9a799d72007-09-15 14:07:45 -0700757enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700758 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000759 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800760 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700761};
762
Auke Kok3957d632007-10-31 15:22:10 -0700763extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000764extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800765extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800766#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000767extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800768#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700769
770extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700771extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000772#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000773extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000774#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700775
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000776extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700777extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800778extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700779extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700780extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800781extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
782extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
783extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
784extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000785extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
786extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000787extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
788 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700789extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800790extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Jacob Keller8e2813f2012-04-21 06:05:40 +0000791extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
792 u16 subdevice_id);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000793extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000794extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000795 struct ixgbe_adapter *,
796 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800797extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000798 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800799extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000800extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000801extern int ixgbe_poll(struct napi_struct *napi, int budget);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000802extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000803extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000804extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
805extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000806extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000807 union ixgbe_atr_hash_dword input,
808 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000809 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000810extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
811 union ixgbe_atr_input *input_mask);
812extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
813 union ixgbe_atr_input *input,
814 u16 soft_id, u8 queue);
815extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
816 union ixgbe_atr_input *input,
817 u16 soft_id);
818extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
819 union ixgbe_atr_input *mask);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000820extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
Greg Rose7f870472010-01-09 02:25:29 +0000821extern void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000822#ifdef CONFIG_IXGBE_DCB
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +0000823extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000824#endif
Alexander Duyckcca73c52013-01-12 06:33:44 +0000825extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Alexander Duyck897ab152011-05-27 05:31:47 +0000826extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000827extern void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000828#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000829extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
830extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000831#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000832#ifdef IXGBE_FCOE
833extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000834extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
835 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +0000836 u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000837extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000838 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000839 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000840extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
841 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000842extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
843 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000844extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Alexander Duyck7c8ae652012-05-05 05:32:47 +0000845extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
846extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
Yi Zou8450ff82009-08-31 12:32:14 +0000847extern int ixgbe_fcoe_enable(struct net_device *netdev);
848extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000849#ifdef CONFIG_IXGBE_DCB
850extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
851extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
852#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000853extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000854extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
855 struct netdev_fcoe_hbainfo *info);
Alexander Duyck800bd602012-06-02 00:11:02 +0000856extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000857#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000858#ifdef CONFIG_DEBUG_FS
859extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
860extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
861extern void ixgbe_dbg_init(void);
862extern void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000863#else
864static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
865static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
866static inline void ixgbe_dbg_init(void) {}
867static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000868#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000869static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
870{
871 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
872}
873
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000874extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
875extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
876extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
Jacob Keller6cb562d2012-12-05 07:24:41 +0000877extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Alexander Duyck39dfb712012-12-05 06:51:29 +0000878extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
879 struct sk_buff *skb);
880static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
881 union ixgbe_adv_rx_desc *rx_desc,
882 struct sk_buff *skb)
883{
884 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
885 return;
886
887 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
888
889 /*
890 * Update the last_rx_timestamp timer in order to enable watchdog check
891 * for error case of latched timestamp on a dropped packet.
892 */
893 rx_ring->last_rx_timestamp = jiffies;
894}
895
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000896extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
897 struct ifreq *ifr, int cmd);
898extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +0000899extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000900extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Greg Roseda36b642012-12-11 08:26:43 +0000901#ifdef CONFIG_PCI_IOV
902void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
903#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000904
Auke Kok9a799d72007-09-15 14:07:45 -0700905#endif /* _IXGBE_H_ */