blob: 1d01b51ff058bd597fc636fa3530069973972104 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson5c6c6002014-09-06 10:28:27 +0100592 ringbuf->head = I915_READ_HEAD(ring);
593 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
594 ringbuf->space = intel_ring_space(ringbuf);
595 ringbuf->last_retired_head = -1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000596
Chris Wilson50f018d2013-06-10 11:20:19 +0100597 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
598
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530600 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200601
602 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700603}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100605void
606intel_fini_pipe_control(struct intel_engine_cs *ring)
607{
608 struct drm_device *dev = ring->dev;
609
610 if (ring->scratch.obj == NULL)
611 return;
612
613 if (INTEL_INFO(dev)->gen >= 5) {
614 kunmap(sg_page(ring->scratch.obj->pages->sgl));
615 i915_gem_object_ggtt_unpin(ring->scratch.obj);
616 }
617
618 drm_gem_object_unreference(&ring->scratch.obj->base);
619 ring->scratch.obj = NULL;
620}
621
622int
623intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000624{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000625 int ret;
626
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100627 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628 return 0;
629
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100630 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
631 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 DRM_ERROR("Failed to allocate seqno page\n");
633 ret = -ENOMEM;
634 goto err;
635 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100636
Daniel Vettera9cc7262014-02-14 14:01:13 +0100637 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
638 if (ret)
639 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000640
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100641 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642 if (ret)
643 goto err_unref;
644
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100645 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
646 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
647 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800648 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000649 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800650 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000651
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200652 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100653 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654 return 0;
655
656err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800657 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100659 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661 return ret;
662}
663
Michel Thierry771b9a52014-11-11 16:47:33 +0000664static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
665 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100666{
Mika Kuoppala72253422014-10-07 17:21:26 +0300667 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100668 struct drm_device *dev = ring->dev;
669 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300670 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100671
Mika Kuoppala72253422014-10-07 17:21:26 +0300672 if (WARN_ON(w->count == 0))
673 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100674
Mika Kuoppala72253422014-10-07 17:21:26 +0300675 ring->gpu_caches_dirty = true;
676 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100677 if (ret)
678 return ret;
679
Arun Siluvery22a916a2014-10-22 18:59:52 +0100680 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300681 if (ret)
682 return ret;
683
Arun Siluvery22a916a2014-10-22 18:59:52 +0100684 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300685 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 intel_ring_emit(ring, w->reg[i].addr);
687 intel_ring_emit(ring, w->reg[i].value);
688 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100689 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300690
691 intel_ring_advance(ring);
692
693 ring->gpu_caches_dirty = true;
694 ret = intel_ring_flush_all_caches(ring);
695 if (ret)
696 return ret;
697
698 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
699
700 return 0;
701}
702
703static int wa_add(struct drm_i915_private *dev_priv,
704 const u32 addr, const u32 val, const u32 mask)
705{
706 const u32 idx = dev_priv->workarounds.count;
707
708 if (WARN_ON(idx >= I915_MAX_WA_REGS))
709 return -ENOSPC;
710
711 dev_priv->workarounds.reg[idx].addr = addr;
712 dev_priv->workarounds.reg[idx].value = val;
713 dev_priv->workarounds.reg[idx].mask = mask;
714
715 dev_priv->workarounds.count++;
716
717 return 0;
718}
719
720#define WA_REG(addr, val, mask) { \
721 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
722 if (r) \
723 return r; \
724 }
725
726#define WA_SET_BIT_MASKED(addr, mask) \
727 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
728
729#define WA_CLR_BIT_MASKED(addr, mask) \
730 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
731
732#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
733#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
734
735#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
736
737static int bdw_init_workarounds(struct intel_engine_cs *ring)
738{
739 struct drm_device *dev = ring->dev;
740 struct drm_i915_private *dev_priv = dev->dev_private;
741
Arun Siluvery86d7f232014-08-26 14:44:50 +0100742 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700743 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300744 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
745 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
746 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100747
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700748 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300749 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
750 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100751
Mika Kuoppala72253422014-10-07 17:21:26 +0300752 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
753 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100754
755 /* Use Force Non-Coherent whenever executing a 3D context. This is a
756 * workaround for for a possible hang in the unlikely event a TLB
757 * invalidation occurs during a PSD flush.
758 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400759 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300760 WA_SET_BIT_MASKED(HDC_CHICKEN0,
761 HDC_FORCE_NON_COHERENT |
762 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100763
764 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300765 WA_SET_BIT_MASKED(CACHE_MODE_1,
766 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100767
768 /*
769 * BSpec recommends 8x4 when MSAA is used,
770 * however in practice 16x4 seems fastest.
771 *
772 * Note that PS/WM thread counts depend on the WIZ hashing
773 * disable bit, which we don't touch here, but it's good
774 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
775 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN7_GT_MODE,
777 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100778
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779 return 0;
780}
781
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300782static int chv_init_workarounds(struct intel_engine_cs *ring)
783{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300784 struct drm_device *dev = ring->dev;
785 struct drm_i915_private *dev_priv = dev->dev_private;
786
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300787 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300788 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300789 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000790 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
791 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300792
Arun Siluvery952890092014-10-28 18:33:14 +0000793 /* Use Force Non-Coherent whenever executing a 3D context. This is a
794 * workaround for a possible hang in the unlikely event a TLB
795 * invalidation occurs during a PSD flush.
796 */
797 /* WaForceEnableNonCoherent:chv */
798 /* WaHdcDisableFetchWhenMasked:chv */
799 WA_SET_BIT_MASKED(HDC_CHICKEN0,
800 HDC_FORCE_NON_COHERENT |
801 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
802
Mika Kuoppala72253422014-10-07 17:21:26 +0300803 return 0;
804}
805
Michel Thierry771b9a52014-11-11 16:47:33 +0000806int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300807{
808 struct drm_device *dev = ring->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810
811 WARN_ON(ring->id != RCS);
812
813 dev_priv->workarounds.count = 0;
814
815 if (IS_BROADWELL(dev))
816 return bdw_init_workarounds(ring);
817
818 if (IS_CHERRYVIEW(dev))
819 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300820
821 return 0;
822}
823
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100824static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800825{
Chris Wilson78501ea2010-10-27 12:18:21 +0100826 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000827 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100828 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200829 if (ret)
830 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800831
Akash Goel61a563a2014-03-25 18:01:50 +0530832 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
833 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200834 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000835
836 /* We need to disable the AsyncFlip performance optimisations in order
837 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
838 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100839 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300840 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000841 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000842 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000843 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
844
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000845 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530846 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000847 if (INTEL_INFO(dev)->gen == 6)
848 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000849 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000850
Akash Goel01fa0302014-03-24 23:00:04 +0530851 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000852 if (IS_GEN7(dev))
853 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530854 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000855 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100856
Jesse Barnes8d315282011-10-16 10:23:31 +0200857 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100858 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000859 if (ret)
860 return ret;
861 }
862
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200863 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700864 /* From the Sandybridge PRM, volume 1 part 3, page 24:
865 * "If this bit is set, STCunit will have LRA as replacement
866 * policy. [...] This bit must be reset. LRA replacement
867 * policy is not supported."
868 */
869 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200870 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800871 }
872
Daniel Vetter6b26c862012-04-24 14:04:12 +0200873 if (INTEL_INFO(dev)->gen >= 6)
874 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000875
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700876 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700877 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700878
Mika Kuoppala72253422014-10-07 17:21:26 +0300879 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800880}
881
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100882static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000883{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100884 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700885 struct drm_i915_private *dev_priv = dev->dev_private;
886
887 if (dev_priv->semaphore_obj) {
888 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
889 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
890 dev_priv->semaphore_obj = NULL;
891 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100892
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100893 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000894}
895
Ben Widawsky3e789982014-06-30 09:53:37 -0700896static int gen8_rcs_signal(struct intel_engine_cs *signaller,
897 unsigned int num_dwords)
898{
899#define MBOX_UPDATE_DWORDS 8
900 struct drm_device *dev = signaller->dev;
901 struct drm_i915_private *dev_priv = dev->dev_private;
902 struct intel_engine_cs *waiter;
903 int i, ret, num_rings;
904
905 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
906 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
907#undef MBOX_UPDATE_DWORDS
908
909 ret = intel_ring_begin(signaller, num_dwords);
910 if (ret)
911 return ret;
912
913 for_each_ring(waiter, dev_priv, i) {
914 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
915 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
916 continue;
917
918 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
919 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
920 PIPE_CONTROL_QW_WRITE |
921 PIPE_CONTROL_FLUSH_ENABLE);
922 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
923 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
924 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
925 intel_ring_emit(signaller, 0);
926 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
927 MI_SEMAPHORE_TARGET(waiter->id));
928 intel_ring_emit(signaller, 0);
929 }
930
931 return 0;
932}
933
934static int gen8_xcs_signal(struct intel_engine_cs *signaller,
935 unsigned int num_dwords)
936{
937#define MBOX_UPDATE_DWORDS 6
938 struct drm_device *dev = signaller->dev;
939 struct drm_i915_private *dev_priv = dev->dev_private;
940 struct intel_engine_cs *waiter;
941 int i, ret, num_rings;
942
943 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
944 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
945#undef MBOX_UPDATE_DWORDS
946
947 ret = intel_ring_begin(signaller, num_dwords);
948 if (ret)
949 return ret;
950
951 for_each_ring(waiter, dev_priv, i) {
952 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
953 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
954 continue;
955
956 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
957 MI_FLUSH_DW_OP_STOREDW);
958 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
959 MI_FLUSH_DW_USE_GTT);
960 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
961 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
962 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
963 MI_SEMAPHORE_TARGET(waiter->id));
964 intel_ring_emit(signaller, 0);
965 }
966
967 return 0;
968}
969
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100970static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700971 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000972{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700973 struct drm_device *dev = signaller->dev;
974 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100975 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700976 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700977
Ben Widawskya1444b72014-06-30 09:53:35 -0700978#define MBOX_UPDATE_DWORDS 3
979 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
980 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
981#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700982
983 ret = intel_ring_begin(signaller, num_dwords);
984 if (ret)
985 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700986
Ben Widawsky78325f22014-04-29 14:52:29 -0700987 for_each_ring(useless, dev_priv, i) {
988 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
989 if (mbox_reg != GEN6_NOSYNC) {
990 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
991 intel_ring_emit(signaller, mbox_reg);
992 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700993 }
994 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700995
Ben Widawskya1444b72014-06-30 09:53:35 -0700996 /* If num_dwords was rounded, make sure the tail pointer is correct */
997 if (num_rings % 2 == 0)
998 intel_ring_emit(signaller, MI_NOOP);
999
Ben Widawsky024a43e2014-04-29 14:52:30 -07001000 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001001}
1002
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001003/**
1004 * gen6_add_request - Update the semaphore mailbox registers
1005 *
1006 * @ring - ring that is adding a request
1007 * @seqno - return seqno stuck into the ring
1008 *
1009 * Update the mailbox registers in the *other* rings with the current seqno.
1010 * This acts like a signal in the canonical semaphore.
1011 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001012static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001013gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001014{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001015 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001016
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001017 if (ring->semaphore.signal)
1018 ret = ring->semaphore.signal(ring, 4);
1019 else
1020 ret = intel_ring_begin(ring, 4);
1021
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001022 if (ret)
1023 return ret;
1024
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001025 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1026 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001027 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001028 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001029 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001030
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001031 return 0;
1032}
1033
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001034static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1035 u32 seqno)
1036{
1037 struct drm_i915_private *dev_priv = dev->dev_private;
1038 return dev_priv->last_seqno < seqno;
1039}
1040
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001041/**
1042 * intel_ring_sync - sync the waiter to the signaller on seqno
1043 *
1044 * @waiter - ring that is waiting
1045 * @signaller - ring which has, or will signal
1046 * @seqno - seqno which the waiter will block on
1047 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001048
1049static int
1050gen8_ring_sync(struct intel_engine_cs *waiter,
1051 struct intel_engine_cs *signaller,
1052 u32 seqno)
1053{
1054 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1055 int ret;
1056
1057 ret = intel_ring_begin(waiter, 4);
1058 if (ret)
1059 return ret;
1060
1061 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1062 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001063 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001064 MI_SEMAPHORE_SAD_GTE_SDD);
1065 intel_ring_emit(waiter, seqno);
1066 intel_ring_emit(waiter,
1067 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1068 intel_ring_emit(waiter,
1069 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1070 intel_ring_advance(waiter);
1071 return 0;
1072}
1073
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001074static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001075gen6_ring_sync(struct intel_engine_cs *waiter,
1076 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001077 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001078{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001079 u32 dw1 = MI_SEMAPHORE_MBOX |
1080 MI_SEMAPHORE_COMPARE |
1081 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001082 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1083 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001084
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001085 /* Throughout all of the GEM code, seqno passed implies our current
1086 * seqno is >= the last seqno executed. However for hardware the
1087 * comparison is strictly greater than.
1088 */
1089 seqno -= 1;
1090
Ben Widawskyebc348b2014-04-29 14:52:28 -07001091 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001092
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001093 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001094 if (ret)
1095 return ret;
1096
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001097 /* If seqno wrap happened, omit the wait with no-ops */
1098 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001099 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001100 intel_ring_emit(waiter, seqno);
1101 intel_ring_emit(waiter, 0);
1102 intel_ring_emit(waiter, MI_NOOP);
1103 } else {
1104 intel_ring_emit(waiter, MI_NOOP);
1105 intel_ring_emit(waiter, MI_NOOP);
1106 intel_ring_emit(waiter, MI_NOOP);
1107 intel_ring_emit(waiter, MI_NOOP);
1108 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001109 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001110
1111 return 0;
1112}
1113
Chris Wilsonc6df5412010-12-15 09:56:50 +00001114#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1115do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001116 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1117 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001118 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1119 intel_ring_emit(ring__, 0); \
1120 intel_ring_emit(ring__, 0); \
1121} while (0)
1122
1123static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001124pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001125{
Chris Wilson18393f62014-04-09 09:19:40 +01001126 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001127 int ret;
1128
1129 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1130 * incoherent with writes to memory, i.e. completely fubar,
1131 * so we need to use PIPE_NOTIFY instead.
1132 *
1133 * However, we also need to workaround the qword write
1134 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1135 * memory before requesting an interrupt.
1136 */
1137 ret = intel_ring_begin(ring, 32);
1138 if (ret)
1139 return ret;
1140
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001141 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001142 PIPE_CONTROL_WRITE_FLUSH |
1143 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001144 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001145 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001146 intel_ring_emit(ring, 0);
1147 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001148 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001149 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001150 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001151 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001152 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001153 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001154 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001155 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001156 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001157 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001158
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001159 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001160 PIPE_CONTROL_WRITE_FLUSH |
1161 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001162 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001163 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001164 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001165 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001166 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167
Chris Wilsonc6df5412010-12-15 09:56:50 +00001168 return 0;
1169}
1170
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001171static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001172gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001173{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001174 /* Workaround to force correct ordering between irq and seqno writes on
1175 * ivb (and maybe also on snb) by reading from a CS register (like
1176 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001177 if (!lazy_coherency) {
1178 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1179 POSTING_READ(RING_ACTHD(ring->mmio_base));
1180 }
1181
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001182 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1183}
1184
1185static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001186ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001187{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001188 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1189}
1190
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001191static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001192ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001193{
1194 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1195}
1196
Chris Wilsonc6df5412010-12-15 09:56:50 +00001197static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001198pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001199{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001200 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001201}
1202
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001203static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001204pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001205{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001206 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001207}
1208
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001209static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001210gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001211{
1212 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001213 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001214 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001215
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001216 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001217 return false;
1218
Chris Wilson7338aef2012-04-24 21:48:47 +01001219 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001220 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001221 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001222 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001223
1224 return true;
1225}
1226
1227static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001228gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001229{
1230 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001232 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001233
Chris Wilson7338aef2012-04-24 21:48:47 +01001234 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001235 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001236 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001237 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001238}
1239
1240static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001241i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001242{
Chris Wilson78501ea2010-10-27 12:18:21 +01001243 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001245 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001247 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001248 return false;
1249
Chris Wilson7338aef2012-04-24 21:48:47 +01001250 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001251 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001252 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1253 I915_WRITE(IMR, dev_priv->irq_mask);
1254 POSTING_READ(IMR);
1255 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001256 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001257
1258 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001259}
1260
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001261static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001262i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263{
Chris Wilson78501ea2010-10-27 12:18:21 +01001264 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001265 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001266 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001267
Chris Wilson7338aef2012-04-24 21:48:47 +01001268 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001269 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001270 dev_priv->irq_mask |= ring->irq_enable_mask;
1271 I915_WRITE(IMR, dev_priv->irq_mask);
1272 POSTING_READ(IMR);
1273 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001274 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275}
1276
Chris Wilsonc2798b12012-04-22 21:13:57 +01001277static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001278i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001279{
1280 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001282 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001283
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001284 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001285 return false;
1286
Chris Wilson7338aef2012-04-24 21:48:47 +01001287 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001288 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001289 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1290 I915_WRITE16(IMR, dev_priv->irq_mask);
1291 POSTING_READ16(IMR);
1292 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001293 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001294
1295 return true;
1296}
1297
1298static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001299i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001300{
1301 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001302 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001303 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001304
Chris Wilson7338aef2012-04-24 21:48:47 +01001305 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001306 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001307 dev_priv->irq_mask |= ring->irq_enable_mask;
1308 I915_WRITE16(IMR, dev_priv->irq_mask);
1309 POSTING_READ16(IMR);
1310 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001311 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001312}
1313
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001314void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001315{
Eric Anholt45930102011-05-06 17:12:35 -07001316 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001317 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001318 u32 mmio = 0;
1319
1320 /* The ring status page addresses are no longer next to the rest of
1321 * the ring registers as of gen7.
1322 */
1323 if (IS_GEN7(dev)) {
1324 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001325 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001326 mmio = RENDER_HWS_PGA_GEN7;
1327 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001328 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001329 mmio = BLT_HWS_PGA_GEN7;
1330 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001331 /*
1332 * VCS2 actually doesn't exist on Gen7. Only shut up
1333 * gcc switch check warning
1334 */
1335 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001336 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001337 mmio = BSD_HWS_PGA_GEN7;
1338 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001339 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001340 mmio = VEBOX_HWS_PGA_GEN7;
1341 break;
Eric Anholt45930102011-05-06 17:12:35 -07001342 }
1343 } else if (IS_GEN6(ring->dev)) {
1344 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1345 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001346 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001347 mmio = RING_HWS_PGA(ring->mmio_base);
1348 }
1349
Chris Wilson78501ea2010-10-27 12:18:21 +01001350 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1351 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001352
Damien Lespiaudc616b82014-03-13 01:40:28 +00001353 /*
1354 * Flush the TLB for this page
1355 *
1356 * FIXME: These two bits have disappeared on gen8, so a question
1357 * arises: do we still need this and if so how should we go about
1358 * invalidating the TLB?
1359 */
1360 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001361 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301362
1363 /* ring should be idle before issuing a sync flush*/
1364 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1365
Chris Wilson884020b2013-08-06 19:01:14 +01001366 I915_WRITE(reg,
1367 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1368 INSTPM_SYNC_FLUSH));
1369 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1370 1000))
1371 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1372 ring->name);
1373 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001374}
1375
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001376static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001377bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001378 u32 invalidate_domains,
1379 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001380{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001381 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001382
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001383 ret = intel_ring_begin(ring, 2);
1384 if (ret)
1385 return ret;
1386
1387 intel_ring_emit(ring, MI_FLUSH);
1388 intel_ring_emit(ring, MI_NOOP);
1389 intel_ring_advance(ring);
1390 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001391}
1392
Chris Wilson3cce4692010-10-27 16:11:02 +01001393static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001394i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001395{
Chris Wilson3cce4692010-10-27 16:11:02 +01001396 int ret;
1397
1398 ret = intel_ring_begin(ring, 4);
1399 if (ret)
1400 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001401
Chris Wilson3cce4692010-10-27 16:11:02 +01001402 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1403 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001404 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001405 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001406 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001407
Chris Wilson3cce4692010-10-27 16:11:02 +01001408 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001409}
1410
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001411static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001412gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001413{
1414 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001415 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001416 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001417
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001418 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1419 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001420
Chris Wilson7338aef2012-04-24 21:48:47 +01001421 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001422 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001423 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001424 I915_WRITE_IMR(ring,
1425 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001426 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001427 else
1428 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001429 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001430 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001431 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001432
1433 return true;
1434}
1435
1436static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001437gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001438{
1439 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001441 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001442
Chris Wilson7338aef2012-04-24 21:48:47 +01001443 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001444 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001445 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001446 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001447 else
1448 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001449 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001450 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001451 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001452}
1453
Ben Widawskya19d2932013-05-28 19:22:30 -07001454static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001455hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001456{
1457 struct drm_device *dev = ring->dev;
1458 struct drm_i915_private *dev_priv = dev->dev_private;
1459 unsigned long flags;
1460
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001461 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001462 return false;
1463
Daniel Vetter59cdb632013-07-04 23:35:28 +02001464 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001465 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001466 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001467 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001468 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001469 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001470
1471 return true;
1472}
1473
1474static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001475hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001476{
1477 struct drm_device *dev = ring->dev;
1478 struct drm_i915_private *dev_priv = dev->dev_private;
1479 unsigned long flags;
1480
Daniel Vetter59cdb632013-07-04 23:35:28 +02001481 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001482 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001483 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001484 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001485 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001486 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001487}
1488
Ben Widawskyabd58f02013-11-02 21:07:09 -07001489static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001490gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001491{
1492 struct drm_device *dev = ring->dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
1494 unsigned long flags;
1495
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001496 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001497 return false;
1498
1499 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1500 if (ring->irq_refcount++ == 0) {
1501 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1502 I915_WRITE_IMR(ring,
1503 ~(ring->irq_enable_mask |
1504 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1505 } else {
1506 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1507 }
1508 POSTING_READ(RING_IMR(ring->mmio_base));
1509 }
1510 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1511
1512 return true;
1513}
1514
1515static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001516gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001517{
1518 struct drm_device *dev = ring->dev;
1519 struct drm_i915_private *dev_priv = dev->dev_private;
1520 unsigned long flags;
1521
1522 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1523 if (--ring->irq_refcount == 0) {
1524 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1525 I915_WRITE_IMR(ring,
1526 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1527 } else {
1528 I915_WRITE_IMR(ring, ~0);
1529 }
1530 POSTING_READ(RING_IMR(ring->mmio_base));
1531 }
1532 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1533}
1534
Zou Nan haid1b851f2010-05-21 09:08:57 +08001535static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001536i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001537 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001538 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001539{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001540 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001541
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001542 ret = intel_ring_begin(ring, 2);
1543 if (ret)
1544 return ret;
1545
Chris Wilson78501ea2010-10-27 12:18:21 +01001546 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001547 MI_BATCH_BUFFER_START |
1548 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001549 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001550 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001551 intel_ring_advance(ring);
1552
Zou Nan haid1b851f2010-05-21 09:08:57 +08001553 return 0;
1554}
1555
Daniel Vetterb45305f2012-12-17 16:21:27 +01001556/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1557#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001558#define I830_TLB_ENTRIES (2)
1559#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001560static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001561i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001562 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001563 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001564{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001565 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001566 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001567
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001568 ret = intel_ring_begin(ring, 6);
1569 if (ret)
1570 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001571
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001572 /* Evict the invalid PTE TLBs */
1573 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1574 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1575 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1576 intel_ring_emit(ring, cs_offset);
1577 intel_ring_emit(ring, 0xdeadbeef);
1578 intel_ring_emit(ring, MI_NOOP);
1579 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001580
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001581 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001582 if (len > I830_BATCH_LIMIT)
1583 return -ENOSPC;
1584
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001585 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001586 if (ret)
1587 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001588
1589 /* Blit the batch (which has now all relocs applied) to the
1590 * stable batch scratch bo area (so that the CS never
1591 * stumbles over its tlb invalidation bug) ...
1592 */
1593 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1594 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001595 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001596 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001597 intel_ring_emit(ring, 4096);
1598 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001599
Daniel Vetterb45305f2012-12-17 16:21:27 +01001600 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001601 intel_ring_emit(ring, MI_NOOP);
1602 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001603
1604 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001605 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001606 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001607
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001608 ret = intel_ring_begin(ring, 4);
1609 if (ret)
1610 return ret;
1611
1612 intel_ring_emit(ring, MI_BATCH_BUFFER);
1613 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1614 intel_ring_emit(ring, offset + len - 8);
1615 intel_ring_emit(ring, MI_NOOP);
1616 intel_ring_advance(ring);
1617
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001618 return 0;
1619}
1620
1621static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001622i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001623 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001624 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001625{
1626 int ret;
1627
1628 ret = intel_ring_begin(ring, 2);
1629 if (ret)
1630 return ret;
1631
Chris Wilson65f56872012-04-17 16:38:12 +01001632 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001633 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001634 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001635
Eric Anholt62fdfea2010-05-21 13:26:39 -07001636 return 0;
1637}
1638
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001639static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001640{
Chris Wilson05394f32010-11-08 19:18:58 +00001641 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001642
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001643 obj = ring->status_page.obj;
1644 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001645 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001646
Chris Wilson9da3da62012-06-01 15:20:22 +01001647 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001648 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001649 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001650 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001651}
1652
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001653static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001654{
Chris Wilson05394f32010-11-08 19:18:58 +00001655 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001656
Chris Wilsone3efda42014-04-09 09:19:41 +01001657 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001658 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001659 int ret;
1660
1661 obj = i915_gem_alloc_object(ring->dev, 4096);
1662 if (obj == NULL) {
1663 DRM_ERROR("Failed to allocate status page\n");
1664 return -ENOMEM;
1665 }
1666
1667 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1668 if (ret)
1669 goto err_unref;
1670
Chris Wilson1f767e02014-07-03 17:33:03 -04001671 flags = 0;
1672 if (!HAS_LLC(ring->dev))
1673 /* On g33, we cannot place HWS above 256MiB, so
1674 * restrict its pinning to the low mappable arena.
1675 * Though this restriction is not documented for
1676 * gen4, gen5, or byt, they also behave similarly
1677 * and hang if the HWS is placed at the top of the
1678 * GTT. To generalise, it appears that all !llc
1679 * platforms have issues with us placing the HWS
1680 * above the mappable region (even though we never
1681 * actualy map it).
1682 */
1683 flags |= PIN_MAPPABLE;
1684 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001685 if (ret) {
1686err_unref:
1687 drm_gem_object_unreference(&obj->base);
1688 return ret;
1689 }
1690
1691 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001692 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001693
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001694 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001695 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001696 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001697
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001698 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1699 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001700
1701 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001702}
1703
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001704static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001705{
1706 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001707
1708 if (!dev_priv->status_page_dmah) {
1709 dev_priv->status_page_dmah =
1710 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1711 if (!dev_priv->status_page_dmah)
1712 return -ENOMEM;
1713 }
1714
Chris Wilson6b8294a2012-11-16 11:43:20 +00001715 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1716 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1717
1718 return 0;
1719}
1720
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001721void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1722{
1723 iounmap(ringbuf->virtual_start);
1724 ringbuf->virtual_start = NULL;
1725 i915_gem_object_ggtt_unpin(ringbuf->obj);
1726}
1727
1728int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1729 struct intel_ringbuffer *ringbuf)
1730{
1731 struct drm_i915_private *dev_priv = to_i915(dev);
1732 struct drm_i915_gem_object *obj = ringbuf->obj;
1733 int ret;
1734
1735 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1736 if (ret)
1737 return ret;
1738
1739 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1740 if (ret) {
1741 i915_gem_object_ggtt_unpin(obj);
1742 return ret;
1743 }
1744
1745 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1746 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1747 if (ringbuf->virtual_start == NULL) {
1748 i915_gem_object_ggtt_unpin(obj);
1749 return -EINVAL;
1750 }
1751
1752 return 0;
1753}
1754
Oscar Mateo84c23772014-07-24 17:04:15 +01001755void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001756{
Oscar Mateo2919d292014-07-03 16:28:02 +01001757 drm_gem_object_unreference(&ringbuf->obj->base);
1758 ringbuf->obj = NULL;
1759}
1760
Oscar Mateo84c23772014-07-24 17:04:15 +01001761int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1762 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001763{
Chris Wilsone3efda42014-04-09 09:19:41 +01001764 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001765
1766 obj = NULL;
1767 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001768 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001769 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001770 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001771 if (obj == NULL)
1772 return -ENOMEM;
1773
Akash Goel24f3a8c2014-06-17 10:59:42 +05301774 /* mark ring buffers as read-only from GPU side by default */
1775 obj->gt_ro = 1;
1776
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001777 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001778
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001779 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001780}
1781
Ben Widawskyc43b5632012-04-16 14:07:40 -07001782static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001783 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001784{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001785 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001786 int ret;
1787
Oscar Mateo8ee14972014-05-22 14:13:34 +01001788 if (ringbuf == NULL) {
1789 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1790 if (!ringbuf)
1791 return -ENOMEM;
1792 ring->buffer = ringbuf;
1793 }
1794
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001795 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001796 INIT_LIST_HEAD(&ring->active_list);
1797 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001798 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001799 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001800 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001801 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001802
Chris Wilsonb259f672011-03-29 13:19:09 +01001803 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001804
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001805 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001806 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001807 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001808 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001809 } else {
1810 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001811 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001812 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001813 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001814 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001815
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001816 if (ringbuf->obj == NULL) {
1817 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1818 if (ret) {
1819 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1820 ring->name, ret);
1821 goto error;
1822 }
1823
1824 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1825 if (ret) {
1826 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1827 ring->name, ret);
1828 intel_destroy_ringbuffer_obj(ringbuf);
1829 goto error;
1830 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001831 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001832
Chris Wilson55249ba2010-12-22 14:04:47 +00001833 /* Workaround an erratum on the i830 which causes a hang if
1834 * the TAIL pointer points to within the last 2 cachelines
1835 * of the buffer.
1836 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001837 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001838 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001839 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001840
Brad Volkin44e895a2014-05-10 14:10:43 -07001841 ret = i915_cmd_parser_init_ring(ring);
1842 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001843 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001844
Oscar Mateo8ee14972014-05-22 14:13:34 +01001845 ret = ring->init(ring);
1846 if (ret)
1847 goto error;
1848
1849 return 0;
1850
1851error:
1852 kfree(ringbuf);
1853 ring->buffer = NULL;
1854 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001855}
1856
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001857void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001858{
John Harrison6402c332014-10-31 12:00:26 +00001859 struct drm_i915_private *dev_priv;
1860 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001861
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001862 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001863 return;
1864
John Harrison6402c332014-10-31 12:00:26 +00001865 dev_priv = to_i915(ring->dev);
1866 ringbuf = ring->buffer;
1867
Chris Wilsone3efda42014-04-09 09:19:41 +01001868 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001869 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001870
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001871 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001872 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001873 ring->preallocated_lazy_request = NULL;
1874 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001875
Zou Nan hai8d192152010-11-02 16:31:01 +08001876 if (ring->cleanup)
1877 ring->cleanup(ring);
1878
Chris Wilson78501ea2010-10-27 12:18:21 +01001879 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001880
1881 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001882
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001883 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001884 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001885}
1886
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001887static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001888{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001889 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001890 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001891 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001892 int ret;
1893
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001894 if (ringbuf->last_retired_head != -1) {
1895 ringbuf->head = ringbuf->last_retired_head;
1896 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001897
Oscar Mateo82e104c2014-07-24 17:04:26 +01001898 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001899 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001900 return 0;
1901 }
1902
1903 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001904 if (__intel_ring_space(request->tail, ringbuf->tail,
1905 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001906 seqno = request->seqno;
1907 break;
1908 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001909 }
1910
1911 if (seqno == 0)
1912 return -ENOSPC;
1913
Chris Wilson1f709992014-01-27 22:43:07 +00001914 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001915 if (ret)
1916 return ret;
1917
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001918 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001919 ringbuf->head = ringbuf->last_retired_head;
1920 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001921
Oscar Mateo82e104c2014-07-24 17:04:26 +01001922 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001923 return 0;
1924}
1925
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001926static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001927{
Chris Wilson78501ea2010-10-27 12:18:21 +01001928 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001929 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001930 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001931 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001932 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001933
Chris Wilsona71d8d92012-02-15 11:25:36 +00001934 ret = intel_ring_wait_request(ring, n);
1935 if (ret != -ENOSPC)
1936 return ret;
1937
Chris Wilson09246732013-08-10 22:16:32 +01001938 /* force the tail write in case we have been skipping them */
1939 __intel_ring_advance(ring);
1940
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001941 /* With GEM the hangcheck timer should kick us out of the loop,
1942 * leaving it early runs the risk of corrupting GEM state (due
1943 * to running on almost untested codepaths). But on resume
1944 * timers don't work yet, so prevent a complete hang in that
1945 * case by choosing an insanely large timeout. */
1946 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001947
Chris Wilsondcfe0502014-05-05 09:07:32 +01001948 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001949 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001950 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001951 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001952 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001953 ret = 0;
1954 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001955 }
1956
Chris Wilsone60a0b12010-10-13 10:09:14 +01001957 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001958
Chris Wilsondcfe0502014-05-05 09:07:32 +01001959 if (dev_priv->mm.interruptible && signal_pending(current)) {
1960 ret = -ERESTARTSYS;
1961 break;
1962 }
1963
Daniel Vetter33196de2012-11-14 17:14:05 +01001964 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1965 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001966 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001967 break;
1968
1969 if (time_after(jiffies, end)) {
1970 ret = -EBUSY;
1971 break;
1972 }
1973 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001974 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001975 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001976}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001977
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001978static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001979{
1980 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001981 struct intel_ringbuffer *ringbuf = ring->buffer;
1982 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001983
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001984 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001985 int ret = ring_wait_for_space(ring, rem);
1986 if (ret)
1987 return ret;
1988 }
1989
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001990 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001991 rem /= 4;
1992 while (rem--)
1993 iowrite32(MI_NOOP, virt++);
1994
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001996 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001997
1998 return 0;
1999}
2000
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002001int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002002{
2003 u32 seqno;
2004 int ret;
2005
2006 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01002007 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03002008 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002009 if (ret)
2010 return ret;
2011 }
2012
2013 /* Wait upon the last request to be completed */
2014 if (list_empty(&ring->request_list))
2015 return 0;
2016
2017 seqno = list_entry(ring->request_list.prev,
2018 struct drm_i915_gem_request,
2019 list)->seqno;
2020
2021 return i915_wait_seqno(ring, seqno);
2022}
2023
Chris Wilson9d7730912012-11-27 16:22:52 +00002024static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002025intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002026{
Chris Wilson18235212013-09-04 10:45:51 +01002027 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002028 return 0;
2029
Chris Wilson3c0e2342013-09-04 10:45:52 +01002030 if (ring->preallocated_lazy_request == NULL) {
2031 struct drm_i915_gem_request *request;
2032
2033 request = kmalloc(sizeof(*request), GFP_KERNEL);
2034 if (request == NULL)
2035 return -ENOMEM;
2036
2037 ring->preallocated_lazy_request = request;
2038 }
2039
Chris Wilson18235212013-09-04 10:45:51 +01002040 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002041}
2042
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002043static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002044 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002045{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002046 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002047 int ret;
2048
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002049 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002050 ret = intel_wrap_ring_buffer(ring);
2051 if (unlikely(ret))
2052 return ret;
2053 }
2054
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002055 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002056 ret = ring_wait_for_space(ring, bytes);
2057 if (unlikely(ret))
2058 return ret;
2059 }
2060
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002061 return 0;
2062}
2063
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002064int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002065 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002066{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002067 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002068 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002069
Daniel Vetter33196de2012-11-14 17:14:05 +01002070 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2071 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002072 if (ret)
2073 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002074
Chris Wilson304d6952014-01-02 14:32:35 +00002075 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2076 if (ret)
2077 return ret;
2078
Chris Wilson9d7730912012-11-27 16:22:52 +00002079 /* Preallocate the olr before touching the ring */
2080 ret = intel_ring_alloc_seqno(ring);
2081 if (ret)
2082 return ret;
2083
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002084 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002085 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002086}
2087
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002088/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002089int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002090{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002091 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002092 int ret;
2093
2094 if (num_dwords == 0)
2095 return 0;
2096
Chris Wilson18393f62014-04-09 09:19:40 +01002097 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002098 ret = intel_ring_begin(ring, num_dwords);
2099 if (ret)
2100 return ret;
2101
2102 while (num_dwords--)
2103 intel_ring_emit(ring, MI_NOOP);
2104
2105 intel_ring_advance(ring);
2106
2107 return 0;
2108}
2109
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002110void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002111{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002112 struct drm_device *dev = ring->dev;
2113 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002114
Chris Wilson18235212013-09-04 10:45:51 +01002115 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002116
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002117 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002118 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2119 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002120 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002121 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002122 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002123
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002124 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002125 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002126}
2127
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002128static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002129 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002130{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002131 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002132
2133 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002134
Chris Wilson12f55812012-07-05 17:14:01 +01002135 /* Disable notification that the ring is IDLE. The GT
2136 * will then assume that it is busy and bring it out of rc6.
2137 */
2138 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2139 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2140
2141 /* Clear the context id. Here be magic! */
2142 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2143
2144 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002145 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002146 GEN6_BSD_SLEEP_INDICATOR) == 0,
2147 50))
2148 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002149
Chris Wilson12f55812012-07-05 17:14:01 +01002150 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002151 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002152 POSTING_READ(RING_TAIL(ring->mmio_base));
2153
2154 /* Let the ring send IDLE messages to the GT again,
2155 * and so let it sleep to conserve power when idle.
2156 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002157 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002158 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002159}
2160
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002161static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002162 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002163{
Chris Wilson71a77e02011-02-02 12:13:49 +00002164 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002165 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002166
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002167 ret = intel_ring_begin(ring, 4);
2168 if (ret)
2169 return ret;
2170
Chris Wilson71a77e02011-02-02 12:13:49 +00002171 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002172 if (INTEL_INFO(ring->dev)->gen >= 8)
2173 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002174 /*
2175 * Bspec vol 1c.5 - video engine command streamer:
2176 * "If ENABLED, all TLBs will be invalidated once the flush
2177 * operation is complete. This bit is only valid when the
2178 * Post-Sync Operation field is a value of 1h or 3h."
2179 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002180 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002181 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2182 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002183 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002184 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002185 if (INTEL_INFO(ring->dev)->gen >= 8) {
2186 intel_ring_emit(ring, 0); /* upper addr */
2187 intel_ring_emit(ring, 0); /* value */
2188 } else {
2189 intel_ring_emit(ring, 0);
2190 intel_ring_emit(ring, MI_NOOP);
2191 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002192 intel_ring_advance(ring);
2193 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002194}
2195
2196static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002197gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002198 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002199 unsigned flags)
2200{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002201 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002202 int ret;
2203
2204 ret = intel_ring_begin(ring, 4);
2205 if (ret)
2206 return ret;
2207
2208 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002209 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002210 intel_ring_emit(ring, lower_32_bits(offset));
2211 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002212 intel_ring_emit(ring, MI_NOOP);
2213 intel_ring_advance(ring);
2214
2215 return 0;
2216}
2217
2218static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002219hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002220 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002221 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002222{
Akshay Joshi0206e352011-08-16 15:34:10 -04002223 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002224
Akshay Joshi0206e352011-08-16 15:34:10 -04002225 ret = intel_ring_begin(ring, 2);
2226 if (ret)
2227 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002228
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002229 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002230 MI_BATCH_BUFFER_START |
2231 (flags & I915_DISPATCH_SECURE ?
2232 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002233 /* bit0-7 is the length on GEN6+ */
2234 intel_ring_emit(ring, offset);
2235 intel_ring_advance(ring);
2236
2237 return 0;
2238}
2239
2240static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002241gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002242 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002243 unsigned flags)
2244{
2245 int ret;
2246
2247 ret = intel_ring_begin(ring, 2);
2248 if (ret)
2249 return ret;
2250
2251 intel_ring_emit(ring,
2252 MI_BATCH_BUFFER_START |
2253 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002254 /* bit0-7 is the length on GEN6+ */
2255 intel_ring_emit(ring, offset);
2256 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002257
Akshay Joshi0206e352011-08-16 15:34:10 -04002258 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002259}
2260
Chris Wilson549f7362010-10-19 11:19:32 +01002261/* Blitter support (SandyBridge+) */
2262
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002263static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002264 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002265{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002266 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002268 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002269 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002270
Daniel Vetter6a233c72011-12-14 13:57:07 +01002271 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002272 if (ret)
2273 return ret;
2274
Chris Wilson71a77e02011-02-02 12:13:49 +00002275 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002276 if (INTEL_INFO(ring->dev)->gen >= 8)
2277 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002278 /*
2279 * Bspec vol 1c.3 - blitter engine command streamer:
2280 * "If ENABLED, all TLBs will be invalidated once the flush
2281 * operation is complete. This bit is only valid when the
2282 * Post-Sync Operation field is a value of 1h or 3h."
2283 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002284 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002285 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002286 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002287 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002288 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002289 if (INTEL_INFO(ring->dev)->gen >= 8) {
2290 intel_ring_emit(ring, 0); /* upper addr */
2291 intel_ring_emit(ring, 0); /* value */
2292 } else {
2293 intel_ring_emit(ring, 0);
2294 intel_ring_emit(ring, MI_NOOP);
2295 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002296 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002297
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002298 if (!invalidate && flush) {
2299 if (IS_GEN7(dev))
2300 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2301 else if (IS_BROADWELL(dev))
2302 dev_priv->fbc.need_sw_cache_clean = true;
2303 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002304
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002305 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002306}
2307
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002308int intel_init_render_ring_buffer(struct drm_device *dev)
2309{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002310 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002311 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002312 struct drm_i915_gem_object *obj;
2313 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002314
Daniel Vetter59465b52012-04-11 22:12:48 +02002315 ring->name = "render ring";
2316 ring->id = RCS;
2317 ring->mmio_base = RENDER_RING_BASE;
2318
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002319 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002320 if (i915_semaphore_is_enabled(dev)) {
2321 obj = i915_gem_alloc_object(dev, 4096);
2322 if (obj == NULL) {
2323 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2324 i915.semaphores = 0;
2325 } else {
2326 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2327 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2328 if (ret != 0) {
2329 drm_gem_object_unreference(&obj->base);
2330 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2331 i915.semaphores = 0;
2332 } else
2333 dev_priv->semaphore_obj = obj;
2334 }
2335 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002336
2337 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002338 ring->add_request = gen6_add_request;
2339 ring->flush = gen8_render_ring_flush;
2340 ring->irq_get = gen8_ring_get_irq;
2341 ring->irq_put = gen8_ring_put_irq;
2342 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2343 ring->get_seqno = gen6_ring_get_seqno;
2344 ring->set_seqno = ring_set_seqno;
2345 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002346 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002347 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002348 ring->semaphore.signal = gen8_rcs_signal;
2349 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002350 }
2351 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002352 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002353 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002354 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002355 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002356 ring->irq_get = gen6_ring_get_irq;
2357 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002358 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002359 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002360 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002361 if (i915_semaphore_is_enabled(dev)) {
2362 ring->semaphore.sync_to = gen6_ring_sync;
2363 ring->semaphore.signal = gen6_signal;
2364 /*
2365 * The current semaphore is only applied on pre-gen8
2366 * platform. And there is no VCS2 ring on the pre-gen8
2367 * platform. So the semaphore between RCS and VCS2 is
2368 * initialized as INVALID. Gen8 will initialize the
2369 * sema between VCS2 and RCS later.
2370 */
2371 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2372 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2373 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2374 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2375 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2376 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2377 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2378 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2379 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2380 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2381 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002382 } else if (IS_GEN5(dev)) {
2383 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002384 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002385 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002386 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002387 ring->irq_get = gen5_ring_get_irq;
2388 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002389 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2390 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002391 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002392 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002393 if (INTEL_INFO(dev)->gen < 4)
2394 ring->flush = gen2_render_ring_flush;
2395 else
2396 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002397 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002398 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002399 if (IS_GEN2(dev)) {
2400 ring->irq_get = i8xx_ring_get_irq;
2401 ring->irq_put = i8xx_ring_put_irq;
2402 } else {
2403 ring->irq_get = i9xx_ring_get_irq;
2404 ring->irq_put = i9xx_ring_put_irq;
2405 }
Daniel Vettere3670312012-04-11 22:12:53 +02002406 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002407 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002408 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002409
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002410 if (IS_HASWELL(dev))
2411 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002412 else if (IS_GEN8(dev))
2413 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002414 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002415 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2416 else if (INTEL_INFO(dev)->gen >= 4)
2417 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2418 else if (IS_I830(dev) || IS_845G(dev))
2419 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2420 else
2421 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002422 ring->init = init_render_ring;
2423 ring->cleanup = render_ring_cleanup;
2424
Daniel Vetterb45305f2012-12-17 16:21:27 +01002425 /* Workaround batchbuffer to combat CS tlb bug. */
2426 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002427 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002428 if (obj == NULL) {
2429 DRM_ERROR("Failed to allocate batch bo\n");
2430 return -ENOMEM;
2431 }
2432
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002433 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002434 if (ret != 0) {
2435 drm_gem_object_unreference(&obj->base);
2436 DRM_ERROR("Failed to ping batch bo\n");
2437 return ret;
2438 }
2439
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002440 ring->scratch.obj = obj;
2441 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002442 }
2443
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002444 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002445}
2446
2447int intel_init_bsd_ring_buffer(struct drm_device *dev)
2448{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002449 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002450 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002451
Daniel Vetter58fa3832012-04-11 22:12:49 +02002452 ring->name = "bsd ring";
2453 ring->id = VCS;
2454
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002455 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002456 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002457 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002458 /* gen6 bsd needs a special wa for tail updates */
2459 if (IS_GEN6(dev))
2460 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002461 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002462 ring->add_request = gen6_add_request;
2463 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002464 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002465 if (INTEL_INFO(dev)->gen >= 8) {
2466 ring->irq_enable_mask =
2467 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2468 ring->irq_get = gen8_ring_get_irq;
2469 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002470 ring->dispatch_execbuffer =
2471 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002472 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002473 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002474 ring->semaphore.signal = gen8_xcs_signal;
2475 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002476 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002477 } else {
2478 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2479 ring->irq_get = gen6_ring_get_irq;
2480 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002481 ring->dispatch_execbuffer =
2482 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002483 if (i915_semaphore_is_enabled(dev)) {
2484 ring->semaphore.sync_to = gen6_ring_sync;
2485 ring->semaphore.signal = gen6_signal;
2486 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2487 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2488 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2489 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2490 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2491 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2492 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2493 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2494 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2495 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2496 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002497 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002498 } else {
2499 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002500 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002501 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002502 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002503 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002504 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002505 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002506 ring->irq_get = gen5_ring_get_irq;
2507 ring->irq_put = gen5_ring_put_irq;
2508 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002509 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002510 ring->irq_get = i9xx_ring_get_irq;
2511 ring->irq_put = i9xx_ring_put_irq;
2512 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002513 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002514 }
2515 ring->init = init_ring_common;
2516
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002517 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002518}
Chris Wilson549f7362010-10-19 11:19:32 +01002519
Zhao Yakui845f74a2014-04-17 10:37:37 +08002520/**
2521 * Initialize the second BSD ring for Broadwell GT3.
2522 * It is noted that this only exists on Broadwell GT3.
2523 */
2524int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002527 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002528
2529 if ((INTEL_INFO(dev)->gen != 8)) {
2530 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2531 return -EINVAL;
2532 }
2533
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002534 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002535 ring->id = VCS2;
2536
2537 ring->write_tail = ring_write_tail;
2538 ring->mmio_base = GEN8_BSD2_RING_BASE;
2539 ring->flush = gen6_bsd_ring_flush;
2540 ring->add_request = gen6_add_request;
2541 ring->get_seqno = gen6_ring_get_seqno;
2542 ring->set_seqno = ring_set_seqno;
2543 ring->irq_enable_mask =
2544 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2545 ring->irq_get = gen8_ring_get_irq;
2546 ring->irq_put = gen8_ring_put_irq;
2547 ring->dispatch_execbuffer =
2548 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002549 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002550 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002551 ring->semaphore.signal = gen8_xcs_signal;
2552 GEN8_RING_SEMAPHORE_INIT;
2553 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002554 ring->init = init_ring_common;
2555
2556 return intel_init_ring_buffer(dev, ring);
2557}
2558
Chris Wilson549f7362010-10-19 11:19:32 +01002559int intel_init_blt_ring_buffer(struct drm_device *dev)
2560{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002561 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002562 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002563
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002564 ring->name = "blitter ring";
2565 ring->id = BCS;
2566
2567 ring->mmio_base = BLT_RING_BASE;
2568 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002569 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002570 ring->add_request = gen6_add_request;
2571 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002572 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002573 if (INTEL_INFO(dev)->gen >= 8) {
2574 ring->irq_enable_mask =
2575 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2576 ring->irq_get = gen8_ring_get_irq;
2577 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002578 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002579 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002580 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002581 ring->semaphore.signal = gen8_xcs_signal;
2582 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002583 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002584 } else {
2585 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2586 ring->irq_get = gen6_ring_get_irq;
2587 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002588 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002589 if (i915_semaphore_is_enabled(dev)) {
2590 ring->semaphore.signal = gen6_signal;
2591 ring->semaphore.sync_to = gen6_ring_sync;
2592 /*
2593 * The current semaphore is only applied on pre-gen8
2594 * platform. And there is no VCS2 ring on the pre-gen8
2595 * platform. So the semaphore between BCS and VCS2 is
2596 * initialized as INVALID. Gen8 will initialize the
2597 * sema between BCS and VCS2 later.
2598 */
2599 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2600 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2601 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2602 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2603 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2604 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2605 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2606 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2607 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2608 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2609 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002610 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002611 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002612
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002613 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002614}
Chris Wilsona7b97612012-07-20 12:41:08 +01002615
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002616int intel_init_vebox_ring_buffer(struct drm_device *dev)
2617{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002618 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002619 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002620
2621 ring->name = "video enhancement ring";
2622 ring->id = VECS;
2623
2624 ring->mmio_base = VEBOX_RING_BASE;
2625 ring->write_tail = ring_write_tail;
2626 ring->flush = gen6_ring_flush;
2627 ring->add_request = gen6_add_request;
2628 ring->get_seqno = gen6_ring_get_seqno;
2629 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002630
2631 if (INTEL_INFO(dev)->gen >= 8) {
2632 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002633 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002634 ring->irq_get = gen8_ring_get_irq;
2635 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002636 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002637 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002638 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002639 ring->semaphore.signal = gen8_xcs_signal;
2640 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002641 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002642 } else {
2643 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2644 ring->irq_get = hsw_vebox_get_irq;
2645 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002646 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002647 if (i915_semaphore_is_enabled(dev)) {
2648 ring->semaphore.sync_to = gen6_ring_sync;
2649 ring->semaphore.signal = gen6_signal;
2650 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2651 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2652 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2653 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2654 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2655 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2656 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2657 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2658 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2659 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2660 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002661 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002662 ring->init = init_ring_common;
2663
2664 return intel_init_ring_buffer(dev, ring);
2665}
2666
Chris Wilsona7b97612012-07-20 12:41:08 +01002667int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002668intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002669{
2670 int ret;
2671
2672 if (!ring->gpu_caches_dirty)
2673 return 0;
2674
2675 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2676 if (ret)
2677 return ret;
2678
2679 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2680
2681 ring->gpu_caches_dirty = false;
2682 return 0;
2683}
2684
2685int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002686intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002687{
2688 uint32_t flush_domains;
2689 int ret;
2690
2691 flush_domains = 0;
2692 if (ring->gpu_caches_dirty)
2693 flush_domains = I915_GEM_GPU_DOMAINS;
2694
2695 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2696 if (ret)
2697 return ret;
2698
2699 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2700
2701 ring->gpu_caches_dirty = false;
2702 return 0;
2703}
Chris Wilsone3efda42014-04-09 09:19:41 +01002704
2705void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002706intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002707{
2708 int ret;
2709
2710 if (!intel_ring_initialized(ring))
2711 return;
2712
2713 ret = intel_ring_idle(ring);
2714 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2715 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2716 ring->name, ret);
2717
2718 stop_ring(ring);
2719}