blob: 303c6d5acbded9d82c04904b446d6da9d416678b [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Shashank Sharma15953632017-03-13 16:54:03 +053037#include <drm/drm_scdc_helper.h>
Eric Anholt7d573822009-01-02 13:33:00 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053040#include <drm/intel_lpe_audio.h>
Eric Anholt7d573822009-01-02 13:33:00 -080041#include "i915_drv.h"
42
Paulo Zanoni30add222012-10-26 19:05:45 -020043static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
44{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020045 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020046}
47
Daniel Vetterafba0182012-06-12 16:36:45 +020048static void
49assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
50{
Paulo Zanoni30add222012-10-26 19:05:45 -020051 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilsonfac5e232016-07-04 11:34:36 +010052 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterafba0182012-06-12 16:36:45 +020053 uint32_t enabled_bits;
54
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010055 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020056
Paulo Zanonib242b7f2013-02-18 19:00:26 -030057 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020058 "HDMI port enabled, expecting disabled\n");
59}
60
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030061struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010062{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020063 struct intel_digital_port *intel_dig_port =
64 container_of(encoder, struct intel_digital_port, base.base);
65 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010066}
67
Chris Wilsondf0e9242010-09-09 16:20:55 +010068static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
69{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020070 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010071}
72
Ville Syrjälä1d776532017-10-13 22:40:51 +030073static u32 g4x_infoframe_index(unsigned int type)
David Härdeman3c17fe42010-09-24 21:44:32 +020074{
Damien Lespiau178f7362013-08-06 20:32:18 +010075 switch (type) {
76 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010078 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030079 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010080 case HDMI_INFOFRAME_TYPE_VENDOR:
81 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070082 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020083 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030084 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070085 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070086}
87
Ville Syrjälä1d776532017-10-13 22:40:51 +030088static u32 g4x_infoframe_enable(unsigned int type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070089{
Damien Lespiau178f7362013-08-06 20:32:18 +010090 switch (type) {
91 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010093 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030094 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010095 case HDMI_INFOFRAME_TYPE_VENDOR:
96 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030097 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020098 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030099 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300100 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300101}
102
Ville Syrjälä1d776532017-10-13 22:40:51 +0300103static u32 hsw_infoframe_enable(unsigned int type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300104{
Damien Lespiau178f7362013-08-06 20:32:18 +0100105 switch (type) {
Ville Syrjälä1d776532017-10-13 22:40:51 +0300106 case DP_SDP_VSC:
107 return VIDEO_DIP_ENABLE_VSC_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100108 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300109 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100110 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300111 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100112 case HDMI_INFOFRAME_TYPE_VENDOR:
113 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300114 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200115 MISSING_CASE(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300116 return 0;
117 }
118}
119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200120static i915_reg_t
121hsw_dip_data_reg(struct drm_i915_private *dev_priv,
122 enum transcoder cpu_transcoder,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300123 unsigned int type,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200124 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300125{
Damien Lespiau178f7362013-08-06 20:32:18 +0100126 switch (type) {
Ville Syrjälä1d776532017-10-13 22:40:51 +0300127 case DP_SDP_VSC:
128 return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100129 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300130 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100131 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300132 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100133 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300134 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300135 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200136 MISSING_CASE(type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200137 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300138 }
139}
140
Daniel Vettera3da1df2012-05-08 15:19:06 +0200141static void g4x_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100142 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300143 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200144 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700145{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200146 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200147 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100148 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300149 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100150 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200151
Paulo Zanoni822974a2012-05-28 16:42:51 -0300152 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
153
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300154 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100155 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700156
Damien Lespiau178f7362013-08-06 20:32:18 +0100157 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300158
159 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700160
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300161 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700162 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200163 I915_WRITE(VIDEO_DIP_DATA, *data);
164 data++;
165 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300166 /* Write every possible data byte to force correct ECC calculation. */
167 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
168 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300169 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200170
Damien Lespiau178f7362013-08-06 20:32:18 +0100171 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300172 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200173 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700174
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300175 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300176 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200177}
178
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200179static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
180 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800181{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200182 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800183 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800184 u32 val = I915_READ(VIDEO_DIP_CTL);
185
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300186 if ((val & VIDEO_DIP_ENABLE) == 0)
187 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800188
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200189 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300190 return false;
191
192 return val & (VIDEO_DIP_ENABLE_AVI |
193 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800194}
195
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196static void ibx_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100197 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300198 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200199 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200201 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100203 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200205 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300206 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200207 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300208
Paulo Zanoni822974a2012-05-28 16:42:51 -0300209 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
210
Paulo Zanonifdf12502012-05-04 17:18:24 -0300211 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100212 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300213
Damien Lespiau178f7362013-08-06 20:32:18 +0100214 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300215
216 I915_WRITE(reg, val);
217
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219 for (i = 0; i < len; i += 4) {
220 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
221 data++;
222 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300223 /* Write every possible data byte to force correct ECC calculation. */
224 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
225 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300226 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300227
Damien Lespiau178f7362013-08-06 20:32:18 +0100228 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300229 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200230 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300231
232 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300233 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300234}
235
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200236static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
237 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800238{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200239 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300240 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200241 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
242 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800243 u32 val = I915_READ(reg);
244
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300245 if ((val & VIDEO_DIP_ENABLE) == 0)
246 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300247
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200248 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300249 return false;
250
251 return val & (VIDEO_DIP_ENABLE_AVI |
252 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
253 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800254}
255
Paulo Zanonifdf12502012-05-04 17:18:24 -0300256static void cpt_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100257 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300258 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200259 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700260{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200261 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200265 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300266 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200267 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700268
Paulo Zanoni822974a2012-05-28 16:42:51 -0300269 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
270
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530271 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100272 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700273
Paulo Zanoniecb97852012-05-04 17:18:21 -0300274 /* The DIP control register spec says that we need to update the AVI
275 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100276 if (type != HDMI_INFOFRAME_TYPE_AVI)
277 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300278
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300279 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700280
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300281 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700282 for (i = 0; i < len; i += 4) {
283 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
284 data++;
285 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300286 /* Write every possible data byte to force correct ECC calculation. */
287 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
288 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300289 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700290
Damien Lespiau178f7362013-08-06 20:32:18 +0100291 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300292 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200293 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700294
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300295 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300296 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700297}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700298
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200299static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
300 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800301{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200302 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
303 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
304 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800305
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300306 if ((val & VIDEO_DIP_ENABLE) == 0)
307 return false;
308
309 return val & (VIDEO_DIP_ENABLE_AVI |
310 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
311 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800312}
313
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700314static void vlv_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100315 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300316 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200317 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700318{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200319 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700320 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100321 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200323 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300324 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200325 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700326
Paulo Zanoni822974a2012-05-28 16:42:51 -0300327 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
328
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700329 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100330 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700331
Damien Lespiau178f7362013-08-06 20:32:18 +0100332 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300333
334 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700335
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300336 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700337 for (i = 0; i < len; i += 4) {
338 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
339 data++;
340 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300341 /* Write every possible data byte to force correct ECC calculation. */
342 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
343 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300344 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700345
Damien Lespiau178f7362013-08-06 20:32:18 +0100346 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300347 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200348 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700349
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300350 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300351 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700352}
353
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200354static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
355 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800356{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200357 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700358 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200359 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
360 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800361
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300362 if ((val & VIDEO_DIP_ENABLE) == 0)
363 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700364
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200365 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300366 return false;
367
368 return val & (VIDEO_DIP_ENABLE_AVI |
369 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
370 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800371}
372
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300373static void hsw_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100374 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300375 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200376 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300377{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200378 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300379 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100380 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100381 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200382 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
383 i915_reg_t data_reg;
Ville Syrjälä1d776532017-10-13 22:40:51 +0300384 int data_size = type == DP_SDP_VSC ?
385 VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
Damien Lespiau178f7362013-08-06 20:32:18 +0100386 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300387 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300388
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300389 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300390
Damien Lespiau178f7362013-08-06 20:32:18 +0100391 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300392 I915_WRITE(ctl_reg, val);
393
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300394 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300395 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300396 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
397 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300398 data++;
399 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300400 /* Write every possible data byte to force correct ECC calculation. */
Ville Syrjälä1d776532017-10-13 22:40:51 +0300401 for (; i < data_size; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300402 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
403 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300404 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300405
Damien Lespiau178f7362013-08-06 20:32:18 +0100406 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300407 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300408 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300409}
410
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200411static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
412 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800413{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200414 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
415 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800416
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300417 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
418 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
419 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800420}
421
Damien Lespiau5adaea72013-08-06 20:32:19 +0100422/*
423 * The data we write to the DIP data buffer registers is 1 byte bigger than the
424 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
425 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
426 * used for both technologies.
427 *
428 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
429 * DW1: DB3 | DB2 | DB1 | DB0
430 * DW2: DB7 | DB6 | DB5 | DB4
431 * DW3: ...
432 *
433 * (HB is Header Byte, DB is Data Byte)
434 *
435 * The hdmi pack() functions don't know about that hardware specific hole so we
436 * trick them by giving an offset into the buffer and moving back the header
437 * bytes by one.
438 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100439static void intel_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100440 const struct intel_crtc_state *crtc_state,
Damien Lespiau9198ee52013-08-06 20:32:24 +0100441 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700442{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300443 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100444 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
445 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700446
Damien Lespiau5adaea72013-08-06 20:32:19 +0100447 /* see comment above for the reason for this offset */
448 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
449 if (len < 0)
450 return;
451
452 /* Insert the 'hole' (see big comment above) at position 3 */
453 buffer[0] = buffer[1];
454 buffer[1] = buffer[2];
455 buffer[2] = buffer[3];
456 buffer[3] = 0;
457 len++;
458
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300459 intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700460}
461
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300462static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100463 const struct intel_crtc_state *crtc_state)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700464{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200465 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200466 const struct drm_display_mode *adjusted_mode =
467 &crtc_state->base.adjusted_mode;
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530468 struct drm_connector *connector = &intel_hdmi->attached_connector->base;
469 bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
Damien Lespiau5adaea72013-08-06 20:32:19 +0100470 union hdmi_infoframe frame;
471 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700472
Damien Lespiau5adaea72013-08-06 20:32:19 +0100473 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530474 adjusted_mode,
475 is_hdmi2_sink);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100476 if (ret < 0) {
477 DRM_ERROR("couldn't fill AVI infoframe\n");
478 return;
479 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300480
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530481 if (crtc_state->ycbcr420)
482 frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
483 else
484 frame.avi.colorspace = HDMI_COLORSPACE_RGB;
485
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200486 drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +0200487 crtc_state->limited_color_range ?
488 HDMI_QUANTIZATION_RANGE_LIMITED :
489 HDMI_QUANTIZATION_RANGE_FULL,
Ville Syrjälä9271c0c2017-11-08 17:25:04 +0200490 intel_hdmi->rgb_quant_range_selectable,
491 is_hdmi2_sink);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200492
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530493 /* TODO: handle pixel repetition for YCBCR420 outputs */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100494 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700495}
496
Maarten Lankhorstac240282016-11-23 15:57:00 +0100497static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
498 const struct intel_crtc_state *crtc_state)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700499{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100500 union hdmi_infoframe frame;
501 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700502
Damien Lespiau5adaea72013-08-06 20:32:19 +0100503 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
504 if (ret < 0) {
505 DRM_ERROR("couldn't fill SPD infoframe\n");
506 return;
507 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700508
Damien Lespiau5adaea72013-08-06 20:32:19 +0100509 frame.spd.sdi = HDMI_SPD_SDI_PC;
510
Maarten Lankhorstac240282016-11-23 15:57:00 +0100511 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700512}
513
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100514static void
515intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200516 const struct intel_crtc_state *crtc_state,
517 const struct drm_connector_state *conn_state)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100518{
519 union hdmi_infoframe frame;
520 int ret;
521
522 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200523 conn_state->connector,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100524 &crtc_state->base.adjusted_mode);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100525 if (ret < 0)
526 return;
527
Maarten Lankhorstac240282016-11-23 15:57:00 +0100528 intel_write_infoframe(encoder, crtc_state, &frame);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100529}
530
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300531static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200532 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100533 const struct intel_crtc_state *crtc_state,
534 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300535{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100536 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200537 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
538 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200539 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300540 u32 val = I915_READ(reg);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200541 u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300542
Daniel Vetterafba0182012-06-12 16:36:45 +0200543 assert_hdmi_port_disabled(intel_hdmi);
544
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300545 /* If the registers were not initialized yet, they might be zeroes,
546 * which means we're selecting the AVI DIP and we're setting its
547 * frequency to once. This seems to really confuse the HW and make
548 * things stop working (the register spec says the AVI always needs to
549 * be sent every VSync). So here we avoid writing to the register more
550 * than we need and also explicitly select the AVI DIP and explicitly
551 * set its frequency to every VSync. Avoiding to write it twice seems to
552 * be enough to solve the problem, but being defensive shouldn't hurt us
553 * either. */
554 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
555
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200556 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300557 if (!(val & VIDEO_DIP_ENABLE))
558 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300559 if (port != (val & VIDEO_DIP_PORT_MASK)) {
560 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
561 (val & VIDEO_DIP_PORT_MASK) >> 29);
562 return;
563 }
564 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
565 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300566 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300567 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300568 return;
569 }
570
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300571 if (port != (val & VIDEO_DIP_PORT_MASK)) {
572 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300573 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
574 (val & VIDEO_DIP_PORT_MASK) >> 29);
575 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300576 }
577 val &= ~VIDEO_DIP_PORT_MASK;
578 val |= port;
579 }
580
Paulo Zanoni822974a2012-05-28 16:42:51 -0300581 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300582 val &= ~(VIDEO_DIP_ENABLE_AVI |
583 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300584
Paulo Zanonif278d972012-05-28 16:42:50 -0300585 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300586 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300587
Maarten Lankhorstac240282016-11-23 15:57:00 +0100588 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
589 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200590 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300591}
592
Maarten Lankhorstac240282016-11-23 15:57:00 +0100593static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300594{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100595 struct drm_connector *connector = conn_state->connector;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300596
597 /*
598 * HDMI cloning is only supported on g4x which doesn't
599 * support deep color or GCP infoframes anyway so no
600 * need to worry about multiple HDMI sinks here.
601 */
Ville Syrjälä6d674152015-05-05 17:06:20 +0300602
Maarten Lankhorstac240282016-11-23 15:57:00 +0100603 return connector->display_info.bpc > 8;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300604}
605
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300606/*
607 * Determine if default_phase=1 can be indicated in the GCP infoframe.
608 *
609 * From HDMI specification 1.4a:
610 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
611 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
612 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
613 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
614 * phase of 0
615 */
616static bool gcp_default_phase_possible(int pipe_bpp,
617 const struct drm_display_mode *mode)
618{
619 unsigned int pixels_per_group;
620
621 switch (pipe_bpp) {
622 case 30:
623 /* 4 pixels in 5 clocks */
624 pixels_per_group = 4;
625 break;
626 case 36:
627 /* 2 pixels in 3 clocks */
628 pixels_per_group = 2;
629 break;
630 case 48:
631 /* 1 pixel in 2 clocks */
632 pixels_per_group = 1;
633 break;
634 default:
635 /* phase information not relevant for 8bpc */
636 return false;
637 }
638
639 return mode->crtc_hdisplay % pixels_per_group == 0 &&
640 mode->crtc_htotal % pixels_per_group == 0 &&
641 mode->crtc_hblank_start % pixels_per_group == 0 &&
642 mode->crtc_hblank_end % pixels_per_group == 0 &&
643 mode->crtc_hsync_start % pixels_per_group == 0 &&
644 mode->crtc_hsync_end % pixels_per_group == 0 &&
645 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
646 mode->crtc_htotal/2 % pixels_per_group == 0);
647}
648
Maarten Lankhorstac240282016-11-23 15:57:00 +0100649static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
650 const struct intel_crtc_state *crtc_state,
651 const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300652{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100653 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100654 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200655 i915_reg_t reg;
656 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300657
658 if (HAS_DDI(dev_priv))
Maarten Lankhorstac240282016-11-23 15:57:00 +0100659 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800660 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300661 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300662 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300663 reg = TVIDEO_DIP_GCP(crtc->pipe);
664 else
665 return false;
666
667 /* Indicate color depth whenever the sink supports deep color */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100668 if (hdmi_sink_is_deep_color(conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300669 val |= GCP_COLOR_INDICATION;
670
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300671 /* Enable default_phase whenever the display mode is suitably aligned */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100672 if (gcp_default_phase_possible(crtc_state->pipe_bpp,
673 &crtc_state->base.adjusted_mode))
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300674 val |= GCP_DEFAULT_PHASE_ENABLE;
675
Ville Syrjälä6d674152015-05-05 17:06:20 +0300676 I915_WRITE(reg, val);
677
678 return val != 0;
679}
680
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300681static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200682 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100683 const struct intel_crtc_state *crtc_state,
684 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300685{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100686 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200688 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
689 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200690 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300691 u32 val = I915_READ(reg);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200692 u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300693
Daniel Vetterafba0182012-06-12 16:36:45 +0200694 assert_hdmi_port_disabled(intel_hdmi);
695
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300696 /* See the big comment in g4x_set_infoframes() */
697 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
698
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200699 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300700 if (!(val & VIDEO_DIP_ENABLE))
701 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300702 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
703 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
704 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300705 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300706 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300707 return;
708 }
709
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300710 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300711 WARN(val & VIDEO_DIP_ENABLE,
712 "DIP already enabled on port %c\n",
713 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300714 val &= ~VIDEO_DIP_PORT_MASK;
715 val |= port;
716 }
717
Paulo Zanoni822974a2012-05-28 16:42:51 -0300718 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300719 val &= ~(VIDEO_DIP_ENABLE_AVI |
720 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
721 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300722
Maarten Lankhorstac240282016-11-23 15:57:00 +0100723 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300724 val |= VIDEO_DIP_ENABLE_GCP;
725
Paulo Zanonif278d972012-05-28 16:42:50 -0300726 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300727 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300728
Maarten Lankhorstac240282016-11-23 15:57:00 +0100729 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
730 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200731 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300732}
733
734static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200735 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100736 const struct intel_crtc_state *crtc_state,
737 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300738{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100739 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300741 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200742 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300743 u32 val = I915_READ(reg);
744
Daniel Vetterafba0182012-06-12 16:36:45 +0200745 assert_hdmi_port_disabled(intel_hdmi);
746
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300747 /* See the big comment in g4x_set_infoframes() */
748 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
749
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200750 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300751 if (!(val & VIDEO_DIP_ENABLE))
752 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300753 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
754 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
755 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300756 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300757 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300758 return;
759 }
760
Paulo Zanoni822974a2012-05-28 16:42:51 -0300761 /* Set both together, unset both together: see the spec. */
762 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300763 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300764 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300765
Maarten Lankhorstac240282016-11-23 15:57:00 +0100766 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300767 val |= VIDEO_DIP_ENABLE_GCP;
768
Paulo Zanoni822974a2012-05-28 16:42:51 -0300769 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300770 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300771
Maarten Lankhorstac240282016-11-23 15:57:00 +0100772 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
773 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200774 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300775}
776
777static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200778 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100779 const struct intel_crtc_state *crtc_state,
780 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300781{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100782 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700783 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300785 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200786 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300787 u32 val = I915_READ(reg);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200788 u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300789
Daniel Vetterafba0182012-06-12 16:36:45 +0200790 assert_hdmi_port_disabled(intel_hdmi);
791
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300792 /* See the big comment in g4x_set_infoframes() */
793 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
794
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200795 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300796 if (!(val & VIDEO_DIP_ENABLE))
797 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300798 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
799 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
800 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300801 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300802 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300803 return;
804 }
805
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700806 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300807 WARN(val & VIDEO_DIP_ENABLE,
808 "DIP already enabled on port %c\n",
809 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700810 val &= ~VIDEO_DIP_PORT_MASK;
811 val |= port;
812 }
813
Paulo Zanoni822974a2012-05-28 16:42:51 -0300814 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300815 val &= ~(VIDEO_DIP_ENABLE_AVI |
816 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
817 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300818
Maarten Lankhorstac240282016-11-23 15:57:00 +0100819 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300820 val |= VIDEO_DIP_ENABLE_GCP;
821
Paulo Zanoni822974a2012-05-28 16:42:51 -0300822 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300823 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300824
Maarten Lankhorstac240282016-11-23 15:57:00 +0100825 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
826 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200827 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300828}
829
830static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200831 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100832 const struct intel_crtc_state *crtc_state,
833 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300834{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100835 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300836 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100837 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300838 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300839
Daniel Vetterafba0182012-06-12 16:36:45 +0200840 assert_hdmi_port_disabled(intel_hdmi);
841
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300842 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
843 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
844 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
845
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200846 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300847 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300848 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300849 return;
850 }
851
Maarten Lankhorstac240282016-11-23 15:57:00 +0100852 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300853 val |= VIDEO_DIP_ENABLE_GCP_HSW;
854
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300855 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300856 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300857
Maarten Lankhorstac240282016-11-23 15:57:00 +0100858 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
859 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200860 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300861}
862
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300863void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
864{
865 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
866 struct i2c_adapter *adapter =
867 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
868
869 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
870 return;
871
872 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
873 enable ? "Enabling" : "Disabling");
874
875 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
876 adapter, enable);
877}
878
Maarten Lankhorstac240282016-11-23 15:57:00 +0100879static void intel_hdmi_prepare(struct intel_encoder *encoder,
880 const struct intel_crtc_state *crtc_state)
Eric Anholt7d573822009-01-02 13:33:00 -0800881{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200882 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100883 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100884 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Daniel Vetterc59423a2013-07-21 21:37:04 +0200885 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100886 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300887 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800888
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300889 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
890
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300891 hdmi_val = SDVO_ENCODING_HDMI;
Maarten Lankhorstac240282016-11-23 15:57:00 +0100892 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300893 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400894 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300895 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400896 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300897 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800898
Maarten Lankhorstac240282016-11-23 15:57:00 +0100899 if (crtc_state->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300900 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700901 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300902 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700903
Maarten Lankhorstac240282016-11-23 15:57:00 +0100904 if (crtc_state->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300905 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800906
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100907 if (HAS_PCH_CPT(dev_priv))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200908 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100909 else if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300910 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300911 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200912 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800913
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300914 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
915 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800916}
917
Daniel Vetter85234cd2012-07-02 13:27:29 +0200918static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
919 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800920{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200921 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100922 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200923 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
924 u32 tmp;
Imre Deak5b092172016-02-12 18:55:20 +0200925 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200926
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200927 if (!intel_display_power_get_if_enabled(dev_priv,
928 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200929 return false;
930
Imre Deak5b092172016-02-12 18:55:20 +0200931 ret = false;
932
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300933 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200934
935 if (!(tmp & SDVO_ENABLE))
Imre Deak5b092172016-02-12 18:55:20 +0200936 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200937
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100938 if (HAS_PCH_CPT(dev_priv))
Daniel Vetter85234cd2012-07-02 13:27:29 +0200939 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100940 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä71485e02014-04-09 13:28:55 +0300941 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200942 else
943 *pipe = PORT_TO_PIPE(tmp);
944
Imre Deak5b092172016-02-12 18:55:20 +0200945 ret = true;
946
947out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200948 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak5b092172016-02-12 18:55:20 +0200949
950 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200951}
952
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700953static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200954 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700955{
956 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300957 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300958 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100959 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700960 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300961 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700962
Ville Syrjäläe1214b92017-10-27 22:31:23 +0300963 pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
964
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700965 tmp = I915_READ(intel_hdmi->hdmi_reg);
966
967 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
968 flags |= DRM_MODE_FLAG_PHSYNC;
969 else
970 flags |= DRM_MODE_FLAG_NHSYNC;
971
972 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
973 flags |= DRM_MODE_FLAG_PVSYNC;
974 else
975 flags |= DRM_MODE_FLAG_NVSYNC;
976
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200977 if (tmp & HDMI_MODE_SELECT_HDMI)
978 pipe_config->has_hdmi_sink = true;
979
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300980 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -0800981 pipe_config->has_infoframe = true;
982
Jani Nikulac84db772014-09-17 15:34:58 +0300983 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200984 pipe_config->has_audio = true;
985
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100986 if (!HAS_PCH_SPLIT(dev_priv) &&
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300987 tmp & HDMI_COLOR_RANGE_16_235)
988 pipe_config->limited_color_range = true;
989
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200990 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300991
992 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
993 dotclock = pipe_config->port_clock * 2 / 3;
994 else
995 dotclock = pipe_config->port_clock;
996
Ville Syrjäläbe69a132015-05-05 17:06:26 +0300997 if (pipe_config->pixel_multiplier)
998 dotclock /= pipe_config->pixel_multiplier;
999
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001000 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001001
1002 pipe_config->lane_count = 4;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001003}
1004
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001005static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001006 const struct intel_crtc_state *pipe_config,
1007 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001008{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001009 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001010
Maarten Lankhorstac240282016-11-23 15:57:00 +01001011 WARN_ON(!pipe_config->has_hdmi_sink);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001012 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
1013 pipe_name(crtc->pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001014 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001015}
1016
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001017static void g4x_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001018 const struct intel_crtc_state *pipe_config,
1019 const struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001020{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001021 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001022 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001023 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -08001024 u32 temp;
1025
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001026 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +00001027
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001028 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001029 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001030 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001031
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001032 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1033 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001034
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001035 if (pipe_config->has_audio)
1036 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001037}
1038
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001039static void ibx_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001040 const struct intel_crtc_state *pipe_config,
1041 const struct drm_connector_state *conn_state)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001042{
1043 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001044 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001045 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1046 u32 temp;
1047
1048 temp = I915_READ(intel_hdmi->hdmi_reg);
1049
1050 temp |= SDVO_ENABLE;
Maarten Lankhorstac240282016-11-23 15:57:00 +01001051 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001052 temp |= SDVO_AUDIO_ENABLE;
1053
1054 /*
1055 * HW workaround, need to write this twice for issue
1056 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001057 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001058 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1059 POSTING_READ(intel_hdmi->hdmi_reg);
1060 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1061 POSTING_READ(intel_hdmi->hdmi_reg);
1062
1063 /*
1064 * HW workaround, need to toggle enable bit off and on
1065 * for 12bpc with pixel repeat.
1066 *
1067 * FIXME: BSpec says this should be done at the end of
1068 * of the modeset sequence, so not sure if this isn't too soon.
1069 */
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001070 if (pipe_config->pipe_bpp > 24 &&
1071 pipe_config->pixel_multiplier > 1) {
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001072 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1073 POSTING_READ(intel_hdmi->hdmi_reg);
1074
1075 /*
1076 * HW workaround, need to write this twice for issue
1077 * that may result in first write getting masked.
1078 */
1079 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1080 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001081 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1082 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001083 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001084
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001085 if (pipe_config->has_audio)
1086 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001087}
1088
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001089static void cpt_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001090 const struct intel_crtc_state *pipe_config,
1091 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001092{
1093 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001094 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001095 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001096 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1097 enum pipe pipe = crtc->pipe;
1098 u32 temp;
1099
1100 temp = I915_READ(intel_hdmi->hdmi_reg);
1101
1102 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001103 if (pipe_config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001104 temp |= SDVO_AUDIO_ENABLE;
1105
1106 /*
1107 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1108 *
1109 * The procedure for 12bpc is as follows:
1110 * 1. disable HDMI clock gating
1111 * 2. enable HDMI with 8bpc
1112 * 3. enable HDMI with 12bpc
1113 * 4. enable HDMI clock gating
1114 */
1115
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001116 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001117 I915_WRITE(TRANS_CHICKEN1(pipe),
1118 I915_READ(TRANS_CHICKEN1(pipe)) |
1119 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1120
1121 temp &= ~SDVO_COLOR_FORMAT_MASK;
1122 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001123 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001124
1125 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1126 POSTING_READ(intel_hdmi->hdmi_reg);
1127
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001128 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001129 temp &= ~SDVO_COLOR_FORMAT_MASK;
1130 temp |= HDMI_COLOR_FORMAT_12bpc;
1131
1132 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1133 POSTING_READ(intel_hdmi->hdmi_reg);
1134
1135 I915_WRITE(TRANS_CHICKEN1(pipe),
1136 I915_READ(TRANS_CHICKEN1(pipe)) &
1137 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1138 }
1139
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001140 if (pipe_config->has_audio)
1141 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001142}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001143
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001144static void vlv_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001145 const struct intel_crtc_state *pipe_config,
1146 const struct drm_connector_state *conn_state)
Jani Nikulab76cf762013-07-30 12:20:31 +03001147{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001148}
1149
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001150static void intel_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001151 const struct intel_crtc_state *old_crtc_state,
1152 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001153{
1154 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001155 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001156 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001157 struct intel_digital_port *intel_dig_port =
1158 hdmi_to_dig_port(intel_hdmi);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001159 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001160 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001161
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001162 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001163
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001164 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001165 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1166 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001167
1168 /*
1169 * HW workaround for IBX, we need to move the port
1170 * to transcoder A after disabling it to allow the
1171 * matching DP port to be enabled on transcoder A.
1172 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001173 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001174 /*
1175 * We get CPU/PCH FIFO underruns on the other pipe when
1176 * doing the workaround. Sweep them under the rug.
1177 */
1178 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1179 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1180
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001181 temp &= ~SDVO_PIPE_B_SELECT;
1182 temp |= SDVO_ENABLE;
1183 /*
1184 * HW workaround, need to write this twice for issue
1185 * that may result in first write getting masked.
1186 */
1187 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1188 POSTING_READ(intel_hdmi->hdmi_reg);
1189 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1190 POSTING_READ(intel_hdmi->hdmi_reg);
1191
1192 temp &= ~SDVO_ENABLE;
1193 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1194 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001195
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001196 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001197 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1198 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001199 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001200
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001201 intel_dig_port->set_infoframes(&encoder->base, false,
1202 old_crtc_state, old_conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001203
1204 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
Eric Anholt7d573822009-01-02 13:33:00 -08001205}
1206
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001207static void g4x_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001208 const struct intel_crtc_state *old_crtc_state,
1209 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001210{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001211 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001212 intel_audio_codec_disable(encoder,
1213 old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001214
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001215 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001216}
1217
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001218static void pch_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001219 const struct intel_crtc_state *old_crtc_state,
1220 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001221{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001222 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001223 intel_audio_codec_disable(encoder,
1224 old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001225}
1226
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001227static void pch_post_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001228 const struct intel_crtc_state *old_crtc_state,
1229 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001230{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001231 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001232}
1233
Ville Syrjäläd6038612017-10-30 16:57:02 +02001234static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001235{
Ville Syrjäläd6038612017-10-30 16:57:02 +02001236 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1237 const struct ddi_vbt_port_info *info =
1238 &dev_priv->vbt.ddi_port_info[encoder->port];
1239 int max_tmds_clock;
1240
Rodrigo Vivi9672a692017-11-15 10:42:05 -08001241 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Ville Syrjäläd6038612017-10-30 16:57:02 +02001242 max_tmds_clock = 594000;
1243 else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv))
1244 max_tmds_clock = 300000;
1245 else if (INTEL_GEN(dev_priv) >= 5)
1246 max_tmds_clock = 225000;
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001247 else
Ville Syrjäläd6038612017-10-30 16:57:02 +02001248 max_tmds_clock = 165000;
1249
1250 if (info->max_tmds_clock)
1251 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1252
1253 return max_tmds_clock;
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001254}
1255
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001256static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001257 bool respect_downstream_limits,
1258 bool force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001259{
Ville Syrjäläd6038612017-10-30 16:57:02 +02001260 struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
1261 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001262
1263 if (respect_downstream_limits) {
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001264 struct intel_connector *connector = hdmi->attached_connector;
1265 const struct drm_display_info *info = &connector->base.display_info;
1266
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001267 if (hdmi->dp_dual_mode.max_tmds_clock)
1268 max_tmds_clock = min(max_tmds_clock,
1269 hdmi->dp_dual_mode.max_tmds_clock);
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001270
1271 if (info->max_tmds_clock)
1272 max_tmds_clock = min(max_tmds_clock,
1273 info->max_tmds_clock);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001274 else if (!hdmi->has_hdmi_sink || force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001275 max_tmds_clock = min(max_tmds_clock, 165000);
1276 }
1277
1278 return max_tmds_clock;
1279}
1280
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001281static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001282hdmi_port_clock_valid(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001283 int clock, bool respect_downstream_limits,
1284 bool force_dvi)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001285{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001286 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001287
1288 if (clock < 25000)
1289 return MODE_CLOCK_LOW;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001290 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001291 return MODE_CLOCK_HIGH;
1292
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001293 /* BXT DPLL can't generate 223-240 MHz */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001294 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001295 return MODE_CLOCK_RANGE;
1296
1297 /* CHV DPLL can't generate 216-240 MHz */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001298 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001299 return MODE_CLOCK_RANGE;
1300
1301 return MODE_OK;
1302}
1303
1304static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001305intel_hdmi_mode_valid(struct drm_connector *connector,
1306 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001307{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001308 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1309 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001310 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001311 enum drm_mode_status status;
1312 int clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001313 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001314 bool force_dvi =
1315 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
Eric Anholt7d573822009-01-02 13:33:00 -08001316
1317 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1318 return MODE_NO_DBLESCAN;
1319
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001320 clock = mode->clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001321
1322 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1323 clock *= 2;
1324
1325 if (clock > max_dotclk)
1326 return MODE_CLOCK_HIGH;
1327
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001328 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1329 clock *= 2;
1330
Shashank Sharmab22ca992017-07-24 19:19:32 +05301331 if (drm_mode_is_420_only(&connector->display_info, mode))
1332 clock /= 2;
1333
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001334 /* check if we can do 8bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001335 status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001336
1337 /* if we can't do 8bpc we may still be able to do 12bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001338 if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
1339 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001340
1341 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001342}
1343
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001344static bool hdmi_12bpc_possible(const struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001345{
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001346 struct drm_i915_private *dev_priv =
1347 to_i915(crtc_state->base.crtc->dev);
1348 struct drm_atomic_state *state = crtc_state->base.state;
1349 struct drm_connector_state *connector_state;
1350 struct drm_connector *connector;
1351 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001352
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001353 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä71800632014-03-03 16:15:29 +02001354 return false;
1355
Ville Syrjäläbe33be52017-10-26 18:14:04 +03001356 if (crtc_state->pipe_bpp <= 8*3)
1357 return false;
1358
1359 if (!crtc_state->has_hdmi_sink)
1360 return false;
1361
Ville Syrjälä71800632014-03-03 16:15:29 +02001362 /*
1363 * HDMI 12bpc affects the clocks, so it's only possible
1364 * when not cloning with other encoder types.
1365 */
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001366 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1367 return false;
1368
Maarten Lankhorstfe5f6b12017-07-12 10:13:34 +02001369 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001370 const struct drm_display_info *info = &connector->display_info;
1371
1372 if (connector_state->crtc != crtc_state->base.crtc)
1373 continue;
1374
Shashank Sharma60436fd2017-07-21 20:55:04 +05301375 if (crtc_state->ycbcr420) {
1376 const struct drm_hdmi_info *hdmi = &info->hdmi;
1377
1378 if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
1379 return false;
1380 } else {
1381 if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
1382 return false;
1383 }
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001384 }
1385
Lucas De Marchi2abf3c02017-12-05 11:01:18 -08001386 /* Display WA #1139: glk */
Ander Conselvan de Oliveira46649d82017-04-24 13:47:18 +03001387 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1388 crtc_state->base.adjusted_mode.htotal > 5460)
1389 return false;
1390
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001391 return true;
Ville Syrjälä71800632014-03-03 16:15:29 +02001392}
1393
Shashank Sharma60436fd2017-07-21 20:55:04 +05301394static bool
1395intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1396 struct intel_crtc_state *config,
1397 int *clock_12bpc, int *clock_8bpc)
1398{
Shashank Sharmae5c05932017-07-21 20:55:05 +05301399 struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
1400
Shashank Sharma60436fd2017-07-21 20:55:04 +05301401 if (!connector->ycbcr_420_allowed) {
1402 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1403 return false;
1404 }
1405
1406 /* YCBCR420 TMDS rate requirement is half the pixel clock */
1407 config->port_clock /= 2;
1408 *clock_12bpc /= 2;
1409 *clock_8bpc /= 2;
1410 config->ycbcr420 = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05301411
1412 /* YCBCR 420 output conversion needs a scaler */
1413 if (skl_update_scaler_crtc(config)) {
1414 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
1415 return false;
1416 }
1417
1418 intel_pch_panel_fitting(intel_crtc, config,
1419 DRM_MODE_SCALE_FULLSCREEN);
1420
Shashank Sharma60436fd2017-07-21 20:55:04 +05301421 return true;
1422}
1423
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001424bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001425 struct intel_crtc_state *pipe_config,
1426 struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001427{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001428 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001429 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001430 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Shashank Sharma60436fd2017-07-21 20:55:04 +05301431 struct drm_connector *connector = conn_state->connector;
1432 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001433 struct intel_digital_connector_state *intel_conn_state =
1434 to_intel_digital_connector_state(conn_state);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001435 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1436 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001437 int desired_bpp;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001438 bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001439
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001440 pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001441
Jesse Barnese43823e2014-11-05 14:26:08 -08001442 if (pipe_config->has_hdmi_sink)
1443 pipe_config->has_infoframe = true;
1444
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001445 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001446 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001447 pipe_config->limited_color_range =
1448 pipe_config->has_hdmi_sink &&
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001449 drm_default_rgb_quant_range(adjusted_mode) ==
1450 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001451 } else {
1452 pipe_config->limited_color_range =
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001453 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001454 }
1455
Clint Taylor697c4072014-09-02 17:03:36 -07001456 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1457 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001458 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001459 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001460 }
1461
Shashank Sharma60436fd2017-07-21 20:55:04 +05301462 if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1463 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1464 &clock_12bpc, &clock_8bpc)) {
1465 DRM_ERROR("Can't support YCBCR420 output\n");
1466 return false;
1467 }
1468 }
1469
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001470 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001471 pipe_config->has_pch_encoder = true;
1472
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001473 if (pipe_config->has_hdmi_sink) {
1474 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1475 pipe_config->has_audio = intel_hdmi->has_audio;
1476 else
1477 pipe_config->has_audio =
1478 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1479 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001480
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001481 /*
1482 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1483 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001484 * outputs. We also need to check that the higher clock still fits
1485 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001486 */
Ville Syrjäläbe33be52017-10-26 18:14:04 +03001487 if (hdmi_12bpc_possible(pipe_config) &&
1488 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001489 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1490 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001491
1492 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001493 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001494 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001495 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1496 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001497
1498 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001499 }
1500
1501 if (!pipe_config->bw_constrained) {
Dhinakaran Pandiyanb64b7a62017-04-04 11:16:05 -07001502 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001503 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001504 }
1505
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001506 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001507 false, force_dvi) != MODE_OK) {
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001508 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001509 return false;
1510 }
1511
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001512 /* Set user selected PAR to incoming mode's member */
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001513 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001514
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001515 pipe_config->lane_count = 4;
1516
Rodrigo Vivi9672a692017-11-15 10:42:05 -08001517 if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 ||
1518 IS_GEMINILAKE(dev_priv))) {
Shashank Sharma15953632017-03-13 16:54:03 +05301519 if (scdc->scrambling.low_rates)
1520 pipe_config->hdmi_scrambling = true;
1521
1522 if (pipe_config->port_clock > 340000) {
1523 pipe_config->hdmi_scrambling = true;
1524 pipe_config->hdmi_high_tmds_clock_ratio = true;
1525 }
1526 }
1527
Eric Anholt7d573822009-01-02 13:33:00 -08001528 return true;
1529}
1530
Chris Wilson953ece6972014-09-02 20:04:01 +01001531static void
1532intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001533{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001534 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001535
Chris Wilsonea5b2132010-08-04 13:50:23 +01001536 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001537 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001538 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001539
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001540 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1541 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1542
Chris Wilson953ece6972014-09-02 20:04:01 +01001543 kfree(to_intel_connector(connector)->detect_edid);
1544 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001545}
1546
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001547static void
Ville Syrjäläd6199252016-05-04 14:45:22 +03001548intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001549{
1550 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1551 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001552 enum port port = hdmi_to_dig_port(hdmi)->base.port;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001553 struct i2c_adapter *adapter =
1554 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1555 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1556
Ville Syrjäläd6199252016-05-04 14:45:22 +03001557 /*
1558 * Type 1 DVI adaptors are not required to implement any
1559 * registers, so we can't always detect their presence.
1560 * Ideally we should be able to check the state of the
1561 * CONFIG1 pin, but no such luck on our hardware.
1562 *
1563 * The only method left to us is to check the VBT to see
1564 * if the port is a dual mode capable DP port. But let's
1565 * only do that when we sucesfully read the EDID, to avoid
1566 * confusing log messages about DP dual mode adaptors when
1567 * there's nothing connected to the port.
1568 */
1569 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
Abdiel Janulgue30190622017-12-15 12:20:55 +02001570 /* An overridden EDID imply that we want this port for testing.
1571 * Make sure not to set limits for that port.
1572 */
1573 if (has_edid && !connector->override_edid &&
Ville Syrjäläd6199252016-05-04 14:45:22 +03001574 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1575 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1576 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1577 } else {
1578 type = DRM_DP_DUAL_MODE_NONE;
1579 }
1580 }
1581
1582 if (type == DRM_DP_DUAL_MODE_NONE)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001583 return;
1584
1585 hdmi->dp_dual_mode.type = type;
1586 hdmi->dp_dual_mode.max_tmds_clock =
1587 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1588
1589 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1590 drm_dp_get_dual_mode_type_name(type),
1591 hdmi->dp_dual_mode.max_tmds_clock);
1592}
1593
Chris Wilson953ece6972014-09-02 20:04:01 +01001594static bool
David Weinehall23f889b2016-08-17 15:47:48 +03001595intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001596{
Chris Wilson953ece6972014-09-02 20:04:01 +01001597 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1598 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
David Weinehall23f889b2016-08-17 15:47:48 +03001599 struct edid *edid;
Chris Wilson953ece6972014-09-02 20:04:01 +01001600 bool connected = false;
Stefan Brünscfb926e2017-12-31 23:34:54 +01001601 struct i2c_adapter *i2c;
Eric Anholt7d573822009-01-02 13:33:00 -08001602
David Weinehall23f889b2016-08-17 15:47:48 +03001603 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001604
Stefan Brünscfb926e2017-12-31 23:34:54 +01001605 i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
1606
1607 edid = drm_get_edid(connector, i2c);
1608
1609 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
1610 DRM_DEBUG_KMS("HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n");
1611 intel_gmbus_force_bit(i2c, true);
1612 edid = drm_get_edid(connector, i2c);
1613 intel_gmbus_force_bit(i2c, false);
1614 }
Imre Deak671dedd2014-03-05 16:20:53 +02001615
David Weinehall23f889b2016-08-17 15:47:48 +03001616 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001617
David Weinehall23f889b2016-08-17 15:47:48 +03001618 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001619
Chris Wilson953ece6972014-09-02 20:04:01 +01001620 to_intel_connector(connector)->detect_edid = edid;
1621 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1622 intel_hdmi->rgb_quant_range_selectable =
1623 drm_rgb_quant_range_selectable(edid);
1624
1625 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001626 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
Chris Wilson953ece6972014-09-02 20:04:01 +01001627
1628 connected = true;
1629 }
1630
1631 return connected;
1632}
1633
Daniel Vetter8166fce2015-10-08 21:50:57 +02001634static enum drm_connector_status
1635intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001636{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001637 enum drm_connector_status status;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001638 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilson953ece6972014-09-02 20:04:01 +01001639
Daniel Vetter8166fce2015-10-08 21:50:57 +02001640 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1641 connector->base.id, connector->name);
1642
Imre Deak29bb94b2015-11-19 20:55:01 +02001643 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1644
Daniel Vetter8166fce2015-10-08 21:50:57 +02001645 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001646
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001647 if (intel_hdmi_set_edid(connector))
Chris Wilson953ece6972014-09-02 20:04:01 +01001648 status = connector_status_connected;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001649 else
Chris Wilson953ece6972014-09-02 20:04:01 +01001650 status = connector_status_disconnected;
1651
Imre Deak29bb94b2015-11-19 20:55:01 +02001652 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1653
Chris Wilson953ece6972014-09-02 20:04:01 +01001654 return status;
1655}
1656
1657static void
1658intel_hdmi_force(struct drm_connector *connector)
1659{
Chris Wilson953ece6972014-09-02 20:04:01 +01001660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1661 connector->base.id, connector->name);
1662
1663 intel_hdmi_unset_edid(connector);
1664
1665 if (connector->status != connector_status_connected)
1666 return;
1667
David Weinehall23f889b2016-08-17 15:47:48 +03001668 intel_hdmi_set_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001669}
1670
1671static int intel_hdmi_get_modes(struct drm_connector *connector)
1672{
1673 struct edid *edid;
1674
1675 edid = to_intel_connector(connector)->detect_edid;
1676 if (edid == NULL)
1677 return 0;
1678
1679 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001680}
1681
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001682static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001683 const struct intel_crtc_state *pipe_config,
1684 const struct drm_connector_state *conn_state)
Jesse Barnes13732ba2014-04-05 11:51:35 -07001685{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001686 struct intel_digital_port *intel_dig_port =
1687 enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001688
Maarten Lankhorstac240282016-11-23 15:57:00 +01001689 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001690
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001691 intel_dig_port->set_infoframes(&encoder->base,
1692 pipe_config->has_infoframe,
1693 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001694}
1695
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001696static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001697 const struct intel_crtc_state *pipe_config,
1698 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001699{
1700 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001701 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001702
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001703 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jani Nikulab76cf762013-07-30 12:20:31 +03001704
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03001705 /* HDMI 1.0V-2dB */
1706 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1707 0x2b247878);
1708
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001709 dport->set_infoframes(&encoder->base,
1710 pipe_config->has_infoframe,
1711 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001712
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001713 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001714
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716}
1717
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001718static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001719 const struct intel_crtc_state *pipe_config,
1720 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001721{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001722 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001723
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001724 vlv_phy_pre_pll_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001725}
1726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001727static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001728 const struct intel_crtc_state *pipe_config,
1729 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03001730{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001731 intel_hdmi_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03001732
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001733 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001734}
1735
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001736static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001737 const struct intel_crtc_state *old_crtc_state,
1738 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001739{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001740 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001741}
1742
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001743static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001744 const struct intel_crtc_state *old_crtc_state,
1745 const struct drm_connector_state *old_conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001746{
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001748 vlv_phy_reset_lanes(encoder, old_crtc_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749}
1750
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001751static void chv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001752 const struct intel_crtc_state *old_crtc_state,
1753 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03001754{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001755 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001756 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001757
Ville Syrjäläa5805162015-05-26 20:42:30 +03001758 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001759
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001760 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001761 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001762
Ville Syrjäläa5805162015-05-26 20:42:30 +03001763 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001764}
1765
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001766static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001767 const struct intel_crtc_state *pipe_config,
1768 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001769{
1770 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1771 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001772 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001773
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001774 chv_phy_pre_encoder_enable(encoder, pipe_config);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001775
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001776 /* FIXME: Program the support xxx V-dB */
1777 /* Use 800mV-0dB */
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03001778 chv_set_phy_signal_level(encoder, 128, 102, false);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001779
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001780 dport->set_infoframes(&encoder->base,
1781 pipe_config->has_infoframe,
1782 pipe_config, conn_state);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001783
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001784 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001785
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001786 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001787
1788 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001789 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001790}
1791
Eric Anholt7d573822009-01-02 13:33:00 -08001792static void intel_hdmi_destroy(struct drm_connector *connector)
1793{
Chris Wilson10e972d2014-09-04 21:43:45 +01001794 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001795 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001796 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001797}
1798
Eric Anholt7d573822009-01-02 13:33:00 -08001799static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -08001800 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001801 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001802 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001803 .atomic_get_property = intel_digital_connector_atomic_get_property,
1804 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001805 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001806 .early_unregister = intel_connector_unregister,
Eric Anholt7d573822009-01-02 13:33:00 -08001807 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001808 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001809 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001810};
1811
1812static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1813 .get_modes = intel_hdmi_get_modes,
1814 .mode_valid = intel_hdmi_mode_valid,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001815 .atomic_check = intel_digital_connector_atomic_check,
Eric Anholt7d573822009-01-02 13:33:00 -08001816};
1817
Eric Anholt7d573822009-01-02 13:33:00 -08001818static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001819 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001820};
1821
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001822static void
1823intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1824{
Chris Wilson3f43c482011-05-12 22:17:24 +01001825 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001826 intel_attach_broadcast_rgb_property(connector);
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301827 intel_attach_aspect_ratio_property(connector);
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001828 connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001829}
1830
Shashank Sharma15953632017-03-13 16:54:03 +05301831/*
1832 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
1833 * @encoder: intel_encoder
1834 * @connector: drm_connector
1835 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
1836 * or reset the high tmds clock ratio for scrambling
1837 * @scrambling: bool to Indicate if the function needs to set or reset
1838 * sink scrambling
1839 *
1840 * This function handles scrambling on HDMI 2.0 capable sinks.
1841 * If required clock rate is > 340 Mhz && scrambling is supported by sink
1842 * it enables scrambling. This should be called before enabling the HDMI
1843 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
1844 * detect a scrambled clock within 100 ms.
1845 */
1846void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
1847 struct drm_connector *connector,
1848 bool high_tmds_clock_ratio,
1849 bool scrambling)
1850{
1851 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1852 struct drm_i915_private *dev_priv = connector->dev->dev_private;
1853 struct drm_scrambling *sink_scrambling =
1854 &connector->display_info.hdmi.scdc.scrambling;
1855 struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
1856 intel_hdmi->ddc_bus);
1857 bool ret;
1858
1859 if (!sink_scrambling->supported)
1860 return;
1861
1862 DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
1863 encoder->base.name, connector->name);
1864
1865 /* Set TMDS bit clock ratio to 1/40 or 1/10 */
1866 ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
1867 if (!ret) {
1868 DRM_ERROR("Set TMDS ratio failed\n");
1869 return;
1870 }
1871
1872 /* Enable/disable sink scrambling */
1873 ret = drm_scdc_set_scrambling(adptr, scrambling);
1874 if (!ret) {
1875 DRM_ERROR("Set sink scrambling failed\n");
1876 return;
1877 }
1878
1879 DRM_DEBUG_KMS("sink scrambling handled\n");
1880}
1881
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07001882static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1883{
1884 u8 ddc_pin;
1885
1886 switch (port) {
1887 case PORT_B:
1888 ddc_pin = GMBUS_PIN_DPB;
1889 break;
1890 case PORT_C:
1891 ddc_pin = GMBUS_PIN_DPC;
1892 break;
1893 case PORT_D:
1894 ddc_pin = GMBUS_PIN_DPD_CHV;
1895 break;
1896 default:
1897 MISSING_CASE(port);
1898 ddc_pin = GMBUS_PIN_DPB;
1899 break;
1900 }
1901 return ddc_pin;
1902}
1903
1904static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1905{
1906 u8 ddc_pin;
1907
1908 switch (port) {
1909 case PORT_B:
1910 ddc_pin = GMBUS_PIN_1_BXT;
1911 break;
1912 case PORT_C:
1913 ddc_pin = GMBUS_PIN_2_BXT;
1914 break;
1915 default:
1916 MISSING_CASE(port);
1917 ddc_pin = GMBUS_PIN_1_BXT;
1918 break;
1919 }
1920 return ddc_pin;
1921}
1922
1923static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1924 enum port port)
1925{
1926 u8 ddc_pin;
1927
1928 switch (port) {
1929 case PORT_B:
1930 ddc_pin = GMBUS_PIN_1_BXT;
1931 break;
1932 case PORT_C:
1933 ddc_pin = GMBUS_PIN_2_BXT;
1934 break;
1935 case PORT_D:
1936 ddc_pin = GMBUS_PIN_4_CNP;
1937 break;
1938 default:
1939 MISSING_CASE(port);
1940 ddc_pin = GMBUS_PIN_1_BXT;
1941 break;
1942 }
1943 return ddc_pin;
1944}
1945
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02001946static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1947{
1948 u8 ddc_pin;
1949
1950 switch (port) {
1951 case PORT_A:
1952 ddc_pin = GMBUS_PIN_1_BXT;
1953 break;
1954 case PORT_B:
1955 ddc_pin = GMBUS_PIN_2_BXT;
1956 break;
1957 case PORT_C:
1958 ddc_pin = GMBUS_PIN_9_TC1_ICP;
1959 break;
1960 case PORT_D:
1961 ddc_pin = GMBUS_PIN_10_TC2_ICP;
1962 break;
1963 case PORT_E:
1964 ddc_pin = GMBUS_PIN_11_TC3_ICP;
1965 break;
1966 case PORT_F:
1967 ddc_pin = GMBUS_PIN_12_TC4_ICP;
1968 break;
1969 default:
1970 MISSING_CASE(port);
1971 ddc_pin = GMBUS_PIN_2_BXT;
1972 break;
1973 }
1974 return ddc_pin;
1975}
1976
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07001977static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1978 enum port port)
1979{
1980 u8 ddc_pin;
1981
1982 switch (port) {
1983 case PORT_B:
1984 ddc_pin = GMBUS_PIN_DPB;
1985 break;
1986 case PORT_C:
1987 ddc_pin = GMBUS_PIN_DPC;
1988 break;
1989 case PORT_D:
1990 ddc_pin = GMBUS_PIN_DPD;
1991 break;
1992 default:
1993 MISSING_CASE(port);
1994 ddc_pin = GMBUS_PIN_DPB;
1995 break;
1996 }
1997 return ddc_pin;
1998}
1999
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002000static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
2001 enum port port)
2002{
2003 const struct ddi_vbt_port_info *info =
2004 &dev_priv->vbt.ddi_port_info[port];
2005 u8 ddc_pin;
2006
2007 if (info->alternate_ddc_pin) {
2008 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
2009 info->alternate_ddc_pin, port_name(port));
2010 return info->alternate_ddc_pin;
2011 }
2012
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002013 if (IS_CHERRYVIEW(dev_priv))
2014 ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
2015 else if (IS_GEN9_LP(dev_priv))
2016 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
2017 else if (HAS_PCH_CNP(dev_priv))
2018 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02002019 else if (IS_ICELAKE(dev_priv))
2020 ddc_pin = icl_port_to_ddc_pin(dev_priv, port);
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002021 else
2022 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002023
2024 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
2025 ddc_pin, port_name(port));
2026
2027 return ddc_pin;
2028}
2029
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002030void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
2031{
2032 struct drm_i915_private *dev_priv =
2033 to_i915(intel_dig_port->base.base.dev);
2034
2035 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2036 intel_dig_port->write_infoframe = vlv_write_infoframe;
2037 intel_dig_port->set_infoframes = vlv_set_infoframes;
2038 intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
2039 } else if (IS_G4X(dev_priv)) {
2040 intel_dig_port->write_infoframe = g4x_write_infoframe;
2041 intel_dig_port->set_infoframes = g4x_set_infoframes;
2042 intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
2043 } else if (HAS_DDI(dev_priv)) {
2044 intel_dig_port->write_infoframe = hsw_write_infoframe;
2045 intel_dig_port->set_infoframes = hsw_set_infoframes;
2046 intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
2047 } else if (HAS_PCH_IBX(dev_priv)) {
2048 intel_dig_port->write_infoframe = ibx_write_infoframe;
2049 intel_dig_port->set_infoframes = ibx_set_infoframes;
2050 intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
2051 } else {
2052 intel_dig_port->write_infoframe = cpt_write_infoframe;
2053 intel_dig_port->set_infoframes = cpt_set_infoframes;
2054 intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
2055 }
2056}
2057
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002058void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2059 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08002060{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002061 struct drm_connector *connector = &intel_connector->base;
2062 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2063 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2064 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002065 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002066 enum port port = intel_encoder->port;
Eric Anholt7d573822009-01-02 13:33:00 -08002067
Ville Syrjälä22f350422016-06-03 12:17:43 +03002068 DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
2069 port_name(port));
2070
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002071 if (WARN(intel_dig_port->max_lanes < 4,
2072 "Not enough lanes (%d) for HDMI on port %c\n",
2073 intel_dig_port->max_lanes, port_name(port)))
2074 return;
2075
Eric Anholt7d573822009-01-02 13:33:00 -08002076 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04002077 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08002078 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2079
Peter Rossc3febcc2012-01-28 14:49:26 +01002080 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002081 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01002082 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002083
Rodrigo Vivi9672a692017-11-15 10:42:05 -08002084 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Shashank Sharmaeadc2e52017-07-21 20:55:09 +05302085 connector->ycbcr_420_allowed = true;
2086
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002087 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
2088
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002089 if (WARN_ON(port == PORT_A))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002090 return;
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002091 intel_encoder->hpd_pin = intel_hpd_pin(port);
Eric Anholt7d573822009-01-02 13:33:00 -08002092
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002093 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002094 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2095 else
2096 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002097
2098 intel_hdmi_add_properties(intel_hdmi, connector);
2099
2100 intel_connector_attach_encoder(intel_connector, intel_encoder);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05302101 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002102
2103 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2104 * 0xd. Failure to do so will result in spurious interrupts being
2105 * generated on the port when a cable is not attached.
2106 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002107 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002108 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2109 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2110 }
2111}
2112
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002113void intel_hdmi_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002114 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002115{
2116 struct intel_digital_port *intel_dig_port;
2117 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002118 struct intel_connector *intel_connector;
2119
Daniel Vetterb14c5672013-09-19 12:18:32 +02002120 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002121 if (!intel_dig_port)
2122 return;
2123
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002124 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002125 if (!intel_connector) {
2126 kfree(intel_dig_port);
2127 return;
2128 }
2129
2130 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002131
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002132 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2133 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
2134 "HDMI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002135
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002136 intel_encoder->compute_config = intel_hdmi_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002137 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03002138 intel_encoder->disable = pch_disable_hdmi;
2139 intel_encoder->post_disable = pch_post_disable_hdmi;
2140 } else {
2141 intel_encoder->disable = g4x_disable_hdmi;
2142 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002143 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002144 intel_encoder->get_config = intel_hdmi_get_config;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002145 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03002146 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002147 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2148 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002149 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002150 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002151 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002152 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2153 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002154 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002155 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002156 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002157 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002158 if (HAS_PCH_CPT(dev_priv))
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002159 intel_encoder->enable = cpt_enable_hdmi;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002160 else if (HAS_PCH_IBX(dev_priv))
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002161 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002162 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002163 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002164 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002165
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002166 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002167 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002168 intel_encoder->port = port;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002169 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03002170 if (port == PORT_D)
2171 intel_encoder->crtc_mask = 1 << 2;
2172 else
2173 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2174 } else {
2175 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2176 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002177 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002178 /*
2179 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2180 * to work on real hardware. And since g4x can send infoframes to
2181 * only one port anyway, nothing is lost by allowing it.
2182 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002183 if (IS_G4X(dev_priv))
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002184 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002185
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002186 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002187 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002188 intel_dig_port->max_lanes = 4;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002189
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002190 intel_infoframe_init(intel_dig_port);
2191
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002192 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002193}