blob: 2a8268e6be15d0b8682b8ad47bb4bb4ac071b243 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -060048#include <linux/ptp_clock_kernel.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070049
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000055#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
57#include "en_port.h"
58
59#define DRV_NAME "mlx4_en"
Amir Vadai169a1d82014-02-19 17:47:31 +020060#define DRV_VERSION "2.2-1"
61#define DRV_RELDATE "Feb 2014"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070062
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070063#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
64
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070065/*
66 * Device constants
67 */
68
69
70#define MLX4_EN_PAGE_SHIFT 12
71#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000072#define DEF_RX_RINGS 16
73#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000074#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070075#define TXBB_SIZE 64
76#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070077#define STAMP_STRIDE 64
78#define STAMP_DWORDS (STAMP_STRIDE / 4)
79#define STAMP_SHIFT 31
80#define STAMP_VAL 0x7fffffff
81#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000082#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000083#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070084
Amir Vadai1eb8c692012-07-18 22:33:52 +000085#define MLX4_EN_FILTER_HASH_SHIFT 4
86#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
87
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070088/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
89#define MAX_DESC_SIZE 512
90#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
91
92/*
93 * OS related constants and tunables
94 */
95
Amir Vadai0fef9d02014-07-22 15:44:10 +030096#define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
97
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070098#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
99
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +0000100/* Use the maximum between 16384 and a single page */
101#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -0700102
103#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700104
Eric Dumazete6309cf2013-06-03 07:54:55 +0000105/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700106 * and 4K allocations) */
107enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000108 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
109 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700110 FRAG_SZ2 = 4096,
111 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
112};
113#define MLX4_EN_MAX_RX_FRAGS 4
114
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800115/* Maximum ring sizes */
116#define MLX4_EN_MAX_TX_SIZE 8192
117#define MLX4_EN_MAX_RX_SIZE 8192
118
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000119/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700120#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
121#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
122
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000123#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaiea1c1af2014-07-22 15:44:12 +0300124#define MLX4_EN_MIN_TX_RING_P_UP 1
Amir Vadaibc6a4742012-05-17 00:58:10 +0000125#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000126#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000127#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700128#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000129#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
130 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700131
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300132#define MLX4_EN_DEFAULT_TX_WORK 256
133
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000134/* Target number of packets to coalesce with interrupt moderation */
135#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700136#define MLX4_EN_RX_COAL_TIME 0x10
137
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000138#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000139#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700140
141#define MLX4_EN_RX_RATE_LOW 400000
142#define MLX4_EN_RX_COAL_TIME_LOW 0
143#define MLX4_EN_RX_RATE_HIGH 450000
144#define MLX4_EN_RX_COAL_TIME_HIGH 128
145#define MLX4_EN_RX_SIZE_THRESH 1024
146#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
147#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000148#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700149
150#define MLX4_EN_AUTO_CONF 0xffff
151
152#define MLX4_EN_DEF_RX_PAUSE 1
153#define MLX4_EN_DEF_TX_PAUSE 1
154
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200155/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700156 instead of interrupts (in per-core Tx rings) - should be power of 2 */
157#define MLX4_EN_TX_POLL_MODER 16
158#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
159
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700160#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
161#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000162#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700163
164#define MLX4_EN_MIN_MTU 46
165#define ETH_BCAST 0xffffffffffffULL
166
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000167#define MLX4_EN_LOOPBACK_RETRIES 5
168#define MLX4_EN_LOOPBACK_TIMEOUT 100
169
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700170#ifdef MLX4_EN_PERF_STAT
171/* Number of samples to 'average' */
172#define AVG_SIZE 128
173#define AVG_FACTOR 1024
174#define NUM_PERF_STATS NUM_PERF_COUNTERS
175
176#define INC_PERF_COUNTER(cnt) (++(cnt))
177#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
178#define AVG_PERF_COUNTER(cnt, sample) \
179 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
180#define GET_PERF_COUNTER(cnt) (cnt)
181#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
182
183#else
184
185#define NUM_PERF_STATS 0
186#define INC_PERF_COUNTER(cnt) do {} while (0)
187#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
188#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
189#define GET_PERF_COUNTER(cnt) (0)
190#define GET_AVG_PERF_COUNTER(cnt) (0)
191#endif /* MLX4_EN_PERF_STAT */
192
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200193/* Constants for TX flow */
194enum {
195 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
196 MAX_BF = 256,
197 MIN_PKT_LEN = 17,
198};
199
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700200/*
201 * Configurables
202 */
203
204enum cq_type {
205 RX = 0,
206 TX = 1,
207};
208
209
210/*
211 * Useful macros
212 */
213#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
214#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700215
216
217struct mlx4_en_tx_info {
218 struct sk_buff *skb;
Eric Dumazet3d036412014-10-05 12:35:13 +0300219 dma_addr_t map0_dma;
220 u32 map0_byte_count;
Eric Dumazet98b16342014-10-05 12:35:10 +0300221 u32 nr_txbb;
222 u32 nr_bytes;
223 u8 linear;
224 u8 data_offset;
225 u8 inl;
226 u8 ts_requested;
Eric Dumazet3d036412014-10-05 12:35:13 +0300227 u8 nr_maps;
Eric Dumazet98b16342014-10-05 12:35:10 +0300228} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700229
230
231#define MLX4_EN_BIT_DESC_OWN 0x80000000
232#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
233#define MLX4_EN_MEMTYPE_PAD 0x100
234#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
235
236
237struct mlx4_en_tx_desc {
238 struct mlx4_wqe_ctrl_seg ctrl;
239 union {
240 struct mlx4_wqe_data_seg data; /* at least one data segment */
241 struct mlx4_wqe_lso_seg lso;
242 struct mlx4_wqe_inline_seg inl;
243 };
244};
245
246#define MLX4_EN_USE_SRQ 0x01000000
247
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000248#define MLX4_EN_CX3_LOW_ID 0x1000
249#define MLX4_EN_CX3_HIGH_ID 0x1005
250
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700251struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700252 struct page *page;
253 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200254 u32 page_offset;
255 u32 page_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700256};
257
258struct mlx4_en_tx_ring {
Eric Dumazet98b16342014-10-05 12:35:10 +0300259 /* cache line used and dirtied in tx completion
260 * (mlx4_en_free_tx_buf())
261 */
262 u32 last_nr_txbb;
263 u32 cons;
264 unsigned long wake_queue;
265
266 /* cache line used and dirtied in mlx4_en_xmit() */
267 u32 prod ____cacheline_aligned_in_smp;
268 unsigned long bytes;
269 unsigned long packets;
270 unsigned long tx_csum;
271 unsigned long tso_packets;
272 unsigned long xmit_more;
273 struct mlx4_bf bf;
274 unsigned long queue_stopped;
275
276 /* Following part should be mostly read */
277 cpumask_t affinity_mask;
278 struct mlx4_qp qp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700279 struct mlx4_hwq_resources wqres;
Eric Dumazet98b16342014-10-05 12:35:10 +0300280 u32 size; /* number of TXBBs */
281 u32 size_mask;
282 u16 stride;
283 u16 cqn; /* index of port CQ associated with this ring */
284 u32 buf_size;
Eric Dumazet6a4e8122014-10-05 12:35:11 +0300285 __be32 doorbell_qpn;
286 __be32 mr_key;
Eric Dumazet98b16342014-10-05 12:35:10 +0300287 void *buf;
288 struct mlx4_en_tx_info *tx_info;
289 u8 *bounce_buf;
290 struct mlx4_qp_context context;
291 int qpn;
292 enum mlx4_qp_state qp_state;
293 u8 queue_index;
294 bool bf_enabled;
295 bool bf_alloced;
296 struct netdev_queue *tx_queue;
297 int hwtstamp_tx_type;
Eric Dumazet98b16342014-10-05 12:35:10 +0300298} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700299
300struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700301 /* actual number of entries depends on rx ring stride */
302 struct mlx4_wqe_data_seg data[0];
303};
304
305struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700306 struct mlx4_hwq_resources wqres;
307 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700308 u32 size ; /* number of Rx descs*/
309 u32 actual_size;
310 u32 size_mask;
311 u16 stride;
312 u16 log_stride;
313 u16 cqn; /* index of port CQ associated with this ring */
314 u32 prod;
315 u32 cons;
316 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500317 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700318 void *buf;
319 void *rx_info;
320 unsigned long bytes;
321 unsigned long packets;
Cong Wange0d10952013-08-01 11:10:25 +0800322#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai85018412013-06-18 16:18:28 +0300323 unsigned long yields;
324 unsigned long misses;
325 unsigned long cleaned;
326#endif
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000327 unsigned long csum_ok;
328 unsigned long csum_none;
Shani Michaelif8c64552014-11-09 13:51:53 +0200329 unsigned long csum_complete;
Amir Vadaiec693d42013-04-23 06:06:49 +0000330 int hwtstamp_rx_filter;
Yuval Atias9e311e72014-06-09 10:24:39 +0300331 cpumask_var_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700332};
333
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700334struct mlx4_en_cq {
335 struct mlx4_cq mcq;
336 struct mlx4_hwq_resources wqres;
337 int ring;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700338 struct net_device *dev;
339 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700340 int size;
341 int buf_size;
342 unsigned vector;
343 enum cq_type is_tx;
344 u16 moder_time;
345 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700346 struct mlx4_cqe *buf;
347#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300348
Cong Wange0d10952013-08-01 11:10:25 +0800349#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300350 unsigned int state;
351#define MLX4_EN_CQ_STATE_IDLE 0
352#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
353#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
354#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
355#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
356#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
357#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
358#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
359 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
Cong Wange0d10952013-08-01 11:10:25 +0800360#endif /* CONFIG_NET_RX_BUSY_POLL */
Amir Vadai35f6f452014-06-29 11:54:55 +0300361 struct irq_desc *irq_desc;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700362};
363
364struct mlx4_en_port_profile {
365 u32 flags;
366 u32 tx_ring_num;
367 u32 rx_ring_num;
368 u32 tx_ring_size;
369 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000370 u8 rx_pause;
371 u8 rx_ppp;
372 u8 tx_pause;
373 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000374 int rss_rings;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200375 int inline_thold;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700376};
377
378struct mlx4_en_profile {
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000379 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700380 u8 rss_mask;
381 u32 active_ports;
382 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700383 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000384 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700385 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
386};
387
388struct mlx4_en_dev {
389 struct mlx4_dev *dev;
390 struct pci_dev *pdev;
391 struct mutex state_lock;
392 struct net_device *pndev[MLX4_MAX_PORTS + 1];
Moni Shoua5da03542015-02-03 16:48:34 +0200393 struct net_device *upper[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700394 u32 port_cnt;
395 bool device_up;
396 struct mlx4_en_profile profile;
397 u32 LSO_support;
398 struct workqueue_struct *workqueue;
399 struct device *dma_device;
400 void __iomem *uar_map;
401 struct mlx4_uar priv_uar;
402 struct mlx4_mr mr;
403 u32 priv_pdn;
404 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000405 u8 mac_removed[MLX4_MAX_PORTS + 1];
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600406 rwlock_t clock_lock;
407 u32 nominal_c_mult;
Amir Vadaiec693d42013-04-23 06:06:49 +0000408 struct cyclecounter cycles;
409 struct timecounter clock;
410 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000411 unsigned long overflow_period;
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600412 struct ptp_clock *ptp_clock;
413 struct ptp_clock_info ptp_clock_info;
Moni Shoua5da03542015-02-03 16:48:34 +0200414 struct notifier_block nb;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700415};
416
417
418struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700419 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700420 struct mlx4_qp qps[MAX_RX_RINGS];
421 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700422 struct mlx4_qp indir_qp;
423 enum mlx4_qp_state indir_state;
424};
425
Saeed Mahameed2c762672014-10-27 11:37:40 +0200426enum mlx4_en_port_flag {
427 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
428 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
429};
430
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000431struct mlx4_en_port_state {
432 int link_state;
433 int link_speed;
Saeed Mahameed2c762672014-10-27 11:37:40 +0200434 int transceiver;
435 u32 flags;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000436};
437
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700438struct mlx4_en_pkt_stats {
439 unsigned long broadcast;
440 unsigned long rx_prio[8];
441 unsigned long tx_prio[8];
442#define NUM_PKT_STATS 17
443};
444
445struct mlx4_en_port_stats {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700446 unsigned long tso_packets;
Eric Dumazet9fab4262014-10-02 08:24:21 -0700447 unsigned long xmit_more;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700448 unsigned long queue_stopped;
449 unsigned long wake_queue;
450 unsigned long tx_timeout;
451 unsigned long rx_alloc_failed;
452 unsigned long rx_chksum_good;
453 unsigned long rx_chksum_none;
Shani Michaelif8c64552014-11-09 13:51:53 +0200454 unsigned long rx_chksum_complete;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700455 unsigned long tx_chksum_offload;
Eric Dumazet9fab4262014-10-02 08:24:21 -0700456#define NUM_PORT_STATS 9
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700457};
458
459struct mlx4_en_perf_stats {
460 u32 tx_poll;
461 u64 tx_pktsz_avg;
462 u32 inflight_avg;
463 u16 tx_coal_avg;
464 u16 rx_coal_avg;
465 u32 napi_quota;
466#define NUM_PERF_COUNTERS 6
467};
468
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000469enum mlx4_en_mclist_act {
470 MCLIST_NONE,
471 MCLIST_REM,
472 MCLIST_ADD,
473};
474
475struct mlx4_en_mc_list {
476 struct list_head list;
477 enum mlx4_en_mclist_act action;
478 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000479 u64 reg_id;
Or Gerlitz837052d2013-12-23 16:09:44 +0200480 u64 tunnel_reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000481};
482
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700483struct mlx4_en_frag_info {
484 u16 frag_size;
485 u16 frag_prefix_size;
486 u16 frag_stride;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700487};
488
Amir Vadai564c2742012-04-04 21:33:26 +0000489#ifdef CONFIG_MLX4_EN_DCB
490/* Minimal TC BW - setting to 0 will block traffic */
491#define MLX4_EN_BW_MIN 1
492#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
493
494#define MLX4_EN_TC_ETS 7
495
496#endif
497
Hadar Hen Zion82067282012-07-05 04:03:49 +0000498struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000499 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000500 struct ethtool_rx_flow_spec flow_spec;
501 u64 id;
502};
503
Yan Burman79aeacc2013-02-07 02:25:19 +0000504enum {
505 MLX4_EN_FLAG_PROMISC = (1 << 0),
506 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
507 /* whether we need to enable hardware loopback by putting dmac
508 * in Tx WQE
509 */
510 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
511 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000512 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
Shani Michaelif8c64552014-11-09 13:51:53 +0200513 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
514 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
Yan Burman79aeacc2013-02-07 02:25:19 +0000515};
516
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000517#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
518#define MLX4_EN_MAC_HASH_IDX 5
519
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700520struct mlx4_en_priv {
521 struct mlx4_en_dev *mdev;
522 struct mlx4_en_port_profile *prof;
523 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000524 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700525 struct net_device_stats stats;
526 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000527 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700528 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000529 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000530 /* To allow rules removal while port is going down */
531 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700532
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000533 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700534 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000535 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700536 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000537 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700538 u16 rx_usecs;
539 u16 rx_frames;
540 u16 tx_usecs;
541 u16 tx_frames;
542 u32 pkt_rate_low;
543 u16 rx_usecs_low;
544 u32 pkt_rate_high;
545 u16 rx_usecs_high;
546 u16 sample_interval;
547 u16 adaptive_rx_coal;
548 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000549 u32 loopback_ok;
550 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700551
552 struct mlx4_hwq_resources res;
553 int link_state;
554 int last_link_state;
555 bool port_up;
556 int port;
557 int registered;
558 int allocated;
559 int stride;
Noa Osherovich2695bab2014-07-08 11:25:24 +0300560 unsigned char current_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700561 int mac_index;
562 unsigned max_mtu;
563 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000564 int cqe_factor;
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300565 int cqe_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700566
567 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000568 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700569 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000570 u8 num_tx_rings_p_up;
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300571 u32 tx_work_limit;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700572 u32 tx_ring_num;
573 u32 rx_ring_num;
574 u32 rx_skb_size;
575 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
576 u16 num_frags;
577 u16 log_rx_info;
578
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200579 struct mlx4_en_tx_ring **tx_ring;
580 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
581 struct mlx4_en_cq **tx_cq;
582 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000583 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000584 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700585 struct work_struct watchdog_task;
586 struct work_struct linkstate_task;
587 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000588 struct delayed_work service_task;
Or Gerlitza66132f2014-04-01 11:27:13 +0300589#ifdef CONFIG_MLX4_EN_VXLAN
Or Gerlitz1b136de2014-03-27 14:02:04 +0200590 struct work_struct vxlan_add_task;
591 struct work_struct vxlan_del_task;
Or Gerlitza66132f2014-04-01 11:27:13 +0300592#endif
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700593 struct mlx4_en_perf_stats pstats;
594 struct mlx4_en_pkt_stats pkstats;
595 struct mlx4_en_port_stats port_stats;
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000596 u64 stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000597 struct list_head mc_list;
598 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000599 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700600 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300601 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000602 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000603 struct device *ddev;
Yevgeny Petrilin044ca2a2012-06-25 00:24:13 +0000604 int base_tx_qpn;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000605 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000606 struct hwtstamp_config hwtstamp_config;
Amir Vadai564c2742012-04-04 21:33:26 +0000607
608#ifdef CONFIG_MLX4_EN_DCB
609 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000610 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Amir Vadai564c2742012-04-04 21:33:26 +0000611#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000612#ifdef CONFIG_RFS_ACCEL
613 spinlock_t filters_lock;
614 int last_filter_id;
615 struct list_head filters;
616 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
617#endif
Or Gerlitz837052d2013-12-23 16:09:44 +0200618 u64 tunnel_reg_id;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200619 __be16 vxlan_port;
Amir Vadai0fef9d02014-07-22 15:44:10 +0300620
621 u32 pflags;
Eric Dumazetbd635c32014-11-22 17:24:19 -0800622 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
Eyal Perry947cbb02014-12-02 18:12:11 +0200623 u8 rss_hash_fn;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000624};
625
626enum mlx4_en_wol {
627 MLX4_EN_WOL_MAGIC = (1ULL << 61),
628 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700629};
630
Yan Burman16a10ff2013-02-07 02:25:22 +0000631struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000632 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000633 unsigned char mac[ETH_ALEN + 2];
634 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000635 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000636};
637
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300638static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
639{
640 return buf + idx * cqe_sz;
641}
642
Cong Wange0d10952013-08-01 11:10:25 +0800643#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300644static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
645{
646 spin_lock_init(&cq->poll_lock);
647 cq->state = MLX4_EN_CQ_STATE_IDLE;
648}
649
650/* called from the device poll rutine to get ownership of a cq */
651static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
652{
653 int rc = true;
654 spin_lock(&cq->poll_lock);
655 if (cq->state & MLX4_CQ_LOCKED) {
656 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
657 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
658 rc = false;
659 } else
660 /* we don't care if someone yielded */
661 cq->state = MLX4_EN_CQ_STATE_NAPI;
662 spin_unlock(&cq->poll_lock);
663 return rc;
664}
665
666/* returns true is someone tried to get the cq while napi had it */
667static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
668{
669 int rc = false;
670 spin_lock(&cq->poll_lock);
671 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
672 MLX4_EN_CQ_STATE_NAPI_YIELD));
673
674 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
675 rc = true;
676 cq->state = MLX4_EN_CQ_STATE_IDLE;
677 spin_unlock(&cq->poll_lock);
678 return rc;
679}
680
681/* called from mlx4_en_low_latency_poll() */
682static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
683{
684 int rc = true;
685 spin_lock_bh(&cq->poll_lock);
686 if ((cq->state & MLX4_CQ_LOCKED)) {
687 struct net_device *dev = cq->dev;
688 struct mlx4_en_priv *priv = netdev_priv(dev);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200689 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300690
691 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
692 rc = false;
Amir Vadai85018412013-06-18 16:18:28 +0300693 rx_ring->yields++;
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300694 } else
695 /* preserve yield marks */
696 cq->state |= MLX4_EN_CQ_STATE_POLL;
697 spin_unlock_bh(&cq->poll_lock);
698 return rc;
699}
700
701/* returns true if someone tried to get the cq while it was locked */
702static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
703{
704 int rc = false;
705 spin_lock_bh(&cq->poll_lock);
706 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
707
708 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
709 rc = true;
710 cq->state = MLX4_EN_CQ_STATE_IDLE;
711 spin_unlock_bh(&cq->poll_lock);
712 return rc;
713}
714
715/* true if a socket is polling, even if it did not get the lock */
Eric Dumazete6a76752014-01-09 10:30:13 -0800716static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300717{
718 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
719 return cq->state & CQ_USER_PEND;
720}
721#else
722static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
723{
724}
725
726static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
727{
728 return true;
729}
730
731static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
732{
733 return false;
734}
735
736static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
737{
738 return false;
739}
740
741static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
742{
743 return false;
744}
745
Eric Dumazete6a76752014-01-09 10:30:13 -0800746static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300747{
748 return false;
749}
Cong Wange0d10952013-08-01 11:10:25 +0800750#endif /* CONFIG_NET_RX_BUSY_POLL */
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300751
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000752#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700753
Yan Burman79aeacc2013-02-07 02:25:19 +0000754void mlx4_en_update_loopback_state(struct net_device *dev,
755 netdev_features_t features);
756
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700757void mlx4_en_destroy_netdev(struct net_device *dev);
758int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
759 struct mlx4_en_port_profile *prof);
760
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800761int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000762void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800763
Alexander Gullerfe0af032011-10-09 05:26:46 +0000764void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800765int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
766
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200767int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200768 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200769void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000770int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
771 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700772void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
773int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
774int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
775
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700776void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Jason Wangf663dd92014-01-10 16:18:26 +0800777u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +0100778 void *accel_priv, select_queue_fallback_t fallback);
Stephen Hemminger613573252009-08-31 19:50:58 +0000779netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700780
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200781int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
782 struct mlx4_en_tx_ring **pring,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200783 u32 size, u16 stride,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200784 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200785void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
786 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700787int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
788 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000789 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700790void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
791 struct mlx4_en_tx_ring *ring);
Ido Shamay02512482014-02-21 12:39:17 +0200792void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700793int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200794 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200795 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700796void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200797 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000798 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700799int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
800void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
801 struct mlx4_en_rx_ring *ring);
802int mlx4_en_process_rx_cq(struct net_device *dev,
803 struct mlx4_en_cq *cq,
804 int budget);
805int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200806int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700807void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000808 int is_tx, int rss, int qpn, int cqn, int user_prio,
809 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000810void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700811int mlx4_en_map_buffer(struct mlx4_buf *buf);
812void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
813
814void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700815int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
816void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000817int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
818void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700819int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700820void mlx4_en_rx_irq(struct mlx4_cq *mcq);
821
822int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000823int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700824
825int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000826int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
827
Amir Vadai564c2742012-04-04 21:33:26 +0000828#ifdef CONFIG_MLX4_EN_DCB
829extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000830extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000831#endif
832
Amir Vadaid3179662012-12-02 03:49:23 +0000833int mlx4_en_setup_tc(struct net_device *dev, u8 up);
834
Amir Vadai1eb8c692012-07-18 22:33:52 +0000835#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200836void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000837#endif
838
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000839#define MLX4_EN_NUM_SELF_TEST 5
840void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000841void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700842
Saeed Mahameed7787fa62014-10-27 11:37:42 +0200843#define DEV_FEATURE_CHANGED(dev, new_features, feature) \
844 ((dev->features & feature) ^ (new_features & feature))
845
846int mlx4_en_reset_config(struct net_device *dev,
847 struct hwtstamp_config ts_config,
848 netdev_features_t new_features);
849
Moni Shoua5da03542015-02-03 16:48:34 +0200850int mlx4_en_netdev_event(struct notifier_block *this,
851 unsigned long event, void *ptr);
852
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700853/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000854 * Functions for time stamping
855 */
856u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
857void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
858 struct skb_shared_hwtstamps *hwts,
859 u64 timestamp);
860void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600861void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
Amir Vadaiec693d42013-04-23 06:06:49 +0000862
863/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700864 */
865extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000866
867
868
869/*
870 * printk / logging functions
871 */
872
Joe Perchesb9075fa2011-10-31 17:11:33 -0700873__printf(3, 4)
Joe Perches0c87b292014-09-22 10:40:22 -0700874void en_print(const char *level, const struct mlx4_en_priv *priv,
875 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000876
Joe Perches1a91de22014-05-07 12:52:57 -0700877#define en_dbg(mlevel, priv, format, ...) \
878do { \
879 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
880 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
Joe Perches0a645e82010-07-10 07:22:46 +0000881} while (0)
Joe Perches1a91de22014-05-07 12:52:57 -0700882#define en_warn(priv, format, ...) \
883 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
884#define en_err(priv, format, ...) \
885 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
886#define en_info(priv, format, ...) \
887 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000888
Joe Perches1a91de22014-05-07 12:52:57 -0700889#define mlx4_err(mdev, format, ...) \
890 pr_err(DRV_NAME " %s: " format, \
891 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
892#define mlx4_info(mdev, format, ...) \
893 pr_info(DRV_NAME " %s: " format, \
894 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
895#define mlx4_warn(mdev, format, ...) \
896 pr_warn(DRV_NAME " %s: " format, \
897 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000898
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700899#endif