Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2007 Mellanox Technologies. All rights reserved. |
| 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | * |
| 32 | */ |
| 33 | |
| 34 | #ifndef _MLX4_EN_H_ |
| 35 | #define _MLX4_EN_H_ |
| 36 | |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 37 | #include <linux/bitops.h> |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 38 | #include <linux/compiler.h> |
| 39 | #include <linux/list.h> |
| 40 | #include <linux/mutex.h> |
| 41 | #include <linux/netdevice.h> |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 42 | #include <linux/if_vlan.h> |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 43 | #include <linux/net_tstamp.h> |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 44 | #ifdef CONFIG_MLX4_EN_DCB |
| 45 | #include <linux/dcbnl.h> |
| 46 | #endif |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 47 | #include <linux/cpu_rmap.h> |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 48 | #include <linux/ptp_clock_kernel.h> |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 49 | |
| 50 | #include <linux/mlx4/device.h> |
| 51 | #include <linux/mlx4/qp.h> |
| 52 | #include <linux/mlx4/cq.h> |
| 53 | #include <linux/mlx4/srq.h> |
| 54 | #include <linux/mlx4/doorbell.h> |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 55 | #include <linux/mlx4/cmd.h> |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 56 | |
| 57 | #include "en_port.h" |
| 58 | |
| 59 | #define DRV_NAME "mlx4_en" |
Amir Vadai | 169a1d8 | 2014-02-19 17:47:31 +0200 | [diff] [blame] | 60 | #define DRV_VERSION "2.2-1" |
| 61 | #define DRV_RELDATE "Feb 2014" |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 62 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 63 | #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN) |
| 64 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 65 | /* |
| 66 | * Device constants |
| 67 | */ |
| 68 | |
| 69 | |
| 70 | #define MLX4_EN_PAGE_SHIFT 12 |
| 71 | #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT) |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 72 | #define DEF_RX_RINGS 16 |
| 73 | #define MAX_RX_RINGS 128 |
Yevgeny Petrilin | 1fb9876 | 2011-03-22 22:37:52 +0000 | [diff] [blame] | 74 | #define MIN_RX_RINGS 4 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 75 | #define TXBB_SIZE 64 |
| 76 | #define HEADROOM (2048 / TXBB_SIZE + 1) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 77 | #define STAMP_STRIDE 64 |
| 78 | #define STAMP_DWORDS (STAMP_STRIDE / 4) |
| 79 | #define STAMP_SHIFT 31 |
| 80 | #define STAMP_VAL 0x7fffffff |
| 81 | #define STATS_DELAY (HZ / 4) |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 82 | #define SERVICE_TASK_DELAY (HZ / 4) |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 83 | #define MAX_NUM_OF_FS_RULES 256 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 84 | |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 85 | #define MLX4_EN_FILTER_HASH_SHIFT 4 |
| 86 | #define MLX4_EN_FILTER_EXPIRY_QUOTA 60 |
| 87 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 88 | /* Typical TSO descriptor with 16 gather entries is 352 bytes... */ |
| 89 | #define MAX_DESC_SIZE 512 |
| 90 | #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE) |
| 91 | |
| 92 | /* |
| 93 | * OS related constants and tunables |
| 94 | */ |
| 95 | |
Amir Vadai | 0fef9d0 | 2014-07-22 15:44:10 +0300 | [diff] [blame] | 96 | #define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1 |
| 97 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 98 | #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ) |
| 99 | |
Thadeu Lima de Souza Cascardo | 117980c | 2012-04-04 09:40:40 +0000 | [diff] [blame] | 100 | /* Use the maximum between 16384 and a single page */ |
| 101 | #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384) |
Eric Dumazet | 51151a1 | 2013-06-23 08:17:56 -0700 | [diff] [blame] | 102 | |
| 103 | #define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 104 | |
Eric Dumazet | e6309cf | 2013-06-03 07:54:55 +0000 | [diff] [blame] | 105 | /* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 106 | * and 4K allocations) */ |
| 107 | enum { |
Eric Dumazet | e6309cf | 2013-06-03 07:54:55 +0000 | [diff] [blame] | 108 | FRAG_SZ0 = 1536 - NET_IP_ALIGN, |
| 109 | FRAG_SZ1 = 4096, |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 110 | FRAG_SZ2 = 4096, |
| 111 | FRAG_SZ3 = MLX4_EN_ALLOC_SIZE |
| 112 | }; |
| 113 | #define MLX4_EN_MAX_RX_FRAGS 4 |
| 114 | |
Yevgeny Petrilin | bd531e3 | 2009-01-08 10:57:37 -0800 | [diff] [blame] | 115 | /* Maximum ring sizes */ |
| 116 | #define MLX4_EN_MAX_TX_SIZE 8192 |
| 117 | #define MLX4_EN_MAX_RX_SIZE 8192 |
| 118 | |
Thadeu Lima de Souza Cascardo | 4cce66c | 2012-07-16 07:01:53 +0000 | [diff] [blame] | 119 | /* Minimum ring size for our page-allocation scheme to work */ |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 120 | #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES) |
| 121 | #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE) |
| 122 | |
Yevgeny Petrilin | f813cad | 2009-06-01 23:24:07 +0000 | [diff] [blame] | 123 | #define MLX4_EN_SMALL_PKT_SIZE 64 |
Amir Vadai | ea1c1af | 2014-07-22 15:44:12 +0300 | [diff] [blame] | 124 | #define MLX4_EN_MIN_TX_RING_P_UP 1 |
Amir Vadai | bc6a474 | 2012-05-17 00:58:10 +0000 | [diff] [blame] | 125 | #define MLX4_EN_MAX_TX_RING_P_UP 32 |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 126 | #define MLX4_EN_NUM_UP 8 |
Yevgeny Petrilin | f813cad | 2009-06-01 23:24:07 +0000 | [diff] [blame] | 127 | #define MLX4_EN_DEF_TX_RING_SIZE 512 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 128 | #define MLX4_EN_DEF_RX_RING_SIZE 1024 |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 129 | #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \ |
| 130 | MLX4_EN_NUM_UP) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 131 | |
Amir Vadai | fbc6daf | 2014-07-08 11:28:12 +0300 | [diff] [blame] | 132 | #define MLX4_EN_DEFAULT_TX_WORK 256 |
| 133 | |
Yevgeny Petrilin | 3db36fb | 2009-06-01 23:23:13 +0000 | [diff] [blame] | 134 | /* Target number of packets to coalesce with interrupt moderation */ |
| 135 | #define MLX4_EN_RX_COAL_TARGET 44 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 136 | #define MLX4_EN_RX_COAL_TIME 0x10 |
| 137 | |
Yevgeny Petrilin | e22979d | 2012-04-23 02:18:39 +0000 | [diff] [blame] | 138 | #define MLX4_EN_TX_COAL_PKTS 16 |
Eric Dumazet | ecfd2ce | 2012-11-05 16:20:42 +0000 | [diff] [blame] | 139 | #define MLX4_EN_TX_COAL_TIME 0x10 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 140 | |
| 141 | #define MLX4_EN_RX_RATE_LOW 400000 |
| 142 | #define MLX4_EN_RX_COAL_TIME_LOW 0 |
| 143 | #define MLX4_EN_RX_RATE_HIGH 450000 |
| 144 | #define MLX4_EN_RX_COAL_TIME_HIGH 128 |
| 145 | #define MLX4_EN_RX_SIZE_THRESH 1024 |
| 146 | #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH) |
| 147 | #define MLX4_EN_SAMPLE_INTERVAL 0 |
Yevgeny Petrilin | 46afd0f | 2011-03-22 22:37:36 +0000 | [diff] [blame] | 148 | #define MLX4_EN_AVG_PKT_SMALL 256 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 149 | |
| 150 | #define MLX4_EN_AUTO_CONF 0xffff |
| 151 | |
| 152 | #define MLX4_EN_DEF_RX_PAUSE 1 |
| 153 | #define MLX4_EN_DEF_TX_PAUSE 1 |
| 154 | |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 155 | /* Interval between successive polls in the Tx routine when polling is used |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 156 | instead of interrupts (in per-core Tx rings) - should be power of 2 */ |
| 157 | #define MLX4_EN_TX_POLL_MODER 16 |
| 158 | #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4) |
| 159 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 160 | #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN) |
| 161 | #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN) |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 162 | #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 163 | |
| 164 | #define MLX4_EN_MIN_MTU 46 |
| 165 | #define ETH_BCAST 0xffffffffffffULL |
| 166 | |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 167 | #define MLX4_EN_LOOPBACK_RETRIES 5 |
| 168 | #define MLX4_EN_LOOPBACK_TIMEOUT 100 |
| 169 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 170 | #ifdef MLX4_EN_PERF_STAT |
| 171 | /* Number of samples to 'average' */ |
| 172 | #define AVG_SIZE 128 |
| 173 | #define AVG_FACTOR 1024 |
| 174 | #define NUM_PERF_STATS NUM_PERF_COUNTERS |
| 175 | |
| 176 | #define INC_PERF_COUNTER(cnt) (++(cnt)) |
| 177 | #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add)) |
| 178 | #define AVG_PERF_COUNTER(cnt, sample) \ |
| 179 | ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE) |
| 180 | #define GET_PERF_COUNTER(cnt) (cnt) |
| 181 | #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR) |
| 182 | |
| 183 | #else |
| 184 | |
| 185 | #define NUM_PERF_STATS 0 |
| 186 | #define INC_PERF_COUNTER(cnt) do {} while (0) |
| 187 | #define ADD_PERF_COUNTER(cnt, add) do {} while (0) |
| 188 | #define AVG_PERF_COUNTER(cnt, sample) do {} while (0) |
| 189 | #define GET_PERF_COUNTER(cnt) (0) |
| 190 | #define GET_AVG_PERF_COUNTER(cnt) (0) |
| 191 | #endif /* MLX4_EN_PERF_STAT */ |
| 192 | |
Eugenia Emantayev | b97b33a | 2014-03-02 10:24:58 +0200 | [diff] [blame] | 193 | /* Constants for TX flow */ |
| 194 | enum { |
| 195 | MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */ |
| 196 | MAX_BF = 256, |
| 197 | MIN_PKT_LEN = 17, |
| 198 | }; |
| 199 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 200 | /* |
| 201 | * Configurables |
| 202 | */ |
| 203 | |
| 204 | enum cq_type { |
| 205 | RX = 0, |
| 206 | TX = 1, |
| 207 | }; |
| 208 | |
| 209 | |
| 210 | /* |
| 211 | * Useful macros |
| 212 | */ |
| 213 | #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x)) |
| 214 | #define XNOR(x, y) (!(x) == !(y)) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 215 | |
| 216 | |
| 217 | struct mlx4_en_tx_info { |
| 218 | struct sk_buff *skb; |
Eric Dumazet | 3d03641 | 2014-10-05 12:35:13 +0300 | [diff] [blame] | 219 | dma_addr_t map0_dma; |
| 220 | u32 map0_byte_count; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 221 | u32 nr_txbb; |
| 222 | u32 nr_bytes; |
| 223 | u8 linear; |
| 224 | u8 data_offset; |
| 225 | u8 inl; |
| 226 | u8 ts_requested; |
Eric Dumazet | 3d03641 | 2014-10-05 12:35:13 +0300 | [diff] [blame] | 227 | u8 nr_maps; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 228 | } ____cacheline_aligned_in_smp; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 229 | |
| 230 | |
| 231 | #define MLX4_EN_BIT_DESC_OWN 0x80000000 |
| 232 | #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg) |
| 233 | #define MLX4_EN_MEMTYPE_PAD 0x100 |
| 234 | #define DS_SIZE sizeof(struct mlx4_wqe_data_seg) |
| 235 | |
| 236 | |
| 237 | struct mlx4_en_tx_desc { |
| 238 | struct mlx4_wqe_ctrl_seg ctrl; |
| 239 | union { |
| 240 | struct mlx4_wqe_data_seg data; /* at least one data segment */ |
| 241 | struct mlx4_wqe_lso_seg lso; |
| 242 | struct mlx4_wqe_inline_seg inl; |
| 243 | }; |
| 244 | }; |
| 245 | |
| 246 | #define MLX4_EN_USE_SRQ 0x01000000 |
| 247 | |
Yevgeny Petrilin | 725c899 | 2011-03-22 22:38:07 +0000 | [diff] [blame] | 248 | #define MLX4_EN_CX3_LOW_ID 0x1000 |
| 249 | #define MLX4_EN_CX3_HIGH_ID 0x1005 |
| 250 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 251 | struct mlx4_en_rx_alloc { |
Eric Dumazet | 51151a1 | 2013-06-23 08:17:56 -0700 | [diff] [blame] | 252 | struct page *page; |
| 253 | dma_addr_t dma; |
Amir Vadai | 70fbe07 | 2013-10-07 13:38:12 +0200 | [diff] [blame] | 254 | u32 page_offset; |
| 255 | u32 page_size; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 256 | }; |
| 257 | |
| 258 | struct mlx4_en_tx_ring { |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 259 | /* cache line used and dirtied in tx completion |
| 260 | * (mlx4_en_free_tx_buf()) |
| 261 | */ |
| 262 | u32 last_nr_txbb; |
| 263 | u32 cons; |
| 264 | unsigned long wake_queue; |
| 265 | |
| 266 | /* cache line used and dirtied in mlx4_en_xmit() */ |
| 267 | u32 prod ____cacheline_aligned_in_smp; |
| 268 | unsigned long bytes; |
| 269 | unsigned long packets; |
| 270 | unsigned long tx_csum; |
| 271 | unsigned long tso_packets; |
| 272 | unsigned long xmit_more; |
| 273 | struct mlx4_bf bf; |
| 274 | unsigned long queue_stopped; |
| 275 | |
| 276 | /* Following part should be mostly read */ |
| 277 | cpumask_t affinity_mask; |
| 278 | struct mlx4_qp qp; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 279 | struct mlx4_hwq_resources wqres; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 280 | u32 size; /* number of TXBBs */ |
| 281 | u32 size_mask; |
| 282 | u16 stride; |
| 283 | u16 cqn; /* index of port CQ associated with this ring */ |
| 284 | u32 buf_size; |
Eric Dumazet | 6a4e812 | 2014-10-05 12:35:11 +0300 | [diff] [blame] | 285 | __be32 doorbell_qpn; |
| 286 | __be32 mr_key; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 287 | void *buf; |
| 288 | struct mlx4_en_tx_info *tx_info; |
| 289 | u8 *bounce_buf; |
| 290 | struct mlx4_qp_context context; |
| 291 | int qpn; |
| 292 | enum mlx4_qp_state qp_state; |
| 293 | u8 queue_index; |
| 294 | bool bf_enabled; |
| 295 | bool bf_alloced; |
| 296 | struct netdev_queue *tx_queue; |
| 297 | int hwtstamp_tx_type; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 298 | } ____cacheline_aligned_in_smp; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 299 | |
| 300 | struct mlx4_en_rx_desc { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 301 | /* actual number of entries depends on rx ring stride */ |
| 302 | struct mlx4_wqe_data_seg data[0]; |
| 303 | }; |
| 304 | |
| 305 | struct mlx4_en_rx_ring { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 306 | struct mlx4_hwq_resources wqres; |
| 307 | struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 308 | u32 size ; /* number of Rx descs*/ |
| 309 | u32 actual_size; |
| 310 | u32 size_mask; |
| 311 | u16 stride; |
| 312 | u16 log_stride; |
| 313 | u16 cqn; /* index of port CQ associated with this ring */ |
| 314 | u32 prod; |
| 315 | u32 cons; |
| 316 | u32 buf_size; |
Yevgeny Petrilin | 4a5f4dd | 2011-11-14 14:25:36 -0500 | [diff] [blame] | 317 | u8 fcs_del; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 318 | void *buf; |
| 319 | void *rx_info; |
| 320 | unsigned long bytes; |
| 321 | unsigned long packets; |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 322 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Amir Vadai | 8501841 | 2013-06-18 16:18:28 +0300 | [diff] [blame] | 323 | unsigned long yields; |
| 324 | unsigned long misses; |
| 325 | unsigned long cleaned; |
| 326 | #endif |
Yevgeny Petrilin | ad04378 | 2011-10-18 01:50:56 +0000 | [diff] [blame] | 327 | unsigned long csum_ok; |
| 328 | unsigned long csum_none; |
Shani Michaeli | f8c6455 | 2014-11-09 13:51:53 +0200 | [diff] [blame] | 329 | unsigned long csum_complete; |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 330 | int hwtstamp_rx_filter; |
Yuval Atias | 9e311e7 | 2014-06-09 10:24:39 +0300 | [diff] [blame] | 331 | cpumask_var_t affinity_mask; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 332 | }; |
| 333 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 334 | struct mlx4_en_cq { |
| 335 | struct mlx4_cq mcq; |
| 336 | struct mlx4_hwq_resources wqres; |
| 337 | int ring; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 338 | struct net_device *dev; |
| 339 | struct napi_struct napi; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 340 | int size; |
| 341 | int buf_size; |
| 342 | unsigned vector; |
| 343 | enum cq_type is_tx; |
| 344 | u16 moder_time; |
| 345 | u16 moder_cnt; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 346 | struct mlx4_cqe *buf; |
| 347 | #define MLX4_EN_OPCODE_ERROR 0x1e |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 348 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 349 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 350 | unsigned int state; |
| 351 | #define MLX4_EN_CQ_STATE_IDLE 0 |
| 352 | #define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */ |
| 353 | #define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */ |
| 354 | #define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL) |
| 355 | #define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */ |
| 356 | #define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */ |
| 357 | #define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD) |
| 358 | #define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD) |
| 359 | spinlock_t poll_lock; /* protects from LLS/napi conflicts */ |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 360 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
Amir Vadai | 35f6f45 | 2014-06-29 11:54:55 +0300 | [diff] [blame] | 361 | struct irq_desc *irq_desc; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 362 | }; |
| 363 | |
| 364 | struct mlx4_en_port_profile { |
| 365 | u32 flags; |
| 366 | u32 tx_ring_num; |
| 367 | u32 rx_ring_num; |
| 368 | u32 tx_ring_size; |
| 369 | u32 rx_ring_size; |
Yevgeny Petrilin | d53b93f | 2008-11-05 04:48:36 +0000 | [diff] [blame] | 370 | u8 rx_pause; |
| 371 | u8 rx_ppp; |
| 372 | u8 tx_pause; |
| 373 | u8 tx_ppp; |
Yevgeny Petrilin | 93d3e36 | 2012-01-17 22:54:55 +0000 | [diff] [blame] | 374 | int rss_rings; |
Eugenia Emantayev | b97b33a | 2014-03-02 10:24:58 +0200 | [diff] [blame] | 375 | int inline_thold; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 376 | }; |
| 377 | |
| 378 | struct mlx4_en_profile { |
Yevgeny Petrilin | 0533943 | 2010-08-24 03:46:42 +0000 | [diff] [blame] | 379 | int udp_rss; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 380 | u8 rss_mask; |
| 381 | u32 active_ports; |
| 382 | u32 small_pkt_int; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 383 | u8 no_reset; |
Amir Vadai | bc6a474 | 2012-05-17 00:58:10 +0000 | [diff] [blame] | 384 | u8 num_tx_rings_p_up; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 385 | struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1]; |
| 386 | }; |
| 387 | |
| 388 | struct mlx4_en_dev { |
| 389 | struct mlx4_dev *dev; |
| 390 | struct pci_dev *pdev; |
| 391 | struct mutex state_lock; |
| 392 | struct net_device *pndev[MLX4_MAX_PORTS + 1]; |
Moni Shoua | 5da0354 | 2015-02-03 16:48:34 +0200 | [diff] [blame^] | 393 | struct net_device *upper[MLX4_MAX_PORTS + 1]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 394 | u32 port_cnt; |
| 395 | bool device_up; |
| 396 | struct mlx4_en_profile profile; |
| 397 | u32 LSO_support; |
| 398 | struct workqueue_struct *workqueue; |
| 399 | struct device *dma_device; |
| 400 | void __iomem *uar_map; |
| 401 | struct mlx4_uar priv_uar; |
| 402 | struct mlx4_mr mr; |
| 403 | u32 priv_pdn; |
| 404 | spinlock_t uar_lock; |
Yevgeny Petrilin | d7e1a48 | 2010-08-24 03:46:38 +0000 | [diff] [blame] | 405 | u8 mac_removed[MLX4_MAX_PORTS + 1]; |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 406 | rwlock_t clock_lock; |
| 407 | u32 nominal_c_mult; |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 408 | struct cyclecounter cycles; |
| 409 | struct timecounter clock; |
| 410 | unsigned long last_overflow_check; |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 411 | unsigned long overflow_period; |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 412 | struct ptp_clock *ptp_clock; |
| 413 | struct ptp_clock_info ptp_clock_info; |
Moni Shoua | 5da0354 | 2015-02-03 16:48:34 +0200 | [diff] [blame^] | 414 | struct notifier_block nb; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 415 | }; |
| 416 | |
| 417 | |
| 418 | struct mlx4_en_rss_map { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 419 | int base_qpn; |
Yevgeny Petrilin | b6b912e | 2009-08-06 19:27:51 -0700 | [diff] [blame] | 420 | struct mlx4_qp qps[MAX_RX_RINGS]; |
| 421 | enum mlx4_qp_state state[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 422 | struct mlx4_qp indir_qp; |
| 423 | enum mlx4_qp_state indir_state; |
| 424 | }; |
| 425 | |
Saeed Mahameed | 2c76267 | 2014-10-27 11:37:40 +0200 | [diff] [blame] | 426 | enum mlx4_en_port_flag { |
| 427 | MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */ |
| 428 | MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */ |
| 429 | }; |
| 430 | |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 431 | struct mlx4_en_port_state { |
| 432 | int link_state; |
| 433 | int link_speed; |
Saeed Mahameed | 2c76267 | 2014-10-27 11:37:40 +0200 | [diff] [blame] | 434 | int transceiver; |
| 435 | u32 flags; |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 436 | }; |
| 437 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 438 | struct mlx4_en_pkt_stats { |
| 439 | unsigned long broadcast; |
| 440 | unsigned long rx_prio[8]; |
| 441 | unsigned long tx_prio[8]; |
| 442 | #define NUM_PKT_STATS 17 |
| 443 | }; |
| 444 | |
| 445 | struct mlx4_en_port_stats { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 446 | unsigned long tso_packets; |
Eric Dumazet | 9fab426 | 2014-10-02 08:24:21 -0700 | [diff] [blame] | 447 | unsigned long xmit_more; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 448 | unsigned long queue_stopped; |
| 449 | unsigned long wake_queue; |
| 450 | unsigned long tx_timeout; |
| 451 | unsigned long rx_alloc_failed; |
| 452 | unsigned long rx_chksum_good; |
| 453 | unsigned long rx_chksum_none; |
Shani Michaeli | f8c6455 | 2014-11-09 13:51:53 +0200 | [diff] [blame] | 454 | unsigned long rx_chksum_complete; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 455 | unsigned long tx_chksum_offload; |
Eric Dumazet | 9fab426 | 2014-10-02 08:24:21 -0700 | [diff] [blame] | 456 | #define NUM_PORT_STATS 9 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 457 | }; |
| 458 | |
| 459 | struct mlx4_en_perf_stats { |
| 460 | u32 tx_poll; |
| 461 | u64 tx_pktsz_avg; |
| 462 | u32 inflight_avg; |
| 463 | u16 tx_coal_avg; |
| 464 | u16 rx_coal_avg; |
| 465 | u32 napi_quota; |
| 466 | #define NUM_PERF_COUNTERS 6 |
| 467 | }; |
| 468 | |
Yevgeny Petrilin | 6d19993 | 2012-07-05 04:03:43 +0000 | [diff] [blame] | 469 | enum mlx4_en_mclist_act { |
| 470 | MCLIST_NONE, |
| 471 | MCLIST_REM, |
| 472 | MCLIST_ADD, |
| 473 | }; |
| 474 | |
| 475 | struct mlx4_en_mc_list { |
| 476 | struct list_head list; |
| 477 | enum mlx4_en_mclist_act action; |
| 478 | u8 addr[ETH_ALEN]; |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 479 | u64 reg_id; |
Or Gerlitz | 837052d | 2013-12-23 16:09:44 +0200 | [diff] [blame] | 480 | u64 tunnel_reg_id; |
Yevgeny Petrilin | 6d19993 | 2012-07-05 04:03:43 +0000 | [diff] [blame] | 481 | }; |
| 482 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 483 | struct mlx4_en_frag_info { |
| 484 | u16 frag_size; |
| 485 | u16 frag_prefix_size; |
| 486 | u16 frag_stride; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 487 | }; |
| 488 | |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 489 | #ifdef CONFIG_MLX4_EN_DCB |
| 490 | /* Minimal TC BW - setting to 0 will block traffic */ |
| 491 | #define MLX4_EN_BW_MIN 1 |
| 492 | #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */ |
| 493 | |
| 494 | #define MLX4_EN_TC_ETS 7 |
| 495 | |
| 496 | #endif |
| 497 | |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 498 | struct ethtool_flow_id { |
Hadar Hen Zion | 0d256c0 | 2013-01-30 23:07:08 +0000 | [diff] [blame] | 499 | struct list_head list; |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 500 | struct ethtool_rx_flow_spec flow_spec; |
| 501 | u64 id; |
| 502 | }; |
| 503 | |
Yan Burman | 79aeacc | 2013-02-07 02:25:19 +0000 | [diff] [blame] | 504 | enum { |
| 505 | MLX4_EN_FLAG_PROMISC = (1 << 0), |
| 506 | MLX4_EN_FLAG_MC_PROMISC = (1 << 1), |
| 507 | /* whether we need to enable hardware loopback by putting dmac |
| 508 | * in Tx WQE |
| 509 | */ |
| 510 | MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2), |
| 511 | /* whether we need to drop packets that hardware loopback-ed */ |
Yan Burman | cc5387f | 2013-02-07 02:25:26 +0000 | [diff] [blame] | 512 | MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3), |
Shani Michaeli | f8c6455 | 2014-11-09 13:51:53 +0200 | [diff] [blame] | 513 | MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4), |
| 514 | MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5), |
Yan Burman | 79aeacc | 2013-02-07 02:25:19 +0000 | [diff] [blame] | 515 | }; |
| 516 | |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 517 | #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE) |
| 518 | #define MLX4_EN_MAC_HASH_IDX 5 |
| 519 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 520 | struct mlx4_en_priv { |
| 521 | struct mlx4_en_dev *mdev; |
| 522 | struct mlx4_en_port_profile *prof; |
| 523 | struct net_device *dev; |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 524 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 525 | struct net_device_stats stats; |
| 526 | struct net_device_stats ret_stats; |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 527 | struct mlx4_en_port_state port_state; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 528 | spinlock_t stats_lock; |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 529 | struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES]; |
Hadar Hen Zion | 0d256c0 | 2013-01-30 23:07:08 +0000 | [diff] [blame] | 530 | /* To allow rules removal while port is going down */ |
| 531 | struct list_head ethtool_list; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 532 | |
Alexander Guller | 6b4d8d9 | 2011-10-09 05:38:23 +0000 | [diff] [blame] | 533 | unsigned long last_moder_packets[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 534 | unsigned long last_moder_tx_packets; |
Alexander Guller | 6b4d8d9 | 2011-10-09 05:38:23 +0000 | [diff] [blame] | 535 | unsigned long last_moder_bytes[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 536 | unsigned long last_moder_jiffies; |
Alexander Guller | 6b4d8d9 | 2011-10-09 05:38:23 +0000 | [diff] [blame] | 537 | int last_moder_time[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 538 | u16 rx_usecs; |
| 539 | u16 rx_frames; |
| 540 | u16 tx_usecs; |
| 541 | u16 tx_frames; |
| 542 | u32 pkt_rate_low; |
| 543 | u16 rx_usecs_low; |
| 544 | u32 pkt_rate_high; |
| 545 | u16 rx_usecs_high; |
| 546 | u16 sample_interval; |
| 547 | u16 adaptive_rx_coal; |
| 548 | u32 msg_enable; |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 549 | u32 loopback_ok; |
| 550 | u32 validate_loopback; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 551 | |
| 552 | struct mlx4_hwq_resources res; |
| 553 | int link_state; |
| 554 | int last_link_state; |
| 555 | bool port_up; |
| 556 | int port; |
| 557 | int registered; |
| 558 | int allocated; |
| 559 | int stride; |
Noa Osherovich | 2695bab | 2014-07-08 11:25:24 +0300 | [diff] [blame] | 560 | unsigned char current_mac[ETH_ALEN + 2]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 561 | int mac_index; |
| 562 | unsigned max_mtu; |
| 563 | int base_qpn; |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 564 | int cqe_factor; |
Ido Shamay | b1b6b4d | 2014-09-18 11:51:01 +0300 | [diff] [blame] | 565 | int cqe_size; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 566 | |
| 567 | struct mlx4_en_rss_map rss_map; |
Or Gerlitz | 4ef2a43 | 2012-03-06 04:03:41 +0000 | [diff] [blame] | 568 | __be32 ctrl_flags; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 569 | u32 flags; |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 570 | u8 num_tx_rings_p_up; |
Amir Vadai | fbc6daf | 2014-07-08 11:28:12 +0300 | [diff] [blame] | 571 | u32 tx_work_limit; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 572 | u32 tx_ring_num; |
| 573 | u32 rx_ring_num; |
| 574 | u32 rx_skb_size; |
| 575 | struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS]; |
| 576 | u16 num_frags; |
| 577 | u16 log_rx_info; |
| 578 | |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 579 | struct mlx4_en_tx_ring **tx_ring; |
| 580 | struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS]; |
| 581 | struct mlx4_en_cq **tx_cq; |
| 582 | struct mlx4_en_cq *rx_cq[MAX_RX_RINGS]; |
Hadar Hen Zion | cabdc8ee | 2012-07-05 04:03:50 +0000 | [diff] [blame] | 583 | struct mlx4_qp drop_qp; |
Yan Burman | 0eb74fd | 2013-02-07 02:25:23 +0000 | [diff] [blame] | 584 | struct work_struct rx_mode_task; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 585 | struct work_struct watchdog_task; |
| 586 | struct work_struct linkstate_task; |
| 587 | struct delayed_work stats_task; |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 588 | struct delayed_work service_task; |
Or Gerlitz | a66132f | 2014-04-01 11:27:13 +0300 | [diff] [blame] | 589 | #ifdef CONFIG_MLX4_EN_VXLAN |
Or Gerlitz | 1b136de | 2014-03-27 14:02:04 +0200 | [diff] [blame] | 590 | struct work_struct vxlan_add_task; |
| 591 | struct work_struct vxlan_del_task; |
Or Gerlitz | a66132f | 2014-04-01 11:27:13 +0300 | [diff] [blame] | 592 | #endif |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 593 | struct mlx4_en_perf_stats pstats; |
| 594 | struct mlx4_en_pkt_stats pkstats; |
| 595 | struct mlx4_en_port_stats port_stats; |
Eugenia Emantayev | 93ece0c | 2012-01-19 09:45:05 +0000 | [diff] [blame] | 596 | u64 stats_bitmap; |
Yevgeny Petrilin | 6d19993 | 2012-07-05 04:03:43 +0000 | [diff] [blame] | 597 | struct list_head mc_list; |
| 598 | struct list_head curr_list; |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 599 | u64 broadcast_id; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 600 | struct mlx4_en_stat_out_mbox hw_stats; |
Eli Cohen | 4c3eb3c | 2010-08-26 17:19:22 +0300 | [diff] [blame] | 601 | int vids[128]; |
Yevgeny Petrilin | 14c07b1 | 2011-03-22 22:37:59 +0000 | [diff] [blame] | 602 | bool wol; |
Yevgeny Petrilin | ebf8c9a | 2012-03-06 04:03:34 +0000 | [diff] [blame] | 603 | struct device *ddev; |
Yevgeny Petrilin | 044ca2a | 2012-06-25 00:24:13 +0000 | [diff] [blame] | 604 | int base_tx_qpn; |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 605 | struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE]; |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 606 | struct hwtstamp_config hwtstamp_config; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 607 | |
| 608 | #ifdef CONFIG_MLX4_EN_DCB |
| 609 | struct ieee_ets ets; |
Amir Vadai | 109d244 | 2012-04-04 21:33:31 +0000 | [diff] [blame] | 610 | u16 maxrate[IEEE_8021QAZ_MAX_TCS]; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 611 | #endif |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 612 | #ifdef CONFIG_RFS_ACCEL |
| 613 | spinlock_t filters_lock; |
| 614 | int last_filter_id; |
| 615 | struct list_head filters; |
| 616 | struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT]; |
| 617 | #endif |
Or Gerlitz | 837052d | 2013-12-23 16:09:44 +0200 | [diff] [blame] | 618 | u64 tunnel_reg_id; |
Or Gerlitz | 1b136de | 2014-03-27 14:02:04 +0200 | [diff] [blame] | 619 | __be16 vxlan_port; |
Amir Vadai | 0fef9d0 | 2014-07-22 15:44:10 +0300 | [diff] [blame] | 620 | |
| 621 | u32 pflags; |
Eric Dumazet | bd635c3 | 2014-11-22 17:24:19 -0800 | [diff] [blame] | 622 | u8 rss_key[MLX4_EN_RSS_KEY_SIZE]; |
Eyal Perry | 947cbb0 | 2014-12-02 18:12:11 +0200 | [diff] [blame] | 623 | u8 rss_hash_fn; |
Yevgeny Petrilin | 14c07b1 | 2011-03-22 22:37:59 +0000 | [diff] [blame] | 624 | }; |
| 625 | |
| 626 | enum mlx4_en_wol { |
| 627 | MLX4_EN_WOL_MAGIC = (1ULL << 61), |
| 628 | MLX4_EN_WOL_ENABLED = (1ULL << 62), |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 629 | }; |
| 630 | |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 631 | struct mlx4_mac_entry { |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 632 | struct hlist_node hlist; |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 633 | unsigned char mac[ETH_ALEN + 2]; |
| 634 | u64 reg_id; |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 635 | struct rcu_head rcu; |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 636 | }; |
| 637 | |
Ido Shamay | b1b6b4d | 2014-09-18 11:51:01 +0300 | [diff] [blame] | 638 | static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz) |
| 639 | { |
| 640 | return buf + idx * cqe_sz; |
| 641 | } |
| 642 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 643 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 644 | static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq) |
| 645 | { |
| 646 | spin_lock_init(&cq->poll_lock); |
| 647 | cq->state = MLX4_EN_CQ_STATE_IDLE; |
| 648 | } |
| 649 | |
| 650 | /* called from the device poll rutine to get ownership of a cq */ |
| 651 | static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq) |
| 652 | { |
| 653 | int rc = true; |
| 654 | spin_lock(&cq->poll_lock); |
| 655 | if (cq->state & MLX4_CQ_LOCKED) { |
| 656 | WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI); |
| 657 | cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD; |
| 658 | rc = false; |
| 659 | } else |
| 660 | /* we don't care if someone yielded */ |
| 661 | cq->state = MLX4_EN_CQ_STATE_NAPI; |
| 662 | spin_unlock(&cq->poll_lock); |
| 663 | return rc; |
| 664 | } |
| 665 | |
| 666 | /* returns true is someone tried to get the cq while napi had it */ |
| 667 | static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq) |
| 668 | { |
| 669 | int rc = false; |
| 670 | spin_lock(&cq->poll_lock); |
| 671 | WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL | |
| 672 | MLX4_EN_CQ_STATE_NAPI_YIELD)); |
| 673 | |
| 674 | if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD) |
| 675 | rc = true; |
| 676 | cq->state = MLX4_EN_CQ_STATE_IDLE; |
| 677 | spin_unlock(&cq->poll_lock); |
| 678 | return rc; |
| 679 | } |
| 680 | |
| 681 | /* called from mlx4_en_low_latency_poll() */ |
| 682 | static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq) |
| 683 | { |
| 684 | int rc = true; |
| 685 | spin_lock_bh(&cq->poll_lock); |
| 686 | if ((cq->state & MLX4_CQ_LOCKED)) { |
| 687 | struct net_device *dev = cq->dev; |
| 688 | struct mlx4_en_priv *priv = netdev_priv(dev); |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 689 | struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring]; |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 690 | |
| 691 | cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD; |
| 692 | rc = false; |
Amir Vadai | 8501841 | 2013-06-18 16:18:28 +0300 | [diff] [blame] | 693 | rx_ring->yields++; |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 694 | } else |
| 695 | /* preserve yield marks */ |
| 696 | cq->state |= MLX4_EN_CQ_STATE_POLL; |
| 697 | spin_unlock_bh(&cq->poll_lock); |
| 698 | return rc; |
| 699 | } |
| 700 | |
| 701 | /* returns true if someone tried to get the cq while it was locked */ |
| 702 | static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq) |
| 703 | { |
| 704 | int rc = false; |
| 705 | spin_lock_bh(&cq->poll_lock); |
| 706 | WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI)); |
| 707 | |
| 708 | if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD) |
| 709 | rc = true; |
| 710 | cq->state = MLX4_EN_CQ_STATE_IDLE; |
| 711 | spin_unlock_bh(&cq->poll_lock); |
| 712 | return rc; |
| 713 | } |
| 714 | |
| 715 | /* true if a socket is polling, even if it did not get the lock */ |
Eric Dumazet | e6a7675 | 2014-01-09 10:30:13 -0800 | [diff] [blame] | 716 | static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq) |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 717 | { |
| 718 | WARN_ON(!(cq->state & MLX4_CQ_LOCKED)); |
| 719 | return cq->state & CQ_USER_PEND; |
| 720 | } |
| 721 | #else |
| 722 | static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq) |
| 723 | { |
| 724 | } |
| 725 | |
| 726 | static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq) |
| 727 | { |
| 728 | return true; |
| 729 | } |
| 730 | |
| 731 | static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq) |
| 732 | { |
| 733 | return false; |
| 734 | } |
| 735 | |
| 736 | static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq) |
| 737 | { |
| 738 | return false; |
| 739 | } |
| 740 | |
| 741 | static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq) |
| 742 | { |
| 743 | return false; |
| 744 | } |
| 745 | |
Eric Dumazet | e6a7675 | 2014-01-09 10:30:13 -0800 | [diff] [blame] | 746 | static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq) |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 747 | { |
| 748 | return false; |
| 749 | } |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 750 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 751 | |
Or Gerlitz | 0d9fdaa | 2011-11-26 19:55:06 +0000 | [diff] [blame] | 752 | #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 753 | |
Yan Burman | 79aeacc | 2013-02-07 02:25:19 +0000 | [diff] [blame] | 754 | void mlx4_en_update_loopback_state(struct net_device *dev, |
| 755 | netdev_features_t features); |
| 756 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 757 | void mlx4_en_destroy_netdev(struct net_device *dev); |
| 758 | int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port, |
| 759 | struct mlx4_en_port_profile *prof); |
| 760 | |
Yevgeny Petrilin | 18cc42a | 2008-12-29 18:39:20 -0800 | [diff] [blame] | 761 | int mlx4_en_start_port(struct net_device *dev); |
Amir Vadai | 3484aac | 2013-01-30 23:07:11 +0000 | [diff] [blame] | 762 | void mlx4_en_stop_port(struct net_device *dev, int detach); |
Yevgeny Petrilin | 18cc42a | 2008-12-29 18:39:20 -0800 | [diff] [blame] | 763 | |
Alexander Guller | fe0af03 | 2011-10-09 05:26:46 +0000 | [diff] [blame] | 764 | void mlx4_en_free_resources(struct mlx4_en_priv *priv); |
Yevgeny Petrilin | 18cc42a | 2008-12-29 18:39:20 -0800 | [diff] [blame] | 765 | int mlx4_en_alloc_resources(struct mlx4_en_priv *priv); |
| 766 | |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 767 | int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq, |
Eugenia Emantayev | 163561a | 2013-11-07 12:19:54 +0200 | [diff] [blame] | 768 | int entries, int ring, enum cq_type mode, int node); |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 769 | void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq); |
Alexander Guller | 76532d0 | 2011-10-09 05:26:31 +0000 | [diff] [blame] | 770 | int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq, |
| 771 | int cq_idx); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 772 | void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq); |
| 773 | int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq); |
| 774 | int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq); |
| 775 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 776 | void mlx4_en_tx_irq(struct mlx4_cq *mcq); |
Jason Wang | f663dd9 | 2014-01-10 16:18:26 +0800 | [diff] [blame] | 777 | u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb, |
Daniel Borkmann | 99932d4 | 2014-02-16 15:55:20 +0100 | [diff] [blame] | 778 | void *accel_priv, select_queue_fallback_t fallback); |
Stephen Hemminger | 61357325 | 2009-08-31 19:50:58 +0000 | [diff] [blame] | 779 | netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 780 | |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 781 | int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, |
| 782 | struct mlx4_en_tx_ring **pring, |
Eugenia Emantayev | ddae034 | 2014-12-11 10:57:54 +0200 | [diff] [blame] | 783 | u32 size, u16 stride, |
Ido Shamay | d03a68f | 2013-12-19 21:20:14 +0200 | [diff] [blame] | 784 | int node, int queue_index); |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 785 | void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, |
| 786 | struct mlx4_en_tx_ring **pring); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 787 | int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv, |
| 788 | struct mlx4_en_tx_ring *ring, |
Amir Vadai | 0e98b52 | 2012-04-04 21:33:24 +0000 | [diff] [blame] | 789 | int cq, int user_prio); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 790 | void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv, |
| 791 | struct mlx4_en_tx_ring *ring); |
Ido Shamay | 0251248 | 2014-02-21 12:39:17 +0200 | [diff] [blame] | 792 | void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 793 | int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv, |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 794 | struct mlx4_en_rx_ring **pring, |
Eugenia Emantayev | 163561a | 2013-11-07 12:19:54 +0200 | [diff] [blame] | 795 | u32 size, u16 stride, int node); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 796 | void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv, |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 797 | struct mlx4_en_rx_ring **pring, |
Thadeu Lima de Souza Cascardo | 68355f7 | 2012-02-06 08:39:49 +0000 | [diff] [blame] | 798 | u32 size, u16 stride); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 799 | int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv); |
| 800 | void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv, |
| 801 | struct mlx4_en_rx_ring *ring); |
| 802 | int mlx4_en_process_rx_cq(struct net_device *dev, |
| 803 | struct mlx4_en_cq *cq, |
| 804 | int budget); |
| 805 | int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget); |
Eugenia Emantayev | 0276a33 | 2013-12-19 21:20:17 +0200 | [diff] [blame] | 806 | int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 807 | void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride, |
Amir Vadai | 0e98b52 | 2012-04-04 21:33:24 +0000 | [diff] [blame] | 808 | int is_tx, int rss, int qpn, int cqn, int user_prio, |
| 809 | struct mlx4_qp_context *context); |
Yevgeny Petrilin | 966508f | 2009-04-20 04:30:03 +0000 | [diff] [blame] | 810 | void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 811 | int mlx4_en_map_buffer(struct mlx4_buf *buf); |
| 812 | void mlx4_en_unmap_buffer(struct mlx4_buf *buf); |
| 813 | |
| 814 | void mlx4_en_calc_rx_buf(struct net_device *dev); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 815 | int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv); |
| 816 | void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv); |
Hadar Hen Zion | cabdc8ee | 2012-07-05 04:03:50 +0000 | [diff] [blame] | 817 | int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv); |
| 818 | void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 819 | int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 820 | void mlx4_en_rx_irq(struct mlx4_cq *mcq); |
| 821 | |
| 822 | int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode); |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 823 | int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 824 | |
| 825 | int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset); |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 826 | int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port); |
| 827 | |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 828 | #ifdef CONFIG_MLX4_EN_DCB |
| 829 | extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops; |
Or Gerlitz | 540b3a3 | 2013-04-07 03:44:07 +0000 | [diff] [blame] | 830 | extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 831 | #endif |
| 832 | |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 833 | int mlx4_en_setup_tc(struct net_device *dev, u8 up); |
| 834 | |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 835 | #ifdef CONFIG_RFS_ACCEL |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 836 | void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv); |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 837 | #endif |
| 838 | |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 839 | #define MLX4_EN_NUM_SELF_TEST 5 |
| 840 | void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf); |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 841 | void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 842 | |
Saeed Mahameed | 7787fa6 | 2014-10-27 11:37:42 +0200 | [diff] [blame] | 843 | #define DEV_FEATURE_CHANGED(dev, new_features, feature) \ |
| 844 | ((dev->features & feature) ^ (new_features & feature)) |
| 845 | |
| 846 | int mlx4_en_reset_config(struct net_device *dev, |
| 847 | struct hwtstamp_config ts_config, |
| 848 | netdev_features_t new_features); |
| 849 | |
Moni Shoua | 5da0354 | 2015-02-03 16:48:34 +0200 | [diff] [blame^] | 850 | int mlx4_en_netdev_event(struct notifier_block *this, |
| 851 | unsigned long event, void *ptr); |
| 852 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 853 | /* |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 854 | * Functions for time stamping |
| 855 | */ |
| 856 | u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe); |
| 857 | void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev, |
| 858 | struct skb_shared_hwtstamps *hwts, |
| 859 | u64 timestamp); |
| 860 | void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev); |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 861 | void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev); |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 862 | |
| 863 | /* Globals |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 864 | */ |
| 865 | extern const struct ethtool_ops mlx4_en_ethtool_ops; |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 866 | |
| 867 | |
| 868 | |
| 869 | /* |
| 870 | * printk / logging functions |
| 871 | */ |
| 872 | |
Joe Perches | b9075fa | 2011-10-31 17:11:33 -0700 | [diff] [blame] | 873 | __printf(3, 4) |
Joe Perches | 0c87b29 | 2014-09-22 10:40:22 -0700 | [diff] [blame] | 874 | void en_print(const char *level, const struct mlx4_en_priv *priv, |
| 875 | const char *format, ...); |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 876 | |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 877 | #define en_dbg(mlevel, priv, format, ...) \ |
| 878 | do { \ |
| 879 | if (NETIF_MSG_##mlevel & (priv)->msg_enable) \ |
| 880 | en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \ |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 881 | } while (0) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 882 | #define en_warn(priv, format, ...) \ |
| 883 | en_print(KERN_WARNING, priv, format, ##__VA_ARGS__) |
| 884 | #define en_err(priv, format, ...) \ |
| 885 | en_print(KERN_ERR, priv, format, ##__VA_ARGS__) |
| 886 | #define en_info(priv, format, ...) \ |
| 887 | en_print(KERN_INFO, priv, format, ##__VA_ARGS__) |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 888 | |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 889 | #define mlx4_err(mdev, format, ...) \ |
| 890 | pr_err(DRV_NAME " %s: " format, \ |
| 891 | dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__) |
| 892 | #define mlx4_info(mdev, format, ...) \ |
| 893 | pr_info(DRV_NAME " %s: " format, \ |
| 894 | dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__) |
| 895 | #define mlx4_warn(mdev, format, ...) \ |
| 896 | pr_warn(DRV_NAME " %s: " format, \ |
| 897 | dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__) |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 898 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 899 | #endif |