blob: 629b11879ceb308c0a04f5dcb04aa5fd4bb72827 [file] [log] [blame]
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05304 * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
36
37#include <linux/bitmap.h>
38#include <linux/crc32.h>
39#include <linux/ctype.h>
40#include <linux/debugfs.h>
41#include <linux/err.h>
42#include <linux/etherdevice.h>
43#include <linux/firmware.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000045#include <linux/if_vlan.h>
46#include <linux/init.h>
47#include <linux/log2.h>
48#include <linux/mdio.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/mutex.h>
52#include <linux/netdevice.h>
53#include <linux/pci.h>
54#include <linux/aer.h>
55#include <linux/rtnetlink.h>
56#include <linux/sched.h>
57#include <linux/seq_file.h>
58#include <linux/sockios.h>
59#include <linux/vmalloc.h>
60#include <linux/workqueue.h>
61#include <net/neighbour.h>
62#include <net/netevent.h>
Vipul Pandya01bcca62013-07-04 16:10:46 +053063#include <net/addrconf.h>
David S. Miller1ef80192014-11-10 13:27:49 -050064#include <net/bonding.h>
Anish Bhattb5a02f52015-01-14 15:17:34 -080065#include <net/addrconf.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080066#include <linux/uaccess.h>
Hariprasad Shenaic5a8c0f2016-06-14 14:39:30 +053067#include <linux/crash_dump.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000068
69#include "cxgb4.h"
Rahul Lakkireddyd57fd6c2016-09-20 17:13:06 +053070#include "cxgb4_filter.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000071#include "t4_regs.h"
Hariprasad Shenaif612b812015-01-05 16:30:43 +053072#include "t4_values.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000073#include "t4_msg.h"
74#include "t4fw_api.h"
Hariprasad Shenaicd6c2f12015-01-27 20:12:52 +053075#include "t4fw_version.h"
Anish Bhatt688848b2014-06-19 21:37:13 -070076#include "cxgb4_dcb.h"
Hariprasad Shenaifd88b312014-11-07 09:35:23 +053077#include "cxgb4_debugfs.h"
Anish Bhattb5a02f52015-01-14 15:17:34 -080078#include "clip_tbl.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000079#include "l2t.h"
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +053080#include "sched.h"
Rahul Lakkireddyd8931842016-09-20 17:13:09 +053081#include "cxgb4_tc_u32.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000082
Hariprasad Shenai812034f2015-04-06 20:23:23 +053083char cxgb4_driver_name[] = KBUILD_MODNAME;
84
Vipul Pandya01bcca62013-07-04 16:10:46 +053085#ifdef DRV_VERSION
86#undef DRV_VERSION
87#endif
Santosh Rastapur3a7f8552013-03-14 05:08:55 +000088#define DRV_VERSION "2.0.0-ko"
Hariprasad Shenai812034f2015-04-06 20:23:23 +053089const char cxgb4_driver_version[] = DRV_VERSION;
Hariprasad Shenai52a5f842015-10-21 14:39:54 +053090#define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000091
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000092#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
93 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
94 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
95
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +053096/* Macros needed to support the PCI Device ID Table ...
97 */
98#define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
Hariprasad Shenai768ffc62015-03-19 22:27:36 +053099 static const struct pci_device_id cxgb4_pci_tbl[] = {
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530100#define CH_PCI_DEVICE_ID_FUNCTION 0x4
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000101
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530102/* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
103 * called for both.
104 */
105#define CH_PCI_DEVICE_ID_FUNCTION2 0x0
106
107#define CH_PCI_ID_TABLE_ENTRY(devid) \
108 {PCI_VDEVICE(CHELSIO, (devid)), 4}
109
110#define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
111 { 0, } \
112 }
113
114#include "t4_pci_id_tbl.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000115
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530116#define FW4_FNAME "cxgb4/t4fw.bin"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000117#define FW5_FNAME "cxgb4/t5fw.bin"
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530118#define FW6_FNAME "cxgb4/t6fw.bin"
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530119#define FW4_CFNAME "cxgb4/t4-config.txt"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000120#define FW5_CFNAME "cxgb4/t5-config.txt"
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530121#define FW6_CFNAME "cxgb4/t6-config.txt"
Hariprasad Shenai01b69612015-05-22 21:58:21 +0530122#define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
123#define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
124#define PHY_AQ1202_DEVICEID 0x4409
125#define PHY_BCM84834_DEVICEID 0x4486
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000126
127MODULE_DESCRIPTION(DRV_DESC);
128MODULE_AUTHOR("Chelsio Communications");
129MODULE_LICENSE("Dual BSD/GPL");
130MODULE_VERSION(DRV_VERSION);
131MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530132MODULE_FIRMWARE(FW4_FNAME);
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000133MODULE_FIRMWARE(FW5_FNAME);
Hariprasad Shenai52a5f842015-10-21 14:39:54 +0530134MODULE_FIRMWARE(FW6_FNAME);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000135
Vipul Pandya636f9d32012-09-26 02:39:39 +0000136/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000137 * The driver uses the best interrupt scheme available on a platform in the
138 * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
139 * of these schemes the driver may consider as follows:
140 *
141 * msi = 2: choose from among all three options
142 * msi = 1: only consider MSI and INTx interrupts
143 * msi = 0: force INTx interrupts
144 */
145static int msi = 2;
146
147module_param(msi, int, 0644);
148MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
149
150/*
Vipul Pandya636f9d32012-09-26 02:39:39 +0000151 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
152 * offset by 2 bytes in order to have the IP headers line up on 4-byte
153 * boundaries. This is a requirement for many architectures which will throw
154 * a machine check fault if an attempt is made to access one of the 4-byte IP
155 * header fields on a non-4-byte boundary. And it's a major performance issue
156 * even on some architectures which allow it like some implementations of the
157 * x86 ISA. However, some architectures don't mind this and for some very
158 * edge-case performance sensitive applications (like forwarding large volumes
159 * of small packets), setting this DMA offset to 0 will decrease the number of
160 * PCI-E Bus transfers enough to measurably affect performance.
161 */
162static int rx_dma_offset = 2;
163
Anish Bhatt688848b2014-06-19 21:37:13 -0700164/* TX Queue select used to determine what algorithm to use for selecting TX
165 * queue. Select between the kernel provided function (select_queue=0) or user
166 * cxgb_select_queue function (select_queue=1)
167 *
168 * Default: select_queue=0
169 */
170static int select_queue;
171module_param(select_queue, int, 0644);
172MODULE_PARM_DESC(select_queue,
173 "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");
174
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000175static struct dentry *cxgb4_debugfs_root;
176
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530177LIST_HEAD(adapter_list);
178DEFINE_MUTEX(uld_mutex);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000179
180static void link_report(struct net_device *dev)
181{
182 if (!netif_carrier_ok(dev))
183 netdev_info(dev, "link down\n");
184 else {
185 static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
186
Hariprasad Shenai85412252015-10-01 13:48:48 +0530187 const char *s;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000188 const struct port_info *p = netdev_priv(dev);
189
190 switch (p->link_cfg.speed) {
Ben Hutchingse8b39012014-02-23 00:03:24 +0000191 case 100:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000192 s = "100Mbps";
193 break;
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +0530194 case 1000:
195 s = "1Gbps";
196 break;
197 case 10000:
198 s = "10Gbps";
199 break;
200 case 25000:
201 s = "25Gbps";
202 break;
Ben Hutchingse8b39012014-02-23 00:03:24 +0000203 case 40000:
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +0530204 s = "40Gbps";
205 break;
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +0530206 case 100000:
207 s = "100Gbps";
208 break;
Hariprasad Shenai85412252015-10-01 13:48:48 +0530209 default:
210 pr_info("%s: unsupported speed: %d\n",
211 dev->name, p->link_cfg.speed);
212 return;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000213 }
214
215 netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
216 fc[p->link_cfg.fc]);
217 }
218}
219
Anish Bhatt688848b2014-06-19 21:37:13 -0700220#ifdef CONFIG_CHELSIO_T4_DCB
221/* Set up/tear down Data Center Bridging Priority mapping for a net device. */
222static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
223{
224 struct port_info *pi = netdev_priv(dev);
225 struct adapter *adap = pi->adapter;
226 struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
227 int i;
228
229 /* We use a simple mapping of Port TX Queue Index to DCB
230 * Priority when we're enabling DCB.
231 */
232 for (i = 0; i < pi->nqsets; i++, txq++) {
233 u32 name, value;
234 int err;
235
Hariprasad Shenai51678652014-11-21 12:52:02 +0530236 name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
237 FW_PARAMS_PARAM_X_V(
238 FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
239 FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
Anish Bhatt688848b2014-06-19 21:37:13 -0700240 value = enable ? i : 0xffffffff;
241
242 /* Since we can be called while atomic (from "interrupt
243 * level") we need to issue the Set Parameters Commannd
244 * without sleeping (timeout < 0).
245 */
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530246 err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
Hariprasad Shenai01b69612015-05-22 21:58:21 +0530247 &name, &value,
248 -FW_CMD_MAX_TIMEOUT);
Anish Bhatt688848b2014-06-19 21:37:13 -0700249
250 if (err)
251 dev_err(adap->pdev_dev,
252 "Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
253 enable ? "set" : "unset", pi->port_id, i, -err);
Anish Bhatt10b00462014-08-07 16:14:03 -0700254 else
255 txq->dcb_prio = value;
Anish Bhatt688848b2014-06-19 21:37:13 -0700256 }
257}
Anish Bhatt688848b2014-06-19 21:37:13 -0700258
Baoyou Xie50935852016-09-25 14:10:09 +0800259static int cxgb4_dcb_enabled(const struct net_device *dev)
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530260{
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530261 struct port_info *pi = netdev_priv(dev);
262
263 if (!pi->dcb.enabled)
264 return 0;
265
266 return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
267 (pi->dcb.state == CXGB4_DCB_STATE_HOST));
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530268}
Arnd Bergmann7c70c4f2016-09-30 18:15:33 +0200269#endif /* CONFIG_CHELSIO_T4_DCB */
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530270
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000271void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
272{
273 struct net_device *dev = adapter->port[port_id];
274
275 /* Skip changes from disabled ports. */
276 if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
277 if (link_stat)
278 netif_carrier_on(dev);
Anish Bhatt688848b2014-06-19 21:37:13 -0700279 else {
280#ifdef CONFIG_CHELSIO_T4_DCB
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530281 if (cxgb4_dcb_enabled(dev)) {
282 cxgb4_dcb_state_init(dev);
283 dcb_tx_queue_prio_enable(dev, false);
284 }
Anish Bhatt688848b2014-06-19 21:37:13 -0700285#endif /* CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000286 netif_carrier_off(dev);
Anish Bhatt688848b2014-06-19 21:37:13 -0700287 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000288
289 link_report(dev);
290 }
291}
292
293void t4_os_portmod_changed(const struct adapter *adap, int port_id)
294{
295 static const char *mod_str[] = {
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000296 NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000297 };
298
299 const struct net_device *dev = adap->port[port_id];
300 const struct port_info *pi = netdev_priv(dev);
301
302 if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
303 netdev_info(dev, "port module unplugged\n");
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000304 else if (pi->mod_type < ARRAY_SIZE(mod_str))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000305 netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
Hariprasad Shenaibe81a2d2016-04-26 20:10:25 +0530306 else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
307 netdev_info(dev, "%s: unsupported port module inserted\n",
308 dev->name);
309 else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
310 netdev_info(dev, "%s: unknown port module inserted\n",
311 dev->name);
312 else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
313 netdev_info(dev, "%s: transceiver module error\n", dev->name);
314 else
315 netdev_info(dev, "%s: unknown module type %d inserted\n",
316 dev->name, pi->mod_type);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000317}
318
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530319int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
320module_param(dbfifo_int_thresh, int, 0644);
321MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
322
Vipul Pandya404d9e32012-10-08 02:59:43 +0000323/*
324 * usecs to sleep while draining the dbfifo
325 */
326static int dbfifo_drain_delay = 1000;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530327module_param(dbfifo_drain_delay, int, 0644);
328MODULE_PARM_DESC(dbfifo_drain_delay,
329 "usecs to sleep while draining the dbfifo");
330
Hariprasad Shenaifc08a012016-02-16 10:07:09 +0530331static inline int cxgb4_set_addr_hash(struct port_info *pi)
332{
333 struct adapter *adap = pi->adapter;
334 u64 vec = 0;
335 bool ucast = false;
336 struct hash_mac_addr *entry;
337
338 /* Calculate the hash vector for the updated list and program it */
339 list_for_each_entry(entry, &adap->mac_hlist, list) {
340 ucast |= is_unicast_ether_addr(entry->addr);
341 vec |= (1ULL << hash_mac_addr(entry->addr));
342 }
343 return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
344 vec, false);
345}
346
347static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
348{
349 struct port_info *pi = netdev_priv(netdev);
350 struct adapter *adap = pi->adapter;
351 int ret;
352 u64 mhash = 0;
353 u64 uhash = 0;
354 bool free = false;
355 bool ucast = is_unicast_ether_addr(mac_addr);
356 const u8 *maclist[1] = {mac_addr};
357 struct hash_mac_addr *new_entry;
358
359 ret = t4_alloc_mac_filt(adap, adap->mbox, pi->viid, free, 1, maclist,
360 NULL, ucast ? &uhash : &mhash, false);
361 if (ret < 0)
362 goto out;
363 /* if hash != 0, then add the addr to hash addr list
364 * so on the end we will calculate the hash for the
365 * list and program it
366 */
367 if (uhash || mhash) {
368 new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
369 if (!new_entry)
370 return -ENOMEM;
371 ether_addr_copy(new_entry->addr, mac_addr);
372 list_add_tail(&new_entry->list, &adap->mac_hlist);
373 ret = cxgb4_set_addr_hash(pi);
374 }
375out:
376 return ret < 0 ? ret : 0;
377}
378
379static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
380{
381 struct port_info *pi = netdev_priv(netdev);
382 struct adapter *adap = pi->adapter;
383 int ret;
384 const u8 *maclist[1] = {mac_addr};
385 struct hash_mac_addr *entry, *tmp;
386
387 /* If the MAC address to be removed is in the hash addr
388 * list, delete it from the list and update hash vector
389 */
390 list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
391 if (ether_addr_equal(entry->addr, mac_addr)) {
392 list_del(&entry->list);
393 kfree(entry);
394 return cxgb4_set_addr_hash(pi);
395 }
396 }
397
398 ret = t4_free_mac_filt(adap, adap->mbox, pi->viid, 1, maclist, false);
399 return ret < 0 ? -EINVAL : 0;
400}
401
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000402/*
403 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
404 * If @mtu is -1 it is left unchanged.
405 */
406static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
407{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000408 struct port_info *pi = netdev_priv(dev);
Hariprasad Shenaifc08a012016-02-16 10:07:09 +0530409 struct adapter *adapter = pi->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000410
Hariprasad Shenaid01f7ab2016-06-14 14:39:32 +0530411 __dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
412 __dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
Hariprasad Shenaifc08a012016-02-16 10:07:09 +0530413
414 return t4_set_rxmode(adapter, adapter->mbox, pi->viid, mtu,
415 (dev->flags & IFF_PROMISC) ? 1 : 0,
416 (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
417 sleep_ok);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000418}
419
420/**
421 * link_start - enable a port
422 * @dev: the port to enable
423 *
424 * Performs the MAC and PHY actions needed to enable a port.
425 */
426static int link_start(struct net_device *dev)
427{
428 int ret;
429 struct port_info *pi = netdev_priv(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530430 unsigned int mb = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000431
432 /*
433 * We do not set address filters and promiscuity here, the stack does
434 * that step explicitly.
435 */
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000436 ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +0000437 !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000438 if (ret == 0) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000439 ret = t4_change_mac(pi->adapter, mb, pi->viid,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000440 pi->xact_addr_filt, dev->dev_addr, true,
Dimitris Michailidisb6bd29e2010-05-18 10:07:11 +0000441 true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000442 if (ret >= 0) {
443 pi->xact_addr_filt = ret;
444 ret = 0;
445 }
446 }
447 if (ret == 0)
Hariprasad Shenai4036da92015-06-05 14:24:49 +0530448 ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000449 &pi->link_cfg);
Anish Bhatt30f00842014-08-05 16:05:23 -0700450 if (ret == 0) {
451 local_bh_disable();
Anish Bhatt688848b2014-06-19 21:37:13 -0700452 ret = t4_enable_vi_params(pi->adapter, mb, pi->viid, true,
453 true, CXGB4_DCB_ENABLED);
Anish Bhatt30f00842014-08-05 16:05:23 -0700454 local_bh_enable();
455 }
Anish Bhatt688848b2014-06-19 21:37:13 -0700456
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000457 return ret;
458}
459
Anish Bhatt688848b2014-06-19 21:37:13 -0700460#ifdef CONFIG_CHELSIO_T4_DCB
461/* Handle a Data Center Bridging update message from the firmware. */
462static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
463{
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530464 int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
Hariprasad Shenai134491f2016-04-26 20:10:27 +0530465 struct net_device *dev = adap->port[adap->chan_map[port]];
Anish Bhatt688848b2014-06-19 21:37:13 -0700466 int old_dcb_enabled = cxgb4_dcb_enabled(dev);
467 int new_dcb_enabled;
468
469 cxgb4_dcb_handle_fw_update(adap, pcmd);
470 new_dcb_enabled = cxgb4_dcb_enabled(dev);
471
472 /* If the DCB has become enabled or disabled on the port then we're
473 * going to need to set up/tear down DCB Priority parameters for the
474 * TX Queues associated with the port.
475 */
476 if (new_dcb_enabled != old_dcb_enabled)
477 dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
478}
479#endif /* CONFIG_CHELSIO_T4_DCB */
480
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000481/* Response queue handler for the FW event queue.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000482 */
483static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
484 const struct pkt_gl *gl)
485{
486 u8 opcode = ((const struct rss_header *)rsp)->opcode;
487
488 rsp++; /* skip RSS header */
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000489
490 /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
491 */
492 if (unlikely(opcode == CPL_FW4_MSG &&
493 ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
494 rsp++;
495 opcode = ((const struct rss_header *)rsp)->opcode;
496 rsp++;
497 if (opcode != CPL_SGE_EGR_UPDATE) {
498 dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
499 , opcode);
500 goto out;
501 }
502 }
503
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000504 if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
505 const struct cpl_sge_egr_update *p = (void *)rsp;
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -0800506 unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000507 struct sge_txq *txq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000508
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000509 txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000510 txq->restarts++;
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +0530511 if (txq->q_type == CXGB4_TXQ_ETH) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000512 struct sge_eth_txq *eq;
513
514 eq = container_of(txq, struct sge_eth_txq, q);
515 netif_tx_wake_queue(eq->txq);
516 } else {
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +0530517 struct sge_uld_txq *oq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000518
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +0530519 oq = container_of(txq, struct sge_uld_txq, q);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000520 tasklet_schedule(&oq->qresume_tsk);
521 }
522 } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
523 const struct cpl_fw6_msg *p = (void *)rsp;
524
Anish Bhatt688848b2014-06-19 21:37:13 -0700525#ifdef CONFIG_CHELSIO_T4_DCB
526 const struct fw_port_cmd *pcmd = (const void *)p->data;
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530527 unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
Anish Bhatt688848b2014-06-19 21:37:13 -0700528 unsigned int action =
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530529 FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
Anish Bhatt688848b2014-06-19 21:37:13 -0700530
531 if (cmd == FW_PORT_CMD &&
532 action == FW_PORT_ACTION_GET_PORT_INFO) {
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530533 int port = FW_PORT_CMD_PORTID_G(
Anish Bhatt688848b2014-06-19 21:37:13 -0700534 be32_to_cpu(pcmd->op_to_portid));
Hariprasad Shenai134491f2016-04-26 20:10:27 +0530535 struct net_device *dev =
536 q->adap->port[q->adap->chan_map[port]];
Anish Bhatt688848b2014-06-19 21:37:13 -0700537 int state_input = ((pcmd->u.info.dcbxdis_pkd &
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530538 FW_PORT_CMD_DCBXDIS_F)
Anish Bhatt688848b2014-06-19 21:37:13 -0700539 ? CXGB4_DCB_INPUT_FW_DISABLED
540 : CXGB4_DCB_INPUT_FW_ENABLED);
541
542 cxgb4_dcb_state_fsm(dev, state_input);
543 }
544
545 if (cmd == FW_PORT_CMD &&
546 action == FW_PORT_ACTION_L2_DCB_CFG)
547 dcb_rpl(q->adap, pcmd);
548 else
549#endif
550 if (p->type == 0)
551 t4_handle_fw_rpl(q->adap, p->data);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000552 } else if (opcode == CPL_L2T_WRITE_RPL) {
553 const struct cpl_l2t_write_rpl *p = (void *)rsp;
554
555 do_l2t_write_rpl(q->adap, p);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000556 } else if (opcode == CPL_SET_TCB_RPL) {
557 const struct cpl_set_tcb_rpl *p = (void *)rsp;
558
559 filter_rpl(q->adap, p);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000560 } else
561 dev_err(q->adap->pdev_dev,
562 "unexpected CPL %#x on FW event queue\n", opcode);
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000563out:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000564 return 0;
565}
566
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000567static void disable_msi(struct adapter *adapter)
568{
569 if (adapter->flags & USING_MSIX) {
570 pci_disable_msix(adapter->pdev);
571 adapter->flags &= ~USING_MSIX;
572 } else if (adapter->flags & USING_MSI) {
573 pci_disable_msi(adapter->pdev);
574 adapter->flags &= ~USING_MSI;
575 }
576}
577
578/*
579 * Interrupt handler for non-data events used with MSI-X.
580 */
581static irqreturn_t t4_nondata_intr(int irq, void *cookie)
582{
583 struct adapter *adap = cookie;
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530584 u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000585
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530586 if (v & PFSW_F) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000587 adap->swintr = 1;
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530588 t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000589 }
Hariprasad Shenaic3c7b122015-04-15 02:02:34 +0530590 if (adap->flags & MASTER_PF)
591 t4_slow_intr_handler(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000592 return IRQ_HANDLED;
593}
594
595/*
596 * Name the MSI-X interrupts.
597 */
598static void name_msix_vecs(struct adapter *adap)
599{
Dimitris Michailidisba278162010-12-14 21:36:50 +0000600 int i, j, msi_idx = 2, n = sizeof(adap->msix_info[0].desc);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000601
602 /* non-data interrupts */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000603 snprintf(adap->msix_info[0].desc, n, "%s", adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000604
605 /* FW events */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000606 snprintf(adap->msix_info[1].desc, n, "%s-FWeventq",
607 adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000608
609 /* Ethernet queues */
610 for_each_port(adap, j) {
611 struct net_device *d = adap->port[j];
612 const struct port_info *pi = netdev_priv(d);
613
Dimitris Michailidisba278162010-12-14 21:36:50 +0000614 for (i = 0; i < pi->nqsets; i++, msi_idx++)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000615 snprintf(adap->msix_info[msi_idx].desc, n, "%s-Rx%d",
616 d->name, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000617 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000618}
619
620static int request_msix_queue_irqs(struct adapter *adap)
621{
622 struct sge *s = &adap->sge;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530623 int err, ethqidx;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530624 int msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000625
626 err = request_irq(adap->msix_info[1].vec, t4_sge_intr_msix, 0,
627 adap->msix_info[1].desc, &s->fw_evtq);
628 if (err)
629 return err;
630
631 for_each_ethrxq(s, ethqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000632 err = request_irq(adap->msix_info[msi_index].vec,
633 t4_sge_intr_msix, 0,
634 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000635 &s->ethrxq[ethqidx].rspq);
636 if (err)
637 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000638 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000639 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000640 return 0;
641
642unwind:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000643 while (--ethqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000644 free_irq(adap->msix_info[--msi_index].vec,
645 &s->ethrxq[ethqidx].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000646 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
647 return err;
648}
649
650static void free_msix_queue_irqs(struct adapter *adap)
651{
Vipul Pandya404d9e32012-10-08 02:59:43 +0000652 int i, msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000653 struct sge *s = &adap->sge;
654
655 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
656 for_each_ethrxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000657 free_irq(adap->msix_info[msi_index++].vec, &s->ethrxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000658}
659
660/**
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530661 * cxgb4_write_rss - write the RSS table for a given port
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000662 * @pi: the port
663 * @queues: array of queue indices for RSS
664 *
665 * Sets up the portion of the HW RSS table for the port's VI to distribute
666 * packets to the Rx queues in @queues.
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530667 * Should never be called before setting up sge eth rx queues
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000668 */
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530669int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000670{
671 u16 *rss;
672 int i, err;
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530673 struct adapter *adapter = pi->adapter;
674 const struct sge_eth_rxq *rxq;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000675
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530676 rxq = &adapter->sge.ethrxq[pi->first_qset];
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000677 rss = kmalloc(pi->rss_size * sizeof(u16), GFP_KERNEL);
678 if (!rss)
679 return -ENOMEM;
680
681 /* map the queue indices to queue ids */
682 for (i = 0; i < pi->rss_size; i++, queues++)
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530683 rss[i] = rxq[*queues].rspq.abs_id;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000684
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530685 err = t4_config_rss_range(adapter, adapter->pf, pi->viid, 0,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000686 pi->rss_size, rss, pi->rss_size);
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530687 /* If Tunnel All Lookup isn't specified in the global RSS
688 * Configuration, then we need to specify a default Ingress
689 * Queue for any ingress packets which aren't hashed. We'll
690 * use our first ingress queue ...
691 */
692 if (!err)
693 err = t4_config_vi_rss(adapter, adapter->mbox, pi->viid,
694 FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
695 FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
696 FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
697 FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
698 FW_RSS_VI_CONFIG_CMD_UDPEN_F,
699 rss[0]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000700 kfree(rss);
701 return err;
702}
703
704/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000705 * setup_rss - configure RSS
706 * @adap: the adapter
707 *
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000708 * Sets up RSS for each port.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000709 */
710static int setup_rss(struct adapter *adap)
711{
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530712 int i, j, err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000713
714 for_each_port(adap, i) {
715 const struct port_info *pi = adap2pinfo(adap, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000716
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530717 /* Fill default values with equal distribution */
718 for (j = 0; j < pi->rss_size; j++)
719 pi->rss[j] = j % pi->nqsets;
720
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530721 err = cxgb4_write_rss(pi, pi->rss);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000722 if (err)
723 return err;
724 }
725 return 0;
726}
727
728/*
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000729 * Return the channel of the ingress queue with the given qid.
730 */
731static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
732{
733 qid -= p->ingr_start;
734 return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
735}
736
737/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000738 * Wait until all NAPI handlers are descheduled.
739 */
740static void quiesce_rx(struct adapter *adap)
741{
742 int i;
743
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530744 for (i = 0; i < adap->sge.ingr_sz; i++) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000745 struct sge_rspq *q = adap->sge.ingr_map[i];
746
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530747 if (q && q->handler) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000748 napi_disable(&q->napi);
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530749 local_bh_disable();
750 while (!cxgb_poll_lock_napi(q))
751 mdelay(1);
752 local_bh_enable();
753 }
754
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000755 }
756}
757
Hariprasad Shenaib37987e2015-03-26 10:04:26 +0530758/* Disable interrupt and napi handler */
759static void disable_interrupts(struct adapter *adap)
760{
761 if (adap->flags & FULL_INIT_DONE) {
762 t4_intr_disable(adap);
763 if (adap->flags & USING_MSIX) {
764 free_msix_queue_irqs(adap);
765 free_irq(adap->msix_info[0].vec, adap);
766 } else {
767 free_irq(adap->pdev->irq, adap);
768 }
769 quiesce_rx(adap);
770 }
771}
772
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000773/*
774 * Enable NAPI scheduling and interrupt generation for all Rx queues.
775 */
776static void enable_rx(struct adapter *adap)
777{
778 int i;
779
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530780 for (i = 0; i < adap->sge.ingr_sz; i++) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000781 struct sge_rspq *q = adap->sge.ingr_map[i];
782
783 if (!q)
784 continue;
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530785 if (q->handler) {
786 cxgb_busy_poll_init_lock(q);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000787 napi_enable(&q->napi);
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530788 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000789 /* 0-increment GTS to start the timer and enable interrupts */
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530790 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
791 SEINTARM_V(q->intr_params) |
792 INGRESSQID_V(q->cntxt_id));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000793 }
794}
795
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +0530796
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530797static int setup_fw_sge_queues(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000798{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000799 struct sge *s = &adap->sge;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530800 int err = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000801
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530802 bitmap_zero(s->starving_fl, s->egr_sz);
803 bitmap_zero(s->txq_maperr, s->egr_sz);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000804
805 if (adap->flags & USING_MSIX)
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530806 adap->msi_idx = 1; /* vector 0 is for non-queue interrupts */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000807 else {
808 err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
Varun Prakash2337ba42016-02-14 23:02:41 +0530809 NULL, NULL, NULL, -1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000810 if (err)
811 return err;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530812 adap->msi_idx = -((int)s->intrq.abs_id + 1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000813 }
814
815 err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530816 adap->msi_idx, NULL, fwevtq_handler, NULL, -1);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530817 if (err)
818 t4_free_sge_resources(adap);
819 return err;
820}
821
822/**
823 * setup_sge_queues - configure SGE Tx/Rx/response queues
824 * @adap: the adapter
825 *
826 * Determines how many sets of SGE queues to use and initializes them.
827 * We support multiple queue sets per port if we have MSI-X, otherwise
828 * just one queue set per port.
829 */
830static int setup_sge_queues(struct adapter *adap)
831{
832 int err, i, j;
833 struct sge *s = &adap->sge;
834 struct sge_uld_rxq_info *rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];
835 unsigned int cmplqid = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000836
837 for_each_port(adap, i) {
838 struct net_device *dev = adap->port[i];
839 struct port_info *pi = netdev_priv(dev);
840 struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
841 struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
842
843 for (j = 0; j < pi->nqsets; j++, q++) {
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530844 if (adap->msi_idx > 0)
845 adap->msi_idx++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000846 err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530847 adap->msi_idx, &q->fl,
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +0530848 t4_ethrx_handler,
Varun Prakash2337ba42016-02-14 23:02:41 +0530849 NULL,
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +0530850 t4_get_mps_bg_map(adap,
851 pi->tx_chan));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000852 if (err)
853 goto freeout;
854 q->rspq.idx = j;
855 memset(&q->stats, 0, sizeof(q->stats));
856 }
857 for (j = 0; j < pi->nqsets; j++, t++) {
858 err = t4_sge_alloc_eth_txq(adap, t, dev,
859 netdev_get_tx_queue(dev, j),
860 s->fw_evtq.cntxt_id);
861 if (err)
862 goto freeout;
863 }
864 }
865
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000866 for_each_port(adap, i) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530867 /* Note that cmplqid below is 0 if we don't
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000868 * have RDMA queues, and that's the right value.
869 */
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530870 if (rxq_info)
871 cmplqid = rxq_info->uldrxq[i].rspq.cntxt_id;
872
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000873 err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530874 s->fw_evtq.cntxt_id, cmplqid);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000875 if (err)
876 goto freeout;
877 }
878
Hariprasad Shenai9bb59b92014-09-01 19:54:57 +0530879 t4_write_reg(adap, is_t4(adap->params.chip) ?
Hariprasad Shenai837e4a42015-01-05 16:30:46 +0530880 MPS_TRC_RSS_CONTROL_A :
881 MPS_T5_TRC_RSS_CONTROL_A,
882 RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
883 QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000884 return 0;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530885freeout:
886 t4_free_sge_resources(adap);
887 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000888}
889
890/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000891 * Allocate a chunk of memory using kmalloc or, if that fails, vmalloc.
892 * The allocated memory is cleared.
893 */
894void *t4_alloc_mem(size_t size)
895{
Joe Perches8be04b92013-06-19 12:15:53 -0700896 void *p = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000897
898 if (!p)
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000899 p = vzalloc(size);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000900 return p;
901}
902
903/*
904 * Free memory allocated through alloc_mem().
905 */
Hariprasad Shenaifd88b312014-11-07 09:35:23 +0530906void t4_free_mem(void *addr)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000907{
Pekka Enbergd2fcb542015-06-30 14:59:12 -0700908 kvfree(addr);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000909}
910
Anish Bhatt688848b2014-06-19 21:37:13 -0700911static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
912 void *accel_priv, select_queue_fallback_t fallback)
913{
914 int txq;
915
916#ifdef CONFIG_CHELSIO_T4_DCB
917 /* If a Data Center Bridging has been successfully negotiated on this
918 * link then we'll use the skb's priority to map it to a TX Queue.
919 * The skb's priority is determined via the VLAN Tag Priority Code
920 * Point field.
921 */
922 if (cxgb4_dcb_enabled(dev)) {
923 u16 vlan_tci;
924 int err;
925
926 err = vlan_get_tag(skb, &vlan_tci);
927 if (unlikely(err)) {
928 if (net_ratelimit())
929 netdev_warn(dev,
930 "TX Packet without VLAN Tag on DCB Link\n");
931 txq = 0;
932 } else {
933 txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
Varun Prakash84a200b2015-03-24 19:14:46 +0530934#ifdef CONFIG_CHELSIO_T4_FCOE
935 if (skb->protocol == htons(ETH_P_FCOE))
936 txq = skb->priority & 0x7;
937#endif /* CONFIG_CHELSIO_T4_FCOE */
Anish Bhatt688848b2014-06-19 21:37:13 -0700938 }
939 return txq;
940 }
941#endif /* CONFIG_CHELSIO_T4_DCB */
942
943 if (select_queue) {
944 txq = (skb_rx_queue_recorded(skb)
945 ? skb_get_rx_queue(skb)
946 : smp_processor_id());
947
948 while (unlikely(txq >= dev->real_num_tx_queues))
949 txq -= dev->real_num_tx_queues;
950
951 return txq;
952 }
953
954 return fallback(dev, skb) % dev->real_num_tx_queues;
955}
956
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000957static int closest_timer(const struct sge *s, int time)
958{
959 int i, delta, match = 0, min_delta = INT_MAX;
960
961 for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
962 delta = time - s->timer_val[i];
963 if (delta < 0)
964 delta = -delta;
965 if (delta < min_delta) {
966 min_delta = delta;
967 match = i;
968 }
969 }
970 return match;
971}
972
973static int closest_thres(const struct sge *s, int thres)
974{
975 int i, delta, match = 0, min_delta = INT_MAX;
976
977 for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
978 delta = thres - s->counter_val[i];
979 if (delta < 0)
980 delta = -delta;
981 if (delta < min_delta) {
982 min_delta = delta;
983 match = i;
984 }
985 }
986 return match;
987}
988
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000989/**
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530990 * cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000991 * @q: the Rx queue
992 * @us: the hold-off time in us, or 0 to disable timer
993 * @cnt: the hold-off packet count, or 0 to disable counter
994 *
995 * Sets an Rx queue's interrupt hold-off time and packet count. At least
996 * one of the two needs to be enabled for the queue to generate interrupts.
997 */
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530998int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
999 unsigned int us, unsigned int cnt)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001000{
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05301001 struct adapter *adap = q->adap;
1002
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001003 if ((us | cnt) == 0)
1004 cnt = 1;
1005
1006 if (cnt) {
1007 int err;
1008 u32 v, new_idx;
1009
1010 new_idx = closest_thres(&adap->sge, cnt);
1011 if (q->desc && q->pktcnt_idx != new_idx) {
1012 /* the queue has already been created, update it */
Hariprasad Shenai51678652014-11-21 12:52:02 +05301013 v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
1014 FW_PARAMS_PARAM_X_V(
1015 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
1016 FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301017 err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
1018 &v, &new_idx);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001019 if (err)
1020 return err;
1021 }
1022 q->pktcnt_idx = new_idx;
1023 }
1024
1025 us = us == 0 ? 6 : closest_timer(&adap->sge, us);
Hariprasad Shenai1ecc7b72015-05-12 04:43:43 +05301026 q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001027 return 0;
1028}
1029
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001030static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001031{
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001032 const struct port_info *pi = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001033 netdev_features_t changed = dev->features ^ features;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001034 int err;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001035
Patrick McHardyf6469682013-04-19 02:04:27 +00001036 if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001037 return 0;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001038
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301039 err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001040 -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +00001041 !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001042 if (unlikely(err))
Patrick McHardyf6469682013-04-19 02:04:27 +00001043 dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001044 return err;
Dimitris Michailidis87b6cf52010-04-27 16:22:42 -07001045}
1046
Bill Pemberton91744942012-12-03 09:23:02 -05001047static int setup_debugfs(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001048{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001049 if (IS_ERR_OR_NULL(adap->debugfs_root))
1050 return -1;
1051
Hariprasad Shenaifd88b312014-11-07 09:35:23 +05301052#ifdef CONFIG_DEBUG_FS
1053 t4_setup_debugfs(adap);
1054#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001055 return 0;
1056}
1057
1058/*
1059 * upper-layer driver support
1060 */
1061
1062/*
1063 * Allocate an active-open TID and set it to the supplied value.
1064 */
1065int cxgb4_alloc_atid(struct tid_info *t, void *data)
1066{
1067 int atid = -1;
1068
1069 spin_lock_bh(&t->atid_lock);
1070 if (t->afree) {
1071 union aopen_entry *p = t->afree;
1072
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001073 atid = (p - t->atid_tab) + t->atid_base;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001074 t->afree = p->next;
1075 p->data = data;
1076 t->atids_in_use++;
1077 }
1078 spin_unlock_bh(&t->atid_lock);
1079 return atid;
1080}
1081EXPORT_SYMBOL(cxgb4_alloc_atid);
1082
1083/*
1084 * Release an active-open TID.
1085 */
1086void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
1087{
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001088 union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001089
1090 spin_lock_bh(&t->atid_lock);
1091 p->next = t->afree;
1092 t->afree = p;
1093 t->atids_in_use--;
1094 spin_unlock_bh(&t->atid_lock);
1095}
1096EXPORT_SYMBOL(cxgb4_free_atid);
1097
1098/*
1099 * Allocate a server TID and set it to the supplied value.
1100 */
1101int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
1102{
1103 int stid;
1104
1105 spin_lock_bh(&t->stid_lock);
1106 if (family == PF_INET) {
1107 stid = find_first_zero_bit(t->stid_bmap, t->nstids);
1108 if (stid < t->nstids)
1109 __set_bit(stid, t->stid_bmap);
1110 else
1111 stid = -1;
1112 } else {
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301113 stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001114 if (stid < 0)
1115 stid = -1;
1116 }
1117 if (stid >= 0) {
1118 t->stid_tab[stid].data = data;
1119 stid += t->stid_base;
Kumar Sanghvi15f63b72013-12-18 16:38:22 +05301120 /* IPv6 requires max of 520 bits or 16 cells in TCAM
1121 * This is equivalent to 4 TIDs. With CLIP enabled it
1122 * needs 2 TIDs.
1123 */
1124 if (family == PF_INET)
1125 t->stids_in_use++;
1126 else
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301127 t->stids_in_use += 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001128 }
1129 spin_unlock_bh(&t->stid_lock);
1130 return stid;
1131}
1132EXPORT_SYMBOL(cxgb4_alloc_stid);
1133
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001134/* Allocate a server filter TID and set it to the supplied value.
1135 */
1136int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
1137{
1138 int stid;
1139
1140 spin_lock_bh(&t->stid_lock);
1141 if (family == PF_INET) {
1142 stid = find_next_zero_bit(t->stid_bmap,
1143 t->nstids + t->nsftids, t->nstids);
1144 if (stid < (t->nstids + t->nsftids))
1145 __set_bit(stid, t->stid_bmap);
1146 else
1147 stid = -1;
1148 } else {
1149 stid = -1;
1150 }
1151 if (stid >= 0) {
1152 t->stid_tab[stid].data = data;
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05301153 stid -= t->nstids;
1154 stid += t->sftid_base;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301155 t->sftids_in_use++;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001156 }
1157 spin_unlock_bh(&t->stid_lock);
1158 return stid;
1159}
1160EXPORT_SYMBOL(cxgb4_alloc_sftid);
1161
1162/* Release a server TID.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001163 */
1164void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
1165{
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05301166 /* Is it a server filter TID? */
1167 if (t->nsftids && (stid >= t->sftid_base)) {
1168 stid -= t->sftid_base;
1169 stid += t->nstids;
1170 } else {
1171 stid -= t->stid_base;
1172 }
1173
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001174 spin_lock_bh(&t->stid_lock);
1175 if (family == PF_INET)
1176 __clear_bit(stid, t->stid_bmap);
1177 else
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301178 bitmap_release_region(t->stid_bmap, stid, 1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001179 t->stid_tab[stid].data = NULL;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301180 if (stid < t->nstids) {
1181 if (family == PF_INET)
1182 t->stids_in_use--;
1183 else
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301184 t->stids_in_use -= 2;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301185 } else {
1186 t->sftids_in_use--;
1187 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001188 spin_unlock_bh(&t->stid_lock);
1189}
1190EXPORT_SYMBOL(cxgb4_free_stid);
1191
1192/*
1193 * Populate a TID_RELEASE WR. Caller must properly size the skb.
1194 */
1195static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
1196 unsigned int tid)
1197{
1198 struct cpl_tid_release *req;
1199
1200 set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
1201 req = (struct cpl_tid_release *)__skb_put(skb, sizeof(*req));
1202 INIT_TP_WR(req, tid);
1203 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
1204}
1205
1206/*
1207 * Queue a TID release request and if necessary schedule a work queue to
1208 * process it.
1209 */
stephen hemminger31b9c192010-10-18 05:39:18 +00001210static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
1211 unsigned int tid)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001212{
1213 void **p = &t->tid_tab[tid];
1214 struct adapter *adap = container_of(t, struct adapter, tids);
1215
1216 spin_lock_bh(&adap->tid_release_lock);
1217 *p = adap->tid_release_head;
1218 /* Low 2 bits encode the Tx channel number */
1219 adap->tid_release_head = (void **)((uintptr_t)p | chan);
1220 if (!adap->tid_release_task_busy) {
1221 adap->tid_release_task_busy = true;
Anish Bhatt29aaee62014-08-20 13:44:06 -07001222 queue_work(adap->workq, &adap->tid_release_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001223 }
1224 spin_unlock_bh(&adap->tid_release_lock);
1225}
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001226
1227/*
1228 * Process the list of pending TID release requests.
1229 */
1230static void process_tid_release_list(struct work_struct *work)
1231{
1232 struct sk_buff *skb;
1233 struct adapter *adap;
1234
1235 adap = container_of(work, struct adapter, tid_release_task);
1236
1237 spin_lock_bh(&adap->tid_release_lock);
1238 while (adap->tid_release_head) {
1239 void **p = adap->tid_release_head;
1240 unsigned int chan = (uintptr_t)p & 3;
1241 p = (void *)p - chan;
1242
1243 adap->tid_release_head = *p;
1244 *p = NULL;
1245 spin_unlock_bh(&adap->tid_release_lock);
1246
1247 while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
1248 GFP_KERNEL)))
1249 schedule_timeout_uninterruptible(1);
1250
1251 mk_tid_release(skb, chan, p - adap->tids.tid_tab);
1252 t4_ofld_send(adap, skb);
1253 spin_lock_bh(&adap->tid_release_lock);
1254 }
1255 adap->tid_release_task_busy = false;
1256 spin_unlock_bh(&adap->tid_release_lock);
1257}
1258
1259/*
1260 * Release a TID and inform HW. If we are unable to allocate the release
1261 * message we defer to a work queue.
1262 */
1263void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid)
1264{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001265 struct sk_buff *skb;
1266 struct adapter *adap = container_of(t, struct adapter, tids);
1267
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301268 WARN_ON(tid >= t->ntids);
1269
1270 if (t->tid_tab[tid]) {
1271 t->tid_tab[tid] = NULL;
1272 if (t->hash_base && (tid >= t->hash_base))
1273 atomic_dec(&t->hash_tids_in_use);
1274 else
1275 atomic_dec(&t->tids_in_use);
1276 }
1277
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001278 skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
1279 if (likely(skb)) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001280 mk_tid_release(skb, chan, tid);
1281 t4_ofld_send(adap, skb);
1282 } else
1283 cxgb4_queue_tid_release(t, chan, tid);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001284}
1285EXPORT_SYMBOL(cxgb4_remove_tid);
1286
1287/*
1288 * Allocate and initialize the TID tables. Returns 0 on success.
1289 */
1290static int tid_init(struct tid_info *t)
1291{
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301292 struct adapter *adap = container_of(t, struct adapter, tids);
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301293 unsigned int max_ftids = t->nftids + t->nsftids;
1294 unsigned int natids = t->natids;
1295 unsigned int stid_bmap_size;
1296 unsigned int ftid_bmap_size;
1297 size_t size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001298
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001299 stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301300 ftid_bmap_size = BITS_TO_LONGS(t->nftids);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001301 size = t->ntids * sizeof(*t->tid_tab) +
1302 natids * sizeof(*t->atid_tab) +
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001303 t->nstids * sizeof(*t->stid_tab) +
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001304 t->nsftids * sizeof(*t->stid_tab) +
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001305 stid_bmap_size * sizeof(long) +
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301306 max_ftids * sizeof(*t->ftid_tab) +
1307 ftid_bmap_size * sizeof(long);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001308
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001309 t->tid_tab = t4_alloc_mem(size);
1310 if (!t->tid_tab)
1311 return -ENOMEM;
1312
1313 t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
1314 t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001315 t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001316 t->ftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301317 t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001318 spin_lock_init(&t->stid_lock);
1319 spin_lock_init(&t->atid_lock);
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301320 spin_lock_init(&t->ftid_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001321
1322 t->stids_in_use = 0;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301323 t->sftids_in_use = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001324 t->afree = NULL;
1325 t->atids_in_use = 0;
1326 atomic_set(&t->tids_in_use, 0);
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301327 atomic_set(&t->hash_tids_in_use, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001328
1329 /* Setup the free list for atid_tab and clear the stid bitmap. */
1330 if (natids) {
1331 while (--natids)
1332 t->atid_tab[natids - 1].next = &t->atid_tab[natids];
1333 t->afree = t->atid_tab;
1334 }
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301335
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301336 if (is_offload(adap)) {
1337 bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
1338 /* Reserve stid 0 for T4/T5 adapters */
1339 if (!t->stid_base &&
1340 CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1341 __set_bit(0, t->stid_bmap);
1342 }
1343
1344 bitmap_zero(t->ftid_bmap, t->nftids);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001345 return 0;
1346}
1347
1348/**
1349 * cxgb4_create_server - create an IP server
1350 * @dev: the device
1351 * @stid: the server TID
1352 * @sip: local IP address to bind server to
1353 * @sport: the server's TCP port
1354 * @queue: queue to direct messages from this server to
1355 *
1356 * Create an IP server for the given port and address.
1357 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1358 */
1359int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00001360 __be32 sip, __be16 sport, __be16 vlan,
1361 unsigned int queue)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001362{
1363 unsigned int chan;
1364 struct sk_buff *skb;
1365 struct adapter *adap;
1366 struct cpl_pass_open_req *req;
Vipul Pandya80f40c12013-07-04 16:10:45 +05301367 int ret;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001368
1369 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1370 if (!skb)
1371 return -ENOMEM;
1372
1373 adap = netdev2adap(dev);
1374 req = (struct cpl_pass_open_req *)__skb_put(skb, sizeof(*req));
1375 INIT_TP_WR(req, 0);
1376 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
1377 req->local_port = sport;
1378 req->peer_port = htons(0);
1379 req->local_ip = sip;
1380 req->peer_ip = htonl(0);
Dimitris Michailidise46dab42010-08-23 17:20:58 +00001381 chan = rxq_to_chan(&adap->sge, queue);
Anish Bhattd7990b02014-11-12 17:15:57 -08001382 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
Hariprasad Shenai6c53e932015-01-08 21:38:15 -08001383 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1384 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301385 ret = t4_mgmt_tx(adap, skb);
1386 return net_xmit_eval(ret);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001387}
1388EXPORT_SYMBOL(cxgb4_create_server);
1389
Vipul Pandya80f40c12013-07-04 16:10:45 +05301390/* cxgb4_create_server6 - create an IPv6 server
1391 * @dev: the device
1392 * @stid: the server TID
1393 * @sip: local IPv6 address to bind server to
1394 * @sport: the server's TCP port
1395 * @queue: queue to direct messages from this server to
1396 *
1397 * Create an IPv6 server for the given port and address.
1398 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1399 */
1400int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
1401 const struct in6_addr *sip, __be16 sport,
1402 unsigned int queue)
1403{
1404 unsigned int chan;
1405 struct sk_buff *skb;
1406 struct adapter *adap;
1407 struct cpl_pass_open_req6 *req;
1408 int ret;
1409
1410 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1411 if (!skb)
1412 return -ENOMEM;
1413
1414 adap = netdev2adap(dev);
1415 req = (struct cpl_pass_open_req6 *)__skb_put(skb, sizeof(*req));
1416 INIT_TP_WR(req, 0);
1417 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
1418 req->local_port = sport;
1419 req->peer_port = htons(0);
1420 req->local_ip_hi = *(__be64 *)(sip->s6_addr);
1421 req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
1422 req->peer_ip_hi = cpu_to_be64(0);
1423 req->peer_ip_lo = cpu_to_be64(0);
1424 chan = rxq_to_chan(&adap->sge, queue);
Anish Bhattd7990b02014-11-12 17:15:57 -08001425 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
Hariprasad Shenai6c53e932015-01-08 21:38:15 -08001426 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1427 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301428 ret = t4_mgmt_tx(adap, skb);
1429 return net_xmit_eval(ret);
1430}
1431EXPORT_SYMBOL(cxgb4_create_server6);
1432
1433int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
1434 unsigned int queue, bool ipv6)
1435{
1436 struct sk_buff *skb;
1437 struct adapter *adap;
1438 struct cpl_close_listsvr_req *req;
1439 int ret;
1440
1441 adap = netdev2adap(dev);
1442
1443 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1444 if (!skb)
1445 return -ENOMEM;
1446
1447 req = (struct cpl_close_listsvr_req *)__skb_put(skb, sizeof(*req));
1448 INIT_TP_WR(req, 0);
1449 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -08001450 req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
1451 LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301452 ret = t4_mgmt_tx(adap, skb);
1453 return net_xmit_eval(ret);
1454}
1455EXPORT_SYMBOL(cxgb4_remove_server);
1456
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001457/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001458 * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
1459 * @mtus: the HW MTU table
1460 * @mtu: the target MTU
1461 * @idx: index of selected entry in the MTU table
1462 *
1463 * Returns the index and the value in the HW MTU table that is closest to
1464 * but does not exceed @mtu, unless @mtu is smaller than any value in the
1465 * table, in which case that smallest available value is selected.
1466 */
1467unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
1468 unsigned int *idx)
1469{
1470 unsigned int i = 0;
1471
1472 while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
1473 ++i;
1474 if (idx)
1475 *idx = i;
1476 return mtus[i];
1477}
1478EXPORT_SYMBOL(cxgb4_best_mtu);
1479
1480/**
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05301481 * cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
1482 * @mtus: the HW MTU table
1483 * @header_size: Header Size
1484 * @data_size_max: maximum Data Segment Size
1485 * @data_size_align: desired Data Segment Size Alignment (2^N)
1486 * @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
1487 *
1488 * Similar to cxgb4_best_mtu() but instead of searching the Hardware
1489 * MTU Table based solely on a Maximum MTU parameter, we break that
1490 * parameter up into a Header Size and Maximum Data Segment Size, and
1491 * provide a desired Data Segment Size Alignment. If we find an MTU in
1492 * the Hardware MTU Table which will result in a Data Segment Size with
1493 * the requested alignment _and_ that MTU isn't "too far" from the
1494 * closest MTU, then we'll return that rather than the closest MTU.
1495 */
1496unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
1497 unsigned short header_size,
1498 unsigned short data_size_max,
1499 unsigned short data_size_align,
1500 unsigned int *mtu_idxp)
1501{
1502 unsigned short max_mtu = header_size + data_size_max;
1503 unsigned short data_size_align_mask = data_size_align - 1;
1504 int mtu_idx, aligned_mtu_idx;
1505
1506 /* Scan the MTU Table till we find an MTU which is larger than our
1507 * Maximum MTU or we reach the end of the table. Along the way,
1508 * record the last MTU found, if any, which will result in a Data
1509 * Segment Length matching the requested alignment.
1510 */
1511 for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
1512 unsigned short data_size = mtus[mtu_idx] - header_size;
1513
1514 /* If this MTU minus the Header Size would result in a
1515 * Data Segment Size of the desired alignment, remember it.
1516 */
1517 if ((data_size & data_size_align_mask) == 0)
1518 aligned_mtu_idx = mtu_idx;
1519
1520 /* If we're not at the end of the Hardware MTU Table and the
1521 * next element is larger than our Maximum MTU, drop out of
1522 * the loop.
1523 */
1524 if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
1525 break;
1526 }
1527
1528 /* If we fell out of the loop because we ran to the end of the table,
1529 * then we just have to use the last [largest] entry.
1530 */
1531 if (mtu_idx == NMTUS)
1532 mtu_idx--;
1533
1534 /* If we found an MTU which resulted in the requested Data Segment
1535 * Length alignment and that's "not far" from the largest MTU which is
1536 * less than or equal to the maximum MTU, then use that.
1537 */
1538 if (aligned_mtu_idx >= 0 &&
1539 mtu_idx - aligned_mtu_idx <= 1)
1540 mtu_idx = aligned_mtu_idx;
1541
1542 /* If the caller has passed in an MTU Index pointer, pass the
1543 * MTU Index back. Return the MTU value.
1544 */
1545 if (mtu_idxp)
1546 *mtu_idxp = mtu_idx;
1547 return mtus[mtu_idx];
1548}
1549EXPORT_SYMBOL(cxgb4_best_aligned_mtu);
1550
1551/**
Hariprasad S27999802015-09-23 17:19:26 +05301552 * cxgb4_tp_smt_idx - Get the Source Mac Table index for this VI
1553 * @chip: chip type
1554 * @viid: VI id of the given port
1555 *
1556 * Return the SMT index for this VI.
1557 */
1558unsigned int cxgb4_tp_smt_idx(enum chip_type chip, unsigned int viid)
1559{
1560 /* In T4/T5, SMT contains 256 SMAC entries organized in
1561 * 128 rows of 2 entries each.
1562 * In T6, SMT contains 256 SMAC entries in 256 rows.
1563 * TODO: The below code needs to be updated when we add support
1564 * for 256 VFs.
1565 */
1566 if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
1567 return ((viid & 0x7f) << 1);
1568 else
1569 return (viid & 0x7f);
1570}
1571EXPORT_SYMBOL(cxgb4_tp_smt_idx);
1572
1573/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001574 * cxgb4_port_chan - get the HW channel of a port
1575 * @dev: the net device for the port
1576 *
1577 * Return the HW Tx channel of the given port.
1578 */
1579unsigned int cxgb4_port_chan(const struct net_device *dev)
1580{
1581 return netdev2pinfo(dev)->tx_chan;
1582}
1583EXPORT_SYMBOL(cxgb4_port_chan);
1584
Vipul Pandya881806b2012-05-18 15:29:24 +05301585unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
1586{
1587 struct adapter *adap = netdev2adap(dev);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001588 u32 v1, v2, lp_count, hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05301589
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301590 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1591 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301592 if (is_t4(adap->params.chip)) {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301593 lp_count = LP_COUNT_G(v1);
1594 hp_count = HP_COUNT_G(v1);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001595 } else {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301596 lp_count = LP_COUNT_T5_G(v1);
1597 hp_count = HP_COUNT_T5_G(v2);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001598 }
1599 return lpfifo ? lp_count : hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05301600}
1601EXPORT_SYMBOL(cxgb4_dbfifo_count);
1602
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001603/**
1604 * cxgb4_port_viid - get the VI id of a port
1605 * @dev: the net device for the port
1606 *
1607 * Return the VI id of the given port.
1608 */
1609unsigned int cxgb4_port_viid(const struct net_device *dev)
1610{
1611 return netdev2pinfo(dev)->viid;
1612}
1613EXPORT_SYMBOL(cxgb4_port_viid);
1614
1615/**
1616 * cxgb4_port_idx - get the index of a port
1617 * @dev: the net device for the port
1618 *
1619 * Return the index of the given port.
1620 */
1621unsigned int cxgb4_port_idx(const struct net_device *dev)
1622{
1623 return netdev2pinfo(dev)->port_id;
1624}
1625EXPORT_SYMBOL(cxgb4_port_idx);
1626
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001627void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
1628 struct tp_tcp_stats *v6)
1629{
1630 struct adapter *adap = pci_get_drvdata(pdev);
1631
1632 spin_lock(&adap->stats_lock);
1633 t4_tp_get_tcp_stats(adap, v4, v6);
1634 spin_unlock(&adap->stats_lock);
1635}
1636EXPORT_SYMBOL(cxgb4_get_tcp_stats);
1637
1638void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
1639 const unsigned int *pgsz_order)
1640{
1641 struct adapter *adap = netdev2adap(dev);
1642
Hariprasad Shenai0d804332015-01-05 16:30:47 +05301643 t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
1644 t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
1645 HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
1646 HPZ3_V(pgsz_order[3]));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001647}
1648EXPORT_SYMBOL(cxgb4_iscsi_init);
1649
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301650int cxgb4_flush_eq_cache(struct net_device *dev)
1651{
1652 struct adapter *adap = netdev2adap(dev);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301653
Hariprasad Shenai5d700ec2015-06-05 14:24:48 +05301654 return t4_sge_ctxt_flush(adap, adap->mbox);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301655}
1656EXPORT_SYMBOL(cxgb4_flush_eq_cache);
1657
1658static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
1659{
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301660 u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301661 __be64 indices;
1662 int ret;
1663
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05301664 spin_lock(&adap->win0_lock);
1665 ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
1666 sizeof(indices), (__be32 *)&indices,
1667 T4_MEMORY_READ);
1668 spin_unlock(&adap->win0_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301669 if (!ret) {
Vipul Pandya404d9e32012-10-08 02:59:43 +00001670 *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
1671 *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301672 }
1673 return ret;
1674}
1675
1676int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
1677 u16 size)
1678{
1679 struct adapter *adap = netdev2adap(dev);
1680 u16 hw_pidx, hw_cidx;
1681 int ret;
1682
1683 ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
1684 if (ret)
1685 goto out;
1686
1687 if (pidx != hw_pidx) {
1688 u16 delta;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301689 u32 val;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301690
1691 if (pidx >= hw_pidx)
1692 delta = pidx - hw_pidx;
1693 else
1694 delta = size - hw_pidx + pidx;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301695
1696 if (is_t4(adap->params.chip))
1697 val = PIDX_V(delta);
1698 else
1699 val = PIDX_T5_V(delta);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301700 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301701 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1702 QID_V(qid) | val);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301703 }
1704out:
1705 return ret;
1706}
1707EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
1708
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301709int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
1710{
1711 struct adapter *adap;
1712 u32 offset, memtype, memaddr;
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05301713 u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301714 u32 edc0_end, edc1_end, mc0_end, mc1_end;
1715 int ret;
1716
1717 adap = netdev2adap(dev);
1718
1719 offset = ((stag >> 8) * 32) + adap->vres.stag.start;
1720
1721 /* Figure out where the offset lands in the Memory Type/Address scheme.
1722 * This code assumes that the memory is laid out starting at offset 0
1723 * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
1724 * and EDC1. Some cards will have neither MC0 nor MC1, most cards have
1725 * MC0, and some have both MC0 and MC1.
1726 */
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05301727 size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
1728 edc0_size = EDRAM0_SIZE_G(size) << 20;
1729 size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
1730 edc1_size = EDRAM1_SIZE_G(size) << 20;
1731 size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
1732 mc0_size = EXT_MEM0_SIZE_G(size) << 20;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301733
1734 edc0_end = edc0_size;
1735 edc1_end = edc0_end + edc1_size;
1736 mc0_end = edc1_end + mc0_size;
1737
1738 if (offset < edc0_end) {
1739 memtype = MEM_EDC0;
1740 memaddr = offset;
1741 } else if (offset < edc1_end) {
1742 memtype = MEM_EDC1;
1743 memaddr = offset - edc0_end;
1744 } else {
1745 if (offset < mc0_end) {
1746 memtype = MEM_MC0;
1747 memaddr = offset - edc1_end;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301748 } else if (is_t5(adap->params.chip)) {
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05301749 size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
1750 mc1_size = EXT_MEM1_SIZE_G(size) << 20;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301751 mc1_end = mc0_end + mc1_size;
1752 if (offset < mc1_end) {
1753 memtype = MEM_MC1;
1754 memaddr = offset - mc0_end;
1755 } else {
1756 /* offset beyond the end of any memory */
1757 goto err;
1758 }
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301759 } else {
1760 /* T4/T6 only has a single memory channel */
1761 goto err;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301762 }
1763 }
1764
1765 spin_lock(&adap->win0_lock);
1766 ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
1767 spin_unlock(&adap->win0_lock);
1768 return ret;
1769
1770err:
1771 dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
1772 stag, offset);
1773 return -EINVAL;
1774}
1775EXPORT_SYMBOL(cxgb4_read_tpte);
1776
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301777u64 cxgb4_read_sge_timestamp(struct net_device *dev)
1778{
1779 u32 hi, lo;
1780 struct adapter *adap;
1781
1782 adap = netdev2adap(dev);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301783 lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
1784 hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301785
1786 return ((u64)hi << 32) | (u64)lo;
1787}
1788EXPORT_SYMBOL(cxgb4_read_sge_timestamp);
1789
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301790int cxgb4_bar2_sge_qregs(struct net_device *dev,
1791 unsigned int qid,
1792 enum cxgb4_bar2_qtype qtype,
Hariprasad S66cf1882015-06-09 18:23:11 +05301793 int user,
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301794 u64 *pbar2_qoffset,
1795 unsigned int *pbar2_qid)
1796{
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301797 return t4_bar2_sge_qregs(netdev2adap(dev),
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301798 qid,
1799 (qtype == CXGB4_BAR2_QTYPE_EGRESS
1800 ? T4_BAR2_QTYPE_EGRESS
1801 : T4_BAR2_QTYPE_INGRESS),
Hariprasad S66cf1882015-06-09 18:23:11 +05301802 user,
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301803 pbar2_qoffset,
1804 pbar2_qid);
1805}
1806EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);
1807
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001808static struct pci_driver cxgb4_driver;
1809
1810static void check_neigh_update(struct neighbour *neigh)
1811{
1812 const struct device *parent;
1813 const struct net_device *netdev = neigh->dev;
1814
1815 if (netdev->priv_flags & IFF_802_1Q_VLAN)
1816 netdev = vlan_dev_real_dev(netdev);
1817 parent = netdev->dev.parent;
1818 if (parent && parent->driver == &cxgb4_driver.driver)
1819 t4_l2t_update(dev_get_drvdata(parent), neigh);
1820}
1821
1822static int netevent_cb(struct notifier_block *nb, unsigned long event,
1823 void *data)
1824{
1825 switch (event) {
1826 case NETEVENT_NEIGH_UPDATE:
1827 check_neigh_update(data);
1828 break;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001829 case NETEVENT_REDIRECT:
1830 default:
1831 break;
1832 }
1833 return 0;
1834}
1835
1836static bool netevent_registered;
1837static struct notifier_block cxgb4_netevent_nb = {
1838 .notifier_call = netevent_cb
1839};
1840
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301841static void drain_db_fifo(struct adapter *adap, int usecs)
1842{
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001843 u32 v1, v2, lp_count, hp_count;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301844
1845 do {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301846 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1847 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301848 if (is_t4(adap->params.chip)) {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301849 lp_count = LP_COUNT_G(v1);
1850 hp_count = HP_COUNT_G(v1);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001851 } else {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301852 lp_count = LP_COUNT_T5_G(v1);
1853 hp_count = HP_COUNT_T5_G(v2);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001854 }
1855
1856 if (lp_count == 0 && hp_count == 0)
1857 break;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301858 set_current_state(TASK_UNINTERRUPTIBLE);
1859 schedule_timeout(usecs_to_jiffies(usecs));
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301860 } while (1);
1861}
1862
1863static void disable_txq_db(struct sge_txq *q)
1864{
Steve Wise05eb2382014-03-14 21:52:08 +05301865 unsigned long flags;
1866
1867 spin_lock_irqsave(&q->db_lock, flags);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301868 q->db_disabled = 1;
Steve Wise05eb2382014-03-14 21:52:08 +05301869 spin_unlock_irqrestore(&q->db_lock, flags);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301870}
1871
Steve Wise05eb2382014-03-14 21:52:08 +05301872static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301873{
1874 spin_lock_irq(&q->db_lock);
Steve Wise05eb2382014-03-14 21:52:08 +05301875 if (q->db_pidx_inc) {
1876 /* Make sure that all writes to the TX descriptors
1877 * are committed before we tell HW about them.
1878 */
1879 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301880 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1881 QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
Steve Wise05eb2382014-03-14 21:52:08 +05301882 q->db_pidx_inc = 0;
1883 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301884 q->db_disabled = 0;
1885 spin_unlock_irq(&q->db_lock);
1886}
1887
1888static void disable_dbs(struct adapter *adap)
1889{
1890 int i;
1891
1892 for_each_ethrxq(&adap->sge, i)
1893 disable_txq_db(&adap->sge.ethtxq[i].q);
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05301894 if (is_offload(adap)) {
1895 struct sge_uld_txq_info *txq_info =
1896 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1897
1898 if (txq_info) {
1899 for_each_ofldtxq(&adap->sge, i) {
1900 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1901
1902 disable_txq_db(&txq->q);
1903 }
1904 }
1905 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301906 for_each_port(adap, i)
1907 disable_txq_db(&adap->sge.ctrlq[i].q);
1908}
1909
1910static void enable_dbs(struct adapter *adap)
1911{
1912 int i;
1913
1914 for_each_ethrxq(&adap->sge, i)
Steve Wise05eb2382014-03-14 21:52:08 +05301915 enable_txq_db(adap, &adap->sge.ethtxq[i].q);
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05301916 if (is_offload(adap)) {
1917 struct sge_uld_txq_info *txq_info =
1918 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1919
1920 if (txq_info) {
1921 for_each_ofldtxq(&adap->sge, i) {
1922 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1923
1924 enable_txq_db(adap, &txq->q);
1925 }
1926 }
1927 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301928 for_each_port(adap, i)
Steve Wise05eb2382014-03-14 21:52:08 +05301929 enable_txq_db(adap, &adap->sge.ctrlq[i].q);
1930}
1931
1932static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
1933{
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05301934 enum cxgb4_uld type = CXGB4_ULD_RDMA;
1935
1936 if (adap->uld && adap->uld[type].handle)
1937 adap->uld[type].control(adap->uld[type].handle, cmd);
Steve Wise05eb2382014-03-14 21:52:08 +05301938}
1939
1940static void process_db_full(struct work_struct *work)
1941{
1942 struct adapter *adap;
1943
1944 adap = container_of(work, struct adapter, db_full_task);
1945
1946 drain_db_fifo(adap, dbfifo_drain_delay);
1947 enable_dbs(adap);
1948 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301949 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1950 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
1951 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
1952 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
1953 else
1954 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
1955 DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301956}
1957
1958static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
1959{
1960 u16 hw_pidx, hw_cidx;
1961 int ret;
1962
Steve Wise05eb2382014-03-14 21:52:08 +05301963 spin_lock_irq(&q->db_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301964 ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
1965 if (ret)
1966 goto out;
1967 if (q->db_pidx != hw_pidx) {
1968 u16 delta;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301969 u32 val;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301970
1971 if (q->db_pidx >= hw_pidx)
1972 delta = q->db_pidx - hw_pidx;
1973 else
1974 delta = q->size - hw_pidx + q->db_pidx;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301975
1976 if (is_t4(adap->params.chip))
1977 val = PIDX_V(delta);
1978 else
1979 val = PIDX_T5_V(delta);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301980 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301981 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1982 QID_V(q->cntxt_id) | val);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301983 }
1984out:
1985 q->db_disabled = 0;
Steve Wise05eb2382014-03-14 21:52:08 +05301986 q->db_pidx_inc = 0;
1987 spin_unlock_irq(&q->db_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301988 if (ret)
1989 CH_WARN(adap, "DB drop recovery failed.\n");
1990}
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05301991
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301992static void recover_all_queues(struct adapter *adap)
1993{
1994 int i;
1995
1996 for_each_ethrxq(&adap->sge, i)
1997 sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05301998 if (is_offload(adap)) {
1999 struct sge_uld_txq_info *txq_info =
2000 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
2001 if (txq_info) {
2002 for_each_ofldtxq(&adap->sge, i) {
2003 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
2004
2005 sync_txq_pidx(adap, &txq->q);
2006 }
2007 }
2008 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302009 for_each_port(adap, i)
2010 sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
2011}
2012
Vipul Pandya881806b2012-05-18 15:29:24 +05302013static void process_db_drop(struct work_struct *work)
2014{
2015 struct adapter *adap;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302016
Vipul Pandya881806b2012-05-18 15:29:24 +05302017 adap = container_of(work, struct adapter, db_drop_task);
2018
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302019 if (is_t4(adap->params.chip)) {
Steve Wise05eb2382014-03-14 21:52:08 +05302020 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002021 notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
Steve Wise05eb2382014-03-14 21:52:08 +05302022 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002023 recover_all_queues(adap);
Steve Wise05eb2382014-03-14 21:52:08 +05302024 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002025 enable_dbs(adap);
Steve Wise05eb2382014-03-14 21:52:08 +05302026 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302027 } else if (is_t5(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002028 u32 dropped_db = t4_read_reg(adap, 0x010ac);
2029 u16 qid = (dropped_db >> 15) & 0x1ffff;
2030 u16 pidx_inc = dropped_db & 0x1fff;
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302031 u64 bar2_qoffset;
2032 unsigned int bar2_qid;
2033 int ret;
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002034
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302035 ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
Linus Torvaldse0456712015-06-24 16:49:49 -07002036 0, &bar2_qoffset, &bar2_qid);
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302037 if (ret)
2038 dev_err(adap->pdev_dev, "doorbell drop recovery: "
2039 "qid=%d, pidx_inc=%d\n", qid, pidx_inc);
2040 else
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302041 writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302042 adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002043
2044 /* Re-enable BAR2 WC */
2045 t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
2046 }
2047
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302048 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2049 t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
Vipul Pandya881806b2012-05-18 15:29:24 +05302050}
2051
2052void t4_db_full(struct adapter *adap)
2053{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302054 if (is_t4(adap->params.chip)) {
Steve Wise05eb2382014-03-14 21:52:08 +05302055 disable_dbs(adap);
2056 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302057 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2058 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
Anish Bhatt29aaee62014-08-20 13:44:06 -07002059 queue_work(adap->workq, &adap->db_full_task);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002060 }
Vipul Pandya881806b2012-05-18 15:29:24 +05302061}
2062
2063void t4_db_dropped(struct adapter *adap)
2064{
Steve Wise05eb2382014-03-14 21:52:08 +05302065 if (is_t4(adap->params.chip)) {
2066 disable_dbs(adap);
2067 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2068 }
Anish Bhatt29aaee62014-08-20 13:44:06 -07002069 queue_work(adap->workq, &adap->db_drop_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05302070}
2071
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05302072void t4_register_netevent_notifier(void)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002073{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002074 if (!netevent_registered) {
2075 register_netevent_notifier(&cxgb4_netevent_nb);
2076 netevent_registered = true;
2077 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002078}
2079
2080static void detach_ulds(struct adapter *adap)
2081{
2082 unsigned int i;
2083
2084 mutex_lock(&uld_mutex);
2085 list_del(&adap->list_node);
2086 for (i = 0; i < CXGB4_ULD_MAX; i++)
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05302087 if (adap->uld && adap->uld[i].handle) {
2088 adap->uld[i].state_change(adap->uld[i].handle,
2089 CXGB4_STATE_DETACH);
2090 adap->uld[i].handle = NULL;
2091 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002092 if (netevent_registered && list_empty(&adapter_list)) {
2093 unregister_netevent_notifier(&cxgb4_netevent_nb);
2094 netevent_registered = false;
2095 }
2096 mutex_unlock(&uld_mutex);
2097}
2098
2099static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
2100{
2101 unsigned int i;
2102
2103 mutex_lock(&uld_mutex);
2104 for (i = 0; i < CXGB4_ULD_MAX; i++)
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05302105 if (adap->uld && adap->uld[i].handle)
2106 adap->uld[i].state_change(adap->uld[i].handle,
2107 new_state);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002108 mutex_unlock(&uld_mutex);
2109}
2110
Anish Bhatt1bb60372014-10-14 20:07:22 -07002111#if IS_ENABLED(CONFIG_IPV6)
Anish Bhattb5a02f52015-01-14 15:17:34 -08002112static int cxgb4_inet6addr_handler(struct notifier_block *this,
2113 unsigned long event, void *data)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302114{
Anish Bhattb5a02f52015-01-14 15:17:34 -08002115 struct inet6_ifaddr *ifa = data;
2116 struct net_device *event_dev = ifa->idev->dev;
2117 const struct device *parent = NULL;
2118#if IS_ENABLED(CONFIG_BONDING)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302119 struct adapter *adap;
Anish Bhattb5a02f52015-01-14 15:17:34 -08002120#endif
2121 if (event_dev->priv_flags & IFF_802_1Q_VLAN)
2122 event_dev = vlan_dev_real_dev(event_dev);
2123#if IS_ENABLED(CONFIG_BONDING)
2124 if (event_dev->flags & IFF_MASTER) {
2125 list_for_each_entry(adap, &adapter_list, list_node) {
2126 switch (event) {
2127 case NETDEV_UP:
2128 cxgb4_clip_get(adap->port[0],
2129 (const u32 *)ifa, 1);
2130 break;
2131 case NETDEV_DOWN:
2132 cxgb4_clip_release(adap->port[0],
2133 (const u32 *)ifa, 1);
2134 break;
2135 default:
2136 break;
2137 }
2138 }
2139 return NOTIFY_OK;
2140 }
2141#endif
Vipul Pandya01bcca62013-07-04 16:10:46 +05302142
Anish Bhattb5a02f52015-01-14 15:17:34 -08002143 if (event_dev)
2144 parent = event_dev->dev.parent;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302145
Anish Bhattb5a02f52015-01-14 15:17:34 -08002146 if (parent && parent->driver == &cxgb4_driver.driver) {
Vipul Pandya01bcca62013-07-04 16:10:46 +05302147 switch (event) {
2148 case NETDEV_UP:
Anish Bhattb5a02f52015-01-14 15:17:34 -08002149 cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302150 break;
2151 case NETDEV_DOWN:
Anish Bhattb5a02f52015-01-14 15:17:34 -08002152 cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302153 break;
2154 default:
2155 break;
2156 }
2157 }
Anish Bhattb5a02f52015-01-14 15:17:34 -08002158 return NOTIFY_OK;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302159}
2160
Anish Bhattb5a02f52015-01-14 15:17:34 -08002161static bool inet6addr_registered;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302162static struct notifier_block cxgb4_inet6addr_notifier = {
2163 .notifier_call = cxgb4_inet6addr_handler
2164};
2165
Vipul Pandya01bcca62013-07-04 16:10:46 +05302166static void update_clip(const struct adapter *adap)
2167{
2168 int i;
2169 struct net_device *dev;
2170 int ret;
2171
2172 rcu_read_lock();
2173
2174 for (i = 0; i < MAX_NPORTS; i++) {
2175 dev = adap->port[i];
2176 ret = 0;
2177
2178 if (dev)
Anish Bhattb5a02f52015-01-14 15:17:34 -08002179 ret = cxgb4_update_root_dev_clip(dev);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302180
2181 if (ret < 0)
2182 break;
2183 }
2184 rcu_read_unlock();
2185}
Anish Bhatt1bb60372014-10-14 20:07:22 -07002186#endif /* IS_ENABLED(CONFIG_IPV6) */
Vipul Pandya01bcca62013-07-04 16:10:46 +05302187
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002188/**
2189 * cxgb_up - enable the adapter
2190 * @adap: adapter being enabled
2191 *
2192 * Called when the first port is enabled, this function performs the
2193 * actions necessary to make an adapter operational, such as completing
2194 * the initialization of HW modules, and enabling interrupts.
2195 *
2196 * Must be called with the rtnl lock held.
2197 */
2198static int cxgb_up(struct adapter *adap)
2199{
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002200 int err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002201
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002202 err = setup_sge_queues(adap);
2203 if (err)
2204 goto out;
2205 err = setup_rss(adap);
2206 if (err)
2207 goto freeq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002208
2209 if (adap->flags & USING_MSIX) {
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002210 name_msix_vecs(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002211 err = request_irq(adap->msix_info[0].vec, t4_nondata_intr, 0,
2212 adap->msix_info[0].desc, adap);
2213 if (err)
2214 goto irq_err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002215 err = request_msix_queue_irqs(adap);
2216 if (err) {
2217 free_irq(adap->msix_info[0].vec, adap);
2218 goto irq_err;
2219 }
2220 } else {
2221 err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2222 (adap->flags & USING_MSI) ? 0 : IRQF_SHARED,
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00002223 adap->port[0]->name, adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002224 if (err)
2225 goto irq_err;
2226 }
2227 enable_rx(adap);
2228 t4_sge_start(adap);
2229 t4_intr_enable(adap);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002230 adap->flags |= FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002231 notify_ulds(adap, CXGB4_STATE_UP);
Anish Bhatt1bb60372014-10-14 20:07:22 -07002232#if IS_ENABLED(CONFIG_IPV6)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302233 update_clip(adap);
Anish Bhatt1bb60372014-10-14 20:07:22 -07002234#endif
Hariprasad Shenaifc08a012016-02-16 10:07:09 +05302235 /* Initialize hash mac addr list*/
2236 INIT_LIST_HEAD(&adap->mac_hlist);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002237 out:
2238 return err;
2239 irq_err:
2240 dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002241 freeq:
2242 t4_free_sge_resources(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002243 goto out;
2244}
2245
2246static void cxgb_down(struct adapter *adapter)
2247{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002248 cancel_work_sync(&adapter->tid_release_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05302249 cancel_work_sync(&adapter->db_full_task);
2250 cancel_work_sync(&adapter->db_drop_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002251 adapter->tid_release_task_busy = false;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00002252 adapter->tid_release_head = NULL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002253
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002254 t4_sge_stop(adapter);
2255 t4_free_sge_resources(adapter);
2256 adapter->flags &= ~FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002257}
2258
2259/*
2260 * net_device operations
2261 */
2262static int cxgb_open(struct net_device *dev)
2263{
2264 int err;
2265 struct port_info *pi = netdev_priv(dev);
2266 struct adapter *adapter = pi->adapter;
2267
Dimitris Michailidis6a3c8692011-01-19 15:29:05 +00002268 netif_carrier_off(dev);
2269
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002270 if (!(adapter->flags & FULL_INIT_DONE)) {
2271 err = cxgb_up(adapter);
2272 if (err < 0)
2273 return err;
2274 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002275
Dimitris Michailidisf68707b2010-06-18 10:05:32 +00002276 err = link_start(dev);
2277 if (!err)
2278 netif_tx_start_all_queues(dev);
2279 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002280}
2281
2282static int cxgb_close(struct net_device *dev)
2283{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002284 struct port_info *pi = netdev_priv(dev);
2285 struct adapter *adapter = pi->adapter;
2286
2287 netif_tx_stop_all_queues(dev);
2288 netif_carrier_off(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302289 return t4_enable_vi(adapter, adapter->pf, pi->viid, false, false);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002290}
2291
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002292int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00002293 __be32 sip, __be16 sport, __be16 vlan,
2294 unsigned int queue, unsigned char port, unsigned char mask)
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002295{
2296 int ret;
2297 struct filter_entry *f;
2298 struct adapter *adap;
2299 int i;
2300 u8 *val;
2301
2302 adap = netdev2adap(dev);
2303
Vipul Pandya1cab7752012-12-10 09:30:55 +00002304 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05302305 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00002306 stid += adap->tids.nftids;
2307
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002308 /* Check to make sure the filter requested is writable ...
2309 */
2310 f = &adap->tids.ftid_tab[stid];
2311 ret = writable_filter(f);
2312 if (ret)
2313 return ret;
2314
2315 /* Clear out any old resources being used by the filter before
2316 * we start constructing the new filter.
2317 */
2318 if (f->valid)
2319 clear_filter(adap, f);
2320
2321 /* Clear out filter specifications */
2322 memset(&f->fs, 0, sizeof(struct ch_filter_specification));
2323 f->fs.val.lport = cpu_to_be16(sport);
2324 f->fs.mask.lport = ~0;
2325 val = (u8 *)&sip;
Vipul Pandya793dad92012-12-10 09:30:56 +00002326 if ((val[0] | val[1] | val[2] | val[3]) != 0) {
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002327 for (i = 0; i < 4; i++) {
2328 f->fs.val.lip[i] = val[i];
2329 f->fs.mask.lip[i] = ~0;
2330 }
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302331 if (adap->params.tp.vlan_pri_map & PORT_F) {
Vipul Pandya793dad92012-12-10 09:30:56 +00002332 f->fs.val.iport = port;
2333 f->fs.mask.iport = mask;
2334 }
2335 }
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002336
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302337 if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
Kumar Sanghvi7c89e552013-12-18 16:38:20 +05302338 f->fs.val.proto = IPPROTO_TCP;
2339 f->fs.mask.proto = ~0;
2340 }
2341
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002342 f->fs.dirsteer = 1;
2343 f->fs.iq = queue;
2344 /* Mark filter as locked */
2345 f->locked = 1;
2346 f->fs.rpttid = 1;
2347
2348 ret = set_filter_wr(adap, stid);
2349 if (ret) {
2350 clear_filter(adap, f);
2351 return ret;
2352 }
2353
2354 return 0;
2355}
2356EXPORT_SYMBOL(cxgb4_create_server_filter);
2357
2358int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
2359 unsigned int queue, bool ipv6)
2360{
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002361 struct filter_entry *f;
2362 struct adapter *adap;
2363
2364 adap = netdev2adap(dev);
Vipul Pandya1cab7752012-12-10 09:30:55 +00002365
2366 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05302367 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00002368 stid += adap->tids.nftids;
2369
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002370 f = &adap->tids.ftid_tab[stid];
2371 /* Unlock the filter */
2372 f->locked = 0;
2373
Wei Yongjun8c148462016-08-20 15:32:41 +00002374 return delete_filter(adap, stid);
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002375}
2376EXPORT_SYMBOL(cxgb4_remove_server_filter);
2377
Dimitris Michailidisf5152c92010-07-07 16:11:25 +00002378static struct rtnl_link_stats64 *cxgb_get_stats(struct net_device *dev,
2379 struct rtnl_link_stats64 *ns)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002380{
2381 struct port_stats stats;
2382 struct port_info *p = netdev_priv(dev);
2383 struct adapter *adapter = p->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002384
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002385 /* Block retrieving statistics during EEH error
2386 * recovery. Otherwise, the recovery might fail
2387 * and the PCI device will be removed permanently
2388 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002389 spin_lock(&adapter->stats_lock);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002390 if (!netif_device_present(dev)) {
2391 spin_unlock(&adapter->stats_lock);
2392 return ns;
2393 }
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +05302394 t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
2395 &p->stats_base);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002396 spin_unlock(&adapter->stats_lock);
2397
2398 ns->tx_bytes = stats.tx_octets;
2399 ns->tx_packets = stats.tx_frames;
2400 ns->rx_bytes = stats.rx_octets;
2401 ns->rx_packets = stats.rx_frames;
2402 ns->multicast = stats.rx_mcast_frames;
2403
2404 /* detailed rx_errors */
2405 ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
2406 stats.rx_runt;
2407 ns->rx_over_errors = 0;
2408 ns->rx_crc_errors = stats.rx_fcs_err;
2409 ns->rx_frame_errors = stats.rx_symbol_err;
2410 ns->rx_fifo_errors = stats.rx_ovflow0 + stats.rx_ovflow1 +
2411 stats.rx_ovflow2 + stats.rx_ovflow3 +
2412 stats.rx_trunc0 + stats.rx_trunc1 +
2413 stats.rx_trunc2 + stats.rx_trunc3;
2414 ns->rx_missed_errors = 0;
2415
2416 /* detailed tx_errors */
2417 ns->tx_aborted_errors = 0;
2418 ns->tx_carrier_errors = 0;
2419 ns->tx_fifo_errors = 0;
2420 ns->tx_heartbeat_errors = 0;
2421 ns->tx_window_errors = 0;
2422
2423 ns->tx_errors = stats.tx_error_frames;
2424 ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
2425 ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
2426 return ns;
2427}
2428
2429static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
2430{
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002431 unsigned int mbox;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002432 int ret = 0, prtad, devad;
2433 struct port_info *pi = netdev_priv(dev);
2434 struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
2435
2436 switch (cmd) {
2437 case SIOCGMIIPHY:
2438 if (pi->mdio_addr < 0)
2439 return -EOPNOTSUPP;
2440 data->phy_id = pi->mdio_addr;
2441 break;
2442 case SIOCGMIIREG:
2443 case SIOCSMIIREG:
2444 if (mdio_phy_id_is_c45(data->phy_id)) {
2445 prtad = mdio_phy_id_prtad(data->phy_id);
2446 devad = mdio_phy_id_devad(data->phy_id);
2447 } else if (data->phy_id < 32) {
2448 prtad = data->phy_id;
2449 devad = 0;
2450 data->reg_num &= 0x1f;
2451 } else
2452 return -EINVAL;
2453
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302454 mbox = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002455 if (cmd == SIOCGMIIREG)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002456 ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002457 data->reg_num, &data->val_out);
2458 else
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002459 ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002460 data->reg_num, data->val_in);
2461 break;
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302462 case SIOCGHWTSTAMP:
2463 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2464 sizeof(pi->tstamp_config)) ?
2465 -EFAULT : 0;
2466 case SIOCSHWTSTAMP:
2467 if (copy_from_user(&pi->tstamp_config, req->ifr_data,
2468 sizeof(pi->tstamp_config)))
2469 return -EFAULT;
2470
2471 switch (pi->tstamp_config.rx_filter) {
2472 case HWTSTAMP_FILTER_NONE:
2473 pi->rxtstamp = false;
2474 break;
2475 case HWTSTAMP_FILTER_ALL:
2476 pi->rxtstamp = true;
2477 break;
2478 default:
2479 pi->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
2480 return -ERANGE;
2481 }
2482
2483 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2484 sizeof(pi->tstamp_config)) ?
2485 -EFAULT : 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002486 default:
2487 return -EOPNOTSUPP;
2488 }
2489 return ret;
2490}
2491
2492static void cxgb_set_rxmode(struct net_device *dev)
2493{
2494 /* unfortunately we can't return errors to the stack */
2495 set_rxmode(dev, -1, false);
2496}
2497
2498static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
2499{
2500 int ret;
2501 struct port_info *pi = netdev_priv(dev);
2502
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302503 ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002504 -1, -1, -1, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002505 if (!ret)
2506 dev->mtu = new_mtu;
2507 return ret;
2508}
2509
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302510#ifdef CONFIG_PCI_IOV
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05302511static int dummy_open(struct net_device *dev)
2512{
2513 /* Turn carrier off since we don't have to transmit anything on this
2514 * interface.
2515 */
2516 netif_carrier_off(dev);
2517 return 0;
2518}
2519
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302520/* Fill MAC address that will be assigned by the FW */
2521static void fill_vf_station_mac_addr(struct adapter *adap)
2522{
2523 unsigned int i;
2524 u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
2525 int err;
2526 u8 *na;
2527 u16 a, b;
2528
2529 err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
2530 if (!err) {
2531 na = adap->params.vpd.na;
2532 for (i = 0; i < ETH_ALEN; i++)
2533 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
2534 hex2val(na[2 * i + 1]));
2535 a = (hw_addr[0] << 8) | hw_addr[1];
2536 b = (hw_addr[1] << 8) | hw_addr[2];
2537 a ^= b;
2538 a |= 0x0200; /* locally assigned Ethernet MAC address */
2539 a &= ~0x0100; /* not a multicast Ethernet MAC address */
2540 macaddr[0] = a >> 8;
2541 macaddr[1] = a & 0xff;
2542
2543 for (i = 2; i < 5; i++)
2544 macaddr[i] = hw_addr[i + 1];
2545
2546 for (i = 0; i < adap->num_vfs; i++) {
2547 macaddr[5] = adap->pf * 16 + i;
2548 ether_addr_copy(adap->vfinfo[i].vf_mac_addr, macaddr);
2549 }
2550 }
2551}
2552
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302553static int cxgb_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
2554{
2555 struct port_info *pi = netdev_priv(dev);
2556 struct adapter *adap = pi->adapter;
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302557 int ret;
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302558
2559 /* verify MAC addr is valid */
2560 if (!is_valid_ether_addr(mac)) {
2561 dev_err(pi->adapter->pdev_dev,
2562 "Invalid Ethernet address %pM for VF %d\n",
2563 mac, vf);
2564 return -EINVAL;
2565 }
2566
2567 dev_info(pi->adapter->pdev_dev,
2568 "Setting MAC %pM on VF %d\n", mac, vf);
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302569 ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
2570 if (!ret)
2571 ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
2572 return ret;
2573}
2574
2575static int cxgb_get_vf_config(struct net_device *dev,
2576 int vf, struct ifla_vf_info *ivi)
2577{
2578 struct port_info *pi = netdev_priv(dev);
2579 struct adapter *adap = pi->adapter;
2580
2581 if (vf >= adap->num_vfs)
2582 return -EINVAL;
2583 ivi->vf = vf;
2584 ether_addr_copy(ivi->mac, adap->vfinfo[vf].vf_mac_addr);
2585 return 0;
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302586}
2587#endif
2588
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002589static int cxgb_set_mac_addr(struct net_device *dev, void *p)
2590{
2591 int ret;
2592 struct sockaddr *addr = p;
2593 struct port_info *pi = netdev_priv(dev);
2594
2595 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00002596 return -EADDRNOTAVAIL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002597
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302598 ret = t4_change_mac(pi->adapter, pi->adapter->pf, pi->viid,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002599 pi->xact_addr_filt, addr->sa_data, true, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002600 if (ret < 0)
2601 return ret;
2602
2603 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2604 pi->xact_addr_filt = ret;
2605 return 0;
2606}
2607
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002608#ifdef CONFIG_NET_POLL_CONTROLLER
2609static void cxgb_netpoll(struct net_device *dev)
2610{
2611 struct port_info *pi = netdev_priv(dev);
2612 struct adapter *adap = pi->adapter;
2613
2614 if (adap->flags & USING_MSIX) {
2615 int i;
2616 struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
2617
2618 for (i = pi->nqsets; i; i--, rx++)
2619 t4_sge_intr_msix(0, &rx->rspq);
2620 } else
2621 t4_intr_handler(adap)(0, adap);
2622}
2623#endif
2624
Rahul Lakkireddy10a26042016-08-22 16:29:08 +05302625static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
2626{
2627 struct port_info *pi = netdev_priv(dev);
2628 struct adapter *adap = pi->adapter;
2629 struct sched_class *e;
2630 struct ch_sched_params p;
2631 struct ch_sched_queue qe;
2632 u32 req_rate;
2633 int err = 0;
2634
2635 if (!can_sched(dev))
2636 return -ENOTSUPP;
2637
2638 if (index < 0 || index > pi->nqsets - 1)
2639 return -EINVAL;
2640
2641 if (!(adap->flags & FULL_INIT_DONE)) {
2642 dev_err(adap->pdev_dev,
2643 "Failed to rate limit on queue %d. Link Down?\n",
2644 index);
2645 return -EINVAL;
2646 }
2647
2648 /* Convert from Mbps to Kbps */
2649 req_rate = rate << 10;
2650
2651 /* Max rate is 10 Gbps */
2652 if (req_rate >= SCHED_MAX_RATE_KBPS) {
2653 dev_err(adap->pdev_dev,
2654 "Invalid rate %u Mbps, Max rate is %u Gbps\n",
2655 rate, SCHED_MAX_RATE_KBPS);
2656 return -ERANGE;
2657 }
2658
2659 /* First unbind the queue from any existing class */
2660 memset(&qe, 0, sizeof(qe));
2661 qe.queue = index;
2662 qe.class = SCHED_CLS_NONE;
2663
2664 err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
2665 if (err) {
2666 dev_err(adap->pdev_dev,
2667 "Unbinding Queue %d on port %d fail. Err: %d\n",
2668 index, pi->port_id, err);
2669 return err;
2670 }
2671
2672 /* Queue already unbound */
2673 if (!req_rate)
2674 return 0;
2675
2676 /* Fetch any available unused or matching scheduling class */
2677 memset(&p, 0, sizeof(p));
2678 p.type = SCHED_CLASS_TYPE_PACKET;
2679 p.u.params.level = SCHED_CLASS_LEVEL_CL_RL;
2680 p.u.params.mode = SCHED_CLASS_MODE_CLASS;
2681 p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
2682 p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
2683 p.u.params.channel = pi->tx_chan;
2684 p.u.params.class = SCHED_CLS_NONE;
2685 p.u.params.minrate = 0;
2686 p.u.params.maxrate = req_rate;
2687 p.u.params.weight = 0;
2688 p.u.params.pktsize = dev->mtu;
2689
2690 e = cxgb4_sched_class_alloc(dev, &p);
2691 if (!e)
2692 return -ENOMEM;
2693
2694 /* Bind the queue to a scheduling class */
2695 memset(&qe, 0, sizeof(qe));
2696 qe.queue = index;
2697 qe.class = e->idx;
2698
2699 err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
2700 if (err)
2701 dev_err(adap->pdev_dev,
2702 "Queue rate limiting failed. Err: %d\n", err);
2703 return err;
2704}
2705
Baoyou Xie8efebd62016-09-30 15:34:25 +08002706static int cxgb_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
2707 struct tc_to_netdev *tc)
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05302708{
2709 struct port_info *pi = netdev2pinfo(dev);
2710 struct adapter *adap = netdev2adap(dev);
2711
2712 if (!(adap->flags & FULL_INIT_DONE)) {
2713 dev_err(adap->pdev_dev,
2714 "Failed to setup tc on port %d. Link Down?\n",
2715 pi->port_id);
2716 return -EINVAL;
2717 }
2718
2719 if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
2720 tc->type == TC_SETUP_CLSU32) {
2721 switch (tc->cls_u32->command) {
2722 case TC_CLSU32_NEW_KNODE:
2723 case TC_CLSU32_REPLACE_KNODE:
2724 return cxgb4_config_knode(dev, proto, tc->cls_u32);
2725 case TC_CLSU32_DELETE_KNODE:
2726 return cxgb4_delete_knode(dev, proto, tc->cls_u32);
2727 default:
2728 return -EOPNOTSUPP;
2729 }
2730 }
2731
2732 return -EOPNOTSUPP;
2733}
2734
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002735static const struct net_device_ops cxgb4_netdev_ops = {
2736 .ndo_open = cxgb_open,
2737 .ndo_stop = cxgb_close,
2738 .ndo_start_xmit = t4_eth_xmit,
Anish Bhatt688848b2014-06-19 21:37:13 -07002739 .ndo_select_queue = cxgb_select_queue,
Dimitris Michailidis9be793b2010-06-18 10:05:31 +00002740 .ndo_get_stats64 = cxgb_get_stats,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002741 .ndo_set_rx_mode = cxgb_set_rxmode,
2742 .ndo_set_mac_address = cxgb_set_mac_addr,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00002743 .ndo_set_features = cxgb_set_features,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002744 .ndo_validate_addr = eth_validate_addr,
2745 .ndo_do_ioctl = cxgb_ioctl,
2746 .ndo_change_mtu = cxgb_change_mtu,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002747#ifdef CONFIG_NET_POLL_CONTROLLER
2748 .ndo_poll_controller = cxgb_netpoll,
2749#endif
Varun Prakash84a200b2015-03-24 19:14:46 +05302750#ifdef CONFIG_CHELSIO_T4_FCOE
2751 .ndo_fcoe_enable = cxgb_fcoe_enable,
2752 .ndo_fcoe_disable = cxgb_fcoe_disable,
2753#endif /* CONFIG_CHELSIO_T4_FCOE */
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +05302754#ifdef CONFIG_NET_RX_BUSY_POLL
2755 .ndo_busy_poll = cxgb_busy_poll,
2756#endif
Rahul Lakkireddy10a26042016-08-22 16:29:08 +05302757 .ndo_set_tx_maxrate = cxgb_set_tx_maxrate,
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05302758 .ndo_setup_tc = cxgb_setup_tc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002759};
2760
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302761#ifdef CONFIG_PCI_IOV
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05302762static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
2763 .ndo_open = dummy_open,
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302764 .ndo_set_vf_mac = cxgb_set_vf_mac,
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302765 .ndo_get_vf_config = cxgb_get_vf_config,
Hariprasad Shenai78294512016-08-11 21:06:23 +05302766};
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05302767#endif
Hariprasad Shenai78294512016-08-11 21:06:23 +05302768
2769static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2770{
2771 struct adapter *adapter = netdev2adap(dev);
2772
2773 strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
2774 strlcpy(info->version, cxgb4_driver_version,
2775 sizeof(info->version));
2776 strlcpy(info->bus_info, pci_name(adapter->pdev),
2777 sizeof(info->bus_info));
2778}
2779
2780static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
2781 .get_drvinfo = get_drvinfo,
2782};
2783
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002784void t4_fatal_err(struct adapter *adap)
2785{
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302786 t4_set_reg_field(adap, SGE_CONTROL_A, GLOBALENABLE_F, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002787 t4_intr_disable(adap);
2788 dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
2789}
2790
2791static void setup_memwin(struct adapter *adap)
2792{
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05302793 u32 nic_win_base = t4_get_util_window(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002794
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05302795 t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
Vipul Pandya636f9d32012-09-26 02:39:39 +00002796}
2797
2798static void setup_memwin_rdma(struct adapter *adap)
2799{
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00002800 if (adap->vres.ocq.size) {
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05302801 u32 start;
2802 unsigned int sz_kb;
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00002803
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05302804 start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
2805 start &= PCI_BASE_ADDRESS_MEM_MASK;
2806 start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00002807 sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
2808 t4_write_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302809 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
2810 start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00002811 t4_write_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302812 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00002813 adap->vres.ocq.start);
2814 t4_read_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302815 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00002816 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002817}
2818
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002819static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
2820{
2821 u32 v;
2822 int ret;
2823
2824 /* get device capabilities */
2825 memset(c, 0, sizeof(*c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302826 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
2827 FW_CMD_REQUEST_F | FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302828 c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302829 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002830 if (ret < 0)
2831 return ret;
2832
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302833 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
2834 FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302835 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002836 if (ret < 0)
2837 return ret;
2838
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302839 ret = t4_config_glbl_rss(adap, adap->pf,
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002840 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05302841 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
2842 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002843 if (ret < 0)
2844 return ret;
2845
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302846 ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05302847 MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
2848 FW_CMD_CAP_PF);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002849 if (ret < 0)
2850 return ret;
2851
2852 t4_sge_init(adap);
2853
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002854 /* tweak some settings */
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302855 t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302856 t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302857 t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
2858 v = t4_read_reg(adap, TP_PIO_DATA_A);
2859 t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002860
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002861 /* first 4 Tx modulation queues point to consecutive Tx channels */
2862 adap->params.tp.tx_modq_map = 0xE4;
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302863 t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
2864 TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002865
2866 /* associate each Tx modulation queue with consecutive Tx channels */
2867 v = 0x84218421;
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302868 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302869 &v, 1, TP_TX_SCHED_HDR_A);
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302870 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302871 &v, 1, TP_TX_SCHED_FIFO_A);
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302872 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302873 &v, 1, TP_TX_SCHED_PCMD_A);
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002874
2875#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
2876 if (is_offload(adap)) {
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302877 t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
2878 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2879 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2880 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2881 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
2882 t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
2883 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2884 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2885 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2886 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002887 }
2888
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002889 /* get basic stuff going */
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302890 return t4_early_init(adap, adap->pf);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00002891}
2892
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002893/*
2894 * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
2895 */
2896#define MAX_ATIDS 8192U
2897
2898/*
2899 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Vipul Pandya636f9d32012-09-26 02:39:39 +00002900 *
2901 * If the firmware we're dealing with has Configuration File support, then
2902 * we use that to perform all configuration
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002903 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00002904
2905/*
2906 * Tweak configuration based on module parameters, etc. Most of these have
2907 * defaults assigned to them by Firmware Configuration Files (if we're using
2908 * them) but need to be explicitly set if we're using hard-coded
2909 * initialization. But even in the case of using Firmware Configuration
2910 * Files, we'd like to expose the ability to change these via module
2911 * parameters so these are essentially common tweaks/settings for
2912 * Configuration Files and hard-coded initialization ...
2913 */
2914static int adap_init0_tweaks(struct adapter *adapter)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002915{
Vipul Pandya636f9d32012-09-26 02:39:39 +00002916 /*
2917 * Fix up various Host-Dependent Parameters like Page Size, Cache
2918 * Line Size, etc. The firmware default is for a 4KB Page Size and
2919 * 64B Cache Line Size ...
2920 */
2921 t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002922
Vipul Pandya636f9d32012-09-26 02:39:39 +00002923 /*
2924 * Process module parameters which affect early initialization.
2925 */
2926 if (rx_dma_offset != 2 && rx_dma_offset != 0) {
2927 dev_err(&adapter->pdev->dev,
2928 "Ignoring illegal rx_dma_offset=%d, using 2\n",
2929 rx_dma_offset);
2930 rx_dma_offset = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002931 }
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302932 t4_set_reg_field(adapter, SGE_CONTROL_A,
2933 PKTSHIFT_V(PKTSHIFT_M),
2934 PKTSHIFT_V(rx_dma_offset));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002935
Vipul Pandya636f9d32012-09-26 02:39:39 +00002936 /*
2937 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
2938 * adds the pseudo header itself.
2939 */
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302940 t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
2941 CSUM_HAS_PSEUDO_HDR_F, 0);
Vipul Pandya636f9d32012-09-26 02:39:39 +00002942
2943 return 0;
2944}
2945
Hariprasad Shenai01b69612015-05-22 21:58:21 +05302946/* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
2947 * unto themselves and they contain their own firmware to perform their
2948 * tasks ...
2949 */
2950static int phy_aq1202_version(const u8 *phy_fw_data,
2951 size_t phy_fw_size)
2952{
2953 int offset;
2954
2955 /* At offset 0x8 you're looking for the primary image's
2956 * starting offset which is 3 Bytes wide
2957 *
2958 * At offset 0xa of the primary image, you look for the offset
2959 * of the DRAM segment which is 3 Bytes wide.
2960 *
2961 * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
2962 * wide
2963 */
2964 #define be16(__p) (((__p)[0] << 8) | (__p)[1])
2965 #define le16(__p) ((__p)[0] | ((__p)[1] << 8))
2966 #define le24(__p) (le16(__p) | ((__p)[2] << 16))
2967
2968 offset = le24(phy_fw_data + 0x8) << 12;
2969 offset = le24(phy_fw_data + offset + 0xa);
2970 return be16(phy_fw_data + offset + 0x27e);
2971
2972 #undef be16
2973 #undef le16
2974 #undef le24
2975}
2976
2977static struct info_10gbt_phy_fw {
2978 unsigned int phy_fw_id; /* PCI Device ID */
2979 char *phy_fw_file; /* /lib/firmware/ PHY Firmware file */
2980 int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
2981 int phy_flash; /* Has FLASH for PHY Firmware */
2982} phy_info_array[] = {
2983 {
2984 PHY_AQ1202_DEVICEID,
2985 PHY_AQ1202_FIRMWARE,
2986 phy_aq1202_version,
2987 1,
2988 },
2989 {
2990 PHY_BCM84834_DEVICEID,
2991 PHY_BCM84834_FIRMWARE,
2992 NULL,
2993 0,
2994 },
2995 { 0, NULL, NULL },
2996};
2997
2998static struct info_10gbt_phy_fw *find_phy_info(int devid)
2999{
3000 int i;
3001
3002 for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
3003 if (phy_info_array[i].phy_fw_id == devid)
3004 return &phy_info_array[i];
3005 }
3006 return NULL;
3007}
3008
3009/* Handle updating of chip-external 10Gb/s-BT PHY firmware. This needs to
3010 * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD. On error
3011 * we return a negative error number. If we transfer new firmware we return 1
3012 * (from t4_load_phy_fw()). If we don't do anything we return 0.
3013 */
3014static int adap_init0_phy(struct adapter *adap)
3015{
3016 const struct firmware *phyf;
3017 int ret;
3018 struct info_10gbt_phy_fw *phy_info;
3019
3020 /* Use the device ID to determine which PHY file to flash.
3021 */
3022 phy_info = find_phy_info(adap->pdev->device);
3023 if (!phy_info) {
3024 dev_warn(adap->pdev_dev,
3025 "No PHY Firmware file found for this PHY\n");
3026 return -EOPNOTSUPP;
3027 }
3028
3029 /* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
3030 * use that. The adapter firmware provides us with a memory buffer
3031 * where we can load a PHY firmware file from the host if we want to
3032 * override the PHY firmware File in flash.
3033 */
3034 ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
3035 adap->pdev_dev);
3036 if (ret < 0) {
3037 /* For adapters without FLASH attached to PHY for their
3038 * firmware, it's obviously a fatal error if we can't get the
3039 * firmware to the adapter. For adapters with PHY firmware
3040 * FLASH storage, it's worth a warning if we can't find the
3041 * PHY Firmware but we'll neuter the error ...
3042 */
3043 dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
3044 "/lib/firmware/%s, error %d\n",
3045 phy_info->phy_fw_file, -ret);
3046 if (phy_info->phy_flash) {
3047 int cur_phy_fw_ver = 0;
3048
3049 t4_phy_fw_ver(adap, &cur_phy_fw_ver);
3050 dev_warn(adap->pdev_dev, "continuing with, on-adapter "
3051 "FLASH copy, version %#x\n", cur_phy_fw_ver);
3052 ret = 0;
3053 }
3054
3055 return ret;
3056 }
3057
3058 /* Load PHY Firmware onto adapter.
3059 */
3060 ret = t4_load_phy_fw(adap, MEMWIN_NIC, &adap->win0_lock,
3061 phy_info->phy_fw_version,
3062 (u8 *)phyf->data, phyf->size);
3063 if (ret < 0)
3064 dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
3065 -ret);
3066 else if (ret > 0) {
3067 int new_phy_fw_ver = 0;
3068
3069 if (phy_info->phy_fw_version)
3070 new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
3071 phyf->size);
3072 dev_info(adap->pdev_dev, "Successfully transferred PHY "
3073 "Firmware /lib/firmware/%s, version %#x\n",
3074 phy_info->phy_fw_file, new_phy_fw_ver);
3075 }
3076
3077 release_firmware(phyf);
3078
3079 return ret;
3080}
3081
Vipul Pandya636f9d32012-09-26 02:39:39 +00003082/*
3083 * Attempt to initialize the adapter via a Firmware Configuration File.
3084 */
3085static int adap_init0_config(struct adapter *adapter, int reset)
3086{
3087 struct fw_caps_config_cmd caps_cmd;
3088 const struct firmware *cf;
3089 unsigned long mtype = 0, maddr = 0;
3090 u32 finiver, finicsum, cfcsum;
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303091 int ret;
3092 int config_issued = 0;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003093 char *fw_config_file, fw_config_file_path[256];
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303094 char *config_name = NULL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003095
3096 /*
3097 * Reset device if necessary.
3098 */
3099 if (reset) {
3100 ret = t4_fw_reset(adapter, adapter->mbox,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303101 PIORSTMODE_F | PIORST_F);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003102 if (ret < 0)
3103 goto bye;
3104 }
3105
Hariprasad Shenai01b69612015-05-22 21:58:21 +05303106 /* If this is a 10Gb/s-BT adapter make sure the chip-external
3107 * 10Gb/s-BT PHYs have up-to-date firmware. Note that this step needs
3108 * to be performed after any global adapter RESET above since some
3109 * PHYs only have local RAM copies of the PHY firmware.
3110 */
3111 if (is_10gbt_device(adapter->pdev->device)) {
3112 ret = adap_init0_phy(adapter);
3113 if (ret < 0)
3114 goto bye;
3115 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003116 /*
3117 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
3118 * then use that. Otherwise, use the configuration file stored
3119 * in the adapter flash ...
3120 */
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303121 switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003122 case CHELSIO_T4:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303123 fw_config_file = FW4_CFNAME;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003124 break;
3125 case CHELSIO_T5:
3126 fw_config_file = FW5_CFNAME;
3127 break;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303128 case CHELSIO_T6:
3129 fw_config_file = FW6_CFNAME;
3130 break;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003131 default:
3132 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
3133 adapter->pdev->device);
3134 ret = -EINVAL;
3135 goto bye;
3136 }
3137
3138 ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003139 if (ret < 0) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303140 config_name = "On FLASH";
Vipul Pandya636f9d32012-09-26 02:39:39 +00003141 mtype = FW_MEMTYPE_CF_FLASH;
3142 maddr = t4_flash_cfg_addr(adapter);
3143 } else {
3144 u32 params[7], val[7];
3145
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303146 sprintf(fw_config_file_path,
3147 "/lib/firmware/%s", fw_config_file);
3148 config_name = fw_config_file_path;
3149
Vipul Pandya636f9d32012-09-26 02:39:39 +00003150 if (cf->size >= FLASH_CFG_MAX_SIZE)
3151 ret = -ENOMEM;
3152 else {
Hariprasad Shenai51678652014-11-21 12:52:02 +05303153 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3154 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003155 ret = t4_query_params(adapter, adapter->mbox,
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303156 adapter->pf, 0, 1, params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003157 if (ret == 0) {
3158 /*
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303159 * For t4_memory_rw() below addresses and
Vipul Pandya636f9d32012-09-26 02:39:39 +00003160 * sizes have to be in terms of multiples of 4
3161 * bytes. So, if the Configuration File isn't
3162 * a multiple of 4 bytes in length we'll have
3163 * to write that out separately since we can't
3164 * guarantee that the bytes following the
3165 * residual byte in the buffer returned by
3166 * request_firmware() are zeroed out ...
3167 */
3168 size_t resid = cf->size & 0x3;
3169 size_t size = cf->size & ~0x3;
3170 __be32 *data = (__be32 *)cf->data;
3171
Hariprasad Shenai51678652014-11-21 12:52:02 +05303172 mtype = FW_PARAMS_PARAM_Y_G(val[0]);
3173 maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003174
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303175 spin_lock(&adapter->win0_lock);
3176 ret = t4_memory_rw(adapter, 0, mtype, maddr,
3177 size, data, T4_MEMORY_WRITE);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003178 if (ret == 0 && resid != 0) {
3179 union {
3180 __be32 word;
3181 char buf[4];
3182 } last;
3183 int i;
3184
3185 last.word = data[size >> 2];
3186 for (i = resid; i < 4; i++)
3187 last.buf[i] = 0;
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303188 ret = t4_memory_rw(adapter, 0, mtype,
3189 maddr + size,
3190 4, &last.word,
3191 T4_MEMORY_WRITE);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003192 }
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303193 spin_unlock(&adapter->win0_lock);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003194 }
3195 }
3196
3197 release_firmware(cf);
3198 if (ret)
3199 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003200 }
3201
Vipul Pandya636f9d32012-09-26 02:39:39 +00003202 /*
3203 * Issue a Capability Configuration command to the firmware to get it
3204 * to parse the Configuration File. We don't use t4_fw_config_file()
3205 * because we want the ability to modify various features after we've
3206 * processed the configuration file ...
3207 */
3208 memset(&caps_cmd, 0, sizeof(caps_cmd));
3209 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303210 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3211 FW_CMD_REQUEST_F |
3212 FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303213 caps_cmd.cfvalid_to_len16 =
Hariprasad Shenai51678652014-11-21 12:52:02 +05303214 htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
3215 FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
3216 FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
Vipul Pandya636f9d32012-09-26 02:39:39 +00003217 FW_LEN16(caps_cmd));
3218 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3219 &caps_cmd);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303220
3221 /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
3222 * Configuration File in FLASH), our last gasp effort is to use the
3223 * Firmware Configuration File which is embedded in the firmware. A
3224 * very few early versions of the firmware didn't have one embedded
3225 * but we can ignore those.
3226 */
3227 if (ret == -ENOENT) {
3228 memset(&caps_cmd, 0, sizeof(caps_cmd));
3229 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303230 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3231 FW_CMD_REQUEST_F |
3232 FW_CMD_READ_F);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303233 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
3234 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
3235 sizeof(caps_cmd), &caps_cmd);
3236 config_name = "Firmware Default";
3237 }
3238
3239 config_issued = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003240 if (ret < 0)
3241 goto bye;
3242
Vipul Pandya636f9d32012-09-26 02:39:39 +00003243 finiver = ntohl(caps_cmd.finiver);
3244 finicsum = ntohl(caps_cmd.finicsum);
3245 cfcsum = ntohl(caps_cmd.cfcsum);
3246 if (finicsum != cfcsum)
3247 dev_warn(adapter->pdev_dev, "Configuration File checksum "\
3248 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
3249 finicsum, cfcsum);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003250
Vipul Pandya636f9d32012-09-26 02:39:39 +00003251 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003252 * And now tell the firmware to use the configuration we just loaded.
3253 */
3254 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303255 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3256 FW_CMD_REQUEST_F |
3257 FW_CMD_WRITE_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303258 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003259 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3260 NULL);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003261 if (ret < 0)
3262 goto bye;
3263
Vipul Pandya636f9d32012-09-26 02:39:39 +00003264 /*
3265 * Tweak configuration based on system architecture, module
3266 * parameters, etc.
3267 */
3268 ret = adap_init0_tweaks(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003269 if (ret < 0)
3270 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003271
Vipul Pandya636f9d32012-09-26 02:39:39 +00003272 /*
3273 * And finally tell the firmware to initialize itself using the
3274 * parameters from the Configuration File.
3275 */
3276 ret = t4_fw_initialize(adapter, adapter->mbox);
3277 if (ret < 0)
3278 goto bye;
3279
Hariprasad Shenai06640312015-01-13 15:19:25 +05303280 /* Emit Firmware Configuration File information and return
3281 * successfully.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003282 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00003283 dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303284 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
3285 config_name, finiver, cfcsum);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003286 return 0;
3287
3288 /*
3289 * Something bad happened. Return the error ... (If the "error"
3290 * is that there's no Configuration File on the adapter we don't
3291 * want to issue a warning since this is fairly common.)
3292 */
3293bye:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303294 if (config_issued && ret != -ENOENT)
3295 dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
3296 config_name, -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003297 return ret;
3298}
3299
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303300static struct fw_info fw_info_array[] = {
3301 {
3302 .chip = CHELSIO_T4,
3303 .fs_name = FW4_CFNAME,
3304 .fw_mod_name = FW4_FNAME,
3305 .fw_hdr = {
3306 .chip = FW_HDR_CHIP_T4,
3307 .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
3308 .intfver_nic = FW_INTFVER(T4, NIC),
3309 .intfver_vnic = FW_INTFVER(T4, VNIC),
3310 .intfver_ri = FW_INTFVER(T4, RI),
3311 .intfver_iscsi = FW_INTFVER(T4, ISCSI),
3312 .intfver_fcoe = FW_INTFVER(T4, FCOE),
3313 },
3314 }, {
3315 .chip = CHELSIO_T5,
3316 .fs_name = FW5_CFNAME,
3317 .fw_mod_name = FW5_FNAME,
3318 .fw_hdr = {
3319 .chip = FW_HDR_CHIP_T5,
3320 .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
3321 .intfver_nic = FW_INTFVER(T5, NIC),
3322 .intfver_vnic = FW_INTFVER(T5, VNIC),
3323 .intfver_ri = FW_INTFVER(T5, RI),
3324 .intfver_iscsi = FW_INTFVER(T5, ISCSI),
3325 .intfver_fcoe = FW_INTFVER(T5, FCOE),
3326 },
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303327 }, {
3328 .chip = CHELSIO_T6,
3329 .fs_name = FW6_CFNAME,
3330 .fw_mod_name = FW6_FNAME,
3331 .fw_hdr = {
3332 .chip = FW_HDR_CHIP_T6,
3333 .fw_ver = __cpu_to_be32(FW_VERSION(T6)),
3334 .intfver_nic = FW_INTFVER(T6, NIC),
3335 .intfver_vnic = FW_INTFVER(T6, VNIC),
3336 .intfver_ofld = FW_INTFVER(T6, OFLD),
3337 .intfver_ri = FW_INTFVER(T6, RI),
3338 .intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
3339 .intfver_iscsi = FW_INTFVER(T6, ISCSI),
3340 .intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
3341 .intfver_fcoe = FW_INTFVER(T6, FCOE),
3342 },
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303343 }
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303344
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303345};
3346
3347static struct fw_info *find_fw_info(int chip)
3348{
3349 int i;
3350
3351 for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
3352 if (fw_info_array[i].chip == chip)
3353 return &fw_info_array[i];
3354 }
3355 return NULL;
3356}
3357
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003358/*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003359 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003360 */
3361static int adap_init0(struct adapter *adap)
3362{
3363 int ret;
3364 u32 v, port_vec;
3365 enum dev_state state;
3366 u32 params[7], val[7];
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00003367 struct fw_caps_config_cmd caps_cmd;
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05303368 int reset = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003369
Hariprasad Shenaiae469b62015-04-01 21:41:16 +05303370 /* Grab Firmware Device Log parameters as early as possible so we have
3371 * access to it for debugging, etc.
3372 */
3373 ret = t4_init_devlog_params(adap);
3374 if (ret < 0)
3375 return ret;
3376
Hariprasad Shenai666224d2014-12-11 11:11:43 +05303377 /* Contact FW, advertising Master capability */
Hariprasad Shenaic5a8c0f2016-06-14 14:39:30 +05303378 ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
3379 is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003380 if (ret < 0) {
3381 dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
3382 ret);
3383 return ret;
3384 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003385 if (ret == adap->mbox)
3386 adap->flags |= MASTER_PF;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003387
Vipul Pandya636f9d32012-09-26 02:39:39 +00003388 /*
3389 * If we're the Master PF Driver and the device is uninitialized,
3390 * then let's consider upgrading the firmware ... (We always want
3391 * to check the firmware version number in order to A. get it for
3392 * later reporting and B. to warn if the currently loaded firmware
3393 * is excessively mismatched relative to the driver.)
3394 */
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303395 t4_get_fw_version(adap, &adap->params.fw_vers);
Hariprasad Shenai0de72732016-04-26 20:10:22 +05303396 t4_get_bs_version(adap, &adap->params.bs_vers);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303397 t4_get_tp_version(adap, &adap->params.tp_vers);
Hariprasad Shenai0de72732016-04-26 20:10:22 +05303398 t4_get_exprom_version(adap, &adap->params.er_vers);
3399
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05303400 ret = t4_check_fw_version(adap);
3401 /* If firmware is too old (not supported by driver) force an update. */
Hariprasad Shenai21d11bd2015-10-08 10:08:23 +05303402 if (ret)
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05303403 state = DEV_STATE_UNINIT;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003404 if ((adap->flags & MASTER_PF) && state != DEV_STATE_INIT) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303405 struct fw_info *fw_info;
3406 struct fw_hdr *card_fw;
3407 const struct firmware *fw;
3408 const u8 *fw_data = NULL;
3409 unsigned int fw_size = 0;
3410
3411 /* This is the firmware whose headers the driver was compiled
3412 * against
3413 */
3414 fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
3415 if (fw_info == NULL) {
3416 dev_err(adap->pdev_dev,
3417 "unable to get firmware info for chip %d.\n",
3418 CHELSIO_CHIP_VERSION(adap->params.chip));
3419 return -EINVAL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003420 }
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303421
3422 /* allocate memory to read the header of the firmware on the
3423 * card
3424 */
3425 card_fw = t4_alloc_mem(sizeof(*card_fw));
3426
3427 /* Get FW from from /lib/firmware/ */
3428 ret = request_firmware(&fw, fw_info->fw_mod_name,
3429 adap->pdev_dev);
3430 if (ret < 0) {
3431 dev_err(adap->pdev_dev,
3432 "unable to load firmware image %s, error %d\n",
3433 fw_info->fw_mod_name, ret);
3434 } else {
3435 fw_data = fw->data;
3436 fw_size = fw->size;
3437 }
3438
3439 /* upgrade FW logic */
3440 ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
3441 state, &reset);
3442
3443 /* Cleaning up */
Markus Elfring0b5b6be2015-02-04 11:28:43 +01003444 release_firmware(fw);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303445 t4_free_mem(card_fw);
3446
Vipul Pandya636f9d32012-09-26 02:39:39 +00003447 if (ret < 0)
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303448 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003449 }
3450
3451 /*
3452 * Grab VPD parameters. This should be done after we establish a
3453 * connection to the firmware since some of the VPD parameters
3454 * (notably the Core Clock frequency) are retrieved via requests to
3455 * the firmware. On the other hand, we need these fairly early on
3456 * so we do this right after getting ahold of the firmware.
3457 */
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05303458 ret = t4_get_vpd_params(adap, &adap->params.vpd);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003459 if (ret < 0)
3460 goto bye;
3461
Vipul Pandya636f9d32012-09-26 02:39:39 +00003462 /*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003463 * Find out what ports are available to us. Note that we need to do
3464 * this before calling adap_init0_no_config() since it needs nports
3465 * and portvec ...
Vipul Pandya636f9d32012-09-26 02:39:39 +00003466 */
3467 v =
Hariprasad Shenai51678652014-11-21 12:52:02 +05303468 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3469 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303470 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003471 if (ret < 0)
3472 goto bye;
3473
3474 adap->params.nports = hweight32(port_vec);
3475 adap->params.portvec = port_vec;
3476
Hariprasad Shenai06640312015-01-13 15:19:25 +05303477 /* If the firmware is initialized already, emit a simply note to that
3478 * effect. Otherwise, it's time to try initializing the adapter.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003479 */
3480 if (state == DEV_STATE_INIT) {
3481 dev_info(adap->pdev_dev, "Coming up as %s: "\
3482 "Adapter already initialized\n",
3483 adap->flags & MASTER_PF ? "MASTER" : "SLAVE");
Vipul Pandya636f9d32012-09-26 02:39:39 +00003484 } else {
3485 dev_info(adap->pdev_dev, "Coming up as MASTER: "\
3486 "Initializing adapter\n");
Hariprasad Shenai06640312015-01-13 15:19:25 +05303487
3488 /* Find out whether we're dealing with a version of the
3489 * firmware which has configuration file support.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003490 */
Hariprasad Shenai06640312015-01-13 15:19:25 +05303491 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3492 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303493 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
Hariprasad Shenai06640312015-01-13 15:19:25 +05303494 params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003495
Hariprasad Shenai06640312015-01-13 15:19:25 +05303496 /* If the firmware doesn't support Configuration Files,
3497 * return an error.
3498 */
3499 if (ret < 0) {
3500 dev_err(adap->pdev_dev, "firmware doesn't support "
3501 "Firmware Configuration Files\n");
3502 goto bye;
3503 }
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003504
Hariprasad Shenai06640312015-01-13 15:19:25 +05303505 /* The firmware provides us with a memory buffer where we can
3506 * load a Configuration File from the host if we want to
3507 * override the Configuration File in flash.
3508 */
3509 ret = adap_init0_config(adap, reset);
3510 if (ret == -ENOENT) {
3511 dev_err(adap->pdev_dev, "no Configuration File "
3512 "present on adapter.\n");
3513 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003514 }
3515 if (ret < 0) {
Hariprasad Shenai06640312015-01-13 15:19:25 +05303516 dev_err(adap->pdev_dev, "could not initialize "
3517 "adapter, error %d\n", -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003518 goto bye;
3519 }
3520 }
3521
Hariprasad Shenai06640312015-01-13 15:19:25 +05303522 /* Give the SGE code a chance to pull in anything that it needs ...
3523 * Note that this must be called after we retrieve our VPD parameters
3524 * in order to know how to convert core ticks to seconds, etc.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003525 */
Hariprasad Shenai06640312015-01-13 15:19:25 +05303526 ret = t4_sge_init(adap);
3527 if (ret < 0)
3528 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003529
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00003530 if (is_bypass_device(adap->pdev->device))
3531 adap->params.bypass = 1;
3532
Vipul Pandya636f9d32012-09-26 02:39:39 +00003533 /*
3534 * Grab some of our basic fundamental operating parameters.
3535 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003536#define FW_PARAM_DEV(param) \
Hariprasad Shenai51678652014-11-21 12:52:02 +05303537 (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
3538 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003539
3540#define FW_PARAM_PFVF(param) \
Hariprasad Shenai51678652014-11-21 12:52:02 +05303541 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
3542 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param)| \
3543 FW_PARAMS_PARAM_Y_V(0) | \
3544 FW_PARAMS_PARAM_Z_V(0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003545
Vipul Pandya636f9d32012-09-26 02:39:39 +00003546 params[0] = FW_PARAM_PFVF(EQ_START);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003547 params[1] = FW_PARAM_PFVF(L2T_START);
3548 params[2] = FW_PARAM_PFVF(L2T_END);
3549 params[3] = FW_PARAM_PFVF(FILTER_START);
3550 params[4] = FW_PARAM_PFVF(FILTER_END);
3551 params[5] = FW_PARAM_PFVF(IQFLINT_START);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303552 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003553 if (ret < 0)
3554 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003555 adap->sge.egr_start = val[0];
3556 adap->l2t_start = val[1];
3557 adap->l2t_end = val[2];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003558 adap->tids.ftid_base = val[3];
3559 adap->tids.nftids = val[4] - val[3] + 1;
3560 adap->sge.ingr_start = val[5];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003561
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303562 /* qids (ingress/egress) returned from firmware can be anywhere
3563 * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
3564 * Hence driver needs to allocate memory for this range to
3565 * store the queue info. Get the highest IQFLINT/EQ index returned
3566 * in FW_EQ_*_CMD.alloc command.
3567 */
3568 params[0] = FW_PARAM_PFVF(EQ_END);
3569 params[1] = FW_PARAM_PFVF(IQFLINT_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303570 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303571 if (ret < 0)
3572 goto bye;
3573 adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
3574 adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;
3575
3576 adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
3577 sizeof(*adap->sge.egr_map), GFP_KERNEL);
3578 if (!adap->sge.egr_map) {
3579 ret = -ENOMEM;
3580 goto bye;
3581 }
3582
3583 adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
3584 sizeof(*adap->sge.ingr_map), GFP_KERNEL);
3585 if (!adap->sge.ingr_map) {
3586 ret = -ENOMEM;
3587 goto bye;
3588 }
3589
3590 /* Allocate the memory for the vaious egress queue bitmaps
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303591 * ie starving_fl, txq_maperr and blocked_fl.
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303592 */
3593 adap->sge.starving_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3594 sizeof(long), GFP_KERNEL);
3595 if (!adap->sge.starving_fl) {
3596 ret = -ENOMEM;
3597 goto bye;
3598 }
3599
3600 adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3601 sizeof(long), GFP_KERNEL);
3602 if (!adap->sge.txq_maperr) {
3603 ret = -ENOMEM;
3604 goto bye;
3605 }
3606
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303607#ifdef CONFIG_DEBUG_FS
3608 adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3609 sizeof(long), GFP_KERNEL);
3610 if (!adap->sge.blocked_fl) {
3611 ret = -ENOMEM;
3612 goto bye;
3613 }
3614#endif
3615
Anish Bhattb5a02f52015-01-14 15:17:34 -08003616 params[0] = FW_PARAM_PFVF(CLIP_START);
3617 params[1] = FW_PARAM_PFVF(CLIP_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303618 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Anish Bhattb5a02f52015-01-14 15:17:34 -08003619 if (ret < 0)
3620 goto bye;
3621 adap->clipt_start = val[0];
3622 adap->clipt_end = val[1];
3623
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05303624 /* We don't yet have a PARAMs calls to retrieve the number of Traffic
3625 * Classes supported by the hardware/firmware so we hard code it here
3626 * for now.
3627 */
3628 adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
3629
Vipul Pandya636f9d32012-09-26 02:39:39 +00003630 /* query params related to active filter region */
3631 params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
3632 params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303633 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003634 /* If Active filter size is set we enable establishing
3635 * offload connection through firmware work request
3636 */
3637 if ((val[0] != val[1]) && (ret >= 0)) {
3638 adap->flags |= FW_OFLD_CONN;
3639 adap->tids.aftid_base = val[0];
3640 adap->tids.aftid_end = val[1];
3641 }
3642
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003643 /* If we're running on newer firmware, let it know that we're
3644 * prepared to deal with encapsulated CPL messages. Older
3645 * firmware won't understand this and we'll just get
3646 * unencapsulated messages ...
3647 */
3648 params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
3649 val[0] = 1;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303650 (void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003651
Vipul Pandya636f9d32012-09-26 02:39:39 +00003652 /*
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303653 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
3654 * capability. Earlier versions of the firmware didn't have the
3655 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
3656 * permission to use ULPTX MEMWRITE DSGL.
3657 */
3658 if (is_t4(adap->params.chip)) {
3659 adap->params.ulptx_memwrite_dsgl = false;
3660 } else {
3661 params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303662 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303663 1, params, val);
3664 adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
3665 }
3666
Steve Wise086de572016-09-16 07:54:49 -07003667 /* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
3668 params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
3669 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
3670 1, params, val);
3671 adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);
3672
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303673 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003674 * Get device capabilities so we can determine what resources we need
3675 * to manage.
3676 */
3677 memset(&caps_cmd, 0, sizeof(caps_cmd));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303678 caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3679 FW_CMD_REQUEST_F | FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303680 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003681 ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
3682 &caps_cmd);
3683 if (ret < 0)
3684 goto bye;
3685
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003686 if (caps_cmd.ofldcaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003687 /* query offload-related parameters */
3688 params[0] = FW_PARAM_DEV(NTID);
3689 params[1] = FW_PARAM_PFVF(SERVER_START);
3690 params[2] = FW_PARAM_PFVF(SERVER_END);
3691 params[3] = FW_PARAM_PFVF(TDDP_START);
3692 params[4] = FW_PARAM_PFVF(TDDP_END);
3693 params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303694 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003695 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003696 if (ret < 0)
3697 goto bye;
3698 adap->tids.ntids = val[0];
3699 adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
3700 adap->tids.stid_base = val[1];
3701 adap->tids.nstids = val[2] - val[1] + 1;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003702 /*
Joe Perchesdbedd442015-03-06 20:49:12 -08003703 * Setup server filter region. Divide the available filter
Vipul Pandya636f9d32012-09-26 02:39:39 +00003704 * region into two parts. Regular filters get 1/3rd and server
3705 * filters get 2/3rd part. This is only enabled if workarond
3706 * path is enabled.
3707 * 1. For regular filters.
3708 * 2. Server filter: This are special filters which are used
3709 * to redirect SYN packets to offload queue.
3710 */
3711 if (adap->flags & FW_OFLD_CONN && !is_bypass(adap)) {
3712 adap->tids.sftid_base = adap->tids.ftid_base +
3713 DIV_ROUND_UP(adap->tids.nftids, 3);
3714 adap->tids.nsftids = adap->tids.nftids -
3715 DIV_ROUND_UP(adap->tids.nftids, 3);
3716 adap->tids.nftids = adap->tids.sftid_base -
3717 adap->tids.ftid_base;
3718 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003719 adap->vres.ddp.start = val[3];
3720 adap->vres.ddp.size = val[4] - val[3] + 1;
3721 adap->params.ofldq_wr_cred = val[5];
Vipul Pandya636f9d32012-09-26 02:39:39 +00003722
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003723 adap->params.offload = 1;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05303724 adap->num_ofld_uld += 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003725 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003726 if (caps_cmd.rdmacaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003727 params[0] = FW_PARAM_PFVF(STAG_START);
3728 params[1] = FW_PARAM_PFVF(STAG_END);
3729 params[2] = FW_PARAM_PFVF(RQ_START);
3730 params[3] = FW_PARAM_PFVF(RQ_END);
3731 params[4] = FW_PARAM_PFVF(PBL_START);
3732 params[5] = FW_PARAM_PFVF(PBL_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303733 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003734 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003735 if (ret < 0)
3736 goto bye;
3737 adap->vres.stag.start = val[0];
3738 adap->vres.stag.size = val[1] - val[0] + 1;
3739 adap->vres.rq.start = val[2];
3740 adap->vres.rq.size = val[3] - val[2] + 1;
3741 adap->vres.pbl.start = val[4];
3742 adap->vres.pbl.size = val[5] - val[4] + 1;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003743
3744 params[0] = FW_PARAM_PFVF(SQRQ_START);
3745 params[1] = FW_PARAM_PFVF(SQRQ_END);
3746 params[2] = FW_PARAM_PFVF(CQ_START);
3747 params[3] = FW_PARAM_PFVF(CQ_END);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003748 params[4] = FW_PARAM_PFVF(OCQ_START);
3749 params[5] = FW_PARAM_PFVF(OCQ_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303750 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
Hariprasad Shenai5c937dd2014-09-01 19:55:00 +05303751 val);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003752 if (ret < 0)
3753 goto bye;
3754 adap->vres.qp.start = val[0];
3755 adap->vres.qp.size = val[1] - val[0] + 1;
3756 adap->vres.cq.start = val[2];
3757 adap->vres.cq.size = val[3] - val[2] + 1;
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003758 adap->vres.ocq.start = val[4];
3759 adap->vres.ocq.size = val[5] - val[4] + 1;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05303760
3761 params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
3762 params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303763 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
Hariprasad Shenai5c937dd2014-09-01 19:55:00 +05303764 val);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05303765 if (ret < 0) {
3766 adap->params.max_ordird_qp = 8;
3767 adap->params.max_ird_adapter = 32 * adap->tids.ntids;
3768 ret = 0;
3769 } else {
3770 adap->params.max_ordird_qp = val[0];
3771 adap->params.max_ird_adapter = val[1];
3772 }
3773 dev_info(adap->pdev_dev,
3774 "max_ordird_qp %d max_ird_adapter %d\n",
3775 adap->params.max_ordird_qp,
3776 adap->params.max_ird_adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05303777 adap->num_ofld_uld += 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003778 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003779 if (caps_cmd.iscsicaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003780 params[0] = FW_PARAM_PFVF(ISCSI_START);
3781 params[1] = FW_PARAM_PFVF(ISCSI_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303782 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003783 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003784 if (ret < 0)
3785 goto bye;
3786 adap->vres.iscsi.start = val[0];
3787 adap->vres.iscsi.size = val[1] - val[0] + 1;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05303788 /* LIO target and cxgb4i initiaitor */
3789 adap->num_ofld_uld += 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003790 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05303791 if (caps_cmd.cryptocaps) {
3792 /* Should query params here...TODO */
3793 adap->params.crypto |= ULP_CRYPTO_LOOKASIDE;
3794 adap->num_uld += 1;
3795 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003796#undef FW_PARAM_PFVF
3797#undef FW_PARAM_DEV
3798
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05303799 /* The MTU/MSS Table is initialized by now, so load their values. If
3800 * we're initializing the adapter, then we'll make any modifications
3801 * we want to the MTU/MSS Table and also initialize the congestion
3802 * parameters.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003803 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003804 t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05303805 if (state != DEV_STATE_INIT) {
3806 int i;
Casey Leedom7ee9ff92010-06-25 12:11:46 +00003807
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05303808 /* The default MTU Table contains values 1492 and 1500.
3809 * However, for TCP, it's better to have two values which are
3810 * a multiple of 8 +/- 4 bytes apart near this popular MTU.
3811 * This allows us to have a TCP Data Payload which is a
3812 * multiple of 8 regardless of what combination of TCP Options
3813 * are in use (always a multiple of 4 bytes) which is
3814 * important for performance reasons. For instance, if no
3815 * options are in use, then we have a 20-byte IP header and a
3816 * 20-byte TCP header. In this case, a 1500-byte MSS would
3817 * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
3818 * which is not a multiple of 8. So using an MSS of 1488 in
3819 * this case results in a TCP Data Payload of 1448 bytes which
3820 * is a multiple of 8. On the other hand, if 12-byte TCP Time
3821 * Stamps have been negotiated, then an MTU of 1500 bytes
3822 * results in a TCP Data Payload of 1448 bytes which, as
3823 * above, is a multiple of 8 bytes ...
3824 */
3825 for (i = 0; i < NMTUS; i++)
3826 if (adap->params.mtus[i] == 1492) {
3827 adap->params.mtus[i] = 1488;
3828 break;
3829 }
3830
3831 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
3832 adap->params.b_wnd);
3833 }
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05303834 t4_init_sge_params(adap);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003835 adap->flags |= FW_OK;
Hariprasad Shenaic1e9af02015-06-05 14:24:52 +05303836 t4_init_tp_params(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003837 return 0;
3838
3839 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003840 * Something bad happened. If a command timed out or failed with EIO
3841 * FW does not operate within its spec or something catastrophic
3842 * happened to HW/FW, stop issuing commands.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003843 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00003844bye:
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303845 kfree(adap->sge.egr_map);
3846 kfree(adap->sge.ingr_map);
3847 kfree(adap->sge.starving_fl);
3848 kfree(adap->sge.txq_maperr);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303849#ifdef CONFIG_DEBUG_FS
3850 kfree(adap->sge.blocked_fl);
3851#endif
Vipul Pandya636f9d32012-09-26 02:39:39 +00003852 if (ret != -ETIMEDOUT && ret != -EIO)
3853 t4_fw_bye(adap, adap->mbox);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003854 return ret;
3855}
3856
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003857/* EEH callbacks */
3858
3859static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
3860 pci_channel_state_t state)
3861{
3862 int i;
3863 struct adapter *adap = pci_get_drvdata(pdev);
3864
3865 if (!adap)
3866 goto out;
3867
3868 rtnl_lock();
3869 adap->flags &= ~FW_OK;
3870 notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08003871 spin_lock(&adap->stats_lock);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003872 for_each_port(adap, i) {
3873 struct net_device *dev = adap->port[i];
3874
3875 netif_device_detach(dev);
3876 netif_carrier_off(dev);
3877 }
Gavin Shan9fe6cb52014-01-23 12:27:35 +08003878 spin_unlock(&adap->stats_lock);
Hariprasad Shenaib37987e2015-03-26 10:04:26 +05303879 disable_interrupts(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003880 if (adap->flags & FULL_INIT_DONE)
3881 cxgb_down(adap);
3882 rtnl_unlock();
Gavin Shan144be3d2014-01-23 12:27:34 +08003883 if ((adap->flags & DEV_ENABLED)) {
3884 pci_disable_device(pdev);
3885 adap->flags &= ~DEV_ENABLED;
3886 }
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003887out: return state == pci_channel_io_perm_failure ?
3888 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
3889}
3890
3891static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
3892{
3893 int i, ret;
3894 struct fw_caps_config_cmd c;
3895 struct adapter *adap = pci_get_drvdata(pdev);
3896
3897 if (!adap) {
3898 pci_restore_state(pdev);
3899 pci_save_state(pdev);
3900 return PCI_ERS_RESULT_RECOVERED;
3901 }
3902
Gavin Shan144be3d2014-01-23 12:27:34 +08003903 if (!(adap->flags & DEV_ENABLED)) {
3904 if (pci_enable_device(pdev)) {
3905 dev_err(&pdev->dev, "Cannot reenable PCI "
3906 "device after reset\n");
3907 return PCI_ERS_RESULT_DISCONNECT;
3908 }
3909 adap->flags |= DEV_ENABLED;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003910 }
3911
3912 pci_set_master(pdev);
3913 pci_restore_state(pdev);
3914 pci_save_state(pdev);
3915 pci_cleanup_aer_uncorrect_error_status(pdev);
3916
Hariprasad Shenai8203b502014-10-09 05:48:47 +05303917 if (t4_wait_dev_ready(adap->regs) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003918 return PCI_ERS_RESULT_DISCONNECT;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303919 if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003920 return PCI_ERS_RESULT_DISCONNECT;
3921 adap->flags |= FW_OK;
3922 if (adap_init1(adap, &c))
3923 return PCI_ERS_RESULT_DISCONNECT;
3924
3925 for_each_port(adap, i) {
3926 struct port_info *p = adap2pinfo(adap, i);
3927
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303928 ret = t4_alloc_vi(adap, adap->mbox, p->tx_chan, adap->pf, 0, 1,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003929 NULL, NULL);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003930 if (ret < 0)
3931 return PCI_ERS_RESULT_DISCONNECT;
3932 p->viid = ret;
3933 p->xact_addr_filt = -1;
3934 }
3935
3936 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
3937 adap->params.b_wnd);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003938 setup_memwin(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003939 if (cxgb_up(adap))
3940 return PCI_ERS_RESULT_DISCONNECT;
3941 return PCI_ERS_RESULT_RECOVERED;
3942}
3943
3944static void eeh_resume(struct pci_dev *pdev)
3945{
3946 int i;
3947 struct adapter *adap = pci_get_drvdata(pdev);
3948
3949 if (!adap)
3950 return;
3951
3952 rtnl_lock();
3953 for_each_port(adap, i) {
3954 struct net_device *dev = adap->port[i];
3955
3956 if (netif_running(dev)) {
3957 link_start(dev);
3958 cxgb_set_rxmode(dev);
3959 }
3960 netif_device_attach(dev);
3961 }
3962 rtnl_unlock();
3963}
3964
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07003965static const struct pci_error_handlers cxgb4_eeh = {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00003966 .error_detected = eeh_err_detected,
3967 .slot_reset = eeh_slot_reset,
3968 .resume = eeh_resume,
3969};
3970
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05303971/* Return true if the Link Configuration supports "High Speeds" (those greater
3972 * than 1Gb/s).
3973 */
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05303974static inline bool is_x_10g_port(const struct link_config *lc)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003975{
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05303976 unsigned int speeds, high_speeds;
3977
3978 speeds = FW_PORT_CAP_SPEED_V(FW_PORT_CAP_SPEED_G(lc->supported));
3979 high_speeds = speeds & ~(FW_PORT_CAP_SPEED_100M | FW_PORT_CAP_SPEED_1G);
3980
3981 return high_speeds != 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003982}
3983
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003984/*
3985 * Perform default configuration of DMA queues depending on the number and type
3986 * of ports we found and the number of available CPUs. Most settings can be
3987 * modified by the admin prior to actual use.
3988 */
Bill Pemberton91744942012-12-03 09:23:02 -05003989static void cfg_queues(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003990{
3991 struct sge *s = &adap->sge;
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05303992 int i = 0, n10g = 0, qidx = 0;
Anish Bhatt688848b2014-06-19 21:37:13 -07003993#ifndef CONFIG_CHELSIO_T4_DCB
3994 int q10g = 0;
3995#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003996
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05303997 /* Reduce memory usage in kdump environment, disable all offload.
3998 */
3999 if (is_kdump_kernel()) {
4000 adap->params.offload = 0;
4001 adap->params.crypto = 0;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304002 } else if (is_uld(adap) && t4_uld_mem_alloc(adap)) {
4003 adap->params.offload = 0;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304004 adap->params.crypto = 0;
4005 }
4006
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05304007 n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
Anish Bhatt688848b2014-06-19 21:37:13 -07004008#ifdef CONFIG_CHELSIO_T4_DCB
4009 /* For Data Center Bridging support we need to be able to support up
4010 * to 8 Traffic Priorities; each of which will be assigned to its
4011 * own TX Queue in order to prevent Head-Of-Line Blocking.
4012 */
4013 if (adap->params.nports * 8 > MAX_ETH_QSETS) {
4014 dev_err(adap->pdev_dev, "MAX_ETH_QSETS=%d < %d!\n",
4015 MAX_ETH_QSETS, adap->params.nports * 8);
4016 BUG_ON(1);
4017 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004018
Anish Bhatt688848b2014-06-19 21:37:13 -07004019 for_each_port(adap, i) {
4020 struct port_info *pi = adap2pinfo(adap, i);
4021
4022 pi->first_qset = qidx;
4023 pi->nqsets = 8;
4024 qidx += pi->nqsets;
4025 }
4026#else /* !CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004027 /*
4028 * We default to 1 queue per non-10G port and up to # of cores queues
4029 * per 10G port.
4030 */
4031 if (n10g)
4032 q10g = (MAX_ETH_QSETS - (adap->params.nports - n10g)) / n10g;
Yuval Mintz5952dde2012-07-01 03:18:55 +00004033 if (q10g > netif_get_num_default_rss_queues())
4034 q10g = netif_get_num_default_rss_queues();
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004035
4036 for_each_port(adap, i) {
4037 struct port_info *pi = adap2pinfo(adap, i);
4038
4039 pi->first_qset = qidx;
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304040 pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004041 qidx += pi->nqsets;
4042 }
Anish Bhatt688848b2014-06-19 21:37:13 -07004043#endif /* !CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004044
4045 s->ethqsets = qidx;
4046 s->max_ethqsets = qidx; /* MSI-X may lower it later */
4047
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304048 if (is_uld(adap)) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004049 /*
4050 * For offload we use 1 queue/channel if all ports are up to 1G,
4051 * otherwise we divide all available queues amongst the channels
4052 * capped by the number of available cores.
4053 */
4054 if (n10g) {
Ganesh Goudara56177e2016-10-18 14:21:25 +05304055 i = min_t(int, MAX_OFLD_QSETS, num_online_cpus());
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304056 s->ofldqsets = roundup(i, adap->params.nports);
4057 } else {
4058 s->ofldqsets = adap->params.nports;
4059 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004060 }
4061
4062 for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
4063 struct sge_eth_rxq *r = &s->ethrxq[i];
4064
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304065 init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004066 r->fl.size = 72;
4067 }
4068
4069 for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
4070 s->ethtxq[i].q.size = 1024;
4071
4072 for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
4073 s->ctrlq[i].q.size = 512;
4074
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304075 init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304076 init_rspq(adap, &s->intrq, 0, 1, 512, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004077}
4078
4079/*
4080 * Reduce the number of Ethernet queues across all ports to at most n.
4081 * n provides at least one queue per port.
4082 */
Bill Pemberton91744942012-12-03 09:23:02 -05004083static void reduce_ethqs(struct adapter *adap, int n)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004084{
4085 int i;
4086 struct port_info *pi;
4087
4088 while (n < adap->sge.ethqsets)
4089 for_each_port(adap, i) {
4090 pi = adap2pinfo(adap, i);
4091 if (pi->nqsets > 1) {
4092 pi->nqsets--;
4093 adap->sge.ethqsets--;
4094 if (adap->sge.ethqsets <= n)
4095 break;
4096 }
4097 }
4098
4099 n = 0;
4100 for_each_port(adap, i) {
4101 pi = adap2pinfo(adap, i);
4102 pi->first_qset = n;
4103 n += pi->nqsets;
4104 }
4105}
4106
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304107static int get_msix_info(struct adapter *adap)
4108{
4109 struct uld_msix_info *msix_info;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304110 unsigned int max_ingq = 0;
4111
4112 if (is_offload(adap))
4113 max_ingq += MAX_OFLD_QSETS * adap->num_ofld_uld;
4114 if (is_pci_uld(adap))
4115 max_ingq += MAX_OFLD_QSETS * adap->num_uld;
4116
4117 if (!max_ingq)
4118 goto out;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304119
4120 msix_info = kcalloc(max_ingq, sizeof(*msix_info), GFP_KERNEL);
4121 if (!msix_info)
4122 return -ENOMEM;
4123
4124 adap->msix_bmap_ulds.msix_bmap = kcalloc(BITS_TO_LONGS(max_ingq),
4125 sizeof(long), GFP_KERNEL);
4126 if (!adap->msix_bmap_ulds.msix_bmap) {
4127 kfree(msix_info);
4128 return -ENOMEM;
4129 }
4130 spin_lock_init(&adap->msix_bmap_ulds.lock);
4131 adap->msix_info_ulds = msix_info;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304132out:
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304133 return 0;
4134}
4135
4136static void free_msix_info(struct adapter *adap)
4137{
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304138 if (!(adap->num_uld && adap->num_ofld_uld))
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304139 return;
4140
4141 kfree(adap->msix_info_ulds);
4142 kfree(adap->msix_bmap_ulds.msix_bmap);
4143}
4144
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004145/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
4146#define EXTRA_VECS 2
4147
Bill Pemberton91744942012-12-03 09:23:02 -05004148static int enable_msix(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004149{
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304150 int ofld_need = 0, uld_need = 0;
4151 int i, j, want, need, allocated;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004152 struct sge *s = &adap->sge;
4153 unsigned int nchan = adap->params.nports;
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304154 struct msix_entry *entries;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304155 int max_ingq = MAX_INGQ;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004156
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304157 if (is_pci_uld(adap))
4158 max_ingq += (MAX_OFLD_QSETS * adap->num_uld);
4159 if (is_offload(adap))
4160 max_ingq += (MAX_OFLD_QSETS * adap->num_ofld_uld);
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304161 entries = kmalloc(sizeof(*entries) * (max_ingq + 1),
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304162 GFP_KERNEL);
4163 if (!entries)
4164 return -ENOMEM;
4165
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304166 /* map for msix */
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304167 if (get_msix_info(adap)) {
4168 adap->params.offload = 0;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304169 adap->params.crypto = 0;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304170 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304171
4172 for (i = 0; i < max_ingq + 1; ++i)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004173 entries[i].entry = i;
4174
4175 want = s->max_ethqsets + EXTRA_VECS;
4176 if (is_offload(adap)) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304177 want += adap->num_ofld_uld * s->ofldqsets;
4178 ofld_need = adap->num_ofld_uld * nchan;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004179 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304180 if (is_pci_uld(adap)) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304181 want += adap->num_uld * s->ofldqsets;
4182 uld_need = adap->num_uld * nchan;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304183 }
Anish Bhatt688848b2014-06-19 21:37:13 -07004184#ifdef CONFIG_CHELSIO_T4_DCB
4185 /* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
4186 * each port.
4187 */
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304188 need = 8 * adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
Anish Bhatt688848b2014-06-19 21:37:13 -07004189#else
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304190 need = adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
Anish Bhatt688848b2014-06-19 21:37:13 -07004191#endif
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304192 allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
4193 if (allocated < 0) {
4194 dev_info(adap->pdev_dev, "not enough MSI-X vectors left,"
4195 " not using MSI-X\n");
4196 kfree(entries);
4197 return allocated;
4198 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004199
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304200 /* Distribute available vectors to the various queue groups.
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004201 * Every group gets its minimum requirement and NIC gets top
4202 * priority for leftovers.
4203 */
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304204 i = allocated - EXTRA_VECS - ofld_need - uld_need;
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004205 if (i < s->max_ethqsets) {
4206 s->max_ethqsets = i;
4207 if (i < s->ethqsets)
4208 reduce_ethqs(adap, i);
4209 }
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304210 if (is_uld(adap)) {
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304211 if (allocated < want)
4212 s->nqs_per_uld = nchan;
4213 else
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304214 s->nqs_per_uld = s->ofldqsets;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304215 }
4216
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304217 for (i = 0; i < (s->max_ethqsets + EXTRA_VECS); ++i)
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004218 adap->msix_info[i].vec = entries[i].vector;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304219 if (is_uld(adap)) {
4220 for (j = 0 ; i < allocated; ++i, j++) {
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304221 adap->msix_info_ulds[j].vec = entries[i].vector;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304222 adap->msix_info_ulds[j].idx = i;
4223 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304224 adap->msix_bmap_ulds.mapsize = j;
4225 }
Hariprasad Shenai43eb4e82015-10-21 14:39:53 +05304226 dev_info(adap->pdev_dev, "%d MSI-X vectors allocated, "
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304227 "nic %d per uld %d\n",
4228 allocated, s->max_ethqsets, s->nqs_per_uld);
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004229
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304230 kfree(entries);
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004231 return 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004232}
4233
4234#undef EXTRA_VECS
4235
Bill Pemberton91744942012-12-03 09:23:02 -05004236static int init_rss(struct adapter *adap)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004237{
Hariprasad Shenaic035e182015-05-06 19:48:37 +05304238 unsigned int i;
4239 int err;
4240
4241 err = t4_init_rss_mode(adap, adap->mbox);
4242 if (err)
4243 return err;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004244
4245 for_each_port(adap, i) {
4246 struct port_info *pi = adap2pinfo(adap, i);
4247
4248 pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
4249 if (!pi->rss)
4250 return -ENOMEM;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004251 }
4252 return 0;
4253}
4254
Hariprasad Shenai547fd272015-12-23 11:29:53 +05304255static int cxgb4_get_pcie_dev_link_caps(struct adapter *adap,
4256 enum pci_bus_speed *speed,
4257 enum pcie_link_width *width)
4258{
4259 u32 lnkcap1, lnkcap2;
4260 int err1, err2;
4261
4262#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
4263
4264 *speed = PCI_SPEED_UNKNOWN;
4265 *width = PCIE_LNK_WIDTH_UNKNOWN;
4266
4267 err1 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP,
4268 &lnkcap1);
4269 err2 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP2,
4270 &lnkcap2);
4271 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
4272 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
4273 *speed = PCIE_SPEED_8_0GT;
4274 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
4275 *speed = PCIE_SPEED_5_0GT;
4276 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
4277 *speed = PCIE_SPEED_2_5GT;
4278 }
4279 if (!err1) {
4280 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
4281 if (!lnkcap2) { /* pre-r3.0 */
4282 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
4283 *speed = PCIE_SPEED_5_0GT;
4284 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
4285 *speed = PCIE_SPEED_2_5GT;
4286 }
4287 }
4288
4289 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
4290 return err1 ? err1 : err2 ? err2 : -EINVAL;
4291 return 0;
4292}
4293
4294static void cxgb4_check_pcie_caps(struct adapter *adap)
4295{
4296 enum pcie_link_width width, width_cap;
4297 enum pci_bus_speed speed, speed_cap;
4298
4299#define PCIE_SPEED_STR(speed) \
4300 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
4301 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
4302 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
4303 "Unknown")
4304
4305 if (cxgb4_get_pcie_dev_link_caps(adap, &speed_cap, &width_cap)) {
4306 dev_warn(adap->pdev_dev,
4307 "Unable to determine PCIe device BW capabilities\n");
4308 return;
4309 }
4310
4311 if (pcie_get_minimum_link(adap->pdev, &speed, &width) ||
4312 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
4313 dev_warn(adap->pdev_dev,
4314 "Unable to determine PCI Express bandwidth.\n");
4315 return;
4316 }
4317
4318 dev_info(adap->pdev_dev, "PCIe link speed is %s, device supports %s\n",
4319 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
4320 dev_info(adap->pdev_dev, "PCIe link width is x%d, device supports x%d\n",
4321 width, width_cap);
4322 if (speed < speed_cap || width < width_cap)
4323 dev_info(adap->pdev_dev,
4324 "A slot with more lanes and/or higher speed is "
4325 "suggested for optimal performance.\n");
4326}
4327
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304328/* Dump basic information about the adapter */
4329static void print_adapter_info(struct adapter *adapter)
4330{
4331 /* Device information */
4332 dev_info(adapter->pdev_dev, "Chelsio %s rev %d\n",
4333 adapter->params.vpd.id,
4334 CHELSIO_CHIP_RELEASE(adapter->params.chip));
4335 dev_info(adapter->pdev_dev, "S/N: %s, P/N: %s\n",
4336 adapter->params.vpd.sn, adapter->params.vpd.pn);
4337
4338 /* Firmware Version */
4339 if (!adapter->params.fw_vers)
4340 dev_warn(adapter->pdev_dev, "No firmware loaded\n");
4341 else
4342 dev_info(adapter->pdev_dev, "Firmware version: %u.%u.%u.%u\n",
4343 FW_HDR_FW_VER_MAJOR_G(adapter->params.fw_vers),
4344 FW_HDR_FW_VER_MINOR_G(adapter->params.fw_vers),
4345 FW_HDR_FW_VER_MICRO_G(adapter->params.fw_vers),
4346 FW_HDR_FW_VER_BUILD_G(adapter->params.fw_vers));
4347
4348 /* Bootstrap Firmware Version. (Some adapters don't have Bootstrap
4349 * Firmware, so dev_info() is more appropriate here.)
4350 */
4351 if (!adapter->params.bs_vers)
4352 dev_info(adapter->pdev_dev, "No bootstrap loaded\n");
4353 else
4354 dev_info(adapter->pdev_dev, "Bootstrap version: %u.%u.%u.%u\n",
4355 FW_HDR_FW_VER_MAJOR_G(adapter->params.bs_vers),
4356 FW_HDR_FW_VER_MINOR_G(adapter->params.bs_vers),
4357 FW_HDR_FW_VER_MICRO_G(adapter->params.bs_vers),
4358 FW_HDR_FW_VER_BUILD_G(adapter->params.bs_vers));
4359
4360 /* TP Microcode Version */
4361 if (!adapter->params.tp_vers)
4362 dev_warn(adapter->pdev_dev, "No TP Microcode loaded\n");
4363 else
4364 dev_info(adapter->pdev_dev,
4365 "TP Microcode version: %u.%u.%u.%u\n",
4366 FW_HDR_FW_VER_MAJOR_G(adapter->params.tp_vers),
4367 FW_HDR_FW_VER_MINOR_G(adapter->params.tp_vers),
4368 FW_HDR_FW_VER_MICRO_G(adapter->params.tp_vers),
4369 FW_HDR_FW_VER_BUILD_G(adapter->params.tp_vers));
4370
4371 /* Expansion ROM version */
4372 if (!adapter->params.er_vers)
4373 dev_info(adapter->pdev_dev, "No Expansion ROM loaded\n");
4374 else
4375 dev_info(adapter->pdev_dev,
4376 "Expansion ROM version: %u.%u.%u.%u\n",
4377 FW_HDR_FW_VER_MAJOR_G(adapter->params.er_vers),
4378 FW_HDR_FW_VER_MINOR_G(adapter->params.er_vers),
4379 FW_HDR_FW_VER_MICRO_G(adapter->params.er_vers),
4380 FW_HDR_FW_VER_BUILD_G(adapter->params.er_vers));
4381
4382 /* Software/Hardware configuration */
4383 dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
4384 is_offload(adapter) ? "R" : "",
4385 ((adapter->flags & USING_MSIX) ? "MSI-X" :
4386 (adapter->flags & USING_MSI) ? "MSI" : ""),
4387 is_offload(adapter) ? "Offload" : "non-Offload");
4388}
4389
Bill Pemberton91744942012-12-03 09:23:02 -05004390static void print_port_info(const struct net_device *dev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004391{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004392 char buf[80];
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004393 char *bufp = buf;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00004394 const char *spd = "";
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004395 const struct port_info *pi = netdev_priv(dev);
4396 const struct adapter *adap = pi->adapter;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00004397
4398 if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_2_5GB)
4399 spd = " 2.5 GT/s";
4400 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_5_0GB)
4401 spd = " 5 GT/s";
Roland Dreierd2e752d2014-04-28 17:36:20 -07004402 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_8_0GB)
4403 spd = " 8 GT/s";
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004404
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004405 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100M)
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +05304406 bufp += sprintf(bufp, "100M/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004407 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G)
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +05304408 bufp += sprintf(bufp, "1G/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004409 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G)
4410 bufp += sprintf(bufp, "10G/");
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05304411 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_25G)
4412 bufp += sprintf(bufp, "25G/");
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05304413 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G)
4414 bufp += sprintf(bufp, "40G/");
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05304415 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100G)
4416 bufp += sprintf(bufp, "100G/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004417 if (bufp != buf)
4418 --bufp;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05304419 sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004420
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304421 netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
4422 dev->name, adap->params.vpd.id, adap->name, buf);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004423}
4424
Bill Pemberton91744942012-12-03 09:23:02 -05004425static void enable_pcie_relaxed_ordering(struct pci_dev *dev)
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004426{
Jiang Liue5c8ae52012-08-20 13:53:19 -06004427 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004428}
4429
Dimitris Michailidis06546392010-07-11 12:01:16 +00004430/*
4431 * Free the following resources:
4432 * - memory used for tables
4433 * - MSI/MSI-X
4434 * - net devices
4435 * - resources FW is holding for us
4436 */
4437static void free_some_resources(struct adapter *adapter)
4438{
4439 unsigned int i;
4440
4441 t4_free_mem(adapter->l2t);
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05304442 t4_cleanup_sched(adapter);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004443 t4_free_mem(adapter->tids.tid_tab);
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05304444 cxgb4_cleanup_tc_u32(adapter);
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05304445 kfree(adapter->sge.egr_map);
4446 kfree(adapter->sge.ingr_map);
4447 kfree(adapter->sge.starving_fl);
4448 kfree(adapter->sge.txq_maperr);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304449#ifdef CONFIG_DEBUG_FS
4450 kfree(adapter->sge.blocked_fl);
4451#endif
Dimitris Michailidis06546392010-07-11 12:01:16 +00004452 disable_msi(adapter);
4453
4454 for_each_port(adapter, i)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004455 if (adapter->port[i]) {
Hariprasad Shenai4f3a0fc2015-06-05 14:24:47 +05304456 struct port_info *pi = adap2pinfo(adapter, i);
4457
4458 if (pi->viid != 0)
4459 t4_free_vi(adapter, adapter->mbox, adapter->pf,
4460 0, pi->viid);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004461 kfree(adap2pinfo(adapter, i)->rss);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004462 free_netdev(adapter->port[i]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004463 }
Dimitris Michailidis06546392010-07-11 12:01:16 +00004464 if (adapter->flags & FW_OK)
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304465 t4_fw_bye(adapter, adapter->pf);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004466}
4467
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004468#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
Dimitris Michailidis35d35682010-08-02 13:19:20 +00004469#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004470 NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004471#define SEGMENT_SIZE 128
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004472
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304473static int get_chip_type(struct pci_dev *pdev, u32 pl_rev)
4474{
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304475 u16 device_id;
4476
4477 /* Retrieve adapter's device ID */
4478 pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
françois romieu46cdc9b2015-09-04 23:05:42 +02004479
4480 switch (device_id >> 12) {
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304481 case CHELSIO_T4:
françois romieu46cdc9b2015-09-04 23:05:42 +02004482 return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304483 case CHELSIO_T5:
françois romieu46cdc9b2015-09-04 23:05:42 +02004484 return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304485 case CHELSIO_T6:
françois romieu46cdc9b2015-09-04 23:05:42 +02004486 return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304487 default:
4488 dev_err(&pdev->dev, "Device %d is not supported\n",
4489 device_id);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304490 }
françois romieu46cdc9b2015-09-04 23:05:42 +02004491 return -EINVAL;
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304492}
4493
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304494#ifdef CONFIG_PCI_IOV
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304495static void dummy_setup(struct net_device *dev)
4496{
4497 dev->type = ARPHRD_NONE;
4498 dev->mtu = 0;
4499 dev->hard_header_len = 0;
4500 dev->addr_len = 0;
4501 dev->tx_queue_len = 0;
4502 dev->flags |= IFF_NOARP;
4503 dev->priv_flags |= IFF_NO_QUEUE;
4504
4505 /* Initialize the device structure. */
4506 dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
4507 dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
4508 dev->destructor = free_netdev;
4509}
4510
4511static int config_mgmt_dev(struct pci_dev *pdev)
4512{
4513 struct adapter *adap = pci_get_drvdata(pdev);
4514 struct net_device *netdev;
4515 struct port_info *pi;
4516 char name[IFNAMSIZ];
4517 int err;
4518
4519 snprintf(name, IFNAMSIZ, "mgmtpf%d%d", adap->adap_idx, adap->pf);
4520 netdev = alloc_netdev(0, name, NET_NAME_UNKNOWN, dummy_setup);
4521 if (!netdev)
4522 return -ENOMEM;
4523
4524 pi = netdev_priv(netdev);
4525 pi->adapter = adap;
4526 SET_NETDEV_DEV(netdev, &pdev->dev);
4527
4528 adap->port[0] = netdev;
4529
4530 err = register_netdev(adap->port[0]);
4531 if (err) {
4532 pr_info("Unable to register VF mgmt netdev %s\n", name);
4533 free_netdev(adap->port[0]);
4534 adap->port[0] = NULL;
4535 return err;
4536 }
4537 return 0;
4538}
4539
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304540static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
4541{
Hariprasad Shenai78294512016-08-11 21:06:23 +05304542 struct adapter *adap = pci_get_drvdata(pdev);
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304543 int err = 0;
4544 int current_vfs = pci_num_vf(pdev);
4545 u32 pcie_fw;
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304546
Hariprasad Shenai78294512016-08-11 21:06:23 +05304547 pcie_fw = readl(adap->regs + PCIE_FW_A);
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304548 /* Check if cxgb4 is the MASTER and fw is initialized */
4549 if (!(pcie_fw & PCIE_FW_INIT_F) ||
4550 !(pcie_fw & PCIE_FW_MASTER_VLD_F) ||
4551 PCIE_FW_MASTER_G(pcie_fw) != 4) {
4552 dev_warn(&pdev->dev,
4553 "cxgb4 driver needs to be MASTER to support SRIOV\n");
4554 return -EOPNOTSUPP;
4555 }
4556
4557 /* If any of the VF's is already assigned to Guest OS, then
4558 * SRIOV for the same cannot be modified
4559 */
4560 if (current_vfs && pci_vfs_assigned(pdev)) {
4561 dev_err(&pdev->dev,
4562 "Cannot modify SR-IOV while VFs are assigned\n");
4563 num_vfs = current_vfs;
4564 return num_vfs;
4565 }
4566
4567 /* Disable SRIOV when zero is passed.
4568 * One needs to disable SRIOV before modifying it, else
4569 * stack throws the below warning:
4570 * " 'n' VFs already enabled. Disable before enabling 'm' VFs."
4571 */
4572 if (!num_vfs) {
4573 pci_disable_sriov(pdev);
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304574 if (adap->port[0]) {
Hariprasad Shenai78294512016-08-11 21:06:23 +05304575 unregister_netdev(adap->port[0]);
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304576 adap->port[0] = NULL;
4577 }
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05304578 /* free VF resources */
4579 kfree(adap->vfinfo);
4580 adap->vfinfo = NULL;
4581 adap->num_vfs = 0;
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304582 return num_vfs;
4583 }
4584
4585 if (num_vfs != current_vfs) {
4586 err = pci_enable_sriov(pdev, num_vfs);
4587 if (err)
4588 return err;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304589
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05304590 adap->num_vfs = num_vfs;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304591 err = config_mgmt_dev(pdev);
4592 if (err)
4593 return err;
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304594 }
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05304595
4596 adap->vfinfo = kcalloc(adap->num_vfs,
4597 sizeof(struct vf_info), GFP_KERNEL);
4598 if (adap->vfinfo)
4599 fill_vf_station_mac_addr(adap);
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304600 return num_vfs;
4601}
4602#endif
4603
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004604static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004605{
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004606 int func, i, err, s_qpp, qpp, num_seg;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004607 struct port_info *pi;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004608 bool highdma = false;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004609 struct adapter *adapter = NULL;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304610 struct net_device *netdev;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304611 void __iomem *regs;
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304612 u32 whoami, pl_rev;
4613 enum chip_type chip;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304614 static int adap_idx = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004615
4616 printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
4617
4618 err = pci_request_regions(pdev, KBUILD_MODNAME);
4619 if (err) {
4620 /* Just info, some other driver may have claimed the device. */
4621 dev_info(&pdev->dev, "cannot obtain PCI resources\n");
4622 return err;
4623 }
4624
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004625 err = pci_enable_device(pdev);
4626 if (err) {
4627 dev_err(&pdev->dev, "cannot enable PCI device\n");
4628 goto out_release_regions;
4629 }
4630
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304631 regs = pci_ioremap_bar(pdev, 0);
4632 if (!regs) {
4633 dev_err(&pdev->dev, "cannot map device registers\n");
4634 err = -ENOMEM;
4635 goto out_disable_device;
4636 }
4637
Hariprasad Shenai8203b502014-10-09 05:48:47 +05304638 err = t4_wait_dev_ready(regs);
4639 if (err < 0)
4640 goto out_unmap_bar0;
4641
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304642 /* We control everything through one PF */
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304643 whoami = readl(regs + PL_WHOAMI_A);
4644 pl_rev = REV_G(readl(regs + PL_REV_A));
4645 chip = get_chip_type(pdev, pl_rev);
4646 func = CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5 ?
4647 SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304648 if (func != ent->driver_data) {
Hariprasad Shenai78294512016-08-11 21:06:23 +05304649#ifndef CONFIG_PCI_IOV
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304650 iounmap(regs);
Hariprasad Shenai78294512016-08-11 21:06:23 +05304651#endif
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304652 pci_disable_device(pdev);
4653 pci_save_state(pdev); /* to restore SR-IOV later */
4654 goto sriov;
4655 }
4656
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004657 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004658 highdma = true;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004659 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4660 if (err) {
4661 dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
4662 "coherent allocations\n");
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304663 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004664 }
4665 } else {
4666 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4667 if (err) {
4668 dev_err(&pdev->dev, "no usable DMA configuration\n");
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304669 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004670 }
4671 }
4672
4673 pci_enable_pcie_error_reporting(pdev);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004674 enable_pcie_relaxed_ordering(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004675 pci_set_master(pdev);
4676 pci_save_state(pdev);
4677
4678 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
4679 if (!adapter) {
4680 err = -ENOMEM;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304681 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004682 }
Hariprasad Shenai78294512016-08-11 21:06:23 +05304683 adap_idx++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004684
Anish Bhatt29aaee62014-08-20 13:44:06 -07004685 adapter->workq = create_singlethread_workqueue("cxgb4");
4686 if (!adapter->workq) {
4687 err = -ENOMEM;
4688 goto out_free_adapter;
4689 }
4690
Hariprasad Shenai7f080c32016-04-28 13:23:18 +05304691 adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
4692 (sizeof(struct mbox_cmd) *
4693 T4_OS_LOG_MBOX_CMDS),
4694 GFP_KERNEL);
4695 if (!adapter->mbox_log) {
4696 err = -ENOMEM;
4697 goto out_free_adapter;
4698 }
4699 adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
4700
Gavin Shan144be3d2014-01-23 12:27:34 +08004701 /* PCI device has been enabled */
4702 adapter->flags |= DEV_ENABLED;
4703
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304704 adapter->regs = regs;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004705 adapter->pdev = pdev;
4706 adapter->pdev_dev = &pdev->dev;
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304707 adapter->name = pci_name(pdev);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05304708 adapter->mbox = func;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304709 adapter->pf = func;
Ganesh Goudarea1e76f2016-12-08 13:16:25 +05304710 adapter->msg_enable = DFLT_MSG_ENABLE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004711 memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
4712
4713 spin_lock_init(&adapter->stats_lock);
4714 spin_lock_init(&adapter->tid_release_lock);
Anish Bhatte327c222014-10-29 17:54:03 -07004715 spin_lock_init(&adapter->win0_lock);
Hariprasad Shenai4055ae52017-01-06 08:47:20 +05304716 spin_lock_init(&adapter->mbox_lock);
4717
4718 INIT_LIST_HEAD(&adapter->mlist.list);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004719
4720 INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
Vipul Pandya881806b2012-05-18 15:29:24 +05304721 INIT_WORK(&adapter->db_full_task, process_db_full);
4722 INIT_WORK(&adapter->db_drop_task, process_db_drop);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004723
4724 err = t4_prep_adapter(adapter);
4725 if (err)
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304726 goto out_free_adapter;
4727
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004728
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304729 if (!is_t4(adapter->params.chip)) {
Hariprasad Shenaif612b812015-01-05 16:30:43 +05304730 s_qpp = (QUEUESPERPAGEPF0_S +
4731 (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304732 adapter->pf);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05304733 qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
4734 SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004735 num_seg = PAGE_SIZE / SEGMENT_SIZE;
4736
4737 /* Each segment size is 128B. Write coalescing is enabled only
4738 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
4739 * queue is less no of segments that can be accommodated in
4740 * a page size.
4741 */
4742 if (qpp > num_seg) {
4743 dev_err(&pdev->dev,
4744 "Incorrect number of egress queues per page\n");
4745 err = -EINVAL;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304746 goto out_free_adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004747 }
4748 adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
4749 pci_resource_len(pdev, 2));
4750 if (!adapter->bar2) {
4751 dev_err(&pdev->dev, "cannot map device bar2 region\n");
4752 err = -ENOMEM;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304753 goto out_free_adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004754 }
4755 }
4756
Vipul Pandya636f9d32012-09-26 02:39:39 +00004757 setup_memwin(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004758 err = adap_init0(adapter);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304759#ifdef CONFIG_DEBUG_FS
4760 bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
4761#endif
Vipul Pandya636f9d32012-09-26 02:39:39 +00004762 setup_memwin_rdma(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004763 if (err)
4764 goto out_unmap_bar;
4765
Hariprasad Shenai2a485cf2015-09-08 16:25:40 +05304766 /* configure SGE_STAT_CFG_A to read WC stats */
4767 if (!is_t4(adapter->params.chip))
Hariprasad Shenai676d6a72015-12-23 22:47:14 +05304768 t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
4769 (is_t5(adapter->params.chip) ? STATMODE_V(0) :
4770 T6_STATMODE_V(0)));
Hariprasad Shenai2a485cf2015-09-08 16:25:40 +05304771
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004772 for_each_port(adapter, i) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004773 netdev = alloc_etherdev_mq(sizeof(struct port_info),
4774 MAX_ETH_QSETS);
4775 if (!netdev) {
4776 err = -ENOMEM;
4777 goto out_free_dev;
4778 }
4779
4780 SET_NETDEV_DEV(netdev, &pdev->dev);
4781
4782 adapter->port[i] = netdev;
4783 pi = netdev_priv(netdev);
4784 pi->adapter = adapter;
4785 pi->xact_addr_filt = -1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004786 pi->port_id = i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004787 netdev->irq = pdev->irq;
4788
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004789 netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
4790 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4791 NETIF_F_RXCSUM | NETIF_F_RXHASH |
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05304792 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
4793 NETIF_F_HW_TC;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004794 if (highdma)
4795 netdev->hw_features |= NETIF_F_HIGHDMA;
4796 netdev->features |= netdev->hw_features;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004797 netdev->vlan_features = netdev->features & VLAN_FEAT;
4798
Jiri Pirko01789342011-08-16 06:29:00 +00004799 netdev->priv_flags |= IFF_UNICAST_FLT;
4800
Jarod Wilsond894be52016-10-20 13:55:16 -04004801 /* MTU range: 81 - 9600 */
4802 netdev->min_mtu = 81;
4803 netdev->max_mtu = MAX_MTU;
4804
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004805 netdev->netdev_ops = &cxgb4_netdev_ops;
Anish Bhatt688848b2014-06-19 21:37:13 -07004806#ifdef CONFIG_CHELSIO_T4_DCB
4807 netdev->dcbnl_ops = &cxgb4_dcb_ops;
4808 cxgb4_dcb_state_init(netdev);
4809#endif
Hariprasad Shenai812034f2015-04-06 20:23:23 +05304810 cxgb4_set_ethtool_ops(netdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004811 }
4812
4813 pci_set_drvdata(pdev, adapter);
4814
4815 if (adapter->flags & FW_OK) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004816 err = t4_port_init(adapter, func, func, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004817 if (err)
4818 goto out_free_dev;
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05304819 } else if (adapter->params.nports == 1) {
4820 /* If we don't have a connection to the firmware -- possibly
4821 * because of an error -- grab the raw VPD parameters so we
4822 * can set the proper MAC Address on the debug network
4823 * interface that we've created.
4824 */
4825 u8 hw_addr[ETH_ALEN];
4826 u8 *na = adapter->params.vpd.na;
4827
4828 err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
4829 if (!err) {
4830 for (i = 0; i < ETH_ALEN; i++)
4831 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
4832 hex2val(na[2 * i + 1]));
4833 t4_set_hw_addr(adapter, 0, hw_addr);
4834 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004835 }
4836
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05304837 /* Configure queues and allocate tables now, they can be needed as
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004838 * soon as the first register_netdev completes.
4839 */
4840 cfg_queues(adapter);
4841
Hariprasad Shenai5be9ed82015-07-07 21:49:18 +05304842 adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004843 if (!adapter->l2t) {
4844 /* We tolerate a lack of L2T, giving up some functionality */
4845 dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
4846 adapter->params.offload = 0;
4847 }
4848
Anish Bhattb5a02f52015-01-14 15:17:34 -08004849#if IS_ENABLED(CONFIG_IPV6)
Hariprasad Shenaieb72f742015-12-09 17:16:35 +05304850 if ((CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5) &&
4851 (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
4852 /* CLIP functionality is not present in hardware,
4853 * hence disable all offload features
Anish Bhattb5a02f52015-01-14 15:17:34 -08004854 */
4855 dev_warn(&pdev->dev,
Hariprasad Shenaieb72f742015-12-09 17:16:35 +05304856 "CLIP not enabled in hardware, continuing\n");
Anish Bhattb5a02f52015-01-14 15:17:34 -08004857 adapter->params.offload = 0;
Hariprasad Shenaieb72f742015-12-09 17:16:35 +05304858 } else {
4859 adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
4860 adapter->clipt_end);
4861 if (!adapter->clipt) {
4862 /* We tolerate a lack of clip_table, giving up
4863 * some functionality
4864 */
4865 dev_warn(&pdev->dev,
4866 "could not allocate Clip table, continuing\n");
4867 adapter->params.offload = 0;
4868 }
Anish Bhattb5a02f52015-01-14 15:17:34 -08004869 }
4870#endif
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05304871
4872 for_each_port(adapter, i) {
4873 pi = adap2pinfo(adapter, i);
4874 pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
4875 if (!pi->sched_tbl)
4876 dev_warn(&pdev->dev,
4877 "could not activate scheduling on port %d\n",
4878 i);
4879 }
4880
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05304881 if (tid_init(&adapter->tids) < 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004882 dev_warn(&pdev->dev, "could not allocate TID table, "
4883 "continuing\n");
4884 adapter->params.offload = 0;
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05304885 } else {
4886 adapter->tc_u32 = cxgb4_init_tc_u32(adapter,
4887 CXGB4_MAX_LINK_HANDLE);
4888 if (!adapter->tc_u32)
4889 dev_warn(&pdev->dev,
4890 "could not offload tc u32, continuing\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004891 }
4892
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05304893 if (is_offload(adapter)) {
4894 if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
4895 u32 hash_base, hash_reg;
4896
4897 if (chip <= CHELSIO_T5) {
4898 hash_reg = LE_DB_TID_HASHBASE_A;
4899 hash_base = t4_read_reg(adapter, hash_reg);
4900 adapter->tids.hash_base = hash_base / 4;
4901 } else {
4902 hash_reg = T6_LE_DB_HASH_TID_BASE_A;
4903 hash_base = t4_read_reg(adapter, hash_reg);
4904 adapter->tids.hash_base = hash_base;
4905 }
4906 }
4907 }
4908
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00004909 /* See what interrupts we'll be using */
4910 if (msi > 1 && enable_msix(adapter) == 0)
4911 adapter->flags |= USING_MSIX;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304912 else if (msi > 0 && pci_enable_msi(pdev) == 0) {
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00004913 adapter->flags |= USING_MSI;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304914 if (msi > 1)
4915 free_msix_info(adapter);
4916 }
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00004917
Hariprasad Shenai547fd272015-12-23 11:29:53 +05304918 /* check for PCI Express bandwidth capabiltites */
4919 cxgb4_check_pcie_caps(adapter);
4920
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004921 err = init_rss(adapter);
4922 if (err)
4923 goto out_free_dev;
4924
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004925 /*
4926 * The card is now ready to go. If any errors occur during device
4927 * registration we do not fail the whole card but rather proceed only
4928 * with the ports we manage to register successfully. However we must
4929 * register at least one net device.
4930 */
4931 for_each_port(adapter, i) {
Dimitris Michailidisa57cabe2010-12-14 21:36:46 +00004932 pi = adap2pinfo(adapter, i);
Arjun Vd2a007ab2016-12-08 18:09:23 +05304933 adapter->port[i]->dev_port = pi->lport;
Dimitris Michailidisa57cabe2010-12-14 21:36:46 +00004934 netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
4935 netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
4936
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004937 err = register_netdev(adapter->port[i]);
4938 if (err)
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004939 break;
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004940 adapter->chan_map[pi->tx_chan] = i;
4941 print_port_info(adapter->port[i]);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004942 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004943 if (i == 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004944 dev_err(&pdev->dev, "could not register any net devices\n");
4945 goto out_free_dev;
4946 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004947 if (err) {
4948 dev_warn(&pdev->dev, "only %d net devices registered\n", i);
4949 err = 0;
Joe Perches6403eab2011-06-03 11:51:20 +00004950 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004951
4952 if (cxgb4_debugfs_root) {
4953 adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
4954 cxgb4_debugfs_root);
4955 setup_debugfs(adapter);
4956 }
4957
David S. Miller88c51002011-10-07 13:38:43 -04004958 /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
4959 pdev->needs_freset = 1;
4960
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304961 if (is_uld(adapter)) {
4962 mutex_lock(&uld_mutex);
4963 list_add_tail(&adapter->list_node, &adapter_list);
4964 mutex_unlock(&uld_mutex);
4965 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004966
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304967 print_adapter_info(adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304968 setup_fw_sge_queues(adapter);
Hariprasad Shenai78294512016-08-11 21:06:23 +05304969 return 0;
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304970
Hariprasad Shenai8e1e6052014-08-06 17:10:59 +05304971sriov:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004972#ifdef CONFIG_PCI_IOV
Hariprasad Shenai78294512016-08-11 21:06:23 +05304973 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
4974 if (!adapter) {
4975 err = -ENOMEM;
4976 goto free_pci_region;
4977 }
4978
Hariprasad Shenai78294512016-08-11 21:06:23 +05304979 adapter->pdev = pdev;
4980 adapter->pdev_dev = &pdev->dev;
4981 adapter->name = pci_name(pdev);
4982 adapter->mbox = func;
4983 adapter->pf = func;
4984 adapter->regs = regs;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304985 adapter->adap_idx = adap_idx;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304986 adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
4987 (sizeof(struct mbox_cmd) *
4988 T4_OS_LOG_MBOX_CMDS),
4989 GFP_KERNEL);
4990 if (!adapter->mbox_log) {
4991 err = -ENOMEM;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304992 goto free_adapter;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304993 }
Hariprasad Shenai78294512016-08-11 21:06:23 +05304994 pci_set_drvdata(pdev, adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004995 return 0;
4996
Hariprasad Shenai78294512016-08-11 21:06:23 +05304997 free_adapter:
4998 kfree(adapter);
4999 free_pci_region:
5000 iounmap(regs);
5001 pci_disable_sriov(pdev);
5002 pci_release_regions(pdev);
5003 return err;
5004#else
5005 return 0;
5006#endif
5007
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005008 out_free_dev:
Dimitris Michailidis06546392010-07-11 12:01:16 +00005009 free_some_resources(adapter);
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05305010 if (adapter->flags & USING_MSIX)
5011 free_msix_info(adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305012 if (adapter->num_uld || adapter->num_ofld_uld)
5013 t4_uld_mem_free(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005014 out_unmap_bar:
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305015 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005016 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005017 out_free_adapter:
Anish Bhatt29aaee62014-08-20 13:44:06 -07005018 if (adapter->workq)
5019 destroy_workqueue(adapter->workq);
5020
Hariprasad Shenai7f080c32016-04-28 13:23:18 +05305021 kfree(adapter->mbox_log);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005022 kfree(adapter);
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05305023 out_unmap_bar0:
5024 iounmap(regs);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005025 out_disable_device:
5026 pci_disable_pcie_error_reporting(pdev);
5027 pci_disable_device(pdev);
5028 out_release_regions:
5029 pci_release_regions(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005030 return err;
5031}
5032
Bill Pemberton91744942012-12-03 09:23:02 -05005033static void remove_one(struct pci_dev *pdev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005034{
5035 struct adapter *adapter = pci_get_drvdata(pdev);
5036
Hariprasad Shenai78294512016-08-11 21:06:23 +05305037 if (!adapter) {
5038 pci_release_regions(pdev);
5039 return;
5040 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005041
Hariprasad Shenai78294512016-08-11 21:06:23 +05305042 if (adapter->pf == 4) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005043 int i;
5044
Anish Bhatt29aaee62014-08-20 13:44:06 -07005045 /* Tear down per-adapter Work Queue first since it can contain
5046 * references to our adapter data structure.
5047 */
5048 destroy_workqueue(adapter->workq);
5049
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305050 if (is_uld(adapter))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005051 detach_ulds(adapter);
5052
Hariprasad Shenaib37987e2015-03-26 10:04:26 +05305053 disable_interrupts(adapter);
5054
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005055 for_each_port(adapter, i)
Dimitris Michailidis8f3a7672010-12-14 21:36:52 +00005056 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005057 unregister_netdev(adapter->port[i]);
5058
Fabian Frederick9f16dc22014-06-27 22:51:52 +02005059 debugfs_remove_recursive(adapter->debugfs_root);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005060
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00005061 /* If we allocated filters, free up state associated with any
5062 * valid filters ...
5063 */
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05305064 clear_all_filters(adapter);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00005065
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00005066 if (adapter->flags & FULL_INIT_DONE)
5067 cxgb_down(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005068
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05305069 if (adapter->flags & USING_MSIX)
5070 free_msix_info(adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305071 if (adapter->num_uld || adapter->num_ofld_uld)
5072 t4_uld_mem_free(adapter);
Dimitris Michailidis06546392010-07-11 12:01:16 +00005073 free_some_resources(adapter);
Anish Bhattb5a02f52015-01-14 15:17:34 -08005074#if IS_ENABLED(CONFIG_IPV6)
5075 t4_cleanup_clip_tbl(adapter);
5076#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005077 iounmap(adapter->regs);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305078 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005079 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005080 pci_disable_pcie_error_reporting(pdev);
Gavin Shan144be3d2014-01-23 12:27:34 +08005081 if ((adapter->flags & DEV_ENABLED)) {
5082 pci_disable_device(pdev);
5083 adapter->flags &= ~DEV_ENABLED;
5084 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005085 pci_release_regions(pdev);
Hariprasad Shenai7f080c32016-04-28 13:23:18 +05305086 kfree(adapter->mbox_log);
Li RongQingee9a33b2014-06-20 17:32:36 +08005087 synchronize_rcu();
Gavin Shan8b662fe2014-01-24 17:12:03 +08005088 kfree(adapter);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305089 }
5090#ifdef CONFIG_PCI_IOV
5091 else {
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05305092 if (adapter->port[0])
Hariprasad Shenai78294512016-08-11 21:06:23 +05305093 unregister_netdev(adapter->port[0]);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305094 iounmap(adapter->regs);
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05305095 kfree(adapter->vfinfo);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305096 kfree(adapter);
5097 pci_disable_sriov(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005098 pci_release_regions(pdev);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305099 }
5100#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005101}
5102
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305103/* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
5104 * delivery. This is essentially a stripped down version of the PCI remove()
5105 * function where we do the minimal amount of work necessary to shutdown any
5106 * further activity.
5107 */
5108static void shutdown_one(struct pci_dev *pdev)
5109{
5110 struct adapter *adapter = pci_get_drvdata(pdev);
5111
5112 /* As with remove_one() above (see extended comment), we only want do
5113 * do cleanup on PCI Devices which went all the way through init_one()
5114 * ...
5115 */
5116 if (!adapter) {
5117 pci_release_regions(pdev);
5118 return;
5119 }
5120
5121 if (adapter->pf == 4) {
5122 int i;
5123
5124 for_each_port(adapter, i)
5125 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
5126 cxgb_close(adapter->port[i]);
5127
5128 t4_uld_clean_up(adapter);
5129 disable_interrupts(adapter);
5130 disable_msi(adapter);
5131
5132 t4_sge_stop(adapter);
5133 if (adapter->flags & FW_OK)
5134 t4_fw_bye(adapter, adapter->mbox);
5135 }
5136#ifdef CONFIG_PCI_IOV
5137 else {
5138 if (adapter->port[0])
5139 unregister_netdev(adapter->port[0]);
5140 iounmap(adapter->regs);
5141 kfree(adapter->vfinfo);
5142 kfree(adapter);
5143 pci_disable_sriov(pdev);
5144 pci_release_regions(pdev);
5145 }
5146#endif
5147}
5148
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005149static struct pci_driver cxgb4_driver = {
5150 .name = KBUILD_MODNAME,
5151 .id_table = cxgb4_pci_tbl,
5152 .probe = init_one,
Bill Pemberton91744942012-12-03 09:23:02 -05005153 .remove = remove_one,
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305154 .shutdown = shutdown_one,
Hariprasad Shenaib6244202016-06-14 14:39:31 +05305155#ifdef CONFIG_PCI_IOV
5156 .sriov_configure = cxgb4_iov_configure,
5157#endif
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005158 .err_handler = &cxgb4_eeh,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005159};
5160
5161static int __init cxgb4_init_module(void)
5162{
5163 int ret;
5164
5165 /* Debugfs support is optional, just warn if this fails */
5166 cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
5167 if (!cxgb4_debugfs_root)
Joe Perches428ac432013-01-06 13:34:49 +00005168 pr_warn("could not create debugfs entry, continuing\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005169
5170 ret = pci_register_driver(&cxgb4_driver);
Anish Bhatt29aaee62014-08-20 13:44:06 -07005171 if (ret < 0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005172 debugfs_remove(cxgb4_debugfs_root);
Vipul Pandya01bcca62013-07-04 16:10:46 +05305173
Anish Bhatt1bb60372014-10-14 20:07:22 -07005174#if IS_ENABLED(CONFIG_IPV6)
Anish Bhattb5a02f52015-01-14 15:17:34 -08005175 if (!inet6addr_registered) {
5176 register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5177 inet6addr_registered = true;
5178 }
Anish Bhatt1bb60372014-10-14 20:07:22 -07005179#endif
Vipul Pandya01bcca62013-07-04 16:10:46 +05305180
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005181 return ret;
5182}
5183
5184static void __exit cxgb4_cleanup_module(void)
5185{
Anish Bhatt1bb60372014-10-14 20:07:22 -07005186#if IS_ENABLED(CONFIG_IPV6)
Hariprasad Shenai1793c792015-01-21 20:57:52 +05305187 if (inet6addr_registered) {
Anish Bhattb5a02f52015-01-14 15:17:34 -08005188 unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5189 inet6addr_registered = false;
5190 }
Anish Bhatt1bb60372014-10-14 20:07:22 -07005191#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005192 pci_unregister_driver(&cxgb4_driver);
5193 debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005194}
5195
5196module_init(cxgb4_init_module);
5197module_exit(cxgb4_cleanup_module);