blob: e6fa1e6bf7b704bf0179606fe98fae76a3ebb136 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
669 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
671 ret = -ENOMEM;
672 goto err;
673 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000675 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
676 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100677 if (ret)
678 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681 if (ret)
682 goto err_unref;
683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000684 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
685 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
686 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800687 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800689 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200691 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000692 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 return 0;
694
695err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return ret;
701}
702
John Harrisone2be4fa2015-05-29 17:43:54 +0100703static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100704{
Mika Kuoppala72253422014-10-07 17:21:26 +0300705 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Francisco Jerez02235802015-10-07 14:44:01 +0300711 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100715 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 if (ret)
717 return ret;
718
John Harrison5fb9de12015-05-29 17:44:07 +0100719 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 if (ret)
721 return ret;
722
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000723 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit_reg(engine, w->reg[i].addr);
726 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100733 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 if (ret)
735 return ret;
736
737 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738
739 return 0;
740}
741
John Harrison87531812015-05-29 17:43:44 +0100742static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100743{
744 int ret;
745
John Harrisone2be4fa2015-05-29 17:43:54 +0100746 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100747 if (ret != 0)
748 return ret;
749
John Harrisonbe013632015-05-29 17:43:45 +0100750 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100751 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000752 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753
Chris Wilsone26e1b92016-01-29 16:49:05 +0000754 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100755}
756
Mika Kuoppala72253422014-10-07 17:21:26 +0300757static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200758 i915_reg_t addr,
759 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300760{
761 const u32 idx = dev_priv->workarounds.count;
762
763 if (WARN_ON(idx >= I915_MAX_WA_REGS))
764 return -ENOSPC;
765
766 dev_priv->workarounds.reg[idx].addr = addr;
767 dev_priv->workarounds.reg[idx].value = val;
768 dev_priv->workarounds.reg[idx].mask = mask;
769
770 dev_priv->workarounds.count++;
771
772 return 0;
773}
774
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100775#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000776 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 if (r) \
778 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100779 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
784#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiau98533252014-12-08 17:33:51 +0000787#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
791#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
796 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000799 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000801
802 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
803 return -EINVAL;
804
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 return 0;
810}
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100815 struct drm_i915_private *dev_priv = dev->dev_private;
816
817 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818
Arun Siluvery717d84d2015-09-25 17:40:39 +0100819 /* WaDisableAsyncFlipPerfMode:bdw,chv */
820 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
821
Arun Siluveryd0581192015-09-25 17:40:40 +0100822 /* WaDisablePartialInstShootdown:bdw,chv */
823 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
824 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
825
Arun Siluverya340af52015-09-25 17:40:45 +0100826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
830 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100833 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100834 HDC_FORCE_NON_COHERENT);
835
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100836 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
837 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
838 * polygons in the same 8x4 pixel/sample area to be processed without
839 * stalling waiting for the earlier ones to write to Hierarchical Z
840 * buffer."
841 *
842 * This optimization is off by default for BDW and CHV; turn it on.
843 */
844 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
845
Arun Siluvery48404632015-09-25 17:40:43 +0100846 /* Wa4x4STCOptimizationDisable:bdw,chv */
847 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
848
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 return 0;
862}
863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000864static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300865{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100871 if (ret)
872 return ret;
873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700877 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
879 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
882 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000885 /* WaForceContextSaveRestoreNonCoherent:bdw */
886 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000887 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890 return 0;
891}
892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100900 if (ret)
901 return ret;
902
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100904 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Mika Kuoppala72253422014-10-07 17:21:26 +0300909 return 0;
910}
911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000913{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000915 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000916 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000917
Mika Kuoppala68370e02016-06-07 17:18:54 +0300918 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300919 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
920 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
921
Mika Kuoppala68370e02016-06-07 17:18:54 +0300922 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300923 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
924 ECOCHK_DIS_TLB);
925
Mika Kuoppala68370e02016-06-07 17:18:54 +0300926 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
927 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000928 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000929 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Mika Kuoppala68370e02016-06-07 17:18:54 +0300932 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Jani Nikulae87a0052015-10-20 15:22:02 +0300936 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
937 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
938 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000939 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
940 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000941
Jani Nikulae87a0052015-10-20 15:22:02 +0300942 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
943 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
944 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000945 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
946 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100947 /*
948 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
949 * but we do that in per ctx batchbuffer as there is an issue
950 * with this register not getting restored on ctx restore
951 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 }
953
Mika Kuoppala68370e02016-06-07 17:18:54 +0300954 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
955 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100956 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
957 GEN9_ENABLE_YV12_BUGFIX |
958 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000959
Mika Kuoppala68370e02016-06-07 17:18:54 +0300960 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
961 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100962 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
963 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000964
Mika Kuoppala68370e02016-06-07 17:18:54 +0300965 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Imre Deak5a2ae952015-05-19 15:04:59 +0300969 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300970 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
971 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200972 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
973 PIXEL_MASK_CAMMING_DISABLE);
974
Mika Kuoppala6fd72492016-06-07 17:18:57 +0300975 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
976 WA_SET_BIT_MASKED(HDC_CHICKEN0,
977 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
978 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300979
Mika Kuoppala68370e02016-06-07 17:18:54 +0300980 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
981 if (IS_SKYLAKE(dev_priv) ||
982 IS_KABYLAKE(dev_priv) ||
983 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100984 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
985 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100986
Mika Kuoppala68370e02016-06-07 17:18:54 +0300987 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +0100988 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
989
Mika Kuoppala68370e02016-06-07 17:18:54 +0300990 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000991 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
992 GEN8_LQSC_FLUSH_COHERENT_LINES));
993
arun.siluvery@linux.intel.comf98edb22016-06-06 09:52:49 +0100994 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
995 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
996 if (ret)
997 return ret;
998
Mika Kuoppala68370e02016-06-07 17:18:54 +0300999 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001000 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001001 if (ret)
1002 return ret;
1003
Mika Kuoppala68370e02016-06-07 17:18:54 +03001004 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001005 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001006 if (ret)
1007 return ret;
1008
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001009 return 0;
1010}
1011
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001012static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001013{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001014 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001015 struct drm_i915_private *dev_priv = dev->dev_private;
1016 u8 vals[3] = { 0, 0, 0 };
1017 unsigned int i;
1018
1019 for (i = 0; i < 3; i++) {
1020 u8 ss;
1021
1022 /*
1023 * Only consider slices where one, and only one, subslice has 7
1024 * EUs
1025 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001026 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001027 continue;
1028
1029 /*
1030 * subslice_7eu[i] != 0 (because of the check above) and
1031 * ss_max == 4 (maximum number of subslices possible per slice)
1032 *
1033 * -> 0 <= ss <= 3;
1034 */
1035 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1036 vals[i] = 3 - ss;
1037 }
1038
1039 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1040 return 0;
1041
1042 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1043 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1044 GEN9_IZ_HASHING_MASK(2) |
1045 GEN9_IZ_HASHING_MASK(1) |
1046 GEN9_IZ_HASHING_MASK(0),
1047 GEN9_IZ_HASHING(2, vals[2]) |
1048 GEN9_IZ_HASHING(1, vals[1]) |
1049 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001050
Mika Kuoppala72253422014-10-07 17:21:26 +03001051 return 0;
1052}
1053
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001054static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001055{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001056 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001057 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001058 struct drm_i915_private *dev_priv = dev->dev_private;
1059
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001060 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001061 if (ret)
1062 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001063
Arun Siluverya78536e2016-01-21 21:43:53 +00001064 /*
1065 * Actual WA is to disable percontext preemption granularity control
1066 * until D0 which is the default case so this is equivalent to
1067 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1068 */
1069 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1070 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1071 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1072 }
1073
Jani Nikulae87a0052015-10-20 15:22:02 +03001074 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001075 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1076 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1077 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1078 }
1079
1080 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1081 * involving this register should also be added to WA batch as required.
1082 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001083 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001084 /* WaDisableLSQCROPERFforOCL:skl */
1085 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1086 GEN8_LQSC_RO_PERF_DIS);
1087
1088 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001089 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001090 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1091 GEN9_GAPS_TSV_CREDIT_DISABLE));
1092 }
1093
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001094 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001095 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001096 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1097 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1098
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001099 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1100 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001101 /*
1102 *Use Force Non-Coherent whenever executing a 3D context. This
1103 * is a workaround for a possible hang in the unlikely event
1104 * a TLB invalidation occurs during a PSD flush.
1105 */
1106 /* WaForceEnableNonCoherent:skl */
1107 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1108 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001109
1110 /* WaDisableHDCInvalidation:skl */
1111 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1112 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001113 }
1114
Jani Nikulae87a0052015-10-20 15:22:02 +03001115 /* WaBarrierPerformanceFixDisable:skl */
1116 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001117 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1118 HDC_FENCE_DEST_SLM_DISABLE |
1119 HDC_BARRIER_PERFORMANCE_DISABLE);
1120
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001121 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001122 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001123 WA_SET_BIT_MASKED(
1124 GEN7_HALF_SLICE_CHICKEN1,
1125 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001126
Mika Kuoppalac0004562016-06-07 17:18:53 +03001127 /* WaDisableGafsUnitClkGating:skl */
1128 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1129
Arun Siluvery61074972016-01-21 21:43:52 +00001130 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001131 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001132 if (ret)
1133 return ret;
1134
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001136}
1137
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001138static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001139{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001140 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001141 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001142 struct drm_i915_private *dev_priv = dev->dev_private;
1143
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001144 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001145 if (ret)
1146 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001147
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001148 /* WaStoreMultiplePTEenable:bxt */
1149 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001150 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001151 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1152
1153 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001154 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001155 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1156 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1157 }
1158
Nick Hoathdfb601e2015-04-10 13:12:24 +01001159 /* WaDisableThreadStallDopClockGating:bxt */
1160 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1161 STALL_DOP_GATING_DISABLE);
1162
Nick Hoath983b4b92015-04-10 13:12:25 +01001163 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001164 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001165 WA_SET_BIT_MASKED(
1166 GEN7_HALF_SLICE_CHICKEN1,
1167 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1168 }
1169
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001170 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1171 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1172 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001173 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001174 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001175 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001176 if (ret)
1177 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001178
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001180 if (ret)
1181 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001182 }
1183
Nick Hoathcae04372015-03-17 11:39:38 +02001184 return 0;
1185}
1186
Mika Kuoppala68370e02016-06-07 17:18:54 +03001187static int kbl_init_workarounds(struct intel_engine_cs *engine)
1188{
1189 int ret;
1190
1191 ret = gen9_init_workarounds(engine);
1192 if (ret)
1193 return ret;
1194
1195 return 0;
1196}
1197
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001198int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001199{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001201 struct drm_i915_private *dev_priv = dev->dev_private;
1202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001203 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001204
1205 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001206 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001207
1208 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001210
1211 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001212 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001213
Damien Lespiau8d205492015-02-09 19:33:15 +00001214 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001215 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001216
1217 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001218 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001219
Mika Kuoppala68370e02016-06-07 17:18:54 +03001220 if (IS_KABYLAKE(dev_priv))
1221 return kbl_init_workarounds(engine);
1222
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001223 return 0;
1224}
1225
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001226static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001227{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001228 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001229 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001230 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001231 if (ret)
1232 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001233
Akash Goel61a563a2014-03-25 18:01:50 +05301234 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1235 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001236 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001237
1238 /* We need to disable the AsyncFlip performance optimisations in order
1239 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1240 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001241 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001242 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001243 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001244 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001245 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1246
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001247 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301248 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001249 if (INTEL_INFO(dev)->gen == 6)
1250 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001251 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001252
Akash Goel01fa0302014-03-24 23:00:04 +05301253 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001254 if (IS_GEN7(dev))
1255 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301256 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001257 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001258
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001259 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001260 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1261 * "If this bit is set, STCunit will have LRA as replacement
1262 * policy. [...] This bit must be reset. LRA replacement
1263 * policy is not supported."
1264 */
1265 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001266 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001267 }
1268
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001269 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001270 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001271
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001272 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001273 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001274
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001275 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001276}
1277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001278static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001279{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001280 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001281 struct drm_i915_private *dev_priv = dev->dev_private;
1282
1283 if (dev_priv->semaphore_obj) {
1284 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1285 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1286 dev_priv->semaphore_obj = NULL;
1287 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001288
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001289 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001290}
1291
John Harrisonf7169682015-05-29 17:44:05 +01001292static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001293 unsigned int num_dwords)
1294{
1295#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001296 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001297 struct drm_device *dev = signaller->dev;
1298 struct drm_i915_private *dev_priv = dev->dev_private;
1299 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001300 enum intel_engine_id id;
1301 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001302
1303 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1304 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1305#undef MBOX_UPDATE_DWORDS
1306
John Harrison5fb9de12015-05-29 17:44:07 +01001307 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001308 if (ret)
1309 return ret;
1310
Dave Gordonc3232b12016-03-23 18:19:53 +00001311 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001312 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001313 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001314 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1315 continue;
1316
John Harrisonf7169682015-05-29 17:44:05 +01001317 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001318 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1319 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1320 PIPE_CONTROL_QW_WRITE |
1321 PIPE_CONTROL_FLUSH_ENABLE);
1322 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1323 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001324 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001325 intel_ring_emit(signaller, 0);
1326 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001327 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001328 intel_ring_emit(signaller, 0);
1329 }
1330
1331 return 0;
1332}
1333
John Harrisonf7169682015-05-29 17:44:05 +01001334static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001335 unsigned int num_dwords)
1336{
1337#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001338 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001339 struct drm_device *dev = signaller->dev;
1340 struct drm_i915_private *dev_priv = dev->dev_private;
1341 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001342 enum intel_engine_id id;
1343 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001344
1345 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1346 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1347#undef MBOX_UPDATE_DWORDS
1348
John Harrison5fb9de12015-05-29 17:44:07 +01001349 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001350 if (ret)
1351 return ret;
1352
Dave Gordonc3232b12016-03-23 18:19:53 +00001353 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001354 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001355 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001356 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1357 continue;
1358
John Harrisonf7169682015-05-29 17:44:05 +01001359 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001360 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1361 MI_FLUSH_DW_OP_STOREDW);
1362 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1363 MI_FLUSH_DW_USE_GTT);
1364 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001365 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001366 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001367 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001368 intel_ring_emit(signaller, 0);
1369 }
1370
1371 return 0;
1372}
1373
John Harrisonf7169682015-05-29 17:44:05 +01001374static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001375 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001376{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001377 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001378 struct drm_device *dev = signaller->dev;
1379 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001380 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001381 enum intel_engine_id id;
1382 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001383
Ben Widawskya1444b72014-06-30 09:53:35 -07001384#define MBOX_UPDATE_DWORDS 3
1385 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1386 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1387#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001388
John Harrison5fb9de12015-05-29 17:44:07 +01001389 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001390 if (ret)
1391 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001392
Dave Gordonc3232b12016-03-23 18:19:53 +00001393 for_each_engine_id(useless, dev_priv, id) {
1394 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001395
1396 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001397 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001398
Ben Widawsky78325f22014-04-29 14:52:29 -07001399 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001400 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001401 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001402 }
1403 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001404
Ben Widawskya1444b72014-06-30 09:53:35 -07001405 /* If num_dwords was rounded, make sure the tail pointer is correct */
1406 if (num_rings % 2 == 0)
1407 intel_ring_emit(signaller, MI_NOOP);
1408
Ben Widawsky024a43e2014-04-29 14:52:30 -07001409 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001410}
1411
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001412/**
1413 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001414 *
1415 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001416 *
1417 * Update the mailbox registers in the *other* rings with the current seqno.
1418 * This acts like a signal in the canonical semaphore.
1419 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001420static int
John Harrisonee044a82015-05-29 17:44:00 +01001421gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001422{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001423 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001424 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001425
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001426 if (engine->semaphore.signal)
1427 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001428 else
John Harrison5fb9de12015-05-29 17:44:07 +01001429 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001430
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001431 if (ret)
1432 return ret;
1433
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001434 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1435 intel_ring_emit(engine,
1436 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1437 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1438 intel_ring_emit(engine, MI_USER_INTERRUPT);
1439 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001440
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001441 return 0;
1442}
1443
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001444static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1445 u32 seqno)
1446{
1447 struct drm_i915_private *dev_priv = dev->dev_private;
1448 return dev_priv->last_seqno < seqno;
1449}
1450
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001451/**
1452 * intel_ring_sync - sync the waiter to the signaller on seqno
1453 *
1454 * @waiter - ring that is waiting
1455 * @signaller - ring which has, or will signal
1456 * @seqno - seqno which the waiter will block on
1457 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001458
1459static int
John Harrison599d9242015-05-29 17:44:04 +01001460gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001461 struct intel_engine_cs *signaller,
1462 u32 seqno)
1463{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001464 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001465 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1466 int ret;
1467
John Harrison5fb9de12015-05-29 17:44:07 +01001468 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001469 if (ret)
1470 return ret;
1471
1472 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1473 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001474 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001475 MI_SEMAPHORE_SAD_GTE_SDD);
1476 intel_ring_emit(waiter, seqno);
1477 intel_ring_emit(waiter,
1478 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1479 intel_ring_emit(waiter,
1480 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1481 intel_ring_advance(waiter);
1482 return 0;
1483}
1484
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001485static int
John Harrison599d9242015-05-29 17:44:04 +01001486gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001487 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001488 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001489{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001490 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001491 u32 dw1 = MI_SEMAPHORE_MBOX |
1492 MI_SEMAPHORE_COMPARE |
1493 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001494 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1495 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001496
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001497 /* Throughout all of the GEM code, seqno passed implies our current
1498 * seqno is >= the last seqno executed. However for hardware the
1499 * comparison is strictly greater than.
1500 */
1501 seqno -= 1;
1502
Ben Widawskyebc348b2014-04-29 14:52:28 -07001503 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001504
John Harrison5fb9de12015-05-29 17:44:07 +01001505 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506 if (ret)
1507 return ret;
1508
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001509 /* If seqno wrap happened, omit the wait with no-ops */
1510 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001511 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001512 intel_ring_emit(waiter, seqno);
1513 intel_ring_emit(waiter, 0);
1514 intel_ring_emit(waiter, MI_NOOP);
1515 } else {
1516 intel_ring_emit(waiter, MI_NOOP);
1517 intel_ring_emit(waiter, MI_NOOP);
1518 intel_ring_emit(waiter, MI_NOOP);
1519 intel_ring_emit(waiter, MI_NOOP);
1520 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001521 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001522
1523 return 0;
1524}
1525
Chris Wilsonc6df5412010-12-15 09:56:50 +00001526#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1527do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001528 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1529 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001530 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1531 intel_ring_emit(ring__, 0); \
1532 intel_ring_emit(ring__, 0); \
1533} while (0)
1534
1535static int
John Harrisonee044a82015-05-29 17:44:00 +01001536pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001537{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001538 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001539 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001540 int ret;
1541
1542 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1543 * incoherent with writes to memory, i.e. completely fubar,
1544 * so we need to use PIPE_NOTIFY instead.
1545 *
1546 * However, we also need to workaround the qword write
1547 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1548 * memory before requesting an interrupt.
1549 */
John Harrison5fb9de12015-05-29 17:44:07 +01001550 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001551 if (ret)
1552 return ret;
1553
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001554 intel_ring_emit(engine,
1555 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001556 PIPE_CONTROL_WRITE_FLUSH |
1557 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001558 intel_ring_emit(engine,
1559 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1560 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1561 intel_ring_emit(engine, 0);
1562 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001563 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001564 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001565 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001566 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001567 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001568 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001569 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001570 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001571 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001572 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001573
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001574 intel_ring_emit(engine,
1575 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001576 PIPE_CONTROL_WRITE_FLUSH |
1577 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001578 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001579 intel_ring_emit(engine,
1580 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1581 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1582 intel_ring_emit(engine, 0);
1583 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001584
Chris Wilsonc6df5412010-12-15 09:56:50 +00001585 return 0;
1586}
1587
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001588static void
1589gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001590{
Chris Wilsone32da7a2016-04-27 09:02:01 +01001591 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1592
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001593 /* Workaround to force correct ordering between irq and seqno writes on
1594 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001595 * ACTHD) before reading the status page.
1596 *
1597 * Note that this effectively stalls the read by the time it takes to
1598 * do a memory transaction, which more or less ensures that the write
1599 * from the GPU has sufficient time to invalidate the CPU cacheline.
1600 * Alternatively we could delay the interrupt from the CS ring to give
1601 * the write time to land, but that would incur a delay after every
1602 * batch i.e. much more frequent than a delay when waiting for the
1603 * interrupt (with the same net latency).
Chris Wilsone32da7a2016-04-27 09:02:01 +01001604 *
1605 * Also note that to prevent whole machine hangs on gen7, we have to
1606 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001607 */
Chris Wilsone32da7a2016-04-27 09:02:01 +01001608 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001609 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsone32da7a2016-04-27 09:02:01 +01001610 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001611}
1612
1613static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001614ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001615{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001616 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001617}
1618
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001619static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001620ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001621{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001622 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001623}
1624
Chris Wilsonc6df5412010-12-15 09:56:50 +00001625static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001626pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001627{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001628 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001629}
1630
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001631static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001632pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001633{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001634 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001635}
1636
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001637static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001638gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001639{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001640 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001641 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001642 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001643
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001644 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001645 return false;
1646
Chris Wilson7338aef2012-04-24 21:48:47 +01001647 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001648 if (engine->irq_refcount++ == 0)
1649 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001650 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001651
1652 return true;
1653}
1654
1655static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001656gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001657{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001658 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001660 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001661
Chris Wilson7338aef2012-04-24 21:48:47 +01001662 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001663 if (--engine->irq_refcount == 0)
1664 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001665 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001666}
1667
1668static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001669i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001670{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001672 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001673 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001674
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001675 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001676 return false;
1677
Chris Wilson7338aef2012-04-24 21:48:47 +01001678 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001679 if (engine->irq_refcount++ == 0) {
1680 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001681 I915_WRITE(IMR, dev_priv->irq_mask);
1682 POSTING_READ(IMR);
1683 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001684 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001685
1686 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001687}
1688
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001689static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001690i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001691{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001692 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001693 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001694 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695
Chris Wilson7338aef2012-04-24 21:48:47 +01001696 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001697 if (--engine->irq_refcount == 0) {
1698 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001699 I915_WRITE(IMR, dev_priv->irq_mask);
1700 POSTING_READ(IMR);
1701 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001702 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001703}
1704
Chris Wilsonc2798b12012-04-22 21:13:57 +01001705static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001706i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001707{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001708 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001709 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001710 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001711
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001712 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001713 return false;
1714
Chris Wilson7338aef2012-04-24 21:48:47 +01001715 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001716 if (engine->irq_refcount++ == 0) {
1717 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001718 I915_WRITE16(IMR, dev_priv->irq_mask);
1719 POSTING_READ16(IMR);
1720 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001721 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001722
1723 return true;
1724}
1725
1726static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001727i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001728{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001729 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001730 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001731 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001732
Chris Wilson7338aef2012-04-24 21:48:47 +01001733 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001734 if (--engine->irq_refcount == 0) {
1735 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001736 I915_WRITE16(IMR, dev_priv->irq_mask);
1737 POSTING_READ16(IMR);
1738 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001739 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001740}
1741
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001742static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001743bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001744 u32 invalidate_domains,
1745 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001746{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001747 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001748 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001749
John Harrison5fb9de12015-05-29 17:44:07 +01001750 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001751 if (ret)
1752 return ret;
1753
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001754 intel_ring_emit(engine, MI_FLUSH);
1755 intel_ring_emit(engine, MI_NOOP);
1756 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001757 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001758}
1759
Chris Wilson3cce4692010-10-27 16:11:02 +01001760static int
John Harrisonee044a82015-05-29 17:44:00 +01001761i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001762{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001763 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001764 int ret;
1765
John Harrison5fb9de12015-05-29 17:44:07 +01001766 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001767 if (ret)
1768 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001769
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001770 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1771 intel_ring_emit(engine,
1772 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1773 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1774 intel_ring_emit(engine, MI_USER_INTERRUPT);
1775 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001776
Chris Wilson3cce4692010-10-27 16:11:02 +01001777 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001778}
1779
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001780static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001781gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001782{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001783 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001784 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001785 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001786
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001787 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1788 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001789
Chris Wilson7338aef2012-04-24 21:48:47 +01001790 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001791 if (engine->irq_refcount++ == 0) {
1792 if (HAS_L3_DPF(dev) && engine->id == RCS)
1793 I915_WRITE_IMR(engine,
1794 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001795 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001796 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001797 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1798 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001799 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001800 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001801
1802 return true;
1803}
1804
1805static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001806gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001807{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001808 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001809 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001810 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001811
Chris Wilson7338aef2012-04-24 21:48:47 +01001812 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001813 if (--engine->irq_refcount == 0) {
1814 if (HAS_L3_DPF(dev) && engine->id == RCS)
1815 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001816 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001817 I915_WRITE_IMR(engine, ~0);
1818 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001819 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001820 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001821}
1822
Ben Widawskya19d2932013-05-28 19:22:30 -07001823static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001824hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001825{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001826 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 unsigned long flags;
1829
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001830 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001831 return false;
1832
Daniel Vetter59cdb632013-07-04 23:35:28 +02001833 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001834 if (engine->irq_refcount++ == 0) {
1835 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1836 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001837 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001838 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001839
1840 return true;
1841}
1842
1843static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001844hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001845{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001846 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001847 struct drm_i915_private *dev_priv = dev->dev_private;
1848 unsigned long flags;
1849
Daniel Vetter59cdb632013-07-04 23:35:28 +02001850 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001851 if (--engine->irq_refcount == 0) {
1852 I915_WRITE_IMR(engine, ~0);
1853 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001854 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001855 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001856}
1857
Ben Widawskyabd58f02013-11-02 21:07:09 -07001858static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001860{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 unsigned long flags;
1864
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001865 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001866 return false;
1867
1868 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001869 if (engine->irq_refcount++ == 0) {
1870 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1871 I915_WRITE_IMR(engine,
1872 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001873 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1874 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001875 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001876 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001877 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001878 }
1879 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1880
1881 return true;
1882}
1883
1884static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001885gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001886{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 unsigned long flags;
1890
1891 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001892 if (--engine->irq_refcount == 0) {
1893 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1894 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001895 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1896 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001898 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001899 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001900 }
1901 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1902}
1903
Zou Nan haid1b851f2010-05-21 09:08:57 +08001904static int
John Harrison53fddaf2015-05-29 17:44:02 +01001905i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001906 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001907 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001908{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001909 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001910 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001911
John Harrison5fb9de12015-05-29 17:44:07 +01001912 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001913 if (ret)
1914 return ret;
1915
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001916 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001917 MI_BATCH_BUFFER_START |
1918 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001919 (dispatch_flags & I915_DISPATCH_SECURE ?
1920 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001921 intel_ring_emit(engine, offset);
1922 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001923
Zou Nan haid1b851f2010-05-21 09:08:57 +08001924 return 0;
1925}
1926
Daniel Vetterb45305f2012-12-17 16:21:27 +01001927/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1928#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001929#define I830_TLB_ENTRIES (2)
1930#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001931static int
John Harrison53fddaf2015-05-29 17:44:02 +01001932i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001933 u64 offset, u32 len,
1934 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001935{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001936 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001937 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001938 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001939
John Harrison5fb9de12015-05-29 17:44:07 +01001940 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001941 if (ret)
1942 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001944 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001945 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1946 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1947 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1948 intel_ring_emit(engine, cs_offset);
1949 intel_ring_emit(engine, 0xdeadbeef);
1950 intel_ring_emit(engine, MI_NOOP);
1951 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001952
John Harrison8e004ef2015-02-13 11:48:10 +00001953 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001954 if (len > I830_BATCH_LIMIT)
1955 return -ENOSPC;
1956
John Harrison5fb9de12015-05-29 17:44:07 +01001957 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001958 if (ret)
1959 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001960
1961 /* Blit the batch (which has now all relocs applied) to the
1962 * stable batch scratch bo area (so that the CS never
1963 * stumbles over its tlb invalidation bug) ...
1964 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001965 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1966 intel_ring_emit(engine,
1967 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1968 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1969 intel_ring_emit(engine, cs_offset);
1970 intel_ring_emit(engine, 4096);
1971 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001972
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001973 intel_ring_emit(engine, MI_FLUSH);
1974 intel_ring_emit(engine, MI_NOOP);
1975 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001976
1977 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001978 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001979 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001980
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001981 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001982 if (ret)
1983 return ret;
1984
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001985 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1986 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1987 0 : MI_BATCH_NON_SECURE));
1988 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001989
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001990 return 0;
1991}
1992
1993static int
John Harrison53fddaf2015-05-29 17:44:02 +01001994i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001995 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001996 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001997{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001998 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001999 int ret;
2000
John Harrison5fb9de12015-05-29 17:44:07 +01002001 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002002 if (ret)
2003 return ret;
2004
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002005 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2006 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2007 0 : MI_BATCH_NON_SECURE));
2008 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002009
Eric Anholt62fdfea2010-05-21 13:26:39 -07002010 return 0;
2011}
2012
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002013static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002014{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002015 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002016
2017 if (!dev_priv->status_page_dmah)
2018 return;
2019
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002020 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2021 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002022}
2023
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002024static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002025{
Chris Wilson05394f32010-11-08 19:18:58 +00002026 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002028 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002029 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002030 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002031
Chris Wilson9da3da62012-06-01 15:20:22 +01002032 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002033 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002034 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002035 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002036}
2037
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002038static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002039{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002040 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002041
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002042 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002043 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002044 int ret;
2045
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002046 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002047 if (obj == NULL) {
2048 DRM_ERROR("Failed to allocate status page\n");
2049 return -ENOMEM;
2050 }
2051
2052 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2053 if (ret)
2054 goto err_unref;
2055
Chris Wilson1f767e02014-07-03 17:33:03 -04002056 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002057 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002058 /* On g33, we cannot place HWS above 256MiB, so
2059 * restrict its pinning to the low mappable arena.
2060 * Though this restriction is not documented for
2061 * gen4, gen5, or byt, they also behave similarly
2062 * and hang if the HWS is placed at the top of the
2063 * GTT. To generalise, it appears that all !llc
2064 * platforms have issues with us placing the HWS
2065 * above the mappable region (even though we never
2066 * actualy map it).
2067 */
2068 flags |= PIN_MAPPABLE;
2069 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002070 if (ret) {
2071err_unref:
2072 drm_gem_object_unreference(&obj->base);
2073 return ret;
2074 }
2075
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002076 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002078
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2080 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2081 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002082
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002083 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002084 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002085
2086 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002087}
2088
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002089static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002090{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002091 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002092
2093 if (!dev_priv->status_page_dmah) {
2094 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002095 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002096 if (!dev_priv->status_page_dmah)
2097 return -ENOMEM;
2098 }
2099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002100 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2101 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002102
2103 return 0;
2104}
2105
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002106void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2107{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002108 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002109 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002110 else
2111 iounmap(ringbuf->virtual_start);
Dave Gordon83052162016-04-12 14:46:16 +01002112 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002113 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002114 i915_gem_object_ggtt_unpin(ringbuf->obj);
2115}
2116
2117int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2118 struct intel_ringbuffer *ringbuf)
2119{
2120 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002121 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002122 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002123 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2124 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002125 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002126 int ret;
2127
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002128 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002129 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002130 if (ret)
2131 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002132
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002133 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002134 if (ret)
2135 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002136
Dave Gordon83052162016-04-12 14:46:16 +01002137 addr = i915_gem_object_pin_map(obj);
2138 if (IS_ERR(addr)) {
2139 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002140 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002141 }
2142 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002143 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2144 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002145 if (ret)
2146 return ret;
2147
2148 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002149 if (ret)
2150 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002151
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002152 /* Access through the GTT requires the device to be awake. */
2153 assert_rpm_wakelock_held(dev_priv);
2154
Dave Gordon83052162016-04-12 14:46:16 +01002155 addr = ioremap_wc(ggtt->mappable_base +
2156 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2157 if (addr == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002158 ret = -ENOMEM;
2159 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002160 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002161 }
2162
Dave Gordon83052162016-04-12 14:46:16 +01002163 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002164 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002165 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002166
2167err_unpin:
2168 i915_gem_object_ggtt_unpin(obj);
2169 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002170}
2171
Chris Wilson01101fa2015-09-03 13:01:39 +01002172static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002173{
Oscar Mateo2919d292014-07-03 16:28:02 +01002174 drm_gem_object_unreference(&ringbuf->obj->base);
2175 ringbuf->obj = NULL;
2176}
2177
Chris Wilson01101fa2015-09-03 13:01:39 +01002178static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2179 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002180{
Chris Wilsone3efda42014-04-09 09:19:41 +01002181 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002182
2183 obj = NULL;
2184 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002185 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002186 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002187 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002188 if (obj == NULL)
2189 return -ENOMEM;
2190
Akash Goel24f3a8c2014-06-17 10:59:42 +05302191 /* mark ring buffers as read-only from GPU side by default */
2192 obj->gt_ro = 1;
2193
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002194 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002195
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002196 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002197}
2198
Chris Wilson01101fa2015-09-03 13:01:39 +01002199struct intel_ringbuffer *
2200intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2201{
2202 struct intel_ringbuffer *ring;
2203 int ret;
2204
2205 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002206 if (ring == NULL) {
2207 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2208 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002209 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002210 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002211
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002212 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002213 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002214
2215 ring->size = size;
2216 /* Workaround an erratum on the i830 which causes a hang if
2217 * the TAIL pointer points to within the last 2 cachelines
2218 * of the buffer.
2219 */
2220 ring->effective_size = size;
2221 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2222 ring->effective_size -= 2 * CACHELINE_BYTES;
2223
2224 ring->last_retired_head = -1;
2225 intel_ring_update_space(ring);
2226
2227 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2228 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002229 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2230 engine->name, ret);
2231 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002232 kfree(ring);
2233 return ERR_PTR(ret);
2234 }
2235
2236 return ring;
2237}
2238
2239void
2240intel_ringbuffer_free(struct intel_ringbuffer *ring)
2241{
2242 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002243 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002244 kfree(ring);
2245}
2246
Ben Widawskyc43b5632012-04-16 14:07:40 -07002247static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002248 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002249{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002250 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002251 int ret;
2252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002253 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002254
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002255 engine->dev = dev;
2256 INIT_LIST_HEAD(&engine->active_list);
2257 INIT_LIST_HEAD(&engine->request_list);
2258 INIT_LIST_HEAD(&engine->execlist_queue);
2259 INIT_LIST_HEAD(&engine->buffers);
2260 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2261 memset(engine->semaphore.sync_seqno, 0,
2262 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002263
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002264 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002265
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002266 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002267 if (IS_ERR(ringbuf)) {
2268 ret = PTR_ERR(ringbuf);
2269 goto error;
2270 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002271 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002272
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002273 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002274 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002275 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002276 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002277 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002278 WARN_ON(engine->id != RCS);
2279 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002280 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002281 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002282 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002283
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002284 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2285 if (ret) {
2286 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002287 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002288 intel_destroy_ringbuffer_obj(ringbuf);
2289 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002290 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002291
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002292 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002293 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002294 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002295
Oscar Mateo8ee14972014-05-22 14:13:34 +01002296 return 0;
2297
2298error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002299 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002300 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002301}
2302
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002303void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002304{
John Harrison6402c332014-10-31 12:00:26 +00002305 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002306
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002307 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002308 return;
2309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002311
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002312 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002313 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002314 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002315
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002316 intel_unpin_ringbuffer_obj(engine->buffer);
2317 intel_ringbuffer_free(engine->buffer);
2318 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002319 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002320
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002321 if (engine->cleanup)
2322 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002323
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002324 if (I915_NEED_GFX_HWS(engine->dev)) {
2325 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002326 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002327 WARN_ON(engine->id != RCS);
2328 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002329 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002330
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002331 i915_cmd_parser_fini_ring(engine);
2332 i915_gem_batch_pool_fini(&engine->batch_pool);
2333 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002334}
2335
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002336int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002337{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002338 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002339
Chris Wilson3e960502012-11-27 16:22:54 +00002340 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002342 return 0;
2343
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002344 req = list_entry(engine->request_list.prev,
2345 struct drm_i915_gem_request,
2346 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002347
Chris Wilsonb4716182015-04-27 13:41:17 +01002348 /* Make sure we do not trigger any retires */
2349 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002350 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002351 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002352}
2353
John Harrison6689cb22015-03-19 12:30:08 +00002354int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002355{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002356 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002357 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002358}
2359
John Harrisonccd98fe2015-05-29 17:44:09 +01002360int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2361{
2362 /*
2363 * The first call merely notes the reserve request and is common for
2364 * all back ends. The subsequent localised _begin() call actually
2365 * ensures that the reservation is available. Without the begin, if
2366 * the request creator immediately submitted the request without
2367 * adding any commands to it then there might not actually be
2368 * sufficient room for the submission commands.
2369 */
2370 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2371
2372 return intel_ring_begin(request, 0);
2373}
2374
John Harrison29b1b412015-06-18 13:10:09 +01002375void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2376{
Chris Wilson92dcc672016-04-28 09:56:46 +01002377 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002378 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002379}
2380
2381void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2382{
Chris Wilson92dcc672016-04-28 09:56:46 +01002383 GEM_BUG_ON(!ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002384 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002385}
2386
2387void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2388{
Chris Wilson92dcc672016-04-28 09:56:46 +01002389 GEM_BUG_ON(!ringbuf->reserved_size);
2390 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002391}
2392
2393void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2394{
Chris Wilson92dcc672016-04-28 09:56:46 +01002395 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002396}
2397
Chris Wilson92dcc672016-04-28 09:56:46 +01002398static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002399{
Chris Wilson92dcc672016-04-28 09:56:46 +01002400 struct intel_ringbuffer *ringbuf = req->ringbuf;
2401 struct intel_engine_cs *engine = req->engine;
2402 struct drm_i915_gem_request *target;
2403
2404 intel_ring_update_space(ringbuf);
2405 if (ringbuf->space >= bytes)
2406 return 0;
2407
2408 /*
2409 * Space is reserved in the ringbuffer for finalising the request,
2410 * as that cannot be allowed to fail. During request finalisation,
2411 * reserved_space is set to 0 to stop the overallocation and the
2412 * assumption is that then we never need to wait (which has the
2413 * risk of failing with EINTR).
2414 *
2415 * See also i915_gem_request_alloc() and i915_add_request().
2416 */
2417 GEM_BUG_ON(!ringbuf->reserved_size);
2418
2419 list_for_each_entry(target, &engine->request_list, list) {
2420 unsigned space;
2421
2422 /*
2423 * The request queue is per-engine, so can contain requests
2424 * from multiple ringbuffers. Here, we must ignore any that
2425 * aren't from the ringbuffer we're considering.
2426 */
2427 if (target->ringbuf != ringbuf)
2428 continue;
2429
2430 /* Would completion of this request free enough space? */
2431 space = __intel_ring_space(target->postfix, ringbuf->tail,
2432 ringbuf->size);
2433 if (space >= bytes)
2434 break;
2435 }
2436
2437 if (WARN_ON(&target->list == &engine->request_list))
2438 return -ENOSPC;
2439
2440 return i915_wait_request(target);
2441}
2442
2443int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2444{
2445 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002446 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson92dcc672016-04-28 09:56:46 +01002447 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2448 int bytes = num_dwords * sizeof(u32);
2449 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002450 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002451
Chris Wilson92dcc672016-04-28 09:56:46 +01002452 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002453
John Harrison79bbcc22015-06-30 12:40:55 +01002454 if (unlikely(bytes > remain_usable)) {
2455 /*
2456 * Not enough space for the basic request. So need to flush
2457 * out the remainder and then wait for base + reserved.
2458 */
2459 wait_bytes = remain_actual + total_bytes;
2460 need_wrap = true;
Chris Wilson92dcc672016-04-28 09:56:46 +01002461 } else if (unlikely(total_bytes > remain_usable)) {
2462 /*
2463 * The base request will fit but the reserved space
2464 * falls off the end. So we don't need an immediate wrap
2465 * and only need to effectively wait for the reserved
2466 * size space from the start of ringbuffer.
2467 */
2468 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002469 } else {
Chris Wilson92dcc672016-04-28 09:56:46 +01002470 /* No wrapping required, just waiting. */
2471 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002472 }
2473
Chris Wilson92dcc672016-04-28 09:56:46 +01002474 if (wait_bytes > ringbuf->space) {
2475 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002476 if (unlikely(ret))
2477 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002478
Chris Wilson92dcc672016-04-28 09:56:46 +01002479 intel_ring_update_space(ringbuf);
Chris Wilson157d2c72016-05-13 11:57:22 +01002480 if (unlikely(ringbuf->space < wait_bytes))
2481 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002482 }
2483
Chris Wilson92dcc672016-04-28 09:56:46 +01002484 if (unlikely(need_wrap)) {
2485 GEM_BUG_ON(remain_actual > ringbuf->space);
2486 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002487
Chris Wilson92dcc672016-04-28 09:56:46 +01002488 /* Fill the tail with MI_NOOP */
2489 memset(ringbuf->virtual_start + ringbuf->tail,
2490 0, remain_actual);
2491 ringbuf->tail = 0;
2492 ringbuf->space -= remain_actual;
2493 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002494
Chris Wilson92dcc672016-04-28 09:56:46 +01002495 ringbuf->space -= bytes;
2496 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002497 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002498}
2499
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002500/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002501int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002502{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002503 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002504 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002505 int ret;
2506
2507 if (num_dwords == 0)
2508 return 0;
2509
Chris Wilson18393f62014-04-09 09:19:40 +01002510 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002511 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002512 if (ret)
2513 return ret;
2514
2515 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002516 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002517
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002518 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002519
2520 return 0;
2521}
2522
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002523void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002524{
Chris Wilsond04bce42016-04-07 07:29:12 +01002525 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002526
Chris Wilson29dcb572016-04-07 07:29:13 +01002527 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2528 * so long as the semaphore value in the register/page is greater
2529 * than the sync value), so whenever we reset the seqno,
2530 * so long as we reset the tracking semaphore value to 0, it will
2531 * always be before the next request's seqno. If we don't reset
2532 * the semaphore value, then when the seqno moves backwards all
2533 * future waits will complete instantly (causing rendering corruption).
2534 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002535 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002536 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2537 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002538 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002539 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002540 }
Chris Wilsona058d932016-04-07 07:29:15 +01002541 if (dev_priv->semaphore_obj) {
2542 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2543 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2544 void *semaphores = kmap(page);
2545 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2546 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2547 kunmap(page);
2548 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002549 memset(engine->semaphore.sync_seqno, 0,
2550 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002552 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002553 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002555 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002556}
2557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002558static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002559 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002560{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002561 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002562
2563 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002564
Chris Wilson12f55812012-07-05 17:14:01 +01002565 /* Disable notification that the ring is IDLE. The GT
2566 * will then assume that it is busy and bring it out of rc6.
2567 */
2568 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2569 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2570
2571 /* Clear the context id. Here be magic! */
2572 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2573
2574 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002575 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002576 GEN6_BSD_SLEEP_INDICATOR) == 0,
2577 50))
2578 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002579
Chris Wilson12f55812012-07-05 17:14:01 +01002580 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002581 I915_WRITE_TAIL(engine, value);
2582 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002583
2584 /* Let the ring send IDLE messages to the GT again,
2585 * and so let it sleep to conserve power when idle.
2586 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002587 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002588 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002589}
2590
John Harrisona84c3ae2015-05-29 17:43:57 +01002591static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002592 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002593{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002594 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002595 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002596 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002597
John Harrison5fb9de12015-05-29 17:44:07 +01002598 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002599 if (ret)
2600 return ret;
2601
Chris Wilson71a77e02011-02-02 12:13:49 +00002602 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002603 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002604 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002605
2606 /* We always require a command barrier so that subsequent
2607 * commands, such as breadcrumb interrupts, are strictly ordered
2608 * wrt the contents of the write cache being flushed to memory
2609 * (and thus being coherent from the CPU).
2610 */
2611 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2612
Jesse Barnes9a289772012-10-26 09:42:42 -07002613 /*
2614 * Bspec vol 1c.5 - video engine command streamer:
2615 * "If ENABLED, all TLBs will be invalidated once the flush
2616 * operation is complete. This bit is only valid when the
2617 * Post-Sync Operation field is a value of 1h or 3h."
2618 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002619 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002620 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2621
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002622 intel_ring_emit(engine, cmd);
2623 intel_ring_emit(engine,
2624 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2625 if (INTEL_INFO(engine->dev)->gen >= 8) {
2626 intel_ring_emit(engine, 0); /* upper addr */
2627 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002628 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002629 intel_ring_emit(engine, 0);
2630 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002631 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002632 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002633 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002634}
2635
2636static int
John Harrison53fddaf2015-05-29 17:44:02 +01002637gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002638 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002639 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002640{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002641 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002642 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002643 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002644 int ret;
2645
John Harrison5fb9de12015-05-29 17:44:07 +01002646 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002647 if (ret)
2648 return ret;
2649
2650 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002651 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002652 (dispatch_flags & I915_DISPATCH_RS ?
2653 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002654 intel_ring_emit(engine, lower_32_bits(offset));
2655 intel_ring_emit(engine, upper_32_bits(offset));
2656 intel_ring_emit(engine, MI_NOOP);
2657 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002658
2659 return 0;
2660}
2661
2662static int
John Harrison53fddaf2015-05-29 17:44:02 +01002663hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002664 u64 offset, u32 len,
2665 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002666{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002667 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002668 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002669
John Harrison5fb9de12015-05-29 17:44:07 +01002670 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002671 if (ret)
2672 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002673
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002674 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002675 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002676 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002677 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2678 (dispatch_flags & I915_DISPATCH_RS ?
2679 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002680 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002681 intel_ring_emit(engine, offset);
2682 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002683
2684 return 0;
2685}
2686
2687static int
John Harrison53fddaf2015-05-29 17:44:02 +01002688gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002689 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002690 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002691{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002692 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002693 int ret;
2694
John Harrison5fb9de12015-05-29 17:44:07 +01002695 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002696 if (ret)
2697 return ret;
2698
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002699 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002700 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002701 (dispatch_flags & I915_DISPATCH_SECURE ?
2702 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002703 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002704 intel_ring_emit(engine, offset);
2705 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002706
Akshay Joshi0206e352011-08-16 15:34:10 -04002707 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002708}
2709
Chris Wilson549f7362010-10-19 11:19:32 +01002710/* Blitter support (SandyBridge+) */
2711
John Harrisona84c3ae2015-05-29 17:43:57 +01002712static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002713 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002714{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002715 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002716 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002717 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002718 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002719
John Harrison5fb9de12015-05-29 17:44:07 +01002720 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002721 if (ret)
2722 return ret;
2723
Chris Wilson71a77e02011-02-02 12:13:49 +00002724 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002725 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002726 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002727
2728 /* We always require a command barrier so that subsequent
2729 * commands, such as breadcrumb interrupts, are strictly ordered
2730 * wrt the contents of the write cache being flushed to memory
2731 * (and thus being coherent from the CPU).
2732 */
2733 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2734
Jesse Barnes9a289772012-10-26 09:42:42 -07002735 /*
2736 * Bspec vol 1c.3 - blitter engine command streamer:
2737 * "If ENABLED, all TLBs will be invalidated once the flush
2738 * operation is complete. This bit is only valid when the
2739 * Post-Sync Operation field is a value of 1h or 3h."
2740 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002741 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002742 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002743 intel_ring_emit(engine, cmd);
2744 intel_ring_emit(engine,
2745 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002746 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002747 intel_ring_emit(engine, 0); /* upper addr */
2748 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002749 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002750 intel_ring_emit(engine, 0);
2751 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002752 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002753 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002754
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002755 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002756}
2757
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002758int intel_init_render_ring_buffer(struct drm_device *dev)
2759{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002760 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002761 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002762 struct drm_i915_gem_object *obj;
2763 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002764
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002765 engine->name = "render ring";
2766 engine->id = RCS;
2767 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson83e53802016-04-29 13:18:23 +01002768 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002769 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002770
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002771 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002772 if (i915_semaphore_is_enabled(dev)) {
2773 obj = i915_gem_alloc_object(dev, 4096);
2774 if (obj == NULL) {
2775 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2776 i915.semaphores = 0;
2777 } else {
2778 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2779 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2780 if (ret != 0) {
2781 drm_gem_object_unreference(&obj->base);
2782 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2783 i915.semaphores = 0;
2784 } else
2785 dev_priv->semaphore_obj = obj;
2786 }
2787 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002788
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002789 engine->init_context = intel_rcs_ctx_init;
2790 engine->add_request = gen6_add_request;
2791 engine->flush = gen8_render_ring_flush;
2792 engine->irq_get = gen8_ring_get_irq;
2793 engine->irq_put = gen8_ring_put_irq;
2794 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002795 engine->irq_seqno_barrier = gen6_seqno_barrier;
2796 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002797 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002798 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002799 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002800 engine->semaphore.sync_to = gen8_ring_sync;
2801 engine->semaphore.signal = gen8_rcs_signal;
2802 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002803 }
2804 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002805 engine->init_context = intel_rcs_ctx_init;
2806 engine->add_request = gen6_add_request;
2807 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002808 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002809 engine->flush = gen6_render_ring_flush;
2810 engine->irq_get = gen6_ring_get_irq;
2811 engine->irq_put = gen6_ring_put_irq;
2812 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002813 engine->irq_seqno_barrier = gen6_seqno_barrier;
2814 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002816 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002817 engine->semaphore.sync_to = gen6_ring_sync;
2818 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002819 /*
2820 * The current semaphore is only applied on pre-gen8
2821 * platform. And there is no VCS2 ring on the pre-gen8
2822 * platform. So the semaphore between RCS and VCS2 is
2823 * initialized as INVALID. Gen8 will initialize the
2824 * sema between VCS2 and RCS later.
2825 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002826 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2827 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2828 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2829 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2830 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2831 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2832 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2833 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2834 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2835 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002836 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002837 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002838 engine->add_request = pc_render_add_request;
2839 engine->flush = gen4_render_ring_flush;
2840 engine->get_seqno = pc_render_get_seqno;
2841 engine->set_seqno = pc_render_set_seqno;
2842 engine->irq_get = gen5_ring_get_irq;
2843 engine->irq_put = gen5_ring_put_irq;
2844 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002845 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002846 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002847 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002848 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002849 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002850 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002851 engine->flush = gen4_render_ring_flush;
2852 engine->get_seqno = ring_get_seqno;
2853 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002854 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002855 engine->irq_get = i8xx_ring_get_irq;
2856 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002857 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002858 engine->irq_get = i9xx_ring_get_irq;
2859 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002860 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002862 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002864
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002865 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002866 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002867 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002868 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002869 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002870 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002871 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002872 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002873 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002874 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002875 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002876 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2877 engine->init_hw = init_render_ring;
2878 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002879
Daniel Vetterb45305f2012-12-17 16:21:27 +01002880 /* Workaround batchbuffer to combat CS tlb bug. */
2881 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002882 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002883 if (obj == NULL) {
2884 DRM_ERROR("Failed to allocate batch bo\n");
2885 return -ENOMEM;
2886 }
2887
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002888 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002889 if (ret != 0) {
2890 drm_gem_object_unreference(&obj->base);
2891 DRM_ERROR("Failed to ping batch bo\n");
2892 return ret;
2893 }
2894
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002895 engine->scratch.obj = obj;
2896 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002897 }
2898
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002899 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002900 if (ret)
2901 return ret;
2902
2903 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002904 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002905 if (ret)
2906 return ret;
2907 }
2908
2909 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002910}
2911
2912int intel_init_bsd_ring_buffer(struct drm_device *dev)
2913{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002914 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002915 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002916
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002917 engine->name = "bsd ring";
2918 engine->id = VCS;
2919 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002920 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002921
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002922 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002923 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002924 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002925 /* gen6 bsd needs a special wa for tail updates */
2926 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002927 engine->write_tail = gen6_bsd_ring_write_tail;
2928 engine->flush = gen6_bsd_ring_flush;
2929 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002930 engine->irq_seqno_barrier = gen6_seqno_barrier;
2931 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002932 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002933 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002934 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002935 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002936 engine->irq_get = gen8_ring_get_irq;
2937 engine->irq_put = gen8_ring_put_irq;
2938 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002939 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002940 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 engine->semaphore.sync_to = gen8_ring_sync;
2942 engine->semaphore.signal = gen8_xcs_signal;
2943 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002944 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002945 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002946 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2947 engine->irq_get = gen6_ring_get_irq;
2948 engine->irq_put = gen6_ring_put_irq;
2949 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002950 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002951 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002952 engine->semaphore.sync_to = gen6_ring_sync;
2953 engine->semaphore.signal = gen6_signal;
2954 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2955 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2956 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2957 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2958 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2959 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2960 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2961 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2962 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2963 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002964 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002965 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002966 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002967 engine->mmio_base = BSD_RING_BASE;
2968 engine->flush = bsd_ring_flush;
2969 engine->add_request = i9xx_add_request;
2970 engine->get_seqno = ring_get_seqno;
2971 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002972 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002973 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2974 engine->irq_get = gen5_ring_get_irq;
2975 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002976 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002977 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2978 engine->irq_get = i9xx_ring_get_irq;
2979 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002980 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002981 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002982 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002983 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002984
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002985 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002986}
Chris Wilson549f7362010-10-19 11:19:32 +01002987
Zhao Yakui845f74a2014-04-17 10:37:37 +08002988/**
Damien Lespiau62659922015-01-29 14:13:40 +00002989 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002990 */
2991int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2992{
2993 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002994 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002995
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002996 engine->name = "bsd2 ring";
2997 engine->id = VCS2;
2998 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002999 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003000
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003001 engine->write_tail = ring_write_tail;
3002 engine->mmio_base = GEN8_BSD2_RING_BASE;
3003 engine->flush = gen6_bsd_ring_flush;
3004 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003005 engine->irq_seqno_barrier = gen6_seqno_barrier;
3006 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003007 engine->set_seqno = ring_set_seqno;
3008 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003009 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003010 engine->irq_get = gen8_ring_get_irq;
3011 engine->irq_put = gen8_ring_put_irq;
3012 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003013 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003014 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003015 engine->semaphore.sync_to = gen8_ring_sync;
3016 engine->semaphore.signal = gen8_xcs_signal;
3017 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003018 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003019 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003020
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003021 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003022}
3023
Chris Wilson549f7362010-10-19 11:19:32 +01003024int intel_init_blt_ring_buffer(struct drm_device *dev)
3025{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003026 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003027 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003028
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003029 engine->name = "blitter ring";
3030 engine->id = BCS;
3031 engine->exec_id = I915_EXEC_BLT;
Chris Wilson83e53802016-04-29 13:18:23 +01003032 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003033
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003034 engine->mmio_base = BLT_RING_BASE;
3035 engine->write_tail = ring_write_tail;
3036 engine->flush = gen6_ring_flush;
3037 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003038 engine->irq_seqno_barrier = gen6_seqno_barrier;
3039 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003040 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003041 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003042 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003043 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003044 engine->irq_get = gen8_ring_get_irq;
3045 engine->irq_put = gen8_ring_put_irq;
3046 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003047 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003048 engine->semaphore.sync_to = gen8_ring_sync;
3049 engine->semaphore.signal = gen8_xcs_signal;
3050 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003051 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003052 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003053 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3054 engine->irq_get = gen6_ring_get_irq;
3055 engine->irq_put = gen6_ring_put_irq;
3056 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003057 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003058 engine->semaphore.signal = gen6_signal;
3059 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003060 /*
3061 * The current semaphore is only applied on pre-gen8
3062 * platform. And there is no VCS2 ring on the pre-gen8
3063 * platform. So the semaphore between BCS and VCS2 is
3064 * initialized as INVALID. Gen8 will initialize the
3065 * sema between BCS and VCS2 later.
3066 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003067 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3068 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3069 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3070 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3071 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3072 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3073 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3074 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3075 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3076 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003077 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003078 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003079 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003080
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003081 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003082}
Chris Wilsona7b97612012-07-20 12:41:08 +01003083
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003084int intel_init_vebox_ring_buffer(struct drm_device *dev)
3085{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003086 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003087 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003088
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003089 engine->name = "video enhancement ring";
3090 engine->id = VECS;
3091 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson83e53802016-04-29 13:18:23 +01003092 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003093
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003094 engine->mmio_base = VEBOX_RING_BASE;
3095 engine->write_tail = ring_write_tail;
3096 engine->flush = gen6_ring_flush;
3097 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003098 engine->irq_seqno_barrier = gen6_seqno_barrier;
3099 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003100 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003101
3102 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003103 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003104 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003105 engine->irq_get = gen8_ring_get_irq;
3106 engine->irq_put = gen8_ring_put_irq;
3107 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003108 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003109 engine->semaphore.sync_to = gen8_ring_sync;
3110 engine->semaphore.signal = gen8_xcs_signal;
3111 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003112 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003113 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003114 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3115 engine->irq_get = hsw_vebox_get_irq;
3116 engine->irq_put = hsw_vebox_put_irq;
3117 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003118 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003119 engine->semaphore.sync_to = gen6_ring_sync;
3120 engine->semaphore.signal = gen6_signal;
3121 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3122 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3123 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3124 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3125 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3126 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3127 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3128 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3129 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3130 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003131 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003132 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003133 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003134
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003135 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003136}
3137
Chris Wilsona7b97612012-07-20 12:41:08 +01003138int
John Harrison4866d722015-05-29 17:43:55 +01003139intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003140{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003141 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003142 int ret;
3143
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003144 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003145 return 0;
3146
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003147 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003148 if (ret)
3149 return ret;
3150
John Harrisona84c3ae2015-05-29 17:43:57 +01003151 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003152
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003153 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003154 return 0;
3155}
3156
3157int
John Harrison2f200552015-05-29 17:43:53 +01003158intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003159{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003160 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003161 uint32_t flush_domains;
3162 int ret;
3163
3164 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003165 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003166 flush_domains = I915_GEM_GPU_DOMAINS;
3167
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003168 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003169 if (ret)
3170 return ret;
3171
John Harrisona84c3ae2015-05-29 17:43:57 +01003172 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003173
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003174 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003175 return 0;
3176}
Chris Wilsone3efda42014-04-09 09:19:41 +01003177
3178void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003179intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003180{
3181 int ret;
3182
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003183 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003184 return;
3185
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003186 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003187 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003188 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003189 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003190
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003191 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003192}