blob: 282d6a248396c660a1392f9ba08a9d5eff3cba47 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Rashika Kheria2f436512014-01-06 20:55:28 +053049static void radeon_bo_clear_va(struct radeon_bo *bo)
Jerome Glisse721604a2012-01-05 22:11:05 -050050{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
Christian Könige971bd52012-09-11 16:10:04 +020055 radeon_vm_bo_rmv(bo->rdev, bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -050056 }
57}
58
Marek Olšák67e8e3f2014-03-02 00:56:18 +010059static void radeon_update_memory_usage(struct radeon_bo *bo,
60 unsigned mem_type, int sign)
61{
62 struct radeon_device *rdev = bo->rdev;
63 u64 size = (u64)bo->tbo.num_pages << PAGE_SHIFT;
64
65 switch (mem_type) {
66 case TTM_PL_TT:
67 if (sign > 0)
68 atomic64_add(size, &rdev->gtt_usage);
69 else
70 atomic64_sub(size, &rdev->gtt_usage);
71 break;
72 case TTM_PL_VRAM:
73 if (sign > 0)
74 atomic64_add(size, &rdev->vram_usage);
75 else
76 atomic64_sub(size, &rdev->vram_usage);
77 break;
78 }
79}
80
Jerome Glisse4c788672009-11-20 14:29:23 +010081static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082{
Jerome Glisse4c788672009-11-20 14:29:23 +010083 struct radeon_bo *bo;
84
85 bo = container_of(tbo, struct radeon_bo, tbo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +010086
87 radeon_update_memory_usage(bo, bo->tbo.mem.mem_type, -1);
88
Jerome Glisse4c788672009-11-20 14:29:23 +010089 mutex_lock(&bo->rdev->gem.mutex);
90 list_del_init(&bo->list);
91 mutex_unlock(&bo->rdev->gem.mutex);
92 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050093 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010094 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010095 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096}
97
Jerome Glissed03d8582009-12-14 21:02:09 +010098bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
99{
100 if (bo->destroy == &radeon_ttm_bo_destroy)
101 return true;
102 return false;
103}
104
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100105void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
106{
107 u32 c = 0;
108
109 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -0500110 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100111 rbo->placement.placement = rbo->placements;
Alex Deucher20707872013-01-17 13:10:50 -0500112 rbo->placement.busy_placement = rbo->placements;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100113 if (domain & RADEON_GEM_DOMAIN_VRAM)
114 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
115 TTM_PL_FLAG_VRAM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500116 if (domain & RADEON_GEM_DOMAIN_GTT) {
117 if (rbo->rdev->flags & RADEON_IS_AGP) {
118 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT;
119 } else {
120 rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
121 }
122 }
123 if (domain & RADEON_GEM_DOMAIN_CPU) {
124 if (rbo->rdev->flags & RADEON_IS_AGP) {
Dave Airliedd54fee72012-12-14 21:04:46 +1000125 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500126 } else {
Dave Airliedd54fee72012-12-14 21:04:46 +1000127 rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500128 }
129 }
Jerome Glisse9fb03e62009-12-11 15:13:22 +0100130 if (!c)
131 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100132 rbo->placement.num_placement = c;
133 rbo->placement.num_busy_placement = c;
134}
135
Daniel Vetter441921d2011-02-18 17:59:16 +0100136int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500137 unsigned long size, int byte_align, bool kernel, u32 domain,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400138 struct sg_table *sg, struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139{
Jerome Glisse4c788672009-11-20 14:29:23 +0100140 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500142 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500143 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 int r;
145
Daniel Vetter441921d2011-02-18 17:59:16 +0100146 size = ALIGN(size, PAGE_SIZE);
147
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400148 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 if (kernel) {
150 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400151 } else if (sg) {
152 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 } else {
154 type = ttm_bo_type_device;
155 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100156 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100157
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500158 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
159 sizeof(struct radeon_bo));
160
Jerome Glisse4c788672009-11-20 14:29:23 +0100161 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
162 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100164 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
165 if (unlikely(r)) {
166 kfree(bo);
167 return r;
168 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 bo->rdev = rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100170 bo->surface_reg = -1;
171 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500172 INIT_LIST_HEAD(&bo->va);
Marek Olšákbda72d52014-03-02 00:56:17 +0100173 bo->initial_domain = domain & (RADEON_GEM_DOMAIN_VRAM |
174 RADEON_GEM_DOMAIN_GTT |
175 RADEON_GEM_DOMAIN_CPU);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100176 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100177 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200178 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100179 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000180 &bo->placement, page_align, !kernel, NULL,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400181 acc_size, sg, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200182 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 return r;
185 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100186 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100187
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000188 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 return 0;
191}
192
Jerome Glisse4c788672009-11-20 14:29:23 +0100193int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194{
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 int r;
197
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 return 0;
203 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100204 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205 if (r) {
206 return r;
207 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100208 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100210 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100212 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 return 0;
214}
215
Jerome Glisse4c788672009-11-20 14:29:23 +0100216void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217{
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100220 bo->kptr = NULL;
221 radeon_bo_check_tiling(bo, 0, 0);
222 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223}
224
Jerome Glisse4c788672009-11-20 14:29:23 +0100225void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226{
Jerome Glisse4c788672009-11-20 14:29:23 +0100227 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000228 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229
Jerome Glisse4c788672009-11-20 14:29:23 +0100230 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000232 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 tbo = &((*bo)->tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200234 down_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100235 ttm_bo_unref(&tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200236 up_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100237 if (tbo == NULL)
238 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239}
240
Michel Dänzerc4353012012-03-14 17:12:41 +0100241int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
242 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100244 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245
Jerome Glisse4c788672009-11-20 14:29:23 +0100246 if (bo->pin_count) {
247 bo->pin_count++;
248 if (gpu_addr)
249 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200250
251 if (max_offset != 0) {
252 u64 domain_start;
253
254 if (domain == RADEON_GEM_DOMAIN_VRAM)
255 domain_start = bo->rdev->mc.vram_start;
256 else
257 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200258 WARN_ON_ONCE(max_offset <
259 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200260 }
261
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 return 0;
263 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100264 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000265 if (domain == RADEON_GEM_DOMAIN_VRAM) {
266 /* force to pin into visible video ram */
267 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
268 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100269 if (max_offset) {
270 u64 lpfn = max_offset >> PAGE_SHIFT;
271
272 if (!bo->placement.lpfn)
273 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
274
275 if (lpfn < bo->placement.lpfn)
276 bo->placement.lpfn = lpfn;
277 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100278 for (i = 0; i < bo->placement.num_placement; i++)
279 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000280 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100281 if (likely(r == 0)) {
282 bo->pin_count = 1;
283 if (gpu_addr != NULL)
284 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100286 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100287 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 return r;
289}
290
Michel Dänzerc4353012012-03-14 17:12:41 +0100291int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
292{
293 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
294}
295
Jerome Glisse4c788672009-11-20 14:29:23 +0100296int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100298 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299
Jerome Glisse4c788672009-11-20 14:29:23 +0100300 if (!bo->pin_count) {
301 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
302 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100304 bo->pin_count--;
305 if (bo->pin_count)
306 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100307 for (i = 0; i < bo->placement.num_placement; i++)
308 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000309 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100310 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100311 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100312 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313}
314
Jerome Glisse4c788672009-11-20 14:29:23 +0100315int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316{
Dave Airlied796d842010-01-25 13:08:08 +1000317 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
318 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500319 if (rdev->mc.igp_sideport_enabled == false)
320 /* Useless to evict on IGP chips */
321 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322 }
323 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
324}
325
Jerome Glisse4c788672009-11-20 14:29:23 +0100326void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327{
Jerome Glisse4c788672009-11-20 14:29:23 +0100328 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329
330 if (list_empty(&rdev->gem.objects)) {
331 return;
332 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100333 dev_err(rdev->dev, "Userspace still has active objects !\n");
334 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100336 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100337 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
338 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100339 mutex_lock(&bo->rdev->gem.mutex);
340 list_del_init(&bo->list);
341 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000342 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100343 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 mutex_unlock(&rdev->ddev->struct_mutex);
345 }
346}
347
Jerome Glisse4c788672009-11-20 14:29:23 +0100348int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349{
Jerome Glissea4d68272009-09-11 13:00:43 +0200350 /* Add an MTRR for the VRAM */
Samuel Lia0a53aa2013-04-08 17:25:47 -0400351 if (!rdev->fastfb_working) {
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000352 rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base,
353 rdev->mc.aper_size);
Samuel Lia0a53aa2013-04-08 17:25:47 -0400354 }
Jerome Glissea4d68272009-09-11 13:00:43 +0200355 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
356 rdev->mc.mc_vram_size >> 20,
357 (unsigned long long)rdev->mc.aper_size >> 20);
358 DRM_INFO("RAM width %dbits %cDR\n",
359 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 return radeon_ttm_init(rdev);
361}
362
Jerome Glisse4c788672009-11-20 14:29:23 +0100363void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364{
365 radeon_ttm_fini(rdev);
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000366 arch_phys_wc_del(rdev->mc.vram_mtrr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367}
368
Jerome Glisse4c788672009-11-20 14:29:23 +0100369void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
370 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371{
Christian König4474f3a2013-04-08 12:41:28 +0200372 if (lobj->written) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000373 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000375 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 }
377}
378
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200379int radeon_bo_list_validate(struct ww_acquire_ctx *ticket,
380 struct list_head *head, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381{
Jerome Glisse4c788672009-11-20 14:29:23 +0100382 struct radeon_bo_list *lobj;
383 struct radeon_bo *bo;
Alex Deucher20707872013-01-17 13:10:50 -0500384 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 int r;
386
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200387 r = ttm_eu_reserve_buffers(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389 return r;
390 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000391 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 bo = lobj->bo;
393 if (!bo->pin_count) {
Christian König4474f3a2013-04-08 12:41:28 +0200394 domain = lobj->domain;
Alex Deucher20707872013-01-17 13:10:50 -0500395
396 retry:
397 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf2ba57b2013-04-08 12:41:29 +0200398 if (ring == R600_RING_TYPE_UVD_INDEX)
399 radeon_uvd_force_into_uvd_segment(bo);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100400 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000401 true, false);
Michel Dänzere376573f2010-07-08 12:43:28 +1000402 if (unlikely(r)) {
Christian König4474f3a2013-04-08 12:41:28 +0200403 if (r != -ERESTARTSYS && domain != lobj->alt_domain) {
404 domain = lobj->alt_domain;
Alex Deucher20707872013-01-17 13:10:50 -0500405 goto retry;
406 }
Maarten Lankhorst1b6e5fd2013-07-10 12:26:56 +0200407 ttm_eu_backoff_reservation(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000409 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
412 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 }
414 return 0;
415}
416
Jerome Glisse4c788672009-11-20 14:29:23 +0100417int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418 struct vm_area_struct *vma)
419{
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421}
422
Dave Airlie550e2d92009-12-09 14:15:38 +1000423int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424{
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000426 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100427 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000428 int steal;
429 int i;
430
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200431 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100432
433 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000434 return 0;
435
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 if (bo->surface_reg >= 0) {
437 reg = &rdev->surface_regs[bo->surface_reg];
438 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000439 goto out;
440 }
441
442 steal = -1;
443 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
444
445 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100446 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000447 break;
448
Jerome Glisse4c788672009-11-20 14:29:23 +0100449 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000450 if (old_object->pin_count == 0)
451 steal = i;
452 }
453
454 /* if we are all out */
455 if (i == RADEON_GEM_MAX_SURFACES) {
456 if (steal == -1)
457 return -ENOMEM;
458 /* find someone with a surface reg and nuke their BO */
459 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100460 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000461 /* blow away the mapping */
462 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000464 old_object->surface_reg = -1;
465 i = steal;
466 }
467
Jerome Glisse4c788672009-11-20 14:29:23 +0100468 bo->surface_reg = i;
469 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000470
471out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100472 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000473 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100474 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000475 return 0;
476}
477
Jerome Glisse4c788672009-11-20 14:29:23 +0100478static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000479{
Jerome Glisse4c788672009-11-20 14:29:23 +0100480 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000481 struct radeon_surface_reg *reg;
482
Jerome Glisse4c788672009-11-20 14:29:23 +0100483 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000484 return;
485
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 reg = &rdev->surface_regs[bo->surface_reg];
487 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000488
Jerome Glisse4c788672009-11-20 14:29:23 +0100489 reg->bo = NULL;
490 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000491}
492
Jerome Glisse4c788672009-11-20 14:29:23 +0100493int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
494 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000495{
Jerome Glisse285484e2011-12-16 17:03:42 -0500496 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100497 int r;
498
Jerome Glisse285484e2011-12-16 17:03:42 -0500499 if (rdev->family >= CHIP_CEDAR) {
500 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
501
502 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
503 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
504 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
505 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
506 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
507 switch (bankw) {
508 case 0:
509 case 1:
510 case 2:
511 case 4:
512 case 8:
513 break;
514 default:
515 return -EINVAL;
516 }
517 switch (bankh) {
518 case 0:
519 case 1:
520 case 2:
521 case 4:
522 case 8:
523 break;
524 default:
525 return -EINVAL;
526 }
527 switch (mtaspect) {
528 case 0:
529 case 1:
530 case 2:
531 case 4:
532 case 8:
533 break;
534 default:
535 return -EINVAL;
536 }
537 if (tilesplit > 6) {
538 return -EINVAL;
539 }
540 if (stilesplit > 6) {
541 return -EINVAL;
542 }
543 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100544 r = radeon_bo_reserve(bo, false);
545 if (unlikely(r != 0))
546 return r;
547 bo->tiling_flags = tiling_flags;
548 bo->pitch = pitch;
549 radeon_bo_unreserve(bo);
550 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000551}
552
Jerome Glisse4c788672009-11-20 14:29:23 +0100553void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
554 uint32_t *tiling_flags,
555 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000556{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200557 lockdep_assert_held(&bo->tbo.resv->lock.base);
558
Dave Airliee024e112009-06-24 09:48:08 +1000559 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100560 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000561 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100562 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000563}
564
Jerome Glisse4c788672009-11-20 14:29:23 +0100565int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
566 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000567{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200568 if (!force_drop)
569 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100570
571 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000572 return 0;
573
574 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100575 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000576 return 0;
577 }
578
Jerome Glisse4c788672009-11-20 14:29:23 +0100579 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000580 if (!has_moved)
581 return 0;
582
Jerome Glisse4c788672009-11-20 14:29:23 +0100583 if (bo->surface_reg >= 0)
584 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000585 return 0;
586 }
587
Jerome Glisse4c788672009-11-20 14:29:23 +0100588 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000589 return 0;
590
Jerome Glisse4c788672009-11-20 14:29:23 +0100591 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000592}
593
594void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100595 struct ttm_mem_reg *new_mem)
Dave Airliee024e112009-06-24 09:48:08 +1000596{
Jerome Glissed03d8582009-12-14 21:02:09 +0100597 struct radeon_bo *rbo;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100598
Jerome Glissed03d8582009-12-14 21:02:09 +0100599 if (!radeon_ttm_bo_is_radeon_bo(bo))
600 return;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100601
Jerome Glissed03d8582009-12-14 21:02:09 +0100602 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100603 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500604 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100605
606 /* update statistics */
607 if (!new_mem)
608 return;
609
610 radeon_update_memory_usage(rbo, bo->mem.mem_type, -1);
611 radeon_update_memory_usage(rbo, new_mem->mem_type, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000612}
613
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200614int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000615{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200616 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100617 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200618 unsigned long offset, size;
619 int r;
620
Jerome Glissed03d8582009-12-14 21:02:09 +0100621 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200622 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100623 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100624 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200625 rdev = rbo->rdev;
626 if (bo->mem.mem_type == TTM_PL_VRAM) {
627 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000628 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200629 if ((offset + size) > rdev->mc.visible_vram_size) {
630 /* hurrah the memory is not visible ! */
631 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
632 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000633 r = ttm_bo_validate(bo, &rbo->placement, false, false);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200634 if (unlikely(r != 0))
635 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000636 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200637 /* this should not happen */
638 if ((offset + size) > rdev->mc.visible_vram_size)
639 return -EINVAL;
640 }
641 }
642 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000643}
Andi Kleence580fa2011-10-13 16:08:47 -0700644
Dave Airlie83f30d02011-10-27 18:15:10 +0200645int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700646{
647 int r;
648
649 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
650 if (unlikely(r != 0))
651 return r;
652 spin_lock(&bo->tbo.bdev->fence_lock);
653 if (mem_type)
654 *mem_type = bo->tbo.mem.mem_type;
655 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200656 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700657 spin_unlock(&bo->tbo.bdev->fence_lock);
658 ttm_bo_unreserve(&bo->tbo);
659 return r;
660}