blob: 8a29b074ae5e95ce49a30c6fd38c2e7378af5795 [file] [log] [blame]
Shawn Guo73d2b4c2011-10-17 08:42:16 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo36dffd82013-04-07 10:49:34 +080013#include "skeleton.dtsi"
Shawn Guoe1641532013-02-20 10:32:52 +080014#include "imx53-pinfunc.h"
Shawn Guo73d2b4c2011-10-17 08:42:16 +080015
16/ {
17 aliases {
Richard Zhao8f9ffec2011-12-14 09:26:45 +080018 serial0 = &uart1;
19 serial1 = &uart2;
20 serial2 = &uart3;
21 serial3 = &uart4;
22 serial4 = &uart5;
Shawn Guo5230f8f2012-08-05 14:01:28 +080023 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 gpio4 = &gpio5;
28 gpio5 = &gpio6;
29 gpio6 = &gpio7;
Philipp Zabelc60dc1d2013-04-09 19:18:47 +020030 i2c0 = &i2c1;
31 i2c1 = &i2c2;
32 i2c2 = &i2c3;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080033 };
34
35 tzic: tz-interrupt-controller@0fffc000 {
36 compatible = "fsl,imx53-tzic", "fsl,tzic";
37 interrupt-controller;
38 #interrupt-cells = <1>;
39 reg = <0x0fffc000 0x4000>;
40 };
41
42 clocks {
43 #address-cells = <1>;
44 #size-cells = <0>;
45
46 ckil {
47 compatible = "fsl,imx-ckil", "fixed-clock";
48 clock-frequency = <32768>;
49 };
50
51 ckih1 {
52 compatible = "fsl,imx-ckih1", "fixed-clock";
53 clock-frequency = <22579200>;
54 };
55
56 ckih2 {
57 compatible = "fsl,imx-ckih2", "fixed-clock";
58 clock-frequency = <0>;
59 };
60
61 osc {
62 compatible = "fsl,imx-osc", "fixed-clock";
63 clock-frequency = <24000000>;
64 };
65 };
66
67 soc {
68 #address-cells = <1>;
69 #size-cells = <1>;
70 compatible = "simple-bus";
71 interrupt-parent = <&tzic>;
72 ranges;
73
Sascha Hauerabed9a62012-06-05 13:52:10 +020074 ipu: ipu@18000000 {
75 #crtc-cells = <1>;
76 compatible = "fsl,imx53-ipu";
77 reg = <0x18000000 0x080000000>;
78 interrupts = <11 10>;
Philipp Zabel4438a6a2013-03-27 18:30:36 +010079 clocks = <&clks 59>, <&clks 110>, <&clks 61>;
80 clock-names = "bus", "di0", "di1";
Philipp Zabel8d84c372013-03-28 17:35:23 +010081 resets = <&src 2>;
Sascha Hauerabed9a62012-06-05 13:52:10 +020082 };
83
Shawn Guo73d2b4c2011-10-17 08:42:16 +080084 aips@50000000 { /* AIPS1 */
85 compatible = "fsl,aips-bus", "simple-bus";
86 #address-cells = <1>;
87 #size-cells = <1>;
88 reg = <0x50000000 0x10000000>;
89 ranges;
90
91 spba@50000000 {
92 compatible = "fsl,spba-bus", "simple-bus";
93 #address-cells = <1>;
94 #size-cells = <1>;
95 reg = <0x50000000 0x40000>;
96 ranges;
97
Sascha Hauer7b7d6722012-11-15 09:31:52 +010098 esdhc1: esdhc@50004000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +080099 compatible = "fsl,imx53-esdhc";
100 reg = <0x50004000 0x4000>;
101 interrupts = <1>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200102 clocks = <&clks 44>, <&clks 0>, <&clks 71>;
103 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200104 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800105 status = "disabled";
106 };
107
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100108 esdhc2: esdhc@50008000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800109 compatible = "fsl,imx53-esdhc";
110 reg = <0x50008000 0x4000>;
111 interrupts = <2>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200112 clocks = <&clks 45>, <&clks 0>, <&clks 72>;
113 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200114 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800115 status = "disabled";
116 };
117
Shawn Guo0c456cf2012-04-02 14:39:26 +0800118 uart3: serial@5000c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800119 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
120 reg = <0x5000c000 0x4000>;
121 interrupts = <33>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200122 clocks = <&clks 32>, <&clks 33>;
123 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800124 status = "disabled";
125 };
126
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100127 ecspi1: ecspi@50010000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800128 #address-cells = <1>;
129 #size-cells = <0>;
130 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
131 reg = <0x50010000 0x4000>;
132 interrupts = <36>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200133 clocks = <&clks 51>, <&clks 52>;
134 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800135 status = "disabled";
136 };
137
Shawn Guoffc505c2012-05-11 13:12:01 +0800138 ssi2: ssi@50014000 {
139 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
140 reg = <0x50014000 0x4000>;
141 interrupts = <30>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200142 clocks = <&clks 49>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800143 fsl,fifo-depth = <15>;
144 fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
145 status = "disabled";
146 };
147
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100148 esdhc3: esdhc@50020000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800149 compatible = "fsl,imx53-esdhc";
150 reg = <0x50020000 0x4000>;
151 interrupts = <3>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200152 clocks = <&clks 46>, <&clks 0>, <&clks 73>;
153 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200154 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800155 status = "disabled";
156 };
157
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100158 esdhc4: esdhc@50024000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800159 compatible = "fsl,imx53-esdhc";
160 reg = <0x50024000 0x4000>;
161 interrupts = <4>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200162 clocks = <&clks 47>, <&clks 0>, <&clks 74>;
163 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200164 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800165 status = "disabled";
166 };
167 };
168
Michael Grzeschika79025c2013-04-11 12:13:16 +0200169 usbphy0: usbphy@0 {
170 compatible = "usb-nop-xceiv";
171 clocks = <&clks 124>;
172 clock-names = "main_clk";
173 status = "okay";
174 };
175
176 usbphy1: usbphy@1 {
177 compatible = "usb-nop-xceiv";
178 clocks = <&clks 125>;
179 clock-names = "main_clk";
180 status = "okay";
181 };
182
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100183 usbotg: usb@53f80000 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200184 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
185 reg = <0x53f80000 0x0200>;
186 interrupts = <18>;
Michael Grzeschik8e388902013-04-11 12:13:15 +0200187 clocks = <&clks 108>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200188 fsl,usbmisc = <&usbmisc 0>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200189 fsl,usbphy = <&usbphy0>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200190 status = "disabled";
191 };
192
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100193 usbh1: usb@53f80200 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200194 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
195 reg = <0x53f80200 0x0200>;
196 interrupts = <14>;
Michael Grzeschik8e388902013-04-11 12:13:15 +0200197 clocks = <&clks 108>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200198 fsl,usbmisc = <&usbmisc 1>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200199 fsl,usbphy = <&usbphy1>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200200 status = "disabled";
201 };
202
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100203 usbh2: usb@53f80400 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200204 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
205 reg = <0x53f80400 0x0200>;
206 interrupts = <16>;
Michael Grzeschik8e388902013-04-11 12:13:15 +0200207 clocks = <&clks 108>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200208 fsl,usbmisc = <&usbmisc 2>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200209 status = "disabled";
210 };
211
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100212 usbh3: usb@53f80600 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200213 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
214 reg = <0x53f80600 0x0200>;
215 interrupts = <17>;
Michael Grzeschik8e388902013-04-11 12:13:15 +0200216 clocks = <&clks 108>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200217 fsl,usbmisc = <&usbmisc 3>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200218 status = "disabled";
219 };
220
Michael Grzeschika5735022013-04-11 12:13:14 +0200221 usbmisc: usbmisc@53f80800 {
222 #index-cells = <1>;
223 compatible = "fsl,imx53-usbmisc";
224 reg = <0x53f80800 0x200>;
Michael Grzeschik8e388902013-04-11 12:13:15 +0200225 clocks = <&clks 108>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200226 };
227
Richard Zhao4d191862011-12-14 09:26:44 +0800228 gpio1: gpio@53f84000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200229 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800230 reg = <0x53f84000 0x4000>;
231 interrupts = <50 51>;
232 gpio-controller;
233 #gpio-cells = <2>;
234 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800235 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800236 };
237
Richard Zhao4d191862011-12-14 09:26:44 +0800238 gpio2: gpio@53f88000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200239 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800240 reg = <0x53f88000 0x4000>;
241 interrupts = <52 53>;
242 gpio-controller;
243 #gpio-cells = <2>;
244 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800245 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800246 };
247
Richard Zhao4d191862011-12-14 09:26:44 +0800248 gpio3: gpio@53f8c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200249 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800250 reg = <0x53f8c000 0x4000>;
251 interrupts = <54 55>;
252 gpio-controller;
253 #gpio-cells = <2>;
254 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800255 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800256 };
257
Richard Zhao4d191862011-12-14 09:26:44 +0800258 gpio4: gpio@53f90000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200259 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800260 reg = <0x53f90000 0x4000>;
261 interrupts = <56 57>;
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800265 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800266 };
267
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100268 wdog1: wdog@53f98000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800269 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
270 reg = <0x53f98000 0x4000>;
271 interrupts = <58>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200272 clocks = <&clks 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800273 };
274
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100275 wdog2: wdog@53f9c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800276 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
277 reg = <0x53f9c000 0x4000>;
278 interrupts = <59>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200279 clocks = <&clks 0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800280 status = "disabled";
281 };
282
Sascha Hauercc8aae92013-03-14 13:09:00 +0100283 gpt: timer@53fa0000 {
284 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
285 reg = <0x53fa0000 0x4000>;
286 interrupts = <39>;
287 clocks = <&clks 36>, <&clks 41>;
288 clock-names = "ipg", "per";
289 };
290
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100291 iomuxc: iomuxc@53fa8000 {
Shawn Guo5be03a72012-08-12 20:02:10 +0800292 compatible = "fsl,imx53-iomuxc";
293 reg = <0x53fa8000 0x4000>;
294
295 audmux {
296 pinctrl_audmux_1: audmuxgrp-1 {
297 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800298 MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
299 MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
300 MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
301 MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
Shawn Guo5be03a72012-08-12 20:02:10 +0800302 >;
303 };
Marek Vasutdd04c172013-04-21 23:30:01 +0200304
305 pinctrl_audmux_2: audmuxgrp-2 {
306 fsl,pins = <
307 MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
308 MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
309 MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
310 MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
311 >;
312 };
Steffen Trumtrarbb6e2fa2013-04-24 11:41:20 +0200313
314 pinctrl_audmux_3: audmuxgrp-3 {
315 fsl,pins = <
316 MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x80000000
317 MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x80000000
318 MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x80000000
319 MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x80000000
320 >;
321 };
Shawn Guo5be03a72012-08-12 20:02:10 +0800322 };
323
324 fec {
325 pinctrl_fec_1: fecgrp-1 {
326 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800327 MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
328 MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
329 MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
330 MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
331 MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
332 MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
333 MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
334 MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
335 MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
336 MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
Shawn Guo5be03a72012-08-12 20:02:10 +0800337 >;
338 };
339 };
340
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100341 csi {
342 pinctrl_csi_1: csigrp-1 {
343 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800344 MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
345 MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
346 MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
347 MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
348 MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
349 MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
350 MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
351 MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
352 MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
353 MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
354 MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
355 MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
356 MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
357 MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
358 MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
359 MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
360 MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
361 MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
362 MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
363 MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
364 MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100365 >;
366 };
Steffen Trumtrard0cae682013-04-24 11:41:21 +0200367
368 pinctrl_csi_2: csigrp-2 {
369 fsl,pins = <
370 MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
371 MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
372 MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
373 MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
374 MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
375 MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
376 MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
377 MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
378 MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
379 MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
380 MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
381 >;
382 };
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100383 };
384
385 cspi {
386 pinctrl_cspi_1: cspigrp-1 {
387 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800388 MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
389 MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
390 MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100391 >;
392 };
393 };
394
Shawn Guo327a79c2012-08-12 21:47:36 +0800395 ecspi1 {
396 pinctrl_ecspi1_1: ecspi1grp-1 {
397 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800398 MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
399 MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
400 MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
Shawn Guo327a79c2012-08-12 21:47:36 +0800401 >;
402 };
Steffen Trumtrar6a079e62013-04-24 11:41:22 +0200403
404 pinctrl_ecspi1_2: ecspi1grp-2 {
405 fsl,pins = <
406 MX53_PAD_GPIO_19__ECSPI1_RDY 0x80000000
407 MX53_PAD_EIM_EB2__ECSPI1_SS0 0x80000000
408 MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
409 MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
410 MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
411 MX53_PAD_EIM_D19__ECSPI1_SS1 0x80000000
412 >;
413 };
Shawn Guo327a79c2012-08-12 21:47:36 +0800414 };
415
Shawn Guo5be03a72012-08-12 20:02:10 +0800416 esdhc1 {
417 pinctrl_esdhc1_1: esdhc1grp-1 {
418 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800419 MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
420 MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
421 MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
422 MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
423 MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
424 MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
Shawn Guo5be03a72012-08-12 20:02:10 +0800425 >;
426 };
Shawn Guo4bb61432012-08-02 22:48:39 +0800427
428 pinctrl_esdhc1_2: esdhc1grp-2 {
429 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800430 MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
431 MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
432 MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
433 MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
434 MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
435 MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
436 MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
437 MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
438 MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
439 MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
Shawn Guo4bb61432012-08-02 22:48:39 +0800440 >;
441 };
Shawn Guo5be03a72012-08-12 20:02:10 +0800442 };
443
Shawn Guo07248042012-08-12 22:22:33 +0800444 esdhc2 {
445 pinctrl_esdhc2_1: esdhc2grp-1 {
446 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800447 MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
448 MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
449 MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
450 MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
451 MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
452 MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
Shawn Guo07248042012-08-12 22:22:33 +0800453 >;
454 };
455 };
456
Shawn Guo5be03a72012-08-12 20:02:10 +0800457 esdhc3 {
458 pinctrl_esdhc3_1: esdhc3grp-1 {
459 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800460 MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
461 MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
462 MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
463 MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
464 MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
465 MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
466 MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
467 MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
468 MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
469 MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
Shawn Guo5be03a72012-08-12 20:02:10 +0800470 >;
471 };
472 };
473
Roland Stiggea1fff232012-10-25 13:26:39 +0200474 can1 {
475 pinctrl_can1_1: can1grp-1 {
476 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800477 MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
478 MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
Roland Stiggea1fff232012-10-25 13:26:39 +0200479 >;
480 };
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100481
482 pinctrl_can1_2: can1grp-2 {
483 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800484 MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
485 MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100486 >;
487 };
Marek Vasut0f14ac42013-04-21 23:30:02 +0200488
489 pinctrl_can1_3: can1grp-3 {
490 fsl,pins = <
491 MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
492 MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
493 >;
494 };
Roland Stiggea1fff232012-10-25 13:26:39 +0200495 };
496
497 can2 {
498 pinctrl_can2_1: can2grp-1 {
499 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800500 MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
501 MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
Roland Stiggea1fff232012-10-25 13:26:39 +0200502 >;
503 };
504 };
505
Shawn Guo5be03a72012-08-12 20:02:10 +0800506 i2c1 {
507 pinctrl_i2c1_1: i2c1grp-1 {
508 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800509 MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
510 MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
Shawn Guo5be03a72012-08-12 20:02:10 +0800511 >;
512 };
Marek Vasutd7974712013-04-21 23:30:03 +0200513
514 pinctrl_i2c1_2: i2c1grp-2 {
515 fsl,pins = <
516 MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
517 MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
518 >;
519 };
Shawn Guo5be03a72012-08-12 20:02:10 +0800520 };
521
522 i2c2 {
523 pinctrl_i2c2_1: i2c2grp-1 {
524 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800525 MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
526 MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
Shawn Guo5be03a72012-08-12 20:02:10 +0800527 >;
528 };
Marek Vasuted5be462013-04-21 23:30:04 +0200529
530 pinctrl_i2c2_2: i2c2grp-2 {
531 fsl,pins = <
532 MX53_PAD_EIM_D16__I2C2_SDA 0xc0000000
533 MX53_PAD_EIM_EB2__I2C2_SCL 0xc0000000
534 >;
535 };
Shawn Guo5be03a72012-08-12 20:02:10 +0800536 };
537
Roland Stiggea1fff232012-10-25 13:26:39 +0200538 i2c3 {
539 pinctrl_i2c3_1: i2c3grp-1 {
540 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800541 MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
542 MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
Roland Stiggea1fff232012-10-25 13:26:39 +0200543 >;
544 };
545 };
546
Marek Vasut9f7fbb12013-04-21 23:30:06 +0200547 ipu_disp1 {
548 pinctrl_ipu_disp1_1: ipudisp1grp-1 {
549 fsl,pins = <
550 MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
551 MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
552 MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
553 MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
554 MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
555 MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
556 MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
557 MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
558 MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
559 MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
560 MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
561 MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
562 MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
563 MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
564 MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
565 MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
566 MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
567 MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
568 MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
569 MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
570 MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
571 MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
572 MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
573 MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
574 MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
575 MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
576 MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
577 MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
578 MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
579 MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
580 MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
581 MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
582 >;
583 };
584 };
585
586 ipu_disp2 {
587 pinctrl_ipu_disp2_1: ipudisp2grp-1 {
588 fsl,pins = <
589 MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
590 MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
591 MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
592 MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
593 MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
594 MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
595 MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
596 MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
597 MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
598 MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
599 >;
600 };
601 };
602
Marek Vasutefee5e12013-04-21 23:30:05 +0200603 nand {
604 pinctrl_nand_1: nandgrp-1 {
605 fsl,pins = <
606 MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x4
607 MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x4
608 MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x4
609 MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x4
610 MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0xe0
611 MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0xe0
612 MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x4
613 MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4
614 MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4
615 MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4
616 MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4
617 MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4
618 MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4
619 MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4
620 MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4
621 >;
622 };
623 };
624
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100625 owire {
626 pinctrl_owire_1: owiregrp-1 {
627 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800628 MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100629 >;
630 };
631 };
632
Marek Vasut95050492013-04-21 23:30:07 +0200633 pwm1 {
634 pinctrl_pwm1_1: pwm1grp-1 {
635 fsl,pins = <
636 MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
637 >;
638 };
639 };
640
Shawn Guo5be03a72012-08-12 20:02:10 +0800641 uart1 {
642 pinctrl_uart1_1: uart1grp-1 {
643 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800644 MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
645 MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
Shawn Guo5be03a72012-08-12 20:02:10 +0800646 >;
647 };
Shawn Guo4bb61432012-08-02 22:48:39 +0800648
649 pinctrl_uart1_2: uart1grp-2 {
650 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800651 MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5
652 MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
Shawn Guo4bb61432012-08-02 22:48:39 +0800653 >;
654 };
Shawn Guo5be03a72012-08-12 20:02:10 +0800655 };
Shawn Guo07248042012-08-12 22:22:33 +0800656
657 uart2 {
658 pinctrl_uart2_1: uart2grp-1 {
659 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800660 MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
661 MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
Shawn Guo07248042012-08-12 22:22:33 +0800662 >;
663 };
664 };
665
666 uart3 {
667 pinctrl_uart3_1: uart3grp-1 {
668 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800669 MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
670 MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
671 MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5
672 MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5
Shawn Guo07248042012-08-12 22:22:33 +0800673 >;
674 };
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100675
676 pinctrl_uart3_2: uart3grp-2 {
677 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800678 MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
679 MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
Steffen Trumtrar11ab21e2013-01-09 14:44:23 +0100680 >;
681 };
682
Shawn Guo07248042012-08-12 22:22:33 +0800683 };
Roland Stiggea1fff232012-10-25 13:26:39 +0200684
685 uart4 {
686 pinctrl_uart4_1: uart4grp-1 {
687 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800688 MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
689 MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
Roland Stiggea1fff232012-10-25 13:26:39 +0200690 >;
691 };
692 };
693
694 uart5 {
695 pinctrl_uart5_1: uart5grp-1 {
696 fsl,pins = <
Shawn Guoe1641532013-02-20 10:32:52 +0800697 MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
698 MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
Roland Stiggea1fff232012-10-25 13:26:39 +0200699 >;
700 };
701 };
Shawn Guo5be03a72012-08-12 20:02:10 +0800702 };
703
Philipp Zabel5af9f142013-03-27 18:30:43 +0100704 gpr: iomuxc-gpr@53fa8000 {
705 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
706 reg = <0x53fa8000 0xc>;
707 };
708
Philipp Zabel420714a2013-03-27 18:30:44 +0100709 ldb: ldb@53fa8008 {
710 #address-cells = <1>;
711 #size-cells = <0>;
712 compatible = "fsl,imx53-ldb";
713 reg = <0x53fa8008 0x4>;
714 gpr = <&gpr>;
715 clocks = <&clks 122>, <&clks 120>,
716 <&clks 115>, <&clks 116>,
717 <&clks 123>, <&clks 85>;
718 clock-names = "di0_pll", "di1_pll",
719 "di0_sel", "di1_sel",
720 "di0", "di1";
721 status = "disabled";
722
723 lvds-channel@0 {
724 reg = <0>;
725 crtcs = <&ipu 0>;
726 status = "disabled";
727 };
728
729 lvds-channel@1 {
730 reg = <1>;
731 crtcs = <&ipu 1>;
732 status = "disabled";
733 };
734 };
735
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200736 pwm1: pwm@53fb4000 {
737 #pwm-cells = <2>;
738 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
739 reg = <0x53fb4000 0x4000>;
740 clocks = <&clks 37>, <&clks 38>;
741 clock-names = "ipg", "per";
742 interrupts = <61>;
743 };
744
745 pwm2: pwm@53fb8000 {
746 #pwm-cells = <2>;
747 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
748 reg = <0x53fb8000 0x4000>;
749 clocks = <&clks 39>, <&clks 40>;
750 clock-names = "ipg", "per";
751 interrupts = <94>;
752 };
753
Shawn Guo0c456cf2012-04-02 14:39:26 +0800754 uart1: serial@53fbc000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800755 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
756 reg = <0x53fbc000 0x4000>;
757 interrupts = <31>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200758 clocks = <&clks 28>, <&clks 29>;
759 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800760 status = "disabled";
761 };
762
Shawn Guo0c456cf2012-04-02 14:39:26 +0800763 uart2: serial@53fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800764 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
765 reg = <0x53fc0000 0x4000>;
766 interrupts = <32>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200767 clocks = <&clks 30>, <&clks 31>;
768 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800769 status = "disabled";
770 };
771
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200772 can1: can@53fc8000 {
773 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
774 reg = <0x53fc8000 0x4000>;
775 interrupts = <82>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200776 clocks = <&clks 158>, <&clks 157>;
777 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200778 status = "disabled";
779 };
780
781 can2: can@53fcc000 {
782 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
783 reg = <0x53fcc000 0x4000>;
784 interrupts = <83>;
Marek Vasute37f0d52013-01-07 15:27:00 +0100785 clocks = <&clks 87>, <&clks 86>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200786 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200787 status = "disabled";
788 };
789
Philipp Zabel8d84c372013-03-28 17:35:23 +0100790 src: src@53fd0000 {
791 compatible = "fsl,imx53-src", "fsl,imx51-src";
792 reg = <0x53fd0000 0x4000>;
793 #reset-cells = <1>;
794 };
795
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200796 clks: ccm@53fd4000{
797 compatible = "fsl,imx53-ccm";
798 reg = <0x53fd4000 0x4000>;
799 interrupts = <0 71 0x04 0 72 0x04>;
800 #clock-cells = <1>;
801 };
802
Richard Zhao4d191862011-12-14 09:26:44 +0800803 gpio5: gpio@53fdc000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200804 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800805 reg = <0x53fdc000 0x4000>;
806 interrupts = <103 104>;
807 gpio-controller;
808 #gpio-cells = <2>;
809 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800810 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800811 };
812
Richard Zhao4d191862011-12-14 09:26:44 +0800813 gpio6: gpio@53fe0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200814 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800815 reg = <0x53fe0000 0x4000>;
816 interrupts = <105 106>;
817 gpio-controller;
818 #gpio-cells = <2>;
819 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800820 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800821 };
822
Richard Zhao4d191862011-12-14 09:26:44 +0800823 gpio7: gpio@53fe4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200824 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800825 reg = <0x53fe4000 0x4000>;
826 interrupts = <107 108>;
827 gpio-controller;
828 #gpio-cells = <2>;
829 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800830 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800831 };
832
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100833 i2c3: i2c@53fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800834 #address-cells = <1>;
835 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800836 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800837 reg = <0x53fec000 0x4000>;
838 interrupts = <64>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200839 clocks = <&clks 88>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800840 status = "disabled";
841 };
842
Shawn Guo0c456cf2012-04-02 14:39:26 +0800843 uart4: serial@53ff0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800844 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
845 reg = <0x53ff0000 0x4000>;
846 interrupts = <13>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200847 clocks = <&clks 65>, <&clks 66>;
848 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800849 status = "disabled";
850 };
851 };
852
853 aips@60000000 { /* AIPS2 */
854 compatible = "fsl,aips-bus", "simple-bus";
855 #address-cells = <1>;
856 #size-cells = <1>;
857 reg = <0x60000000 0x10000000>;
858 ranges;
859
Shawn Guo0c456cf2012-04-02 14:39:26 +0800860 uart5: serial@63f90000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800861 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
862 reg = <0x63f90000 0x4000>;
863 interrupts = <86>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200864 clocks = <&clks 67>, <&clks 68>;
865 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800866 status = "disabled";
867 };
868
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100869 owire: owire@63fa4000 {
870 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
871 reg = <0x63fa4000 0x4000>;
872 clocks = <&clks 159>;
873 status = "disabled";
874 };
875
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100876 ecspi2: ecspi@63fac000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800877 #address-cells = <1>;
878 #size-cells = <0>;
879 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
880 reg = <0x63fac000 0x4000>;
881 interrupts = <37>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200882 clocks = <&clks 53>, <&clks 54>;
883 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800884 status = "disabled";
885 };
886
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100887 sdma: sdma@63fb0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800888 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
889 reg = <0x63fb0000 0x4000>;
890 interrupts = <6>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200891 clocks = <&clks 56>, <&clks 56>;
892 clock-names = "ipg", "ahb";
Fabio Estevam7e4f0362012-08-08 11:28:07 -0300893 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800894 };
895
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100896 cspi: cspi@63fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800897 #address-cells = <1>;
898 #size-cells = <0>;
899 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
900 reg = <0x63fc0000 0x4000>;
901 interrupts = <38>;
Jonas Andersson37523dc2013-05-23 13:38:05 +0200902 clocks = <&clks 55>, <&clks 55>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200903 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800904 status = "disabled";
905 };
906
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100907 i2c2: i2c@63fc4000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800908 #address-cells = <1>;
909 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800910 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800911 reg = <0x63fc4000 0x4000>;
912 interrupts = <63>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200913 clocks = <&clks 35>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800914 status = "disabled";
915 };
916
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100917 i2c1: i2c@63fc8000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800918 #address-cells = <1>;
919 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800920 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800921 reg = <0x63fc8000 0x4000>;
922 interrupts = <62>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200923 clocks = <&clks 34>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800924 status = "disabled";
925 };
926
Shawn Guoffc505c2012-05-11 13:12:01 +0800927 ssi1: ssi@63fcc000 {
928 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
929 reg = <0x63fcc000 0x4000>;
930 interrupts = <29>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200931 clocks = <&clks 48>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800932 fsl,fifo-depth = <15>;
933 fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
934 status = "disabled";
935 };
936
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100937 audmux: audmux@63fd0000 {
Shawn Guoffc505c2012-05-11 13:12:01 +0800938 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
939 reg = <0x63fd0000 0x4000>;
940 status = "disabled";
941 };
942
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100943 nfc: nand@63fdb000 {
Sascha Hauer75453a02012-06-06 12:33:16 +0200944 compatible = "fsl,imx53-nand";
945 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
946 interrupts = <8>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200947 clocks = <&clks 60>;
Sascha Hauer75453a02012-06-06 12:33:16 +0200948 status = "disabled";
949 };
950
Shawn Guoffc505c2012-05-11 13:12:01 +0800951 ssi3: ssi@63fe8000 {
952 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
953 reg = <0x63fe8000 0x4000>;
954 interrupts = <96>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200955 clocks = <&clks 50>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800956 fsl,fifo-depth = <15>;
957 fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
958 status = "disabled";
959 };
960
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100961 fec: ethernet@63fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800962 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
963 reg = <0x63fec000 0x4000>;
964 interrupts = <87>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200965 clocks = <&clks 42>, <&clks 42>, <&clks 42>;
966 clock-names = "ipg", "ahb", "ptp";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800967 status = "disabled";
968 };
969 };
970 };
971};