blob: 85156fb53b629968ab296a937c42bb4ad05d62e0 [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustadd490d152015-06-11 11:02:20 -07004 Copyright(c) 1999 - 2015 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000035#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000036
37#define IXGBE_82599_MAX_TX_QUEUES 128
38#define IXGBE_82599_MAX_RX_QUEUES 128
39#define IXGBE_82599_RAR_ENTRIES 128
40#define IXGBE_82599_MC_TBL_SIZE 128
41#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000042#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000043
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000044static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
47static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
48 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000049 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000050static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000051 ixgbe_link_speed speed,
52 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000053static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000054static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
55 bool autoneg_wait_to_complete);
56static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000057 ixgbe_link_speed speed,
58 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +000060 ixgbe_link_speed speed,
61 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000062static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000063static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
64 u8 dev_addr, u8 *data);
65static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
66 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080067static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
68static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000069
Don Skidmore7155d052014-02-27 09:03:30 +000070bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
Don Skidmore0b2679d2013-02-21 03:00:04 +000071{
72 u32 fwsm, manc, factps;
73
Don Skidmore9a900ec2015-06-09 17:15:01 -070074 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
Don Skidmore0b2679d2013-02-21 03:00:04 +000075 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
76 return false;
77
78 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
79 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
80 return false;
81
Don Skidmore9a900ec2015-06-09 17:15:01 -070082 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS(hw));
Don Skidmore0b2679d2013-02-21 03:00:04 +000083 if (factps & IXGBE_FACTPS_MNGCG)
84 return false;
85
86 return true;
87}
88
Don Skidmore7b25cdb2009-08-25 04:47:32 +000089static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000090{
91 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000092
Don Skidmore0b2679d2013-02-21 03:00:04 +000093 /* enable the laser control functions for SFP+ fiber
94 * and MNG not enabled
95 */
96 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmore7155d052014-02-27 09:03:30 +000097 !ixgbe_mng_enabled(hw)) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000098 mac->ops.disable_tx_laser =
Jacob Kellere7cf7452014-04-09 06:03:10 +000099 &ixgbe_disable_tx_laser_multispeed_fiber;
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000100 mac->ops.enable_tx_laser =
Jacob Kellere7cf7452014-04-09 06:03:10 +0000101 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000102 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000103 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000104 mac->ops.disable_tx_laser = NULL;
105 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000106 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000107 }
108
109 if (hw->phy.multispeed_fiber) {
110 /* Set up dual speed SFP+ support */
111 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
112 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000113 if ((mac->ops.get_media_type(hw) ==
114 ixgbe_media_type_backplane) &&
115 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000116 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
117 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000118 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
119 else
120 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121 }
122}
123
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000124static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000125{
Mark Rustade90dd262014-07-22 06:51:08 +0000126 s32 ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000127 u16 list_offset, data_offset, data_value;
128
129 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
130 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000131
132 hw->phy.ops.reset = NULL;
133
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000134 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000135 &data_offset);
Mark Rustade90dd262014-07-22 06:51:08 +0000136 if (ret_val)
137 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000138
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000139 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000140 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000141 IXGBE_GSSR_MAC_CSR_SM);
Mark Rustade90dd262014-07-22 06:51:08 +0000142 if (ret_val)
143 return IXGBE_ERR_SWFW_SYNC;
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000144
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000145 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
146 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000147 while (data_value != 0xffff) {
148 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
149 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000150 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
151 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000152 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000153
154 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000155 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000156 /*
157 * Delay obtaining semaphore again to allow FW access,
158 * semaphore_delay is in ms usleep_range needs us.
159 */
160 usleep_range(hw->eeprom.semaphore_delay * 1000,
161 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000162
Don Skidmored7bbcd32012-10-24 06:19:01 +0000163 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800164 ret_val = hw->mac.ops.prot_autoc_write(hw,
165 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
166 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000167
168 if (ret_val) {
169 hw_dbg(hw, " sfp module setup not complete\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000170 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000171 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000172 }
173
Mark Rustade90dd262014-07-22 06:51:08 +0000174 return 0;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000175
176setup_sfp_err:
177 /* Release the semaphore */
178 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
179 /* Delay obtaining semaphore again to allow FW access,
180 * semaphore_delay is in ms usleep_range needs us.
181 */
182 usleep_range(hw->eeprom.semaphore_delay * 1000,
183 hw->eeprom.semaphore_delay * 2000);
184 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
185 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000186}
187
Don Skidmore429d6a32014-02-27 20:32:41 -0800188/**
189 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
190 * @hw: pointer to hardware structure
191 * @locked: Return the if we locked for this read.
192 * @reg_val: Value we read from AUTOC
193 *
194 * For this part (82599) we need to wrap read-modify-writes with a possible
195 * FW/SW lock. It is assumed this lock will be freed with the next
196 * prot_autoc_write_82599(). Note, that locked can only be true in cases
197 * where this function doesn't return an error.
198 **/
199static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
200 u32 *reg_val)
201{
202 s32 ret_val;
203
204 *locked = false;
205 /* If LESM is on then we need to hold the SW/FW semaphore. */
206 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
207 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
208 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000209 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800210 return IXGBE_ERR_SWFW_SYNC;
211
212 *locked = true;
213 }
214
215 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
216 return 0;
217}
218
219/**
220 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
221 * @hw: pointer to hardware structure
222 * @reg_val: value to write to AUTOC
223 * @locked: bool to indicate whether the SW/FW lock was already taken by
224 * previous proc_autoc_read_82599.
225 *
226 * This part (82599) may need to hold a the SW/FW lock around all writes to
227 * AUTOC. Likewise after a write we need to do a pipeline reset.
228 **/
229static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
230{
231 s32 ret_val = 0;
232
Don Skidmorec97506a2014-02-27 20:32:43 -0800233 /* Blocked by MNG FW so bail */
234 if (ixgbe_check_reset_blocked(hw))
235 goto out;
236
Don Skidmore429d6a32014-02-27 20:32:41 -0800237 /* We only need to get the lock if:
238 * - We didn't do it already (in the read part of a read-modify-write)
239 * - LESM is enabled.
240 */
241 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
242 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
243 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000244 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800245 return IXGBE_ERR_SWFW_SYNC;
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000246
247 locked = true;
Don Skidmore429d6a32014-02-27 20:32:41 -0800248 }
249
250 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
251 ret_val = ixgbe_reset_pipeline_82599(hw);
252
Don Skidmorec97506a2014-02-27 20:32:43 -0800253out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800254 /* Free the SW/FW semaphore as we either grabbed it here or
255 * already had it when this function was called.
256 */
257 if (locked)
258 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
259
260 return ret_val;
261}
262
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000263static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
264{
265 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000266
267 ixgbe_init_mac_link_ops_82599(hw);
268
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000269 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
270 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
271 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000272 mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000273 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
274 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000275 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000276
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000277 return 0;
278}
279
280/**
281 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
282 * @hw: pointer to hardware structure
283 *
284 * Initialize any function pointers that were not able to be
285 * set during get_invariants because the PHY/SFP type was
286 * not known. Perform the SFP init if necessary.
287 *
288 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000289static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000290{
291 struct ixgbe_mac_info *mac = &hw->mac;
292 struct ixgbe_phy_info *phy = &hw->phy;
Mark Rustade90dd262014-07-22 06:51:08 +0000293 s32 ret_val;
Don Skidmore8f583322013-07-27 06:25:38 +0000294 u32 esdp;
295
296 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
297 /* Store flag indicating I2C bus access control unit. */
298 hw->phy.qsfp_shared_i2c_bus = true;
299
300 /* Initialize access to QSFP+ I2C bus */
301 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
302 esdp |= IXGBE_ESDP_SDP0_DIR;
303 esdp &= ~IXGBE_ESDP_SDP1_DIR;
304 esdp &= ~IXGBE_ESDP_SDP0;
305 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
306 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
307 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
308 IXGBE_WRITE_FLUSH(hw);
309
310 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
311 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
312 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000313
314 /* Identify the PHY or SFP module */
315 ret_val = phy->ops.identify(hw);
316
317 /* Setup function pointers based on detected SFP module and speeds */
318 ixgbe_init_mac_link_ops_82599(hw);
319
320 /* If copper media, overwrite with copper function pointers */
321 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
322 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000323 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800324 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000325 }
326
327 /* Set necessary function pointers based on phy type */
328 switch (hw->phy.type) {
329 case ixgbe_phy_tn:
330 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000331 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000332 phy->ops.get_firmware_version =
Jacob Kellere7cf7452014-04-09 06:03:10 +0000333 &ixgbe_get_phy_firmware_version_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000334 break;
335 default:
336 break;
337 }
338
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000339 return ret_val;
340}
341
342/**
343 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
344 * @hw: pointer to hardware structure
345 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000346 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000347 *
348 * Determines the link capabilities by reading the AUTOC register.
349 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000350static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000351 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000352 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000353{
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000354 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000355
Don Skidmorecb836a92010-06-29 18:30:59 +0000356 /* Determine 1G link capabilities off of SFP+ type */
357 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000358 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000359 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
360 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000361 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
362 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000363 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000364 *autoneg = true;
Mark Rustade90dd262014-07-22 06:51:08 +0000365 return 0;
Don Skidmorecb836a92010-06-29 18:30:59 +0000366 }
367
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000368 /*
369 * Determine link capabilities based on the stored value of AUTOC,
370 * which represents EEPROM defaults. If AUTOC value has not been
371 * stored, use the current register value.
372 */
373 if (hw->mac.orig_link_settings_stored)
374 autoc = hw->mac.orig_autoc;
375 else
376 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
377
378 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000379 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
380 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000381 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000382 break;
383
384 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
385 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000386 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000387 break;
388
389 case IXGBE_AUTOC_LMS_1G_AN:
390 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000391 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000392 break;
393
394 case IXGBE_AUTOC_LMS_10G_SERIAL:
395 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000396 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000397 break;
398
399 case IXGBE_AUTOC_LMS_KX4_KX_KR:
400 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
401 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000402 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000403 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000404 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000405 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000406 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000407 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000408 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000409 break;
410
411 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
412 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000413 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000414 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000415 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000416 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000417 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000418 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000419 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000420 break;
421
422 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
423 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000424 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000425 break;
426
427 default:
Mark Rustade90dd262014-07-22 06:51:08 +0000428 return IXGBE_ERR_LINK_SETUP;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000429 }
430
431 if (hw->phy.multispeed_fiber) {
432 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000433 IXGBE_LINK_SPEED_1GB_FULL;
434
435 /* QSFP must not enable auto-negotiation */
436 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
437 *autoneg = false;
438 else
439 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000440 }
441
Mark Rustade90dd262014-07-22 06:51:08 +0000442 return 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000443}
444
445/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000446 * ixgbe_get_media_type_82599 - Get media type
447 * @hw: pointer to hardware structure
448 *
449 * Returns the media type (fiber, copper, backplane)
450 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000451static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000452{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000453 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000454 switch (hw->phy.type) {
455 case ixgbe_phy_cu_unknown:
456 case ixgbe_phy_tn:
Mark Rustade90dd262014-07-22 06:51:08 +0000457 return ixgbe_media_type_copper;
458
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000459 default:
460 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000461 }
462
463 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000464 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000465 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000466 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000467 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000468 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000469 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000470 /* Default device ID is mezzanine card KX/KX4 */
Mark Rustade90dd262014-07-22 06:51:08 +0000471 return ixgbe_media_type_backplane;
472
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000473 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000474 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000475 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000476 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000477 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000478 case IXGBE_DEV_ID_82599EN_SFP:
Mark Rustade90dd262014-07-22 06:51:08 +0000479 return ixgbe_media_type_fiber;
480
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000481 case IXGBE_DEV_ID_82599_CX4:
Mark Rustade90dd262014-07-22 06:51:08 +0000482 return ixgbe_media_type_cx4;
483
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000484 case IXGBE_DEV_ID_82599_T3_LOM:
Mark Rustade90dd262014-07-22 06:51:08 +0000485 return ixgbe_media_type_copper;
486
Don Skidmore4f6290c2011-05-14 06:36:35 +0000487 case IXGBE_DEV_ID_82599_LS:
Mark Rustade90dd262014-07-22 06:51:08 +0000488 return ixgbe_media_type_fiber_lco;
489
Don Skidmore8f583322013-07-27 06:25:38 +0000490 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Mark Rustade90dd262014-07-22 06:51:08 +0000491 return ixgbe_media_type_fiber_qsfp;
492
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000493 default:
Mark Rustade90dd262014-07-22 06:51:08 +0000494 return ixgbe_media_type_unknown;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000495 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000496}
497
498/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000499 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
500 * @hw: pointer to hardware structure
501 *
502 * Disables link, should be called during D3 power down sequence.
503 *
Jacob Keller305f8ce2014-02-22 01:23:52 +0000504 **/
Jacob Kellerf4f10402013-06-25 07:59:23 +0000505static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
506{
Don Skidmorebd8069a2015-06-10 20:05:02 -0400507 u32 autoc2_reg;
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000508 u16 ee_ctrl_2 = 0;
Jacob Kellerf4f10402013-06-25 07:59:23 +0000509
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000510 hw->eeprom.ops.read(hw, IXGBE_EEPROM_CTRL_2, &ee_ctrl_2);
511
Don Skidmorebd8069a2015-06-10 20:05:02 -0400512 if (!ixgbe_mng_present(hw) && !hw->wol_enabled &&
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000513 ee_ctrl_2 & IXGBE_EEPROM_CCD_BIT) {
Jacob Kellerf4f10402013-06-25 07:59:23 +0000514 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
515 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
516 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
517 }
518}
519
520/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000521 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000522 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000523 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000524 *
525 * Configures link settings based on values in the ixgbe_hw struct.
526 * Restarts the link. Performs autonegotiation if needed.
527 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000528static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000529 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000530{
531 u32 autoc_reg;
532 u32 links_reg;
533 u32 i;
534 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000535 bool got_lock = false;
536
537 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
538 status = hw->mac.ops.acquire_swfw_sync(hw,
539 IXGBE_GSSR_MAC_CSR_SM);
540 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +0000541 return status;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000542
543 got_lock = true;
544 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000545
546 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000547 ixgbe_reset_pipeline_82599(hw);
548
549 if (got_lock)
550 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000551
552 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000553 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000554 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000555 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
556 IXGBE_AUTOC_LMS_KX4_KX_KR ||
557 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
558 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
559 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
560 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
561 links_reg = 0; /* Just in case Autoneg time = 0 */
562 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
563 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
564 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
565 break;
566 msleep(100);
567 }
568 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
569 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
570 hw_dbg(hw, "Autoneg did not complete.\n");
571 }
572 }
573 }
574
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000575 /* Add delay to filter out noises during initial link setup */
576 msleep(50);
577
578 return status;
579}
580
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000581/**
582 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
583 * @hw: pointer to hardware structure
584 *
585 * The base drivers may require better control over SFP+ module
586 * PHY states. This includes selectively shutting down the Tx
587 * laser on the PHY, effectively halting physical link.
588 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000589static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000590{
591 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
592
Don Skidmorec97506a2014-02-27 20:32:43 -0800593 /* Blocked by MNG FW so bail */
594 if (ixgbe_check_reset_blocked(hw))
595 return;
596
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000597 /* Disable tx laser; allow 100us to go dark per spec */
598 esdp_reg |= IXGBE_ESDP_SDP3;
599 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
600 IXGBE_WRITE_FLUSH(hw);
601 udelay(100);
602}
603
604/**
605 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
606 * @hw: pointer to hardware structure
607 *
608 * The base drivers may require better control over SFP+ module
609 * PHY states. This includes selectively turning on the Tx
610 * laser on the PHY, effectively starting physical link.
611 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000612static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000613{
614 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
615
616 /* Enable tx laser; allow 100ms to light up */
617 esdp_reg &= ~IXGBE_ESDP_SDP3;
618 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
619 IXGBE_WRITE_FLUSH(hw);
620 msleep(100);
621}
622
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000623/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000624 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
625 * @hw: pointer to hardware structure
626 *
627 * When the driver changes the link speeds that it can support,
628 * it sets autotry_restart to true to indicate that we need to
629 * initiate a new autotry session with the link partner. To do
630 * so, we set the speed then disable and re-enable the tx laser, to
631 * alert the link partner that it also needs to restart autotry on its
632 * end. This is consistent with true clause 37 autoneg, which also
633 * involves a loss of signal.
634 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000635static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000636{
Don Skidmorec97506a2014-02-27 20:32:43 -0800637 /* Blocked by MNG FW so bail */
638 if (ixgbe_check_reset_blocked(hw))
639 return;
640
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000641 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000642 ixgbe_disable_tx_laser_multispeed_fiber(hw);
643 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000644 hw->mac.autotry_restart = false;
645 }
646}
647
648/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000649 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000650 * @hw: pointer to hardware structure
651 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000652 * @autoneg_wait_to_complete: true when waiting for completion is needed
653 *
654 * Set the link speed in the AUTOC register and restarts link.
655 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000656static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000657 ixgbe_link_speed speed,
658 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000659{
660 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000661 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000662 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
663 u32 speedcnt = 0;
664 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000665 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000666 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000667 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000668
669 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000670 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000671 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000672 if (status != 0)
673 return status;
674
675 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000676
677 /*
678 * Try each speed one by one, highest priority first. We do this in
679 * software because 10gb fiber doesn't support speed autonegotiation.
680 */
681 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
682 speedcnt++;
683 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
684
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000685 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000686 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
687 false);
688 if (status != 0)
689 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000690
Emil Tantilov037c6d02011-02-25 07:49:39 +0000691 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000692 goto out;
693
694 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000695 switch (hw->phy.media_type) {
696 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000697 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
698 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
699 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000700 break;
701 case ixgbe_media_type_fiber_qsfp:
702 /* QSFP module automatically detects MAC link speed */
703 break;
704 default:
705 hw_dbg(hw, "Unexpected media type.\n");
706 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000707 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000708
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000709 /* Allow module to change analog characteristics (1G->10G) */
710 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000711
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000712 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000713 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000714 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000715 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000716 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000717
718 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000719 if (hw->mac.ops.flap_tx_laser)
720 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000721
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000722 /*
723 * Wait for the controller to acquire link. Per IEEE 802.3ap,
724 * Section 73.10.2, we may have to wait up to 500ms if KR is
725 * attempted. 82599 uses the same timing for 10g SFI.
726 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000727 for (i = 0; i < 5; i++) {
728 /* Wait for the link partner to also set speed */
729 msleep(100);
730
731 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000732 status = hw->mac.ops.check_link(hw, &link_speed,
733 &link_up, false);
734 if (status != 0)
735 return status;
736
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000737 if (link_up)
738 goto out;
739 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000740 }
741
742 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
743 speedcnt++;
744 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
745 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
746
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000747 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000748 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
749 false);
750 if (status != 0)
751 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000752
Emil Tantilov037c6d02011-02-25 07:49:39 +0000753 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000754 goto out;
755
756 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000757 switch (hw->phy.media_type) {
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000758 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000759 esdp_reg &= ~IXGBE_ESDP_SDP5;
760 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
761 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
762 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000763 break;
764 case ixgbe_media_type_fiber_qsfp:
765 /* QSFP module automatically detects MAC link speed */
766 break;
767 default:
768 hw_dbg(hw, "Unexpected media type.\n");
769 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000770 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000771
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000772 /* Allow module to change analog characteristics (10G->1G) */
773 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000774
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000775 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000776 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000777 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000778 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000779 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000780
781 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000782 if (hw->mac.ops.flap_tx_laser)
783 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000784
785 /* Wait for the link partner to also set speed */
786 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000787
788 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000789 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
790 false);
791 if (status != 0)
792 return status;
793
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000794 if (link_up)
795 goto out;
796 }
797
798 /*
799 * We didn't get link. Configure back to the highest speed we tried,
800 * (if there was more than one). We call ourselves back with just the
801 * single highest speed that the user requested.
802 */
803 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000804 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000805 highest_link_speed,
806 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000807
808out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000809 /* Set autoneg_advertised value based on input link speed */
810 hw->phy.autoneg_advertised = 0;
811
812 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
813 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
814
815 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
816 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
817
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000818 return status;
819}
820
821/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000822 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
823 * @hw: pointer to hardware structure
824 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000825 * @autoneg_wait_to_complete: true when waiting for completion is needed
826 *
827 * Implements the Intel SmartSpeed algorithm.
828 **/
829static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000830 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000831 bool autoneg_wait_to_complete)
832{
833 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000834 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000835 s32 i, j;
836 bool link_up = false;
837 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000838
839 /* Set autoneg_advertised value based on input link speed */
840 hw->phy.autoneg_advertised = 0;
841
842 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
843 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
844
845 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
846 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
847
848 if (speed & IXGBE_LINK_SPEED_100_FULL)
849 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
850
851 /*
852 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
853 * autoneg advertisement if link is unable to be established at the
854 * highest negotiated rate. This can sometimes happen due to integrity
855 * issues with the physical media connection.
856 */
857
858 /* First, try to get link with full advertisement */
859 hw->phy.smart_speed_active = false;
860 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000861 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000862 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000863 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000864 goto out;
865
866 /*
867 * Wait for the controller to acquire link. Per IEEE 802.3ap,
868 * Section 73.10.2, we may have to wait up to 500ms if KR is
869 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
870 * Table 9 in the AN MAS.
871 */
872 for (i = 0; i < 5; i++) {
873 mdelay(100);
874
875 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000876 status = hw->mac.ops.check_link(hw, &link_speed,
877 &link_up, false);
878 if (status != 0)
879 goto out;
880
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000881 if (link_up)
882 goto out;
883 }
884 }
885
886 /*
887 * We didn't get link. If we advertised KR plus one of KX4/KX
888 * (or BX4/BX), then disable KR and try again.
889 */
890 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
891 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
892 goto out;
893
894 /* Turn SmartSpeed on to disable KR support */
895 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000896 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000897 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000898 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000899 goto out;
900
901 /*
902 * Wait for the controller to acquire link. 600ms will allow for
903 * the AN link_fail_inhibit_timer as well for multiple cycles of
904 * parallel detect, both 10g and 1g. This allows for the maximum
905 * connect attempts as defined in the AN MAS table 73-7.
906 */
907 for (i = 0; i < 6; i++) {
908 mdelay(100);
909
910 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000911 status = hw->mac.ops.check_link(hw, &link_speed,
912 &link_up, false);
913 if (status != 0)
914 goto out;
915
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000916 if (link_up)
917 goto out;
918 }
919
920 /* We didn't get link. Turn SmartSpeed back off. */
921 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000922 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000923 autoneg_wait_to_complete);
924
925out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000926 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Jacob Keller305f8ce2014-02-22 01:23:52 +0000927 hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000928 return status;
929}
930
931/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000932 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000933 * @hw: pointer to hardware structure
934 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000935 * @autoneg_wait_to_complete: true when waiting for completion is needed
936 *
937 * Set the link speed in the AUTOC register and restarts link.
938 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000939static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000940 ixgbe_link_speed speed,
941 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000942{
Josh Hayfd0326f2012-12-15 03:28:30 +0000943 bool autoneg = false;
Mark Rustade90dd262014-07-22 06:51:08 +0000944 s32 status;
Jacob Kelleree98b572014-02-22 01:23:56 +0000945 u32 pma_pmd_1g, link_mode, links_reg, i;
946 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
947 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
948 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
949
950 /* holds the value of AUTOC register at this current point in time */
951 u32 current_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
952 /* holds the cached value of AUTOC register */
953 u32 orig_autoc = 0;
954 /* temporary variable used for comparison purposes */
955 u32 autoc = current_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000956
957 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +0000958 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
959 &autoneg);
Mark Rustade90dd262014-07-22 06:51:08 +0000960 if (status)
961 return status;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000962
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000963 speed &= link_capabilities;
964
Mark Rustade90dd262014-07-22 06:51:08 +0000965 if (speed == IXGBE_LINK_SPEED_UNKNOWN)
966 return IXGBE_ERR_LINK_SETUP;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000967
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000968 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
969 if (hw->mac.orig_link_settings_stored)
Jacob Kelleree98b572014-02-22 01:23:56 +0000970 orig_autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000971 else
Jacob Kelleree98b572014-02-22 01:23:56 +0000972 orig_autoc = autoc;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000973
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000974 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
975 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000976
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000977 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
978 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
979 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000980 /* Set KX4/KX/KR support according to speed requested */
981 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +0000982 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000983 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000984 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000985 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
986 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000987 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +0000988 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000989 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
990 autoc |= IXGBE_AUTOC_KX_SUPP;
991 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
Jacob Kellere7cf7452014-04-09 06:03:10 +0000992 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
993 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000994 /* Switch from 1G SFI to 10G SFI if requested */
995 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
996 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
997 autoc &= ~IXGBE_AUTOC_LMS_MASK;
998 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
999 }
1000 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
Jacob Kellere7cf7452014-04-09 06:03:10 +00001001 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001002 /* Switch from 10G SFI to 1G SFI if requested */
1003 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1004 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1005 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1006 if (autoneg)
1007 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1008 else
1009 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1010 }
1011 }
1012
Jacob Kelleree98b572014-02-22 01:23:56 +00001013 if (autoc != current_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001014 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001015 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001016 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00001017 return status;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001018
1019 /* Only poll for autoneg to complete if specified to do so */
1020 if (autoneg_wait_to_complete) {
1021 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1022 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1023 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1024 links_reg = 0; /*Just in case Autoneg time=0*/
1025 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1026 links_reg =
1027 IXGBE_READ_REG(hw, IXGBE_LINKS);
1028 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1029 break;
1030 msleep(100);
1031 }
1032 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1033 status =
Jacob Kellere7cf7452014-04-09 06:03:10 +00001034 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jacob Keller305f8ce2014-02-22 01:23:52 +00001035 hw_dbg(hw, "Autoneg did not complete.\n");
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001036 }
1037 }
1038 }
1039
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001040 /* Add delay to filter out noises during initial link setup */
1041 msleep(50);
1042 }
1043
1044 return status;
1045}
1046
1047/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001048 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001049 * @hw: pointer to hardware structure
1050 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001051 * @autoneg_wait_to_complete: true if waiting is needed to complete
1052 *
1053 * Restarts link on PHY and MAC based on settings passed in.
1054 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001055static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001056 ixgbe_link_speed speed,
1057 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001058{
1059 s32 status;
1060
1061 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001062 status = hw->phy.ops.setup_link_speed(hw, speed,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001063 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001064 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001065 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001066
1067 return status;
1068}
1069
1070/**
1071 * ixgbe_reset_hw_82599 - Perform hardware reset
1072 * @hw: pointer to hardware structure
1073 *
1074 * Resets the hardware by resetting the transmit and receive units, masks
1075 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1076 * reset.
1077 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001078static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001079{
Alexander Duyck8132b542011-07-15 07:29:44 +00001080 ixgbe_link_speed link_speed;
1081 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001082 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001083 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001084 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001085
1086 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001087 status = hw->mac.ops.stop_adapter(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001088 if (status)
1089 return status;
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001090
1091 /* flush pending Tx transactions */
1092 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001093
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001094 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001095
Emil Tantilov037c6d02011-02-25 07:49:39 +00001096 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001097 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001098
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001099 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
Mark Rustade90dd262014-07-22 06:51:08 +00001100 return status;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001101
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001102 /* Setup SFP module if there is one present. */
1103 if (hw->phy.sfp_setup_needed) {
1104 status = hw->mac.ops.setup_sfp(hw);
1105 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001106 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001107
Emil Tantilov037c6d02011-02-25 07:49:39 +00001108 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
Mark Rustade90dd262014-07-22 06:51:08 +00001109 return status;
Emil Tantilov037c6d02011-02-25 07:49:39 +00001110
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001111 /* Reset PHY */
1112 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1113 hw->phy.ops.reset(hw);
1114
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001115 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001116 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001117
Emil Tantilova4297dc2011-02-14 08:45:13 +00001118mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001119 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001120 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1121 * If link reset is used when link is up, it might reset the PHY when
1122 * mng is using it. If link is down or the flag to force full link
1123 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001124 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001125 ctrl = IXGBE_CTRL_LNK_RST;
1126 if (!hw->force_full_reset) {
1127 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1128 if (link_up)
1129 ctrl = IXGBE_CTRL_RST;
1130 }
1131
1132 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1133 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001134 IXGBE_WRITE_FLUSH(hw);
1135
1136 /* Poll for reset bit to self-clear indicating reset is complete */
1137 for (i = 0; i < 10; i++) {
1138 udelay(1);
1139 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001140 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001141 break;
1142 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001143
1144 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001145 status = IXGBE_ERR_RESET_FAILED;
1146 hw_dbg(hw, "Reset polling failed to complete.\n");
1147 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001148
Alexander Duyck8132b542011-07-15 07:29:44 +00001149 msleep(50);
1150
Emil Tantilova4297dc2011-02-14 08:45:13 +00001151 /*
1152 * Double resets are required for recovery from certain error
1153 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001154 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001155 */
1156 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1157 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001158 goto mac_reset_top;
1159 }
1160
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001161 /*
1162 * Store the original AUTOC/AUTOC2 values if they have not been
1163 * stored off yet. Otherwise restore the stored original
1164 * values since the reset operation sets back to defaults.
1165 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001166 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001167 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001168
1169 /* Enable link if disabled in NVM */
1170 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1171 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1172 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1173 IXGBE_WRITE_FLUSH(hw);
1174 }
1175
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001176 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001177 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001178 hw->mac.orig_autoc2 = autoc2;
1179 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001180 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001181
1182 /* If MNG FW is running on a multi-speed device that
1183 * doesn't autoneg with out driver support we need to
1184 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001185 * Likewise if we support WoL we don't want change the
1186 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001187 */
Don Skidmore7155d052014-02-27 09:03:30 +00001188 if ((hw->phy.multispeed_fiber && ixgbe_mng_enabled(hw)) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001189 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001190 hw->mac.orig_autoc =
1191 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1192 curr_lms;
1193
Don Skidmore429d6a32014-02-27 20:32:41 -08001194 if (autoc != hw->mac.orig_autoc) {
1195 status = hw->mac.ops.prot_autoc_write(hw,
1196 hw->mac.orig_autoc,
1197 false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001198 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00001199 return status;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001200 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001201
1202 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1203 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1204 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1205 autoc2 |= (hw->mac.orig_autoc2 &
Jacob Kellere7cf7452014-04-09 06:03:10 +00001206 IXGBE_AUTOC2_UPPER_MASK);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001207 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1208 }
1209 }
1210
Emil Tantilov278675d2011-02-19 08:43:49 +00001211 /* Store the permanent mac address */
1212 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1213
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001214 /*
1215 * Store MAC address from RAR0, clear receive address registers, and
1216 * clear the multicast table. Also reset num_rar_entries to 128,
1217 * since we modify this value when programming the SAN MAC address.
1218 */
1219 hw->mac.num_rar_entries = 128;
1220 hw->mac.ops.init_rx_addrs(hw);
1221
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001222 /* Store the permanent SAN mac address */
1223 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1224
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001225 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001226 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001227 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001228 hw->mac.san_addr, 0, IXGBE_RAH_AV);
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001229
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001230 /* Save the SAN MAC RAR index */
1231 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1232
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001233 /* Reserve the last RAR for the SAN MAC address */
1234 hw->mac.num_rar_entries--;
1235 }
1236
Yi Zou383ff342009-10-28 18:23:57 +00001237 /* Store the alternative WWNN/WWPN prefix */
1238 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001239 &hw->mac.wwpn_prefix);
Yi Zou383ff342009-10-28 18:23:57 +00001240
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001241 return status;
1242}
1243
1244/**
Mark Rustadd490d152015-06-11 11:02:20 -07001245 * ixgbe_fdir_check_cmd_complete - poll to check whether FDIRCMD is complete
1246 * @hw: pointer to hardware structure
1247 * @fdircmd: current value of FDIRCMD register
1248 */
1249static s32 ixgbe_fdir_check_cmd_complete(struct ixgbe_hw *hw, u32 *fdircmd)
1250{
1251 int i;
1252
1253 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1254 *fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1255 if (!(*fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1256 return 0;
1257 udelay(10);
1258 }
1259
1260 return IXGBE_ERR_FDIR_CMD_INCOMPLETE;
1261}
1262
1263/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001264 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1265 * @hw: pointer to hardware structure
1266 **/
1267s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1268{
1269 int i;
1270 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
Mark Rustadd490d152015-06-11 11:02:20 -07001271 u32 fdircmd;
1272 s32 err;
Jacob Keller2b2005d2014-04-09 06:03:12 +00001273
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001274 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1275
1276 /*
1277 * Before starting reinitialization process,
1278 * FDIRCMD.CMD must be zero.
1279 */
Mark Rustadd490d152015-06-11 11:02:20 -07001280 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1281 if (err) {
1282 hw_dbg(hw, "Flow Director previous command did not complete, aborting table re-initialization.\n");
1283 return err;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001284 }
1285
1286 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1287 IXGBE_WRITE_FLUSH(hw);
1288 /*
1289 * 82599 adapters flow director init flow cannot be restarted,
1290 * Workaround 82599 silicon errata by performing the following steps
1291 * before re-writing the FDIRCTRL control register with the same value.
1292 * - write 1 to bit 8 of FDIRCMD register &
1293 * - write 0 to bit 8 of FDIRCMD register
1294 */
1295 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001296 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1297 IXGBE_FDIRCMD_CLEARHT));
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001298 IXGBE_WRITE_FLUSH(hw);
1299 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001300 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1301 ~IXGBE_FDIRCMD_CLEARHT));
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001302 IXGBE_WRITE_FLUSH(hw);
1303 /*
1304 * Clear FDIR Hash register to clear any leftover hashes
1305 * waiting to be programmed.
1306 */
1307 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1308 IXGBE_WRITE_FLUSH(hw);
1309
1310 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1311 IXGBE_WRITE_FLUSH(hw);
1312
1313 /* Poll init-done after we write FDIRCTRL register */
1314 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1315 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
Jacob Kellere7cf7452014-04-09 06:03:10 +00001316 IXGBE_FDIRCTRL_INIT_DONE)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001317 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001318 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001319 }
1320 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1321 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1322 return IXGBE_ERR_FDIR_REINIT_FAILED;
1323 }
1324
1325 /* Clear FDIR statistics registers (read to clear) */
1326 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1327 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1328 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1329 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1330 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1331
1332 return 0;
1333}
1334
1335/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001336 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1337 * @hw: pointer to hardware structure
1338 * @fdirctrl: value to write to flow director control register
1339 **/
1340static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1341{
1342 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001343
1344 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001345 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1346 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001347
1348 /*
1349 * Poll init-done after we write the register. Estimated times:
1350 * 10G: PBALLOC = 11b, timing is 60us
1351 * 1G: PBALLOC = 11b, timing is 600us
1352 * 100M: PBALLOC = 11b, timing is 6ms
1353 *
1354 * Multiple these timings by 4 if under full Rx load
1355 *
1356 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1357 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1358 * this might not finish in our poll time, but we can live with that
1359 * for now.
1360 */
1361 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1362 IXGBE_WRITE_FLUSH(hw);
1363 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1364 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
Jacob Kellere7cf7452014-04-09 06:03:10 +00001365 IXGBE_FDIRCTRL_INIT_DONE)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001366 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001367 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001368 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001369
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001370 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001371 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1372}
1373
1374/**
1375 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1376 * @hw: pointer to hardware structure
1377 * @fdirctrl: value to write to flow director control register, initially
1378 * contains just the value of the Rx packet buffer allocation
1379 **/
1380s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1381{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001382 /*
1383 * Continue setup of fdirctrl register bits:
1384 * Move the flexible bytes to use the ethertype - shift 6 words
1385 * Set the maximum length per hash bucket to 0xA filters
1386 * Send interrupt when 64 filters are left
1387 */
1388 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1389 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1390 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1391
1392 /* write hashes and fdirctrl register, poll for completion */
1393 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001394
1395 return 0;
1396}
1397
1398/**
1399 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1400 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001401 * @fdirctrl: value to write to flow director control register, initially
1402 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001403 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001404s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001405{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001406 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001407 * Continue setup of fdirctrl register bits:
1408 * Turn perfect match filtering on
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001409 * Initialize the drop queue
1410 * Move the flexible bytes to use the ethertype - shift 6 words
1411 * Set the maximum length per hash bucket to 0xA filters
1412 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001413 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001414 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001415 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1416 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1417 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1418 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001419
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001420 /* write hashes and fdirctrl register, poll for completion */
1421 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001422
1423 return 0;
1424}
1425
Alexander Duyck69830522011-01-06 14:29:58 +00001426/*
1427 * These defines allow us to quickly generate all of the necessary instructions
1428 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1429 * for values 0 through 15
1430 */
1431#define IXGBE_ATR_COMMON_HASH_KEY \
1432 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1433#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1434do { \
1435 u32 n = (_n); \
1436 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1437 common_hash ^= lo_hash_dword >> n; \
1438 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1439 bucket_hash ^= lo_hash_dword >> n; \
1440 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1441 sig_hash ^= lo_hash_dword << (16 - n); \
1442 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1443 common_hash ^= hi_hash_dword >> n; \
1444 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1445 bucket_hash ^= hi_hash_dword >> n; \
1446 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1447 sig_hash ^= hi_hash_dword << (16 - n); \
Jacob Keller1c420c72014-04-09 06:03:11 +00001448} while (0)
Alexander Duyck69830522011-01-06 14:29:58 +00001449
1450/**
1451 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1452 * @stream: input bitstream to compute the hash on
1453 *
1454 * This function is almost identical to the function above but contains
1455 * several optomizations such as unwinding all of the loops, letting the
1456 * compiler work out all of the conditional ifs since the keys are static
1457 * defines, and computing two keys at once since the hashed dword stream
1458 * will be the same for both keys.
1459 **/
1460static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1461 union ixgbe_atr_hash_dword common)
1462{
1463 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1464 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1465
1466 /* record the flow_vm_vlan bits as they are a key part to the hash */
1467 flow_vm_vlan = ntohl(input.dword);
1468
1469 /* generate common hash dword */
1470 hi_hash_dword = ntohl(common.dword);
1471
1472 /* low dword is word swapped version of common */
1473 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1474
1475 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1476 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1477
1478 /* Process bits 0 and 16 */
1479 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1480
1481 /*
1482 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1483 * delay this because bit 0 of the stream should not be processed
1484 * so we do not add the vlan until after bit 0 was processed
1485 */
1486 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1487
1488 /* Process remaining 30 bit of the key */
1489 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1490 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1491 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1492 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1493 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1494 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1495 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1496 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1497 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1498 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1499 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1500 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1501 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1502 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1503 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1504
1505 /* combine common_hash result with signature and bucket hashes */
1506 bucket_hash ^= common_hash;
1507 bucket_hash &= IXGBE_ATR_HASH_MASK;
1508
1509 sig_hash ^= common_hash << 16;
1510 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1511
1512 /* return completed signature hash */
1513 return sig_hash ^ bucket_hash;
1514}
1515
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001516/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001517 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1518 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001519 * @input: unique input dword
1520 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001521 * @queue: queue index to direct traffic to
Mark Rustad67359c32015-06-15 11:33:25 -07001522 *
1523 * Note that the tunnel bit in input must not be set when the hardware
1524 * tunneling support does not exist.
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001525 **/
1526s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001527 union ixgbe_atr_hash_dword input,
1528 union ixgbe_atr_hash_dword common,
1529 u8 queue)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001530{
Mark Rustad67359c32015-06-15 11:33:25 -07001531 u64 fdirhashcmd;
1532 u8 flow_type;
1533 bool tunnel;
1534 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001535
Alexander Duyck905e4a42011-01-06 14:29:57 +00001536 /*
1537 * Get the flow_type in order to program FDIRCMD properly
1538 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1539 */
Mark Rustad67359c32015-06-15 11:33:25 -07001540 tunnel = !!(input.formatted.flow_type & IXGBE_ATR_L4TYPE_TUNNEL_MASK);
1541 flow_type = input.formatted.flow_type &
1542 (IXGBE_ATR_L4TYPE_TUNNEL_MASK - 1);
1543 switch (flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001544 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1545 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1546 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1547 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1548 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1549 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1550 break;
1551 default:
1552 hw_dbg(hw, " Error on flow type input\n");
1553 return IXGBE_ERR_CONFIG;
1554 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001555
Alexander Duyck905e4a42011-01-06 14:29:57 +00001556 /* configure FDIRCMD register */
1557 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
Jacob Kellere7cf7452014-04-09 06:03:10 +00001558 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Mark Rustad67359c32015-06-15 11:33:25 -07001559 fdircmd |= (u32)flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001560 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Mark Rustad67359c32015-06-15 11:33:25 -07001561 if (tunnel)
1562 fdircmd |= IXGBE_FDIRCMD_TUNNEL_FILTER;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001563
1564 /*
1565 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1566 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1567 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001568 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001569 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001570 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1571
Alexander Duyck69830522011-01-06 14:29:58 +00001572 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1573
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001574 return 0;
1575}
1576
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001577#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1578do { \
1579 u32 n = (_n); \
1580 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1581 bucket_hash ^= lo_hash_dword >> n; \
1582 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1583 bucket_hash ^= hi_hash_dword >> n; \
Jacob Keller1c420c72014-04-09 06:03:11 +00001584} while (0)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001585
1586/**
1587 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1588 * @atr_input: input bitstream to compute the hash on
1589 * @input_mask: mask for the input bitstream
1590 *
1591 * This function serves two main purposes. First it applys the input_mask
1592 * to the atr_input resulting in a cleaned up atr_input data stream.
1593 * Secondly it computes the hash and stores it in the bkt_hash field at
1594 * the end of the input byte stream. This way it will be available for
1595 * future use without needing to recompute the hash.
1596 **/
1597void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1598 union ixgbe_atr_input *input_mask)
1599{
1600
1601 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001602 u32 bucket_hash = 0, hi_dword = 0;
1603 int i;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001604
1605 /* Apply masks to input data */
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001606 for (i = 0; i <= 10; i++)
1607 input->dword_stream[i] &= input_mask->dword_stream[i];
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001608
1609 /* record the flow_vm_vlan bits as they are a key part to the hash */
1610 flow_vm_vlan = ntohl(input->dword_stream[0]);
1611
1612 /* generate common hash dword */
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001613 for (i = 1; i <= 10; i++)
1614 hi_dword ^= input->dword_stream[i];
1615 hi_hash_dword = ntohl(hi_dword);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001616
1617 /* low dword is word swapped version of common */
1618 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1619
1620 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1621 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1622
1623 /* Process bits 0 and 16 */
1624 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1625
1626 /*
1627 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1628 * delay this because bit 0 of the stream should not be processed
1629 * so we do not add the vlan until after bit 0 was processed
1630 */
1631 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1632
1633 /* Process remaining 30 bit of the key */
Jacob Keller65ce9dc2014-02-22 01:23:59 +00001634 for (i = 1; i <= 15; i++)
1635 IXGBE_COMPUTE_BKT_HASH_ITERATION(i);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001636
1637 /*
1638 * Limit hash to 13 bits since max bucket count is 8K.
1639 * Store result at the end of the input stream.
1640 */
1641 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1642}
1643
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001644/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001645 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1646 * @input_mask: mask to be bit swapped
1647 *
1648 * The source and destination port masks for flow director are bit swapped
1649 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1650 * generate a correctly swapped value we need to bit swap the mask and that
1651 * is what is accomplished by this function.
1652 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001653static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001654{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001655 u32 mask = ntohs(input_mask->formatted.dst_port);
Jacob Keller2b2005d2014-04-09 06:03:12 +00001656
Alexander Duyck45b9f502011-01-06 14:29:59 +00001657 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001658 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001659 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1660 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1661 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1662 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1663}
1664
1665/*
1666 * These two macros are meant to address the fact that we have registers
1667 * that are either all or in part big-endian. As a result on big-endian
1668 * systems we will end up byte swapping the value to little-endian before
1669 * it is byte swapped again and written to the hardware in the original
1670 * big-endian format.
1671 */
1672#define IXGBE_STORE_AS_BE32(_value) \
1673 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1674 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1675
1676#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1677 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1678
1679#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001680 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001681
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001682s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1683 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001684{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001685 /* mask IPv6 since it is currently not supported */
1686 u32 fdirm = IXGBE_FDIRM_DIPv6;
1687 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001688
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001689 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001690 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1691 * are zero, then assume a full mask for that field. Also assume that
1692 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1693 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001694 *
1695 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1696 * point in time.
1697 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001698
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001699 /* verify bucket hash is cleared on hash generation */
1700 if (input_mask->formatted.bkt_hash)
1701 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1702
1703 /* Program FDIRM and verify partial masks */
1704 switch (input_mask->formatted.vm_pool & 0x7F) {
1705 case 0x0:
1706 fdirm |= IXGBE_FDIRM_POOL;
1707 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001708 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001709 default:
1710 hw_dbg(hw, " Error on vm pool mask\n");
1711 return IXGBE_ERR_CONFIG;
1712 }
1713
1714 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1715 case 0x0:
1716 fdirm |= IXGBE_FDIRM_L4P;
1717 if (input_mask->formatted.dst_port ||
1718 input_mask->formatted.src_port) {
1719 hw_dbg(hw, " Error on src/dst port mask\n");
1720 return IXGBE_ERR_CONFIG;
1721 }
1722 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001723 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001724 default:
1725 hw_dbg(hw, " Error on flow type mask\n");
1726 return IXGBE_ERR_CONFIG;
1727 }
1728
1729 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001730 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001731 /* mask VLAN ID, fall through to mask VLAN priority */
1732 fdirm |= IXGBE_FDIRM_VLANID;
1733 case 0x0FFF:
1734 /* mask VLAN priority */
1735 fdirm |= IXGBE_FDIRM_VLANP;
1736 break;
1737 case 0xE000:
1738 /* mask VLAN ID only, fall through */
1739 fdirm |= IXGBE_FDIRM_VLANID;
1740 case 0xEFFF:
1741 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001742 break;
1743 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001744 hw_dbg(hw, " Error on VLAN mask\n");
1745 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001746 }
1747
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001748 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1749 case 0x0000:
1750 /* Mask Flex Bytes, fall through */
1751 fdirm |= IXGBE_FDIRM_FLEX;
1752 case 0xFFFF:
1753 break;
1754 default:
1755 hw_dbg(hw, " Error on flexible byte mask\n");
1756 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001757 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001758
1759 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001760 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001761
Alexander Duyck45b9f502011-01-06 14:29:59 +00001762 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001763 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001764
1765 /* write both the same so that UDP and TCP use the same mask */
1766 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1767 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1768
Don Skidmore55324082015-06-24 17:03:30 -04001769 /* also use it for SCTP */
1770 switch (hw->mac.type) {
1771 case ixgbe_mac_X550:
1772 case ixgbe_mac_X550EM_x:
1773 IXGBE_WRITE_REG(hw, IXGBE_FDIRSCTPM, ~fdirtcpm);
1774 break;
1775 default:
1776 break;
1777 }
1778
Alexander Duyck45b9f502011-01-06 14:29:59 +00001779 /* store source and destination IP masks (big-enian) */
1780 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001781 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001782 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001783 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001784
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001785 return 0;
1786}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001787
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001788s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1789 union ixgbe_atr_input *input,
1790 u16 soft_id, u8 queue)
1791{
1792 u32 fdirport, fdirvlan, fdirhash, fdircmd;
Mark Rustadd490d152015-06-11 11:02:20 -07001793 s32 err;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001794
1795 /* currently IPv6 is not supported, must be programmed with 0 */
1796 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1797 input->formatted.src_ip[0]);
1798 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1799 input->formatted.src_ip[1]);
1800 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1801 input->formatted.src_ip[2]);
1802
1803 /* record the source address (big-endian) */
1804 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1805
1806 /* record the first 32 bits of the destination address (big-endian) */
1807 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001808
1809 /* record source and destination port (little-endian)*/
1810 fdirport = ntohs(input->formatted.dst_port);
1811 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1812 fdirport |= ntohs(input->formatted.src_port);
1813 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1814
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001815 /* record vlan (little-endian) and flex_bytes(big-endian) */
1816 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1817 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1818 fdirvlan |= ntohs(input->formatted.vlan_id);
1819 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001820
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001821 /* configure FDIRHASH register */
1822 fdirhash = input->formatted.bkt_hash;
1823 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1824 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1825
1826 /*
1827 * flush all previous writes to make certain registers are
1828 * programmed prior to issuing the command
1829 */
1830 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001831
1832 /* configure FDIRCMD register */
1833 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1834 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001835 if (queue == IXGBE_FDIR_DROP_QUEUE)
1836 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001837 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1838 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001839 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001840
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001841 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
Mark Rustadd490d152015-06-11 11:02:20 -07001842 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1843 if (err) {
1844 hw_dbg(hw, "Flow Director command did not complete!\n");
1845 return err;
1846 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001847
1848 return 0;
1849}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001850
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001851s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1852 union ixgbe_atr_input *input,
1853 u16 soft_id)
1854{
1855 u32 fdirhash;
Mark Rustadd490d152015-06-11 11:02:20 -07001856 u32 fdircmd;
1857 s32 err;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001858
1859 /* configure FDIRHASH register */
1860 fdirhash = input->formatted.bkt_hash;
1861 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1862 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1863
1864 /* flush hash to HW */
1865 IXGBE_WRITE_FLUSH(hw);
1866
1867 /* Query if filter is present */
1868 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1869
Mark Rustadd490d152015-06-11 11:02:20 -07001870 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1871 if (err) {
1872 hw_dbg(hw, "Flow Director command did not complete!\n");
1873 return err;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001874 }
1875
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001876 /* if filter exists in hardware then remove it */
1877 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1878 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1879 IXGBE_WRITE_FLUSH(hw);
1880 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1881 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1882 }
1883
Mark Rustadd490d152015-06-11 11:02:20 -07001884 return 0;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001885}
1886
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001887/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001888 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1889 * @hw: pointer to hardware structure
1890 * @reg: analog register to read
1891 * @val: read value
1892 *
1893 * Performs read operation to Omer analog register specified.
1894 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001895static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001896{
1897 u32 core_ctl;
1898
1899 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
Jacob Kellere7cf7452014-04-09 06:03:10 +00001900 (reg << 8));
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001901 IXGBE_WRITE_FLUSH(hw);
1902 udelay(10);
1903 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1904 *val = (u8)core_ctl;
1905
1906 return 0;
1907}
1908
1909/**
1910 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1911 * @hw: pointer to hardware structure
1912 * @reg: atlas register to write
1913 * @val: value to write
1914 *
1915 * Performs write operation to Omer analog register specified.
1916 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001917static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001918{
1919 u32 core_ctl;
1920
1921 core_ctl = (reg << 8) | val;
1922 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1923 IXGBE_WRITE_FLUSH(hw);
1924 udelay(10);
1925
1926 return 0;
1927}
1928
1929/**
1930 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1931 * @hw: pointer to hardware structure
1932 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001933 * Starts the hardware using the generic start_hw function
1934 * and the generation start_hw function.
1935 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001936 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001937static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001938{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001939 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001940
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001941 ret_val = ixgbe_start_hw_generic(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001942 if (ret_val)
1943 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001944
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001945 ret_val = ixgbe_start_hw_gen2(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001946 if (ret_val)
1947 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001948
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001949 /* We need to run link autotry after the driver loads */
1950 hw->mac.autotry_restart = true;
1951
Mark Rustade90dd262014-07-22 06:51:08 +00001952 if (ret_val)
1953 return ret_val;
1954
1955 return ixgbe_verify_fw_version_82599(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001956}
1957
1958/**
1959 * ixgbe_identify_phy_82599 - Get physical layer module
1960 * @hw: pointer to hardware structure
1961 *
1962 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001963 * If PHY already detected, maintains current PHY type in hw struct,
1964 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001965 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00001966static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001967{
Mark Rustade90dd262014-07-22 06:51:08 +00001968 s32 status;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001969
1970 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001971 status = ixgbe_identify_phy_generic(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001972 if (status) {
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001973 /* 82599 10GBASE-T requires an external PHY */
1974 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
Mark Rustade90dd262014-07-22 06:51:08 +00001975 return status;
1976 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001977 }
1978
1979 /* Set PHY type none if no PHY detected */
1980 if (hw->phy.type == ixgbe_phy_unknown) {
1981 hw->phy.type = ixgbe_phy_none;
1982 status = 0;
1983 }
1984
1985 /* Return error if SFP module has been detected but is not supported */
1986 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
Mark Rustade90dd262014-07-22 06:51:08 +00001987 return IXGBE_ERR_SFP_NOT_SUPPORTED;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001988
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001989 return status;
1990}
1991
1992/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001993 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1994 * @hw: pointer to hardware structure
1995 * @regval: register value to write to RXCTRL
1996 *
1997 * Enables the Rx DMA unit for 82599
1998 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001999static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002000{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002001 /*
2002 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2003 * If traffic is incoming before we enable the Rx unit, it could hang
2004 * the Rx DMA unit. Therefore, make sure the security engine is
2005 * completely disabled prior to enabling the Rx unit.
2006 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002007 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002008
Don Skidmore1f9ac572015-03-13 13:54:30 -07002009 if (regval & IXGBE_RXCTRL_RXEN)
2010 hw->mac.ops.enable_rx(hw);
2011 else
2012 hw->mac.ops.disable_rx(hw);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002013
2014 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002015
2016 return 0;
2017}
2018
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002019/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002020 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2021 * @hw: pointer to hardware structure
2022 *
2023 * Verifies that installed the firmware version is 0.6 or higher
2024 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2025 *
2026 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2027 * if the FW version is not supported.
2028 **/
2029static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2030{
2031 s32 status = IXGBE_ERR_EEPROM_VERSION;
2032 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002033 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002034 u16 fw_version = 0;
2035
2036 /* firmware check is only necessary for SFI devices */
Mark Rustade90dd262014-07-22 06:51:08 +00002037 if (hw->phy.media_type != ixgbe_media_type_fiber)
2038 return 0;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002039
2040 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002041 offset = IXGBE_FW_PTR;
2042 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2043 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002044
Mark Rustade90dd262014-07-22 06:51:08 +00002045 if (fw_offset == 0 || fw_offset == 0xFFFF)
2046 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002047
2048 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002049 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2050 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2051 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002052
Mark Rustade90dd262014-07-22 06:51:08 +00002053 if (fw_ptp_cfg_offset == 0 || fw_ptp_cfg_offset == 0xFFFF)
2054 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002055
2056 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002057 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2058 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2059 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002060
2061 if (fw_version > 0x5)
2062 status = 0;
2063
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002064 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002065
2066fw_version_err:
2067 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2068 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002069}
2070
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002071/**
2072 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2073 * @hw: pointer to hardware structure
2074 *
2075 * Returns true if the LESM FW module is present and enabled. Otherwise
2076 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2077 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002078static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002079{
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002080 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2081 s32 status;
2082
2083 /* get the offset to the Firmware Module block */
2084 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2085
Mark Rustade90dd262014-07-22 06:51:08 +00002086 if (status || fw_offset == 0 || fw_offset == 0xFFFF)
2087 return false;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002088
2089 /* get the offset to the LESM Parameters block */
2090 status = hw->eeprom.ops.read(hw, (fw_offset +
2091 IXGBE_FW_LESM_PARAMETERS_PTR),
2092 &fw_lesm_param_offset);
2093
Mark Rustade90dd262014-07-22 06:51:08 +00002094 if (status ||
2095 fw_lesm_param_offset == 0 || fw_lesm_param_offset == 0xFFFF)
2096 return false;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002097
2098 /* get the lesm state word */
2099 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2100 IXGBE_FW_LESM_STATE_1),
2101 &fw_lesm_state);
2102
Mark Rustade90dd262014-07-22 06:51:08 +00002103 if (!status && (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2104 return true;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002105
Mark Rustade90dd262014-07-22 06:51:08 +00002106 return false;
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002107}
2108
Emil Tantilov0665b092011-04-01 08:17:19 +00002109/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002110 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2111 * fastest available method
2112 *
2113 * @hw: pointer to hardware structure
2114 * @offset: offset of word in EEPROM to read
2115 * @words: number of words
2116 * @data: word(s) read from the EEPROM
2117 *
2118 * Retrieves 16 bit word(s) read from EEPROM
2119 **/
2120static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2121 u16 words, u16 *data)
2122{
2123 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
Emil Tantilov68c70052011-04-20 08:49:06 +00002124
Mark Rustade90dd262014-07-22 06:51:08 +00002125 /* If EEPROM is detected and can be addressed using 14 bits,
Emil Tantilov68c70052011-04-20 08:49:06 +00002126 * use EERD otherwise use bit bang
2127 */
Mark Rustade90dd262014-07-22 06:51:08 +00002128 if (eeprom->type == ixgbe_eeprom_spi &&
2129 offset + (words - 1) <= IXGBE_EERD_MAX_ADDR)
2130 return ixgbe_read_eerd_buffer_generic(hw, offset, words, data);
Emil Tantilov68c70052011-04-20 08:49:06 +00002131
Mark Rustade90dd262014-07-22 06:51:08 +00002132 return ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset, words,
2133 data);
Emil Tantilov68c70052011-04-20 08:49:06 +00002134}
2135
2136/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002137 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2138 * fastest available method
2139 *
2140 * @hw: pointer to hardware structure
2141 * @offset: offset of word in the EEPROM to read
2142 * @data: word read from the EEPROM
2143 *
2144 * Reads a 16 bit word from the EEPROM
2145 **/
2146static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2147 u16 offset, u16 *data)
2148{
2149 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
Emil Tantilov0665b092011-04-01 08:17:19 +00002150
2151 /*
2152 * If EEPROM is detected and can be addressed using 14 bits,
2153 * use EERD otherwise use bit bang
2154 */
Mark Rustade90dd262014-07-22 06:51:08 +00002155 if (eeprom->type == ixgbe_eeprom_spi && offset <= IXGBE_EERD_MAX_ADDR)
2156 return ixgbe_read_eerd_generic(hw, offset, data);
Emil Tantilov0665b092011-04-01 08:17:19 +00002157
Mark Rustade90dd262014-07-22 06:51:08 +00002158 return ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
Emil Tantilov0665b092011-04-01 08:17:19 +00002159}
2160
Don Skidmorede52a122012-09-11 06:58:19 +00002161/**
2162 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2163 *
2164 * @hw: pointer to hardware structure
2165 *
2166 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2167 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2168 * to AUTOC, so this function assumes the semaphore is held.
2169 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002170static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002171{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002172 s32 ret_val;
2173 u32 anlp1_reg = 0;
2174 u32 i, autoc_reg, autoc2_reg;
2175
2176 /* Enable link if disabled in NVM */
2177 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2178 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2179 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2180 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2181 IXGBE_WRITE_FLUSH(hw);
2182 }
Don Skidmorede52a122012-09-11 06:58:19 +00002183
Don Skidmore429d6a32014-02-27 20:32:41 -08002184 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002185 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2186
2187 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002188 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2189 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002190
2191 /* Wait for AN to leave state 0 */
2192 for (i = 0; i < 10; i++) {
2193 usleep_range(4000, 8000);
2194 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2195 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2196 break;
2197 }
2198
2199 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2200 hw_dbg(hw, "auto negotiation not completed\n");
2201 ret_val = IXGBE_ERR_RESET_FAILED;
2202 goto reset_pipeline_out;
2203 }
2204
2205 ret_val = 0;
2206
2207reset_pipeline_out:
2208 /* Write AUTOC register with original LMS field and Restart_AN */
2209 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2210 IXGBE_WRITE_FLUSH(hw);
2211
2212 return ret_val;
2213}
2214
Don Skidmore8f583322013-07-27 06:25:38 +00002215/**
2216 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2217 * @hw: pointer to hardware structure
2218 * @byte_offset: byte offset to read
2219 * @data: value read
2220 *
2221 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2222 * a specified device address.
2223 **/
2224static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2225 u8 dev_addr, u8 *data)
2226{
2227 u32 esdp;
2228 s32 status;
2229 s32 timeout = 200;
2230
2231 if (hw->phy.qsfp_shared_i2c_bus == true) {
2232 /* Acquire I2C bus ownership. */
2233 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2234 esdp |= IXGBE_ESDP_SDP0;
2235 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2236 IXGBE_WRITE_FLUSH(hw);
2237
2238 while (timeout) {
2239 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2240 if (esdp & IXGBE_ESDP_SDP1)
2241 break;
2242
2243 usleep_range(5000, 10000);
2244 timeout--;
2245 }
2246
2247 if (!timeout) {
2248 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2249 status = IXGBE_ERR_I2C;
2250 goto release_i2c_access;
2251 }
2252 }
2253
2254 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2255
2256release_i2c_access:
2257 if (hw->phy.qsfp_shared_i2c_bus == true) {
2258 /* Release I2C bus ownership. */
2259 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2260 esdp &= ~IXGBE_ESDP_SDP0;
2261 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2262 IXGBE_WRITE_FLUSH(hw);
2263 }
2264
2265 return status;
2266}
2267
2268/**
2269 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2270 * @hw: pointer to hardware structure
2271 * @byte_offset: byte offset to write
2272 * @data: value to write
2273 *
2274 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2275 * a specified device address.
2276 **/
2277static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2278 u8 dev_addr, u8 data)
2279{
2280 u32 esdp;
2281 s32 status;
2282 s32 timeout = 200;
2283
2284 if (hw->phy.qsfp_shared_i2c_bus == true) {
2285 /* Acquire I2C bus ownership. */
2286 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2287 esdp |= IXGBE_ESDP_SDP0;
2288 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2289 IXGBE_WRITE_FLUSH(hw);
2290
2291 while (timeout) {
2292 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2293 if (esdp & IXGBE_ESDP_SDP1)
2294 break;
2295
2296 usleep_range(5000, 10000);
2297 timeout--;
2298 }
2299
2300 if (!timeout) {
2301 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2302 status = IXGBE_ERR_I2C;
2303 goto release_i2c_access;
2304 }
2305 }
2306
2307 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2308
2309release_i2c_access:
2310 if (hw->phy.qsfp_shared_i2c_bus == true) {
2311 /* Release I2C bus ownership. */
2312 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2313 esdp &= ~IXGBE_ESDP_SDP0;
2314 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2315 IXGBE_WRITE_FLUSH(hw);
2316 }
2317
2318 return status;
2319}
2320
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002321static struct ixgbe_mac_operations mac_ops_82599 = {
2322 .init_hw = &ixgbe_init_hw_generic,
2323 .reset_hw = &ixgbe_reset_hw_82599,
2324 .start_hw = &ixgbe_start_hw_82599,
2325 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2326 .get_media_type = &ixgbe_get_media_type_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002327 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002328 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2329 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002330 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002331 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002332 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002333 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002334 .stop_adapter = &ixgbe_stop_adapter_generic,
2335 .get_bus_info = &ixgbe_get_bus_info_generic,
2336 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2337 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2338 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002339 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002340 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002341 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002342 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002343 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2344 .led_on = &ixgbe_led_on_generic,
2345 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002346 .blink_led_start = &ixgbe_blink_led_start_generic,
2347 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002348 .set_rar = &ixgbe_set_rar_generic,
2349 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002350 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002351 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002352 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002353 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002354 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2355 .enable_mc = &ixgbe_enable_mc_generic,
2356 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002357 .clear_vfta = &ixgbe_clear_vfta_generic,
2358 .set_vfta = &ixgbe_set_vfta_generic,
2359 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002360 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002361 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002362 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002363 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2364 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002365 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2366 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002367 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2368 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore429d6a32014-02-27 20:32:41 -08002369 .prot_autoc_read = &prot_autoc_read_82599,
2370 .prot_autoc_write = &prot_autoc_write_82599,
Don Skidmore1f9ac572015-03-13 13:54:30 -07002371 .enable_rx = &ixgbe_enable_rx_generic,
2372 .disable_rx = &ixgbe_disable_rx_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002373};
2374
2375static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002376 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002377 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002378 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002379 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002380 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002381 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2382 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2383 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002384};
2385
2386static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002387 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002388 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002389 .init = &ixgbe_init_phy_ops_82599,
2390 .reset = &ixgbe_reset_phy_generic,
2391 .read_reg = &ixgbe_read_phy_reg_generic,
2392 .write_reg = &ixgbe_write_phy_reg_generic,
2393 .setup_link = &ixgbe_setup_phy_link_generic,
2394 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2395 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2396 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002397 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002398 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2399 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2400 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002401};
2402
2403struct ixgbe_info ixgbe_82599_info = {
2404 .mac = ixgbe_mac_82599EB,
2405 .get_invariants = &ixgbe_get_invariants_82599,
2406 .mac_ops = &mac_ops_82599,
2407 .eeprom_ops = &eeprom_ops_82599,
2408 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002409 .mbx_ops = &mbx_ops_generic,
Don Skidmore9a900ec2015-06-09 17:15:01 -07002410 .mvals = ixgbe_mvals_8259X,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002411};