blob: fcba1d9734f94898ef181ebc862f1a0bea66beab [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorec97506a2014-02-27 20:32:43 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000035#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000036
37#define IXGBE_82599_MAX_TX_QUEUES 128
38#define IXGBE_82599_MAX_RX_QUEUES 128
39#define IXGBE_82599_RAR_ENTRIES 128
40#define IXGBE_82599_MC_TBL_SIZE 128
41#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000042#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000043
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000044static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
47static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
48 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000049 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000050static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
51 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000052 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000053static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000054static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
55 bool autoneg_wait_to_complete);
56static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
60 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000061 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000062static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000063static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
64 u8 dev_addr, u8 *data);
65static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
66 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080067static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
68static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000069
Don Skidmore0b2679d2013-02-21 03:00:04 +000070static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
71{
72 u32 fwsm, manc, factps;
73
74 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
75 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
76 return false;
77
78 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
79 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
80 return false;
81
82 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
83 if (factps & IXGBE_FACTPS_MNGCG)
84 return false;
85
86 return true;
87}
88
Don Skidmore7b25cdb2009-08-25 04:47:32 +000089static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000090{
91 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000092
Don Skidmore0b2679d2013-02-21 03:00:04 +000093 /* enable the laser control functions for SFP+ fiber
94 * and MNG not enabled
95 */
96 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
97 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000098 mac->ops.disable_tx_laser =
99 &ixgbe_disable_tx_laser_multispeed_fiber;
100 mac->ops.enable_tx_laser =
101 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000102 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000103 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000104 mac->ops.disable_tx_laser = NULL;
105 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000106 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000107 }
108
109 if (hw->phy.multispeed_fiber) {
110 /* Set up dual speed SFP+ support */
111 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
112 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000113 if ((mac->ops.get_media_type(hw) ==
114 ixgbe_media_type_backplane) &&
115 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000116 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
117 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000118 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
119 else
120 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121 }
122}
123
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000124static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000125{
126 s32 ret_val = 0;
127 u16 list_offset, data_offset, data_value;
128
129 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
130 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000131
132 hw->phy.ops.reset = NULL;
133
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000134 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
135 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000136 if (ret_val != 0)
137 goto setup_sfp_out;
138
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000139 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000140 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
141 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000142 if (ret_val != 0) {
143 ret_val = IXGBE_ERR_SWFW_SYNC;
144 goto setup_sfp_out;
145 }
146
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000147 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
148 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000149 while (data_value != 0xffff) {
150 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
151 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000152 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
153 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000154 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000155
156 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000157 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000158 /*
159 * Delay obtaining semaphore again to allow FW access,
160 * semaphore_delay is in ms usleep_range needs us.
161 */
162 usleep_range(hw->eeprom.semaphore_delay * 1000,
163 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000164
Don Skidmored7bbcd32012-10-24 06:19:01 +0000165 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800166 ret_val = hw->mac.ops.prot_autoc_write(hw,
167 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
168 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000169
170 if (ret_val) {
171 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000172 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
173 goto setup_sfp_out;
174 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000175 }
176
177setup_sfp_out:
178 return ret_val;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000179
180setup_sfp_err:
181 /* Release the semaphore */
182 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
183 /* Delay obtaining semaphore again to allow FW access,
184 * semaphore_delay is in ms usleep_range needs us.
185 */
186 usleep_range(hw->eeprom.semaphore_delay * 1000,
187 hw->eeprom.semaphore_delay * 2000);
188 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
189 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000190}
191
Don Skidmore429d6a32014-02-27 20:32:41 -0800192/**
193 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
194 * @hw: pointer to hardware structure
195 * @locked: Return the if we locked for this read.
196 * @reg_val: Value we read from AUTOC
197 *
198 * For this part (82599) we need to wrap read-modify-writes with a possible
199 * FW/SW lock. It is assumed this lock will be freed with the next
200 * prot_autoc_write_82599(). Note, that locked can only be true in cases
201 * where this function doesn't return an error.
202 **/
203static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
204 u32 *reg_val)
205{
206 s32 ret_val;
207
208 *locked = false;
209 /* If LESM is on then we need to hold the SW/FW semaphore. */
210 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
211 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
212 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000213 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800214 return IXGBE_ERR_SWFW_SYNC;
215
216 *locked = true;
217 }
218
219 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
220 return 0;
221}
222
223/**
224 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
225 * @hw: pointer to hardware structure
226 * @reg_val: value to write to AUTOC
227 * @locked: bool to indicate whether the SW/FW lock was already taken by
228 * previous proc_autoc_read_82599.
229 *
230 * This part (82599) may need to hold a the SW/FW lock around all writes to
231 * AUTOC. Likewise after a write we need to do a pipeline reset.
232 **/
233static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
234{
235 s32 ret_val = 0;
236
Don Skidmorec97506a2014-02-27 20:32:43 -0800237 /* Blocked by MNG FW so bail */
238 if (ixgbe_check_reset_blocked(hw))
239 goto out;
240
Don Skidmore429d6a32014-02-27 20:32:41 -0800241 /* We only need to get the lock if:
242 * - We didn't do it already (in the read part of a read-modify-write)
243 * - LESM is enabled.
244 */
245 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
246 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
247 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000248 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800249 return IXGBE_ERR_SWFW_SYNC;
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000250
251 locked = true;
Don Skidmore429d6a32014-02-27 20:32:41 -0800252 }
253
254 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
255 ret_val = ixgbe_reset_pipeline_82599(hw);
256
Don Skidmorec97506a2014-02-27 20:32:43 -0800257out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800258 /* Free the SW/FW semaphore as we either grabbed it here or
259 * already had it when this function was called.
260 */
261 if (locked)
262 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
263
264 return ret_val;
265}
266
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000267static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
268{
269 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000270
271 ixgbe_init_mac_link_ops_82599(hw);
272
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000273 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
274 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
275 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000276 mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000277 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
278 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000279 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000280
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000281 return 0;
282}
283
284/**
285 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
286 * @hw: pointer to hardware structure
287 *
288 * Initialize any function pointers that were not able to be
289 * set during get_invariants because the PHY/SFP type was
290 * not known. Perform the SFP init if necessary.
291 *
292 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000293static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000294{
295 struct ixgbe_mac_info *mac = &hw->mac;
296 struct ixgbe_phy_info *phy = &hw->phy;
297 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000298 u32 esdp;
299
300 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
301 /* Store flag indicating I2C bus access control unit. */
302 hw->phy.qsfp_shared_i2c_bus = true;
303
304 /* Initialize access to QSFP+ I2C bus */
305 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
306 esdp |= IXGBE_ESDP_SDP0_DIR;
307 esdp &= ~IXGBE_ESDP_SDP1_DIR;
308 esdp &= ~IXGBE_ESDP_SDP0;
309 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
310 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
311 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
312 IXGBE_WRITE_FLUSH(hw);
313
314 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
315 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
316 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000317
318 /* Identify the PHY or SFP module */
319 ret_val = phy->ops.identify(hw);
320
321 /* Setup function pointers based on detected SFP module and speeds */
322 ixgbe_init_mac_link_ops_82599(hw);
323
324 /* If copper media, overwrite with copper function pointers */
325 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
326 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000327 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800328 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000329 }
330
331 /* Set necessary function pointers based on phy type */
332 switch (hw->phy.type) {
333 case ixgbe_phy_tn:
334 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000335 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000336 phy->ops.get_firmware_version =
337 &ixgbe_get_phy_firmware_version_tnx;
338 break;
339 default:
340 break;
341 }
342
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000343 return ret_val;
344}
345
346/**
347 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
348 * @hw: pointer to hardware structure
349 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000350 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000351 *
352 * Determines the link capabilities by reading the AUTOC register.
353 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000354static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
355 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000356 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000357{
358 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000359 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000360
Don Skidmorecb836a92010-06-29 18:30:59 +0000361 /* Determine 1G link capabilities off of SFP+ type */
362 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000363 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000364 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
365 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000366 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
367 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000368 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000369 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000370 goto out;
371 }
372
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000373 /*
374 * Determine link capabilities based on the stored value of AUTOC,
375 * which represents EEPROM defaults. If AUTOC value has not been
376 * stored, use the current register value.
377 */
378 if (hw->mac.orig_link_settings_stored)
379 autoc = hw->mac.orig_autoc;
380 else
381 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
382
383 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000384 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
385 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000386 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000387 break;
388
389 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
390 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000391 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000392 break;
393
394 case IXGBE_AUTOC_LMS_1G_AN:
395 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000396 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000397 break;
398
399 case IXGBE_AUTOC_LMS_10G_SERIAL:
400 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000401 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000402 break;
403
404 case IXGBE_AUTOC_LMS_KX4_KX_KR:
405 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
406 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000407 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000409 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000411 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000412 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000413 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000414 break;
415
416 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
417 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000418 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000419 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000420 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000421 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000422 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000423 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000424 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000425 break;
426
427 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
428 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000429 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000430 break;
431
432 default:
433 status = IXGBE_ERR_LINK_SETUP;
434 goto out;
435 break;
436 }
437
438 if (hw->phy.multispeed_fiber) {
439 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000440 IXGBE_LINK_SPEED_1GB_FULL;
441
442 /* QSFP must not enable auto-negotiation */
443 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
444 *autoneg = false;
445 else
446 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000447 }
448
449out:
450 return status;
451}
452
453/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000454 * ixgbe_get_media_type_82599 - Get media type
455 * @hw: pointer to hardware structure
456 *
457 * Returns the media type (fiber, copper, backplane)
458 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000459static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000460{
461 enum ixgbe_media_type media_type;
462
463 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000464 switch (hw->phy.type) {
465 case ixgbe_phy_cu_unknown:
466 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000467 media_type = ixgbe_media_type_copper;
468 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000469 default:
470 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000471 }
472
473 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000474 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000475 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000476 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000477 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000478 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000479 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000480 /* Default device ID is mezzanine card KX/KX4 */
481 media_type = ixgbe_media_type_backplane;
482 break;
483 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000484 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000485 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000486 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000487 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000488 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000489 media_type = ixgbe_media_type_fiber;
490 break;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000491 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000492 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000493 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000494 case IXGBE_DEV_ID_82599_T3_LOM:
495 media_type = ixgbe_media_type_copper;
496 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000497 case IXGBE_DEV_ID_82599_LS:
498 media_type = ixgbe_media_type_fiber_lco;
499 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000500 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
501 media_type = ixgbe_media_type_fiber_qsfp;
502 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000503 default:
504 media_type = ixgbe_media_type_unknown;
505 break;
506 }
507out:
508 return media_type;
509}
510
511/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000512 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
513 * @hw: pointer to hardware structure
514 *
515 * Disables link, should be called during D3 power down sequence.
516 *
Jacob Keller305f8ce2014-02-22 01:23:52 +0000517 **/
Jacob Kellerf4f10402013-06-25 07:59:23 +0000518static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
519{
520 u32 autoc2_reg;
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000521 u16 ee_ctrl_2 = 0;
Jacob Kellerf4f10402013-06-25 07:59:23 +0000522
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000523 hw->eeprom.ops.read(hw, IXGBE_EEPROM_CTRL_2, &ee_ctrl_2);
524
525 if (!hw->mng_fw_enabled && !hw->wol_enabled &&
526 ee_ctrl_2 & IXGBE_EEPROM_CCD_BIT) {
Jacob Kellerf4f10402013-06-25 07:59:23 +0000527 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
528 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
529 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
530 }
531}
532
533/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000534 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000535 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000536 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000537 *
538 * Configures link settings based on values in the ixgbe_hw struct.
539 * Restarts the link. Performs autonegotiation if needed.
540 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000541static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000542 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000543{
544 u32 autoc_reg;
545 u32 links_reg;
546 u32 i;
547 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000548 bool got_lock = false;
549
550 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
551 status = hw->mac.ops.acquire_swfw_sync(hw,
552 IXGBE_GSSR_MAC_CSR_SM);
553 if (status)
554 goto out;
555
556 got_lock = true;
557 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000558
559 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000560 ixgbe_reset_pipeline_82599(hw);
561
562 if (got_lock)
563 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000564
565 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000566 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000567 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000568 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
569 IXGBE_AUTOC_LMS_KX4_KX_KR ||
570 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
571 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
572 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
573 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
574 links_reg = 0; /* Just in case Autoneg time = 0 */
575 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
576 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
577 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
578 break;
579 msleep(100);
580 }
581 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
582 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
583 hw_dbg(hw, "Autoneg did not complete.\n");
584 }
585 }
586 }
587
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000588 /* Add delay to filter out noises during initial link setup */
589 msleep(50);
590
Don Skidmored7bbcd32012-10-24 06:19:01 +0000591out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000592 return status;
593}
594
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000595/**
596 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
597 * @hw: pointer to hardware structure
598 *
599 * The base drivers may require better control over SFP+ module
600 * PHY states. This includes selectively shutting down the Tx
601 * laser on the PHY, effectively halting physical link.
602 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000603static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000604{
605 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
606
Don Skidmorec97506a2014-02-27 20:32:43 -0800607 /* Blocked by MNG FW so bail */
608 if (ixgbe_check_reset_blocked(hw))
609 return;
610
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000611 /* Disable tx laser; allow 100us to go dark per spec */
612 esdp_reg |= IXGBE_ESDP_SDP3;
613 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
614 IXGBE_WRITE_FLUSH(hw);
615 udelay(100);
616}
617
618/**
619 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
620 * @hw: pointer to hardware structure
621 *
622 * The base drivers may require better control over SFP+ module
623 * PHY states. This includes selectively turning on the Tx
624 * laser on the PHY, effectively starting physical link.
625 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000626static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000627{
628 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
629
630 /* Enable tx laser; allow 100ms to light up */
631 esdp_reg &= ~IXGBE_ESDP_SDP3;
632 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
633 IXGBE_WRITE_FLUSH(hw);
634 msleep(100);
635}
636
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000637/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000638 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
639 * @hw: pointer to hardware structure
640 *
641 * When the driver changes the link speeds that it can support,
642 * it sets autotry_restart to true to indicate that we need to
643 * initiate a new autotry session with the link partner. To do
644 * so, we set the speed then disable and re-enable the tx laser, to
645 * alert the link partner that it also needs to restart autotry on its
646 * end. This is consistent with true clause 37 autoneg, which also
647 * involves a loss of signal.
648 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000649static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000650{
Don Skidmorec97506a2014-02-27 20:32:43 -0800651 /* Blocked by MNG FW so bail */
652 if (ixgbe_check_reset_blocked(hw))
653 return;
654
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000655 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000656 ixgbe_disable_tx_laser_multispeed_fiber(hw);
657 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000658 hw->mac.autotry_restart = false;
659 }
660}
661
662/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000663 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
664 * @hw: pointer to hardware structure
665 * @speed: link speed to set
666 *
667 * We set the module speed differently for fixed fiber. For other
668 * multi-speed devices we don't have an error value so here if we
669 * detect an error we just log it and exit.
670 */
671static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
672 ixgbe_link_speed speed)
673{
674 s32 status;
675 u8 rs, eeprom_data;
676
677 switch (speed) {
678 case IXGBE_LINK_SPEED_10GB_FULL:
679 /* one bit mask same as setting on */
680 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
681 break;
682 case IXGBE_LINK_SPEED_1GB_FULL:
683 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
684 break;
685 default:
686 hw_dbg(hw, "Invalid fixed module speed\n");
687 return;
688 }
689
690 /* Set RS0 */
691 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
692 IXGBE_I2C_EEPROM_DEV_ADDR2,
693 &eeprom_data);
694 if (status) {
695 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
696 goto out;
697 }
698
Don Skidmored3cec9272014-01-16 02:30:10 -0800699 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000700
701 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
702 IXGBE_I2C_EEPROM_DEV_ADDR2,
703 eeprom_data);
704 if (status) {
705 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
706 goto out;
707 }
708
709 /* Set RS1 */
710 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
711 IXGBE_I2C_EEPROM_DEV_ADDR2,
712 &eeprom_data);
713 if (status) {
714 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
715 goto out;
716 }
717
718 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
719
720 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
721 IXGBE_I2C_EEPROM_DEV_ADDR2,
722 eeprom_data);
723 if (status) {
724 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
725 goto out;
726 }
727out:
728 return;
729}
730
731/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000732 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000733 * @hw: pointer to hardware structure
734 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000735 * @autoneg_wait_to_complete: true when waiting for completion is needed
736 *
737 * Set the link speed in the AUTOC register and restarts link.
738 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000739static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000740 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000741 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000742{
743 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000744 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000745 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
746 u32 speedcnt = 0;
747 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000748 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000749 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000750 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000751
752 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000753 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000754 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000755 if (status != 0)
756 return status;
757
758 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000759
760 /*
761 * Try each speed one by one, highest priority first. We do this in
762 * software because 10gb fiber doesn't support speed autonegotiation.
763 */
764 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
765 speedcnt++;
766 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
767
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000768 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000769 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
770 false);
771 if (status != 0)
772 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000773
Emil Tantilov037c6d02011-02-25 07:49:39 +0000774 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000775 goto out;
776
777 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000778 switch (hw->phy.media_type) {
779 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000780 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
781 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
782 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000783 break;
784 case ixgbe_media_type_fiber_qsfp:
785 /* QSFP module automatically detects MAC link speed */
786 break;
787 default:
788 hw_dbg(hw, "Unexpected media type.\n");
789 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000790 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000791
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000792 /* Allow module to change analog characteristics (1G->10G) */
793 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000794
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000795 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000796 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000797 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000798 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000799 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000800
801 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000802 if (hw->mac.ops.flap_tx_laser)
803 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000804
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000805 /*
806 * Wait for the controller to acquire link. Per IEEE 802.3ap,
807 * Section 73.10.2, we may have to wait up to 500ms if KR is
808 * attempted. 82599 uses the same timing for 10g SFI.
809 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000810 for (i = 0; i < 5; i++) {
811 /* Wait for the link partner to also set speed */
812 msleep(100);
813
814 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000815 status = hw->mac.ops.check_link(hw, &link_speed,
816 &link_up, false);
817 if (status != 0)
818 return status;
819
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000820 if (link_up)
821 goto out;
822 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000823 }
824
825 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
826 speedcnt++;
827 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
828 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
829
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000830 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000831 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
832 false);
833 if (status != 0)
834 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000835
Emil Tantilov037c6d02011-02-25 07:49:39 +0000836 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000837 goto out;
838
839 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000840 switch (hw->phy.media_type) {
841 case ixgbe_media_type_fiber_fixed:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000842 ixgbe_set_fiber_fixed_speed(hw,
843 IXGBE_LINK_SPEED_1GB_FULL);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000844 break;
845 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000846 esdp_reg &= ~IXGBE_ESDP_SDP5;
847 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
848 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
849 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000850 break;
851 case ixgbe_media_type_fiber_qsfp:
852 /* QSFP module automatically detects MAC link speed */
853 break;
854 default:
855 hw_dbg(hw, "Unexpected media type.\n");
856 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000857 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000858
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000859 /* Allow module to change analog characteristics (10G->1G) */
860 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000861
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000862 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000863 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000864 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000865 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000866 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000867
868 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000869 if (hw->mac.ops.flap_tx_laser)
870 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000871
872 /* Wait for the link partner to also set speed */
873 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000874
875 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000876 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
877 false);
878 if (status != 0)
879 return status;
880
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000881 if (link_up)
882 goto out;
883 }
884
885 /*
886 * We didn't get link. Configure back to the highest speed we tried,
887 * (if there was more than one). We call ourselves back with just the
888 * single highest speed that the user requested.
889 */
890 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000891 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
892 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000893 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000894
895out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000896 /* Set autoneg_advertised value based on input link speed */
897 hw->phy.autoneg_advertised = 0;
898
899 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
900 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
901
902 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
903 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
904
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000905 return status;
906}
907
908/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000909 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
910 * @hw: pointer to hardware structure
911 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000912 * @autoneg_wait_to_complete: true when waiting for completion is needed
913 *
914 * Implements the Intel SmartSpeed algorithm.
915 **/
916static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000917 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000918 bool autoneg_wait_to_complete)
919{
920 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000921 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000922 s32 i, j;
923 bool link_up = false;
924 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000925
926 /* Set autoneg_advertised value based on input link speed */
927 hw->phy.autoneg_advertised = 0;
928
929 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
930 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
931
932 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
933 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
934
935 if (speed & IXGBE_LINK_SPEED_100_FULL)
936 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
937
938 /*
939 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
940 * autoneg advertisement if link is unable to be established at the
941 * highest negotiated rate. This can sometimes happen due to integrity
942 * issues with the physical media connection.
943 */
944
945 /* First, try to get link with full advertisement */
946 hw->phy.smart_speed_active = false;
947 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000948 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000949 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000950 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000951 goto out;
952
953 /*
954 * Wait for the controller to acquire link. Per IEEE 802.3ap,
955 * Section 73.10.2, we may have to wait up to 500ms if KR is
956 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
957 * Table 9 in the AN MAS.
958 */
959 for (i = 0; i < 5; i++) {
960 mdelay(100);
961
962 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000963 status = hw->mac.ops.check_link(hw, &link_speed,
964 &link_up, false);
965 if (status != 0)
966 goto out;
967
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000968 if (link_up)
969 goto out;
970 }
971 }
972
973 /*
974 * We didn't get link. If we advertised KR plus one of KX4/KX
975 * (or BX4/BX), then disable KR and try again.
976 */
977 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
978 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
979 goto out;
980
981 /* Turn SmartSpeed on to disable KR support */
982 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000983 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000984 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000985 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000986 goto out;
987
988 /*
989 * Wait for the controller to acquire link. 600ms will allow for
990 * the AN link_fail_inhibit_timer as well for multiple cycles of
991 * parallel detect, both 10g and 1g. This allows for the maximum
992 * connect attempts as defined in the AN MAS table 73-7.
993 */
994 for (i = 0; i < 6; i++) {
995 mdelay(100);
996
997 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000998 status = hw->mac.ops.check_link(hw, &link_speed,
999 &link_up, false);
1000 if (status != 0)
1001 goto out;
1002
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001003 if (link_up)
1004 goto out;
1005 }
1006
1007 /* We didn't get link. Turn SmartSpeed back off. */
1008 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +00001009 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001010 autoneg_wait_to_complete);
1011
1012out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +00001013 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Jacob Keller305f8ce2014-02-22 01:23:52 +00001014 hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001015 return status;
1016}
1017
1018/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001019 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001020 * @hw: pointer to hardware structure
1021 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001022 * @autoneg_wait_to_complete: true when waiting for completion is needed
1023 *
1024 * Set the link speed in the AUTOC register and restarts link.
1025 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +00001026static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +00001027 ixgbe_link_speed speed,
1028 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001029{
1030 s32 status = 0;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001031 u32 autoc, pma_pmd_1g, link_mode, start_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001032 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001033 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001034 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1035 u32 links_reg;
1036 u32 i;
1037 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Josh Hayfd0326f2012-12-15 03:28:30 +00001038 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001039
1040 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +00001041 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
1042 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00001043 if (status != 0)
1044 goto out;
1045
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001046 speed &= link_capabilities;
1047
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001048 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
1049 status = IXGBE_ERR_LINK_SETUP;
1050 goto out;
1051 }
1052
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001053 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
1054 if (hw->mac.orig_link_settings_stored)
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001055 autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001056 else
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001057 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1058
1059 orig_autoc = autoc;
Don Skidmore429d6a32014-02-27 20:32:41 -08001060 start_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001061 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
1062 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001063
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001064 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1065 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1066 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001067 /* Set KX4/KX/KR support according to speed requested */
1068 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +00001069 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001070 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001071 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001072 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
1073 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001074 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +00001075 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001076 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1077 autoc |= IXGBE_AUTOC_KX_SUPP;
1078 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
1079 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
1080 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
1081 /* Switch from 1G SFI to 10G SFI if requested */
1082 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
1083 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
1084 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1085 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
1086 }
1087 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
1088 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
1089 /* Switch from 10G SFI to 1G SFI if requested */
1090 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1091 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1092 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1093 if (autoneg)
1094 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1095 else
1096 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1097 }
1098 }
1099
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001100 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001101 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001102 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001103 if (status)
Don Skidmore429d6a32014-02-27 20:32:41 -08001104 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001105
1106 /* Only poll for autoneg to complete if specified to do so */
1107 if (autoneg_wait_to_complete) {
1108 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1109 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1110 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1111 links_reg = 0; /*Just in case Autoneg time=0*/
1112 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1113 links_reg =
1114 IXGBE_READ_REG(hw, IXGBE_LINKS);
1115 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1116 break;
1117 msleep(100);
1118 }
1119 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1120 status =
1121 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jacob Keller305f8ce2014-02-22 01:23:52 +00001122 hw_dbg(hw, "Autoneg did not complete.\n");
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001123 }
1124 }
1125 }
1126
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001127 /* Add delay to filter out noises during initial link setup */
1128 msleep(50);
1129 }
1130
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001131out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001132 return status;
1133}
1134
1135/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001136 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001137 * @hw: pointer to hardware structure
1138 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001139 * @autoneg_wait_to_complete: true if waiting is needed to complete
1140 *
1141 * Restarts link on PHY and MAC based on settings passed in.
1142 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001143static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1144 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001145 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001146{
1147 s32 status;
1148
1149 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001150 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001151 autoneg_wait_to_complete);
1152 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001153 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001154
1155 return status;
1156}
1157
1158/**
1159 * ixgbe_reset_hw_82599 - Perform hardware reset
1160 * @hw: pointer to hardware structure
1161 *
1162 * Resets the hardware by resetting the transmit and receive units, masks
1163 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1164 * reset.
1165 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001166static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001167{
Alexander Duyck8132b542011-07-15 07:29:44 +00001168 ixgbe_link_speed link_speed;
1169 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001170 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001171 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001172 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001173
1174 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001175 status = hw->mac.ops.stop_adapter(hw);
1176 if (status != 0)
1177 goto reset_hw_out;
1178
1179 /* flush pending Tx transactions */
1180 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001181
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001182 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001183
Emil Tantilov037c6d02011-02-25 07:49:39 +00001184 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001185 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001186
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001187 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1188 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001189
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001190 /* Setup SFP module if there is one present. */
1191 if (hw->phy.sfp_setup_needed) {
1192 status = hw->mac.ops.setup_sfp(hw);
1193 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001194 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001195
Emil Tantilov037c6d02011-02-25 07:49:39 +00001196 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1197 goto reset_hw_out;
1198
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001199 /* Reset PHY */
1200 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1201 hw->phy.ops.reset(hw);
1202
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001203 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001204 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001205
Emil Tantilova4297dc2011-02-14 08:45:13 +00001206mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001207 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001208 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1209 * If link reset is used when link is up, it might reset the PHY when
1210 * mng is using it. If link is down or the flag to force full link
1211 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001212 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001213 ctrl = IXGBE_CTRL_LNK_RST;
1214 if (!hw->force_full_reset) {
1215 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1216 if (link_up)
1217 ctrl = IXGBE_CTRL_RST;
1218 }
1219
1220 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1221 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001222 IXGBE_WRITE_FLUSH(hw);
1223
1224 /* Poll for reset bit to self-clear indicating reset is complete */
1225 for (i = 0; i < 10; i++) {
1226 udelay(1);
1227 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001228 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001229 break;
1230 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001231
1232 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001233 status = IXGBE_ERR_RESET_FAILED;
1234 hw_dbg(hw, "Reset polling failed to complete.\n");
1235 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001236
Alexander Duyck8132b542011-07-15 07:29:44 +00001237 msleep(50);
1238
Emil Tantilova4297dc2011-02-14 08:45:13 +00001239 /*
1240 * Double resets are required for recovery from certain error
1241 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001242 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001243 */
1244 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1245 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001246 goto mac_reset_top;
1247 }
1248
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001249 /*
1250 * Store the original AUTOC/AUTOC2 values if they have not been
1251 * stored off yet. Otherwise restore the stored original
1252 * values since the reset operation sets back to defaults.
1253 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001254 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001255 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001256
1257 /* Enable link if disabled in NVM */
1258 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1259 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1260 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1261 IXGBE_WRITE_FLUSH(hw);
1262 }
1263
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001264 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001265 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001266 hw->mac.orig_autoc2 = autoc2;
1267 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001268 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001269
1270 /* If MNG FW is running on a multi-speed device that
1271 * doesn't autoneg with out driver support we need to
1272 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001273 * Likewise if we support WoL we don't want change the
1274 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001275 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001276 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001277 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001278 hw->mac.orig_autoc =
1279 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1280 curr_lms;
1281
Don Skidmore429d6a32014-02-27 20:32:41 -08001282 if (autoc != hw->mac.orig_autoc) {
1283 status = hw->mac.ops.prot_autoc_write(hw,
1284 hw->mac.orig_autoc,
1285 false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001286 if (status)
Don Skidmore429d6a32014-02-27 20:32:41 -08001287 goto reset_hw_out;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001288 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001289
1290 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1291 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1292 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1293 autoc2 |= (hw->mac.orig_autoc2 &
1294 IXGBE_AUTOC2_UPPER_MASK);
1295 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1296 }
1297 }
1298
Emil Tantilov278675d2011-02-19 08:43:49 +00001299 /* Store the permanent mac address */
1300 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1301
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001302 /*
1303 * Store MAC address from RAR0, clear receive address registers, and
1304 * clear the multicast table. Also reset num_rar_entries to 128,
1305 * since we modify this value when programming the SAN MAC address.
1306 */
1307 hw->mac.num_rar_entries = 128;
1308 hw->mac.ops.init_rx_addrs(hw);
1309
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001310 /* Store the permanent SAN mac address */
1311 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1312
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001313 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001314 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001315 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1316 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1317
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001318 /* Save the SAN MAC RAR index */
1319 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1320
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001321 /* Reserve the last RAR for the SAN MAC address */
1322 hw->mac.num_rar_entries--;
1323 }
1324
Yi Zou383ff342009-10-28 18:23:57 +00001325 /* Store the alternative WWNN/WWPN prefix */
1326 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1327 &hw->mac.wwpn_prefix);
1328
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001329reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001330 return status;
1331}
1332
1333/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001334 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1335 * @hw: pointer to hardware structure
1336 **/
1337s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1338{
1339 int i;
1340 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1341 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1342
1343 /*
1344 * Before starting reinitialization process,
1345 * FDIRCMD.CMD must be zero.
1346 */
1347 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1348 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1349 IXGBE_FDIRCMD_CMD_MASK))
1350 break;
1351 udelay(10);
1352 }
1353 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001354 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001355 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001356 return IXGBE_ERR_FDIR_REINIT_FAILED;
1357 }
1358
1359 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1360 IXGBE_WRITE_FLUSH(hw);
1361 /*
1362 * 82599 adapters flow director init flow cannot be restarted,
1363 * Workaround 82599 silicon errata by performing the following steps
1364 * before re-writing the FDIRCTRL control register with the same value.
1365 * - write 1 to bit 8 of FDIRCMD register &
1366 * - write 0 to bit 8 of FDIRCMD register
1367 */
1368 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1369 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1370 IXGBE_FDIRCMD_CLEARHT));
1371 IXGBE_WRITE_FLUSH(hw);
1372 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1373 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1374 ~IXGBE_FDIRCMD_CLEARHT));
1375 IXGBE_WRITE_FLUSH(hw);
1376 /*
1377 * Clear FDIR Hash register to clear any leftover hashes
1378 * waiting to be programmed.
1379 */
1380 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1381 IXGBE_WRITE_FLUSH(hw);
1382
1383 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1384 IXGBE_WRITE_FLUSH(hw);
1385
1386 /* Poll init-done after we write FDIRCTRL register */
1387 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1388 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1389 IXGBE_FDIRCTRL_INIT_DONE)
1390 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001391 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001392 }
1393 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1394 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1395 return IXGBE_ERR_FDIR_REINIT_FAILED;
1396 }
1397
1398 /* Clear FDIR statistics registers (read to clear) */
1399 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1400 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1401 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1402 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1403 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1404
1405 return 0;
1406}
1407
1408/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001409 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1410 * @hw: pointer to hardware structure
1411 * @fdirctrl: value to write to flow director control register
1412 **/
1413static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1414{
1415 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001416
1417 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001418 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1419 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001420
1421 /*
1422 * Poll init-done after we write the register. Estimated times:
1423 * 10G: PBALLOC = 11b, timing is 60us
1424 * 1G: PBALLOC = 11b, timing is 600us
1425 * 100M: PBALLOC = 11b, timing is 6ms
1426 *
1427 * Multiple these timings by 4 if under full Rx load
1428 *
1429 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1430 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1431 * this might not finish in our poll time, but we can live with that
1432 * for now.
1433 */
1434 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1435 IXGBE_WRITE_FLUSH(hw);
1436 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1437 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1438 IXGBE_FDIRCTRL_INIT_DONE)
1439 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001440 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001441 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001442
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001443 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001444 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1445}
1446
1447/**
1448 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1449 * @hw: pointer to hardware structure
1450 * @fdirctrl: value to write to flow director control register, initially
1451 * contains just the value of the Rx packet buffer allocation
1452 **/
1453s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1454{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001455 /*
1456 * Continue setup of fdirctrl register bits:
1457 * Move the flexible bytes to use the ethertype - shift 6 words
1458 * Set the maximum length per hash bucket to 0xA filters
1459 * Send interrupt when 64 filters are left
1460 */
1461 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1462 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1463 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1464
1465 /* write hashes and fdirctrl register, poll for completion */
1466 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001467
1468 return 0;
1469}
1470
1471/**
1472 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1473 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001474 * @fdirctrl: value to write to flow director control register, initially
1475 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001476 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001477s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001478{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001479 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001480 * Continue setup of fdirctrl register bits:
1481 * Turn perfect match filtering on
1482 * Report hash in RSS field of Rx wb descriptor
1483 * Initialize the drop queue
1484 * Move the flexible bytes to use the ethertype - shift 6 words
1485 * Set the maximum length per hash bucket to 0xA filters
1486 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001487 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001488 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1489 IXGBE_FDIRCTRL_REPORT_STATUS |
1490 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1491 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1492 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1493 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001494
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001495 /* write hashes and fdirctrl register, poll for completion */
1496 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001497
1498 return 0;
1499}
1500
Alexander Duyck69830522011-01-06 14:29:58 +00001501/*
1502 * These defines allow us to quickly generate all of the necessary instructions
1503 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1504 * for values 0 through 15
1505 */
1506#define IXGBE_ATR_COMMON_HASH_KEY \
1507 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1508#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1509do { \
1510 u32 n = (_n); \
1511 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1512 common_hash ^= lo_hash_dword >> n; \
1513 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1514 bucket_hash ^= lo_hash_dword >> n; \
1515 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1516 sig_hash ^= lo_hash_dword << (16 - n); \
1517 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1518 common_hash ^= hi_hash_dword >> n; \
1519 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1520 bucket_hash ^= hi_hash_dword >> n; \
1521 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1522 sig_hash ^= hi_hash_dword << (16 - n); \
1523} while (0);
1524
1525/**
1526 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1527 * @stream: input bitstream to compute the hash on
1528 *
1529 * This function is almost identical to the function above but contains
1530 * several optomizations such as unwinding all of the loops, letting the
1531 * compiler work out all of the conditional ifs since the keys are static
1532 * defines, and computing two keys at once since the hashed dword stream
1533 * will be the same for both keys.
1534 **/
1535static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1536 union ixgbe_atr_hash_dword common)
1537{
1538 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1539 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1540
1541 /* record the flow_vm_vlan bits as they are a key part to the hash */
1542 flow_vm_vlan = ntohl(input.dword);
1543
1544 /* generate common hash dword */
1545 hi_hash_dword = ntohl(common.dword);
1546
1547 /* low dword is word swapped version of common */
1548 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1549
1550 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1551 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1552
1553 /* Process bits 0 and 16 */
1554 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1555
1556 /*
1557 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1558 * delay this because bit 0 of the stream should not be processed
1559 * so we do not add the vlan until after bit 0 was processed
1560 */
1561 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1562
1563 /* Process remaining 30 bit of the key */
1564 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1565 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1566 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1567 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1568 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1569 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1570 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1571 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1572 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1573 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1574 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1575 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1576 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1577 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1578 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1579
1580 /* combine common_hash result with signature and bucket hashes */
1581 bucket_hash ^= common_hash;
1582 bucket_hash &= IXGBE_ATR_HASH_MASK;
1583
1584 sig_hash ^= common_hash << 16;
1585 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1586
1587 /* return completed signature hash */
1588 return sig_hash ^ bucket_hash;
1589}
1590
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001591/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001592 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1593 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001594 * @input: unique input dword
1595 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001596 * @queue: queue index to direct traffic to
1597 **/
1598s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001599 union ixgbe_atr_hash_dword input,
1600 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001601 u8 queue)
1602{
1603 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001604 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001605
Alexander Duyck905e4a42011-01-06 14:29:57 +00001606 /*
1607 * Get the flow_type in order to program FDIRCMD properly
1608 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1609 */
Alexander Duyck69830522011-01-06 14:29:58 +00001610 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001611 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1612 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1613 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1614 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1615 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1616 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1617 break;
1618 default:
1619 hw_dbg(hw, " Error on flow type input\n");
1620 return IXGBE_ERR_CONFIG;
1621 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001622
Alexander Duyck905e4a42011-01-06 14:29:57 +00001623 /* configure FDIRCMD register */
1624 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1625 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001626 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001627 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001628
1629 /*
1630 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1631 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1632 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001633 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001634 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001635 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1636
Alexander Duyck69830522011-01-06 14:29:58 +00001637 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1638
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001639 return 0;
1640}
1641
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001642#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1643do { \
1644 u32 n = (_n); \
1645 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1646 bucket_hash ^= lo_hash_dword >> n; \
1647 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1648 bucket_hash ^= hi_hash_dword >> n; \
1649} while (0);
1650
1651/**
1652 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1653 * @atr_input: input bitstream to compute the hash on
1654 * @input_mask: mask for the input bitstream
1655 *
1656 * This function serves two main purposes. First it applys the input_mask
1657 * to the atr_input resulting in a cleaned up atr_input data stream.
1658 * Secondly it computes the hash and stores it in the bkt_hash field at
1659 * the end of the input byte stream. This way it will be available for
1660 * future use without needing to recompute the hash.
1661 **/
1662void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1663 union ixgbe_atr_input *input_mask)
1664{
1665
1666 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1667 u32 bucket_hash = 0;
1668
1669 /* Apply masks to input data */
1670 input->dword_stream[0] &= input_mask->dword_stream[0];
1671 input->dword_stream[1] &= input_mask->dword_stream[1];
1672 input->dword_stream[2] &= input_mask->dword_stream[2];
1673 input->dword_stream[3] &= input_mask->dword_stream[3];
1674 input->dword_stream[4] &= input_mask->dword_stream[4];
1675 input->dword_stream[5] &= input_mask->dword_stream[5];
1676 input->dword_stream[6] &= input_mask->dword_stream[6];
1677 input->dword_stream[7] &= input_mask->dword_stream[7];
1678 input->dword_stream[8] &= input_mask->dword_stream[8];
1679 input->dword_stream[9] &= input_mask->dword_stream[9];
1680 input->dword_stream[10] &= input_mask->dword_stream[10];
1681
1682 /* record the flow_vm_vlan bits as they are a key part to the hash */
1683 flow_vm_vlan = ntohl(input->dword_stream[0]);
1684
1685 /* generate common hash dword */
1686 hi_hash_dword = ntohl(input->dword_stream[1] ^
1687 input->dword_stream[2] ^
1688 input->dword_stream[3] ^
1689 input->dword_stream[4] ^
1690 input->dword_stream[5] ^
1691 input->dword_stream[6] ^
1692 input->dword_stream[7] ^
1693 input->dword_stream[8] ^
1694 input->dword_stream[9] ^
1695 input->dword_stream[10]);
1696
1697 /* low dword is word swapped version of common */
1698 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1699
1700 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1701 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1702
1703 /* Process bits 0 and 16 */
1704 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1705
1706 /*
1707 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1708 * delay this because bit 0 of the stream should not be processed
1709 * so we do not add the vlan until after bit 0 was processed
1710 */
1711 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1712
1713 /* Process remaining 30 bit of the key */
1714 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1715 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1716 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1717 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1718 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1719 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1720 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1721 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1722 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1723 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1724 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1725 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1726 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1727 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1728 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1729
1730 /*
1731 * Limit hash to 13 bits since max bucket count is 8K.
1732 * Store result at the end of the input stream.
1733 */
1734 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1735}
1736
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001737/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001738 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1739 * @input_mask: mask to be bit swapped
1740 *
1741 * The source and destination port masks for flow director are bit swapped
1742 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1743 * generate a correctly swapped value we need to bit swap the mask and that
1744 * is what is accomplished by this function.
1745 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001746static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001747{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001748 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001749 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001750 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001751 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1752 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1753 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1754 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1755}
1756
1757/*
1758 * These two macros are meant to address the fact that we have registers
1759 * that are either all or in part big-endian. As a result on big-endian
1760 * systems we will end up byte swapping the value to little-endian before
1761 * it is byte swapped again and written to the hardware in the original
1762 * big-endian format.
1763 */
1764#define IXGBE_STORE_AS_BE32(_value) \
1765 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1766 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1767
1768#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1769 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1770
1771#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001772 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001773
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001774s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1775 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001776{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001777 /* mask IPv6 since it is currently not supported */
1778 u32 fdirm = IXGBE_FDIRM_DIPv6;
1779 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001780
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001781 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001782 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1783 * are zero, then assume a full mask for that field. Also assume that
1784 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1785 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001786 *
1787 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1788 * point in time.
1789 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001790
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001791 /* verify bucket hash is cleared on hash generation */
1792 if (input_mask->formatted.bkt_hash)
1793 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1794
1795 /* Program FDIRM and verify partial masks */
1796 switch (input_mask->formatted.vm_pool & 0x7F) {
1797 case 0x0:
1798 fdirm |= IXGBE_FDIRM_POOL;
1799 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001800 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001801 default:
1802 hw_dbg(hw, " Error on vm pool mask\n");
1803 return IXGBE_ERR_CONFIG;
1804 }
1805
1806 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1807 case 0x0:
1808 fdirm |= IXGBE_FDIRM_L4P;
1809 if (input_mask->formatted.dst_port ||
1810 input_mask->formatted.src_port) {
1811 hw_dbg(hw, " Error on src/dst port mask\n");
1812 return IXGBE_ERR_CONFIG;
1813 }
1814 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001815 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001816 default:
1817 hw_dbg(hw, " Error on flow type mask\n");
1818 return IXGBE_ERR_CONFIG;
1819 }
1820
1821 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001822 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001823 /* mask VLAN ID, fall through to mask VLAN priority */
1824 fdirm |= IXGBE_FDIRM_VLANID;
1825 case 0x0FFF:
1826 /* mask VLAN priority */
1827 fdirm |= IXGBE_FDIRM_VLANP;
1828 break;
1829 case 0xE000:
1830 /* mask VLAN ID only, fall through */
1831 fdirm |= IXGBE_FDIRM_VLANID;
1832 case 0xEFFF:
1833 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001834 break;
1835 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001836 hw_dbg(hw, " Error on VLAN mask\n");
1837 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001838 }
1839
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001840 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1841 case 0x0000:
1842 /* Mask Flex Bytes, fall through */
1843 fdirm |= IXGBE_FDIRM_FLEX;
1844 case 0xFFFF:
1845 break;
1846 default:
1847 hw_dbg(hw, " Error on flexible byte mask\n");
1848 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001849 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001850
1851 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001852 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001853
Alexander Duyck45b9f502011-01-06 14:29:59 +00001854 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001855 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001856
1857 /* write both the same so that UDP and TCP use the same mask */
1858 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1859 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1860
1861 /* store source and destination IP masks (big-enian) */
1862 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001863 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001864 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001865 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001866
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001867 return 0;
1868}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001869
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001870s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1871 union ixgbe_atr_input *input,
1872 u16 soft_id, u8 queue)
1873{
1874 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1875
1876 /* currently IPv6 is not supported, must be programmed with 0 */
1877 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1878 input->formatted.src_ip[0]);
1879 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1880 input->formatted.src_ip[1]);
1881 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1882 input->formatted.src_ip[2]);
1883
1884 /* record the source address (big-endian) */
1885 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1886
1887 /* record the first 32 bits of the destination address (big-endian) */
1888 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001889
1890 /* record source and destination port (little-endian)*/
1891 fdirport = ntohs(input->formatted.dst_port);
1892 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1893 fdirport |= ntohs(input->formatted.src_port);
1894 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1895
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001896 /* record vlan (little-endian) and flex_bytes(big-endian) */
1897 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1898 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1899 fdirvlan |= ntohs(input->formatted.vlan_id);
1900 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001901
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001902 /* configure FDIRHASH register */
1903 fdirhash = input->formatted.bkt_hash;
1904 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1905 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1906
1907 /*
1908 * flush all previous writes to make certain registers are
1909 * programmed prior to issuing the command
1910 */
1911 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001912
1913 /* configure FDIRCMD register */
1914 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1915 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001916 if (queue == IXGBE_FDIR_DROP_QUEUE)
1917 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001918 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1919 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001920 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001921
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001922 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1923
1924 return 0;
1925}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001926
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001927s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1928 union ixgbe_atr_input *input,
1929 u16 soft_id)
1930{
1931 u32 fdirhash;
1932 u32 fdircmd = 0;
1933 u32 retry_count;
1934 s32 err = 0;
1935
1936 /* configure FDIRHASH register */
1937 fdirhash = input->formatted.bkt_hash;
1938 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1939 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1940
1941 /* flush hash to HW */
1942 IXGBE_WRITE_FLUSH(hw);
1943
1944 /* Query if filter is present */
1945 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1946
1947 for (retry_count = 10; retry_count; retry_count--) {
1948 /* allow 10us for query to process */
1949 udelay(10);
1950 /* verify query completed successfully */
1951 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1952 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1953 break;
1954 }
1955
1956 if (!retry_count)
1957 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1958
1959 /* if filter exists in hardware then remove it */
1960 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1961 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1962 IXGBE_WRITE_FLUSH(hw);
1963 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1964 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1965 }
1966
1967 return err;
1968}
1969
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001970/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001971 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1972 * @hw: pointer to hardware structure
1973 * @reg: analog register to read
1974 * @val: read value
1975 *
1976 * Performs read operation to Omer analog register specified.
1977 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001978static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001979{
1980 u32 core_ctl;
1981
1982 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1983 (reg << 8));
1984 IXGBE_WRITE_FLUSH(hw);
1985 udelay(10);
1986 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1987 *val = (u8)core_ctl;
1988
1989 return 0;
1990}
1991
1992/**
1993 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1994 * @hw: pointer to hardware structure
1995 * @reg: atlas register to write
1996 * @val: value to write
1997 *
1998 * Performs write operation to Omer analog register specified.
1999 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002000static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002001{
2002 u32 core_ctl;
2003
2004 core_ctl = (reg << 8) | val;
2005 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
2006 IXGBE_WRITE_FLUSH(hw);
2007 udelay(10);
2008
2009 return 0;
2010}
2011
2012/**
2013 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
2014 * @hw: pointer to hardware structure
2015 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002016 * Starts the hardware using the generic start_hw function
2017 * and the generation start_hw function.
2018 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002019 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002020static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002021{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002022 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002023
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002024 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002025 if (ret_val != 0)
2026 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002027
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002028 ret_val = ixgbe_start_hw_gen2(hw);
2029 if (ret_val != 0)
2030 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002031
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002032 /* We need to run link autotry after the driver loads */
2033 hw->mac.autotry_restart = true;
2034
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002035 if (ret_val == 0)
2036 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002037out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002038 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002039}
2040
2041/**
2042 * ixgbe_identify_phy_82599 - Get physical layer module
2043 * @hw: pointer to hardware structure
2044 *
2045 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002046 * If PHY already detected, maintains current PHY type in hw struct,
2047 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002048 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00002049static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002050{
2051 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002052
2053 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002054 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002055 if (status != 0) {
2056 /* 82599 10GBASE-T requires an external PHY */
2057 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2058 goto out;
2059 else
Don Skidmore8f583322013-07-27 06:25:38 +00002060 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002061 }
2062
2063 /* Set PHY type none if no PHY detected */
2064 if (hw->phy.type == ixgbe_phy_unknown) {
2065 hw->phy.type = ixgbe_phy_none;
2066 status = 0;
2067 }
2068
2069 /* Return error if SFP module has been detected but is not supported */
2070 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2071 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
2072
2073out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002074 return status;
2075}
2076
2077/**
2078 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2079 * @hw: pointer to hardware structure
2080 *
2081 * Determines physical layer capabilities of the current configuration.
2082 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002083static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002084{
2085 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002086 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2087 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2088 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2089 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2090 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2091 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002092 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002093 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002094
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002095 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002096
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002097 switch (hw->phy.type) {
2098 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002099 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002100 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002101 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002102 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002103 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002104 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002105 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002106 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002107 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2108 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002109 default:
2110 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002111 }
2112
2113 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2114 case IXGBE_AUTOC_LMS_1G_AN:
2115 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2116 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2117 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2118 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2119 goto out;
2120 } else
2121 /* SFI mode so read SFP module */
2122 goto sfp_check;
2123 break;
2124 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2125 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2126 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2127 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2128 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002129 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2130 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002131 goto out;
2132 break;
2133 case IXGBE_AUTOC_LMS_10G_SERIAL:
2134 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2135 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2136 goto out;
2137 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2138 goto sfp_check;
2139 break;
2140 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2141 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2142 if (autoc & IXGBE_AUTOC_KX_SUPP)
2143 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2144 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2145 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2146 if (autoc & IXGBE_AUTOC_KR_SUPP)
2147 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2148 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002149 break;
2150 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002151 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002152 break;
2153 }
2154
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002155sfp_check:
2156 /* SFP check must be done last since DA modules are sometimes used to
2157 * test KR mode - we need to id KR mode correctly before SFP module.
2158 * Call identify_sfp because the pluggable module may have changed */
2159 hw->phy.ops.identify_sfp(hw);
2160 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2161 goto out;
2162
2163 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002164 case ixgbe_phy_sfp_passive_tyco:
2165 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002166 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002167 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2168 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002169 case ixgbe_phy_sfp_ftl_active:
2170 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002171 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002172 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2173 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002174 case ixgbe_phy_sfp_avago:
2175 case ixgbe_phy_sfp_ftl:
2176 case ixgbe_phy_sfp_intel:
2177 case ixgbe_phy_sfp_unknown:
2178 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002179 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2180 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002181 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2182 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2183 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2184 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2185 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002186 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2187 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002188 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002189 case ixgbe_phy_qsfp_intel:
2190 case ixgbe_phy_qsfp_unknown:
2191 hw->phy.ops.read_i2c_eeprom(hw,
2192 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2193 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2194 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2195 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2196 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2197 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002198 default:
2199 break;
2200 }
2201
2202out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002203 return physical_layer;
2204}
2205
2206/**
2207 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2208 * @hw: pointer to hardware structure
2209 * @regval: register value to write to RXCTRL
2210 *
2211 * Enables the Rx DMA unit for 82599
2212 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002213static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002214{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002215 /*
2216 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2217 * If traffic is incoming before we enable the Rx unit, it could hang
2218 * the Rx DMA unit. Therefore, make sure the security engine is
2219 * completely disabled prior to enabling the Rx unit.
2220 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002221 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002222
2223 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002224
2225 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002226
2227 return 0;
2228}
2229
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002230/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002231 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2232 * @hw: pointer to hardware structure
2233 *
2234 * Verifies that installed the firmware version is 0.6 or higher
2235 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2236 *
2237 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2238 * if the FW version is not supported.
2239 **/
2240static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2241{
2242 s32 status = IXGBE_ERR_EEPROM_VERSION;
2243 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002244 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002245 u16 fw_version = 0;
2246
2247 /* firmware check is only necessary for SFI devices */
2248 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2249 status = 0;
2250 goto fw_version_out;
2251 }
2252
2253 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002254 offset = IXGBE_FW_PTR;
2255 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2256 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002257
2258 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2259 goto fw_version_out;
2260
2261 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002262 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2263 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2264 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002265
2266 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2267 goto fw_version_out;
2268
2269 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002270 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2271 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2272 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002273
2274 if (fw_version > 0x5)
2275 status = 0;
2276
2277fw_version_out:
2278 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002279
2280fw_version_err:
2281 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2282 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002283}
2284
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002285/**
2286 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2287 * @hw: pointer to hardware structure
2288 *
2289 * Returns true if the LESM FW module is present and enabled. Otherwise
2290 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2291 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002292static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002293{
2294 bool lesm_enabled = false;
2295 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2296 s32 status;
2297
2298 /* get the offset to the Firmware Module block */
2299 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2300
2301 if ((status != 0) ||
2302 (fw_offset == 0) || (fw_offset == 0xFFFF))
2303 goto out;
2304
2305 /* get the offset to the LESM Parameters block */
2306 status = hw->eeprom.ops.read(hw, (fw_offset +
2307 IXGBE_FW_LESM_PARAMETERS_PTR),
2308 &fw_lesm_param_offset);
2309
2310 if ((status != 0) ||
2311 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2312 goto out;
2313
2314 /* get the lesm state word */
2315 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2316 IXGBE_FW_LESM_STATE_1),
2317 &fw_lesm_state);
2318
2319 if ((status == 0) &&
2320 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2321 lesm_enabled = true;
2322
2323out:
2324 return lesm_enabled;
2325}
2326
Emil Tantilov0665b092011-04-01 08:17:19 +00002327/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002328 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2329 * fastest available method
2330 *
2331 * @hw: pointer to hardware structure
2332 * @offset: offset of word in EEPROM to read
2333 * @words: number of words
2334 * @data: word(s) read from the EEPROM
2335 *
2336 * Retrieves 16 bit word(s) read from EEPROM
2337 **/
2338static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2339 u16 words, u16 *data)
2340{
2341 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2342 s32 ret_val = IXGBE_ERR_CONFIG;
2343
2344 /*
2345 * If EEPROM is detected and can be addressed using 14 bits,
2346 * use EERD otherwise use bit bang
2347 */
2348 if ((eeprom->type == ixgbe_eeprom_spi) &&
2349 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2350 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2351 data);
2352 else
2353 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2354 words,
2355 data);
2356
2357 return ret_val;
2358}
2359
2360/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002361 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2362 * fastest available method
2363 *
2364 * @hw: pointer to hardware structure
2365 * @offset: offset of word in the EEPROM to read
2366 * @data: word read from the EEPROM
2367 *
2368 * Reads a 16 bit word from the EEPROM
2369 **/
2370static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2371 u16 offset, u16 *data)
2372{
2373 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2374 s32 ret_val = IXGBE_ERR_CONFIG;
2375
2376 /*
2377 * If EEPROM is detected and can be addressed using 14 bits,
2378 * use EERD otherwise use bit bang
2379 */
2380 if ((eeprom->type == ixgbe_eeprom_spi) &&
2381 (offset <= IXGBE_EERD_MAX_ADDR))
2382 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2383 else
2384 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2385
2386 return ret_val;
2387}
2388
Don Skidmorede52a122012-09-11 06:58:19 +00002389/**
2390 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2391 *
2392 * @hw: pointer to hardware structure
2393 *
2394 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2395 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2396 * to AUTOC, so this function assumes the semaphore is held.
2397 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002398static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002399{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002400 s32 ret_val;
2401 u32 anlp1_reg = 0;
2402 u32 i, autoc_reg, autoc2_reg;
2403
2404 /* Enable link if disabled in NVM */
2405 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2406 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2407 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2408 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2409 IXGBE_WRITE_FLUSH(hw);
2410 }
Don Skidmorede52a122012-09-11 06:58:19 +00002411
Don Skidmore429d6a32014-02-27 20:32:41 -08002412 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002413 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2414
2415 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002416 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2417 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002418
2419 /* Wait for AN to leave state 0 */
2420 for (i = 0; i < 10; i++) {
2421 usleep_range(4000, 8000);
2422 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2423 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2424 break;
2425 }
2426
2427 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2428 hw_dbg(hw, "auto negotiation not completed\n");
2429 ret_val = IXGBE_ERR_RESET_FAILED;
2430 goto reset_pipeline_out;
2431 }
2432
2433 ret_val = 0;
2434
2435reset_pipeline_out:
2436 /* Write AUTOC register with original LMS field and Restart_AN */
2437 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2438 IXGBE_WRITE_FLUSH(hw);
2439
2440 return ret_val;
2441}
2442
Don Skidmore8f583322013-07-27 06:25:38 +00002443/**
2444 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2445 * @hw: pointer to hardware structure
2446 * @byte_offset: byte offset to read
2447 * @data: value read
2448 *
2449 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2450 * a specified device address.
2451 **/
2452static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2453 u8 dev_addr, u8 *data)
2454{
2455 u32 esdp;
2456 s32 status;
2457 s32 timeout = 200;
2458
2459 if (hw->phy.qsfp_shared_i2c_bus == true) {
2460 /* Acquire I2C bus ownership. */
2461 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2462 esdp |= IXGBE_ESDP_SDP0;
2463 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2464 IXGBE_WRITE_FLUSH(hw);
2465
2466 while (timeout) {
2467 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2468 if (esdp & IXGBE_ESDP_SDP1)
2469 break;
2470
2471 usleep_range(5000, 10000);
2472 timeout--;
2473 }
2474
2475 if (!timeout) {
2476 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2477 status = IXGBE_ERR_I2C;
2478 goto release_i2c_access;
2479 }
2480 }
2481
2482 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2483
2484release_i2c_access:
2485 if (hw->phy.qsfp_shared_i2c_bus == true) {
2486 /* Release I2C bus ownership. */
2487 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2488 esdp &= ~IXGBE_ESDP_SDP0;
2489 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2490 IXGBE_WRITE_FLUSH(hw);
2491 }
2492
2493 return status;
2494}
2495
2496/**
2497 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2498 * @hw: pointer to hardware structure
2499 * @byte_offset: byte offset to write
2500 * @data: value to write
2501 *
2502 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2503 * a specified device address.
2504 **/
2505static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2506 u8 dev_addr, u8 data)
2507{
2508 u32 esdp;
2509 s32 status;
2510 s32 timeout = 200;
2511
2512 if (hw->phy.qsfp_shared_i2c_bus == true) {
2513 /* Acquire I2C bus ownership. */
2514 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2515 esdp |= IXGBE_ESDP_SDP0;
2516 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2517 IXGBE_WRITE_FLUSH(hw);
2518
2519 while (timeout) {
2520 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2521 if (esdp & IXGBE_ESDP_SDP1)
2522 break;
2523
2524 usleep_range(5000, 10000);
2525 timeout--;
2526 }
2527
2528 if (!timeout) {
2529 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2530 status = IXGBE_ERR_I2C;
2531 goto release_i2c_access;
2532 }
2533 }
2534
2535 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2536
2537release_i2c_access:
2538 if (hw->phy.qsfp_shared_i2c_bus == true) {
2539 /* Release I2C bus ownership. */
2540 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2541 esdp &= ~IXGBE_ESDP_SDP0;
2542 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2543 IXGBE_WRITE_FLUSH(hw);
2544 }
2545
2546 return status;
2547}
2548
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002549static struct ixgbe_mac_operations mac_ops_82599 = {
2550 .init_hw = &ixgbe_init_hw_generic,
2551 .reset_hw = &ixgbe_reset_hw_82599,
2552 .start_hw = &ixgbe_start_hw_82599,
2553 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2554 .get_media_type = &ixgbe_get_media_type_82599,
2555 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2556 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002557 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2558 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002559 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002560 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002561 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002562 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002563 .stop_adapter = &ixgbe_stop_adapter_generic,
2564 .get_bus_info = &ixgbe_get_bus_info_generic,
2565 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2566 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2567 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002568 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002569 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002570 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002571 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002572 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2573 .led_on = &ixgbe_led_on_generic,
2574 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002575 .blink_led_start = &ixgbe_blink_led_start_generic,
2576 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002577 .set_rar = &ixgbe_set_rar_generic,
2578 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002579 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002580 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002581 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002582 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002583 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2584 .enable_mc = &ixgbe_enable_mc_generic,
2585 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002586 .clear_vfta = &ixgbe_clear_vfta_generic,
2587 .set_vfta = &ixgbe_set_vfta_generic,
2588 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002589 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002590 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002591 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002592 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2593 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002594 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2595 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002596 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2597 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002598 .mng_fw_enabled = &ixgbe_mng_enabled,
Don Skidmore429d6a32014-02-27 20:32:41 -08002599 .prot_autoc_read = &prot_autoc_read_82599,
2600 .prot_autoc_write = &prot_autoc_write_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002601};
2602
2603static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002604 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002605 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002606 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002607 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002608 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002609 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2610 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2611 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002612};
2613
2614static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002615 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002616 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002617 .init = &ixgbe_init_phy_ops_82599,
2618 .reset = &ixgbe_reset_phy_generic,
2619 .read_reg = &ixgbe_read_phy_reg_generic,
2620 .write_reg = &ixgbe_write_phy_reg_generic,
2621 .setup_link = &ixgbe_setup_phy_link_generic,
2622 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2623 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2624 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002625 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002626 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2627 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2628 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002629};
2630
2631struct ixgbe_info ixgbe_82599_info = {
2632 .mac = ixgbe_mac_82599EB,
2633 .get_invariants = &ixgbe_get_invariants_82599,
2634 .mac_ops = &mac_ops_82599,
2635 .eeprom_ops = &eeprom_ops_82599,
2636 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002637 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002638};